tegra20_i2s.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * tegra20_i2s.c - Tegra20 I2S driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2010,2012 - NVIDIA, Inc.
  6. *
  7. * Based on code copyright/by:
  8. *
  9. * Copyright (c) 2009-2010, NVIDIA Corporation.
  10. * Scott Peterson <speterson@nvidia.com>
  11. *
  12. * Copyright (C) 2010 Google, Inc.
  13. * Iliyan Malchev <malchev@google.com>
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * version 2 as published by the Free Software Foundation.
  18. *
  19. * This program is distributed in the hope that it will be useful, but
  20. * WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  22. * General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  27. * 02110-1301 USA
  28. *
  29. */
  30. #include <linux/clk.h>
  31. #include <linux/device.h>
  32. #include <linux/io.h>
  33. #include <linux/module.h>
  34. #include <linux/of.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <linux/regmap.h>
  38. #include <linux/slab.h>
  39. #include <sound/core.h>
  40. #include <sound/pcm.h>
  41. #include <sound/pcm_params.h>
  42. #include <sound/soc.h>
  43. #include "tegra20_i2s.h"
  44. #define DRV_NAME "tegra20-i2s"
  45. static int tegra20_i2s_runtime_suspend(struct device *dev)
  46. {
  47. struct tegra20_i2s *i2s = dev_get_drvdata(dev);
  48. clk_disable_unprepare(i2s->clk_i2s);
  49. return 0;
  50. }
  51. static int tegra20_i2s_runtime_resume(struct device *dev)
  52. {
  53. struct tegra20_i2s *i2s = dev_get_drvdata(dev);
  54. int ret;
  55. ret = clk_prepare_enable(i2s->clk_i2s);
  56. if (ret) {
  57. dev_err(dev, "clk_enable failed: %d\n", ret);
  58. return ret;
  59. }
  60. return 0;
  61. }
  62. static int tegra20_i2s_set_fmt(struct snd_soc_dai *dai,
  63. unsigned int fmt)
  64. {
  65. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  66. unsigned int mask, val;
  67. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  68. case SND_SOC_DAIFMT_NB_NF:
  69. break;
  70. default:
  71. return -EINVAL;
  72. }
  73. mask = TEGRA20_I2S_CTRL_MASTER_ENABLE;
  74. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  75. case SND_SOC_DAIFMT_CBS_CFS:
  76. val = TEGRA20_I2S_CTRL_MASTER_ENABLE;
  77. break;
  78. case SND_SOC_DAIFMT_CBM_CFM:
  79. break;
  80. default:
  81. return -EINVAL;
  82. }
  83. mask |= TEGRA20_I2S_CTRL_BIT_FORMAT_MASK |
  84. TEGRA20_I2S_CTRL_LRCK_MASK;
  85. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  86. case SND_SOC_DAIFMT_DSP_A:
  87. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
  88. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  89. break;
  90. case SND_SOC_DAIFMT_DSP_B:
  91. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
  92. val |= TEGRA20_I2S_CTRL_LRCK_R_LOW;
  93. break;
  94. case SND_SOC_DAIFMT_I2S:
  95. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_I2S;
  96. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  97. break;
  98. case SND_SOC_DAIFMT_RIGHT_J:
  99. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_RJM;
  100. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  101. break;
  102. case SND_SOC_DAIFMT_LEFT_J:
  103. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_LJM;
  104. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  105. break;
  106. default:
  107. return -EINVAL;
  108. }
  109. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val);
  110. return 0;
  111. }
  112. static int tegra20_i2s_hw_params(struct snd_pcm_substream *substream,
  113. struct snd_pcm_hw_params *params,
  114. struct snd_soc_dai *dai)
  115. {
  116. struct device *dev = dai->dev;
  117. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  118. unsigned int mask, val;
  119. int ret, sample_size, srate, i2sclock, bitcnt;
  120. mask = TEGRA20_I2S_CTRL_BIT_SIZE_MASK;
  121. switch (params_format(params)) {
  122. case SNDRV_PCM_FORMAT_S16_LE:
  123. val = TEGRA20_I2S_CTRL_BIT_SIZE_16;
  124. sample_size = 16;
  125. break;
  126. case SNDRV_PCM_FORMAT_S24_LE:
  127. val = TEGRA20_I2S_CTRL_BIT_SIZE_24;
  128. sample_size = 24;
  129. break;
  130. case SNDRV_PCM_FORMAT_S32_LE:
  131. val = TEGRA20_I2S_CTRL_BIT_SIZE_32;
  132. sample_size = 32;
  133. break;
  134. default:
  135. return -EINVAL;
  136. }
  137. mask |= TEGRA20_I2S_CTRL_FIFO_FORMAT_MASK;
  138. val |= TEGRA20_I2S_CTRL_FIFO_FORMAT_PACKED;
  139. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val);
  140. srate = params_rate(params);
  141. /* Final "* 2" required by Tegra hardware */
  142. i2sclock = srate * params_channels(params) * sample_size * 2;
  143. ret = clk_set_rate(i2s->clk_i2s, i2sclock);
  144. if (ret) {
  145. dev_err(dev, "Can't set I2S clock rate: %d\n", ret);
  146. return ret;
  147. }
  148. bitcnt = (i2sclock / (2 * srate)) - 1;
  149. if (bitcnt < 0 || bitcnt > TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US)
  150. return -EINVAL;
  151. val = bitcnt << TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT;
  152. if (i2sclock % (2 * srate))
  153. val |= TEGRA20_I2S_TIMING_NON_SYM_ENABLE;
  154. regmap_write(i2s->regmap, TEGRA20_I2S_TIMING, val);
  155. regmap_write(i2s->regmap, TEGRA20_I2S_FIFO_SCR,
  156. TEGRA20_I2S_FIFO_SCR_FIFO2_ATN_LVL_FOUR_SLOTS |
  157. TEGRA20_I2S_FIFO_SCR_FIFO1_ATN_LVL_FOUR_SLOTS);
  158. return 0;
  159. }
  160. static void tegra20_i2s_start_playback(struct tegra20_i2s *i2s)
  161. {
  162. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  163. TEGRA20_I2S_CTRL_FIFO1_ENABLE,
  164. TEGRA20_I2S_CTRL_FIFO1_ENABLE);
  165. }
  166. static void tegra20_i2s_stop_playback(struct tegra20_i2s *i2s)
  167. {
  168. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  169. TEGRA20_I2S_CTRL_FIFO1_ENABLE, 0);
  170. }
  171. static void tegra20_i2s_start_capture(struct tegra20_i2s *i2s)
  172. {
  173. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  174. TEGRA20_I2S_CTRL_FIFO2_ENABLE,
  175. TEGRA20_I2S_CTRL_FIFO2_ENABLE);
  176. }
  177. static void tegra20_i2s_stop_capture(struct tegra20_i2s *i2s)
  178. {
  179. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  180. TEGRA20_I2S_CTRL_FIFO2_ENABLE, 0);
  181. }
  182. static int tegra20_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  183. struct snd_soc_dai *dai)
  184. {
  185. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  186. switch (cmd) {
  187. case SNDRV_PCM_TRIGGER_START:
  188. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  189. case SNDRV_PCM_TRIGGER_RESUME:
  190. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  191. tegra20_i2s_start_playback(i2s);
  192. else
  193. tegra20_i2s_start_capture(i2s);
  194. break;
  195. case SNDRV_PCM_TRIGGER_STOP:
  196. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  197. case SNDRV_PCM_TRIGGER_SUSPEND:
  198. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  199. tegra20_i2s_stop_playback(i2s);
  200. else
  201. tegra20_i2s_stop_capture(i2s);
  202. break;
  203. default:
  204. return -EINVAL;
  205. }
  206. return 0;
  207. }
  208. static int tegra20_i2s_probe(struct snd_soc_dai *dai)
  209. {
  210. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  211. dai->capture_dma_data = &i2s->capture_dma_data;
  212. dai->playback_dma_data = &i2s->playback_dma_data;
  213. return 0;
  214. }
  215. static const struct snd_soc_dai_ops tegra20_i2s_dai_ops = {
  216. .set_fmt = tegra20_i2s_set_fmt,
  217. .hw_params = tegra20_i2s_hw_params,
  218. .trigger = tegra20_i2s_trigger,
  219. };
  220. static const struct snd_soc_dai_driver tegra20_i2s_dai_template = {
  221. .probe = tegra20_i2s_probe,
  222. .playback = {
  223. .stream_name = "Playback",
  224. .channels_min = 2,
  225. .channels_max = 2,
  226. .rates = SNDRV_PCM_RATE_8000_96000,
  227. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  228. },
  229. .capture = {
  230. .stream_name = "Capture",
  231. .channels_min = 2,
  232. .channels_max = 2,
  233. .rates = SNDRV_PCM_RATE_8000_96000,
  234. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  235. },
  236. .ops = &tegra20_i2s_dai_ops,
  237. .symmetric_rates = 1,
  238. };
  239. static bool tegra20_i2s_wr_rd_reg(struct device *dev, unsigned int reg)
  240. {
  241. switch (reg) {
  242. case TEGRA20_I2S_CTRL:
  243. case TEGRA20_I2S_STATUS:
  244. case TEGRA20_I2S_TIMING:
  245. case TEGRA20_I2S_FIFO_SCR:
  246. case TEGRA20_I2S_PCM_CTRL:
  247. case TEGRA20_I2S_NW_CTRL:
  248. case TEGRA20_I2S_TDM_CTRL:
  249. case TEGRA20_I2S_TDM_TX_RX_CTRL:
  250. case TEGRA20_I2S_FIFO1:
  251. case TEGRA20_I2S_FIFO2:
  252. return true;
  253. default:
  254. return false;
  255. };
  256. }
  257. static bool tegra20_i2s_volatile_reg(struct device *dev, unsigned int reg)
  258. {
  259. switch (reg) {
  260. case TEGRA20_I2S_STATUS:
  261. case TEGRA20_I2S_FIFO_SCR:
  262. case TEGRA20_I2S_FIFO1:
  263. case TEGRA20_I2S_FIFO2:
  264. return true;
  265. default:
  266. return false;
  267. };
  268. }
  269. static bool tegra20_i2s_precious_reg(struct device *dev, unsigned int reg)
  270. {
  271. switch (reg) {
  272. case TEGRA20_I2S_FIFO1:
  273. case TEGRA20_I2S_FIFO2:
  274. return true;
  275. default:
  276. return false;
  277. };
  278. }
  279. static const struct regmap_config tegra20_i2s_regmap_config = {
  280. .reg_bits = 32,
  281. .reg_stride = 4,
  282. .val_bits = 32,
  283. .max_register = TEGRA20_I2S_FIFO2,
  284. .writeable_reg = tegra20_i2s_wr_rd_reg,
  285. .readable_reg = tegra20_i2s_wr_rd_reg,
  286. .volatile_reg = tegra20_i2s_volatile_reg,
  287. .precious_reg = tegra20_i2s_precious_reg,
  288. .cache_type = REGCACHE_RBTREE,
  289. };
  290. static int tegra20_i2s_platform_probe(struct platform_device *pdev)
  291. {
  292. struct tegra20_i2s *i2s;
  293. struct resource *mem, *memregion, *dmareq;
  294. u32 of_dma[2];
  295. u32 dma_ch;
  296. void __iomem *regs;
  297. int ret;
  298. i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_i2s), GFP_KERNEL);
  299. if (!i2s) {
  300. dev_err(&pdev->dev, "Can't allocate tegra20_i2s\n");
  301. ret = -ENOMEM;
  302. goto err;
  303. }
  304. dev_set_drvdata(&pdev->dev, i2s);
  305. i2s->dai = tegra20_i2s_dai_template;
  306. i2s->dai.name = dev_name(&pdev->dev);
  307. i2s->clk_i2s = clk_get(&pdev->dev, NULL);
  308. if (IS_ERR(i2s->clk_i2s)) {
  309. dev_err(&pdev->dev, "Can't retrieve i2s clock\n");
  310. ret = PTR_ERR(i2s->clk_i2s);
  311. goto err;
  312. }
  313. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  314. if (!mem) {
  315. dev_err(&pdev->dev, "No memory resource\n");
  316. ret = -ENODEV;
  317. goto err_clk_put;
  318. }
  319. dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  320. if (!dmareq) {
  321. if (of_property_read_u32_array(pdev->dev.of_node,
  322. "nvidia,dma-request-selector",
  323. of_dma, 2) < 0) {
  324. dev_err(&pdev->dev, "No DMA resource\n");
  325. ret = -ENODEV;
  326. goto err_clk_put;
  327. }
  328. dma_ch = of_dma[1];
  329. } else {
  330. dma_ch = dmareq->start;
  331. }
  332. memregion = devm_request_mem_region(&pdev->dev, mem->start,
  333. resource_size(mem), DRV_NAME);
  334. if (!memregion) {
  335. dev_err(&pdev->dev, "Memory region already claimed\n");
  336. ret = -EBUSY;
  337. goto err_clk_put;
  338. }
  339. regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  340. if (!regs) {
  341. dev_err(&pdev->dev, "ioremap failed\n");
  342. ret = -ENOMEM;
  343. goto err_clk_put;
  344. }
  345. i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  346. &tegra20_i2s_regmap_config);
  347. if (IS_ERR(i2s->regmap)) {
  348. dev_err(&pdev->dev, "regmap init failed\n");
  349. ret = PTR_ERR(i2s->regmap);
  350. goto err_clk_put;
  351. }
  352. i2s->capture_dma_data.addr = mem->start + TEGRA20_I2S_FIFO2;
  353. i2s->capture_dma_data.wrap = 4;
  354. i2s->capture_dma_data.width = 32;
  355. i2s->capture_dma_data.req_sel = dma_ch;
  356. i2s->playback_dma_data.addr = mem->start + TEGRA20_I2S_FIFO1;
  357. i2s->playback_dma_data.wrap = 4;
  358. i2s->playback_dma_data.width = 32;
  359. i2s->playback_dma_data.req_sel = dma_ch;
  360. pm_runtime_enable(&pdev->dev);
  361. if (!pm_runtime_enabled(&pdev->dev)) {
  362. ret = tegra20_i2s_runtime_resume(&pdev->dev);
  363. if (ret)
  364. goto err_pm_disable;
  365. }
  366. ret = snd_soc_register_dai(&pdev->dev, &i2s->dai);
  367. if (ret) {
  368. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  369. ret = -ENOMEM;
  370. goto err_suspend;
  371. }
  372. ret = tegra_pcm_platform_register(&pdev->dev);
  373. if (ret) {
  374. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  375. goto err_unregister_dai;
  376. }
  377. return 0;
  378. err_unregister_dai:
  379. snd_soc_unregister_dai(&pdev->dev);
  380. err_suspend:
  381. if (!pm_runtime_status_suspended(&pdev->dev))
  382. tegra20_i2s_runtime_suspend(&pdev->dev);
  383. err_pm_disable:
  384. pm_runtime_disable(&pdev->dev);
  385. err_clk_put:
  386. clk_put(i2s->clk_i2s);
  387. err:
  388. return ret;
  389. }
  390. static int tegra20_i2s_platform_remove(struct platform_device *pdev)
  391. {
  392. struct tegra20_i2s *i2s = dev_get_drvdata(&pdev->dev);
  393. pm_runtime_disable(&pdev->dev);
  394. if (!pm_runtime_status_suspended(&pdev->dev))
  395. tegra20_i2s_runtime_suspend(&pdev->dev);
  396. tegra_pcm_platform_unregister(&pdev->dev);
  397. snd_soc_unregister_dai(&pdev->dev);
  398. clk_put(i2s->clk_i2s);
  399. return 0;
  400. }
  401. static const struct of_device_id tegra20_i2s_of_match[] = {
  402. { .compatible = "nvidia,tegra20-i2s", },
  403. {},
  404. };
  405. static const struct dev_pm_ops tegra20_i2s_pm_ops = {
  406. SET_RUNTIME_PM_OPS(tegra20_i2s_runtime_suspend,
  407. tegra20_i2s_runtime_resume, NULL)
  408. };
  409. static struct platform_driver tegra20_i2s_driver = {
  410. .driver = {
  411. .name = DRV_NAME,
  412. .owner = THIS_MODULE,
  413. .of_match_table = tegra20_i2s_of_match,
  414. .pm = &tegra20_i2s_pm_ops,
  415. },
  416. .probe = tegra20_i2s_platform_probe,
  417. .remove = tegra20_i2s_platform_remove,
  418. };
  419. module_platform_driver(tegra20_i2s_driver);
  420. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  421. MODULE_DESCRIPTION("Tegra20 I2S ASoC driver");
  422. MODULE_LICENSE("GPL");
  423. MODULE_ALIAS("platform:" DRV_NAME);
  424. MODULE_DEVICE_TABLE(of, tegra20_i2s_of_match);