imx-ssi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. * imx-ssi.c -- ALSA Soc Audio Layer
  3. *
  4. * Copyright 2009 Sascha Hauer <s.hauer@pengutronix.de>
  5. *
  6. * This code is based on code copyrighted by Freescale,
  7. * Liam Girdwood, Javier Martin and probably others.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. *
  15. * The i.MX SSI core has some nasty limitations in AC97 mode. While most
  16. * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
  17. * one FIFO which combines all valid receive slots. We cannot even select
  18. * which slots we want to receive. The WM9712 with which this driver
  19. * was developed with always sends GPIO status data in slot 12 which
  20. * we receive in our (PCM-) data stream. The only chance we have is to
  21. * manually skip this data in the FIQ handler. With sampling rates different
  22. * from 48000Hz not every frame has valid receive data, so the ratio
  23. * between pcm data and GPIO status data changes. Our FIQ handler is not
  24. * able to handle this, hence this driver only works with 48000Hz sampling
  25. * rate.
  26. * Reading and writing AC97 registers is another challenge. The core
  27. * provides us status bits when the read register is updated with *another*
  28. * value. When we read the same register two times (and the register still
  29. * contains the same value) these status bits are not set. We work
  30. * around this by not polling these bits but only wait a fixed delay.
  31. *
  32. */
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/device.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/init.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/module.h>
  40. #include <linux/platform_device.h>
  41. #include <linux/slab.h>
  42. #include <sound/core.h>
  43. #include <sound/initval.h>
  44. #include <sound/pcm.h>
  45. #include <sound/pcm_params.h>
  46. #include <sound/soc.h>
  47. #include <linux/platform_data/asoc-imx-ssi.h>
  48. #include "imx-ssi.h"
  49. #define SSI_SACNT_DEFAULT (SSI_SACNT_AC97EN | SSI_SACNT_FV)
  50. /*
  51. * SSI Network Mode or TDM slots configuration.
  52. * Should only be called when port is inactive (i.e. SSIEN = 0).
  53. */
  54. static int imx_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai,
  55. unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
  56. {
  57. struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
  58. u32 sccr;
  59. sccr = readl(ssi->base + SSI_STCCR);
  60. sccr &= ~SSI_STCCR_DC_MASK;
  61. sccr |= SSI_STCCR_DC(slots - 1);
  62. writel(sccr, ssi->base + SSI_STCCR);
  63. sccr = readl(ssi->base + SSI_SRCCR);
  64. sccr &= ~SSI_STCCR_DC_MASK;
  65. sccr |= SSI_STCCR_DC(slots - 1);
  66. writel(sccr, ssi->base + SSI_SRCCR);
  67. writel(tx_mask, ssi->base + SSI_STMSK);
  68. writel(rx_mask, ssi->base + SSI_SRMSK);
  69. return 0;
  70. }
  71. /*
  72. * SSI DAI format configuration.
  73. * Should only be called when port is inactive (i.e. SSIEN = 0).
  74. */
  75. static int imx_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
  76. {
  77. struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
  78. u32 strcr = 0, scr;
  79. scr = readl(ssi->base + SSI_SCR) & ~(SSI_SCR_SYN | SSI_SCR_NET);
  80. /* DAI mode */
  81. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  82. case SND_SOC_DAIFMT_I2S:
  83. /* data on rising edge of bclk, frame low 1clk before data */
  84. strcr |= SSI_STCR_TFSI | SSI_STCR_TEFS | SSI_STCR_TXBIT0;
  85. scr |= SSI_SCR_NET;
  86. if (ssi->flags & IMX_SSI_USE_I2S_SLAVE) {
  87. scr &= ~SSI_I2S_MODE_MASK;
  88. scr |= SSI_SCR_I2S_MODE_SLAVE;
  89. }
  90. break;
  91. case SND_SOC_DAIFMT_LEFT_J:
  92. /* data on rising edge of bclk, frame high with data */
  93. strcr |= SSI_STCR_TXBIT0;
  94. break;
  95. case SND_SOC_DAIFMT_DSP_B:
  96. /* data on rising edge of bclk, frame high with data */
  97. strcr |= SSI_STCR_TFSL | SSI_STCR_TXBIT0;
  98. break;
  99. case SND_SOC_DAIFMT_DSP_A:
  100. /* data on rising edge of bclk, frame high 1clk before data */
  101. strcr |= SSI_STCR_TFSL | SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
  102. break;
  103. }
  104. /* DAI clock inversion */
  105. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  106. case SND_SOC_DAIFMT_IB_IF:
  107. strcr |= SSI_STCR_TFSI;
  108. strcr &= ~SSI_STCR_TSCKP;
  109. break;
  110. case SND_SOC_DAIFMT_IB_NF:
  111. strcr &= ~(SSI_STCR_TSCKP | SSI_STCR_TFSI);
  112. break;
  113. case SND_SOC_DAIFMT_NB_IF:
  114. strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP;
  115. break;
  116. case SND_SOC_DAIFMT_NB_NF:
  117. strcr &= ~SSI_STCR_TFSI;
  118. strcr |= SSI_STCR_TSCKP;
  119. break;
  120. }
  121. /* DAI clock master masks */
  122. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  123. case SND_SOC_DAIFMT_CBM_CFM:
  124. break;
  125. default:
  126. /* Master mode not implemented, needs handling of clocks. */
  127. return -EINVAL;
  128. }
  129. strcr |= SSI_STCR_TFEN0;
  130. if (ssi->flags & IMX_SSI_NET)
  131. scr |= SSI_SCR_NET;
  132. if (ssi->flags & IMX_SSI_SYN)
  133. scr |= SSI_SCR_SYN;
  134. writel(strcr, ssi->base + SSI_STCR);
  135. writel(strcr, ssi->base + SSI_SRCR);
  136. writel(scr, ssi->base + SSI_SCR);
  137. return 0;
  138. }
  139. /*
  140. * SSI system clock configuration.
  141. * Should only be called when port is inactive (i.e. SSIEN = 0).
  142. */
  143. static int imx_ssi_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  144. int clk_id, unsigned int freq, int dir)
  145. {
  146. struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
  147. u32 scr;
  148. scr = readl(ssi->base + SSI_SCR);
  149. switch (clk_id) {
  150. case IMX_SSP_SYS_CLK:
  151. if (dir == SND_SOC_CLOCK_OUT)
  152. scr |= SSI_SCR_SYS_CLK_EN;
  153. else
  154. scr &= ~SSI_SCR_SYS_CLK_EN;
  155. break;
  156. default:
  157. return -EINVAL;
  158. }
  159. writel(scr, ssi->base + SSI_SCR);
  160. return 0;
  161. }
  162. /*
  163. * SSI Clock dividers
  164. * Should only be called when port is inactive (i.e. SSIEN = 0).
  165. */
  166. static int imx_ssi_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
  167. int div_id, int div)
  168. {
  169. struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
  170. u32 stccr, srccr;
  171. stccr = readl(ssi->base + SSI_STCCR);
  172. srccr = readl(ssi->base + SSI_SRCCR);
  173. switch (div_id) {
  174. case IMX_SSI_TX_DIV_2:
  175. stccr &= ~SSI_STCCR_DIV2;
  176. stccr |= div;
  177. break;
  178. case IMX_SSI_TX_DIV_PSR:
  179. stccr &= ~SSI_STCCR_PSR;
  180. stccr |= div;
  181. break;
  182. case IMX_SSI_TX_DIV_PM:
  183. stccr &= ~0xff;
  184. stccr |= SSI_STCCR_PM(div);
  185. break;
  186. case IMX_SSI_RX_DIV_2:
  187. stccr &= ~SSI_STCCR_DIV2;
  188. stccr |= div;
  189. break;
  190. case IMX_SSI_RX_DIV_PSR:
  191. stccr &= ~SSI_STCCR_PSR;
  192. stccr |= div;
  193. break;
  194. case IMX_SSI_RX_DIV_PM:
  195. stccr &= ~0xff;
  196. stccr |= SSI_STCCR_PM(div);
  197. break;
  198. default:
  199. return -EINVAL;
  200. }
  201. writel(stccr, ssi->base + SSI_STCCR);
  202. writel(srccr, ssi->base + SSI_SRCCR);
  203. return 0;
  204. }
  205. static int imx_ssi_startup(struct snd_pcm_substream *substream,
  206. struct snd_soc_dai *cpu_dai)
  207. {
  208. struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
  209. struct imx_pcm_dma_params *dma_data;
  210. /* Tx/Rx config */
  211. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  212. dma_data = &ssi->dma_params_tx;
  213. else
  214. dma_data = &ssi->dma_params_rx;
  215. snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
  216. return 0;
  217. }
  218. /*
  219. * Should only be called when port is inactive (i.e. SSIEN = 0),
  220. * although can be called multiple times by upper layers.
  221. */
  222. static int imx_ssi_hw_params(struct snd_pcm_substream *substream,
  223. struct snd_pcm_hw_params *params,
  224. struct snd_soc_dai *cpu_dai)
  225. {
  226. struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
  227. u32 reg, sccr;
  228. /* Tx/Rx config */
  229. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  230. reg = SSI_STCCR;
  231. else
  232. reg = SSI_SRCCR;
  233. if (ssi->flags & IMX_SSI_SYN)
  234. reg = SSI_STCCR;
  235. sccr = readl(ssi->base + reg) & ~SSI_STCCR_WL_MASK;
  236. /* DAI data (word) size */
  237. switch (params_format(params)) {
  238. case SNDRV_PCM_FORMAT_S16_LE:
  239. sccr |= SSI_SRCCR_WL(16);
  240. break;
  241. case SNDRV_PCM_FORMAT_S20_3LE:
  242. sccr |= SSI_SRCCR_WL(20);
  243. break;
  244. case SNDRV_PCM_FORMAT_S24_LE:
  245. sccr |= SSI_SRCCR_WL(24);
  246. break;
  247. }
  248. writel(sccr, ssi->base + reg);
  249. return 0;
  250. }
  251. static int imx_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
  252. struct snd_soc_dai *dai)
  253. {
  254. struct imx_ssi *ssi = snd_soc_dai_get_drvdata(dai);
  255. unsigned int sier_bits, sier;
  256. unsigned int scr;
  257. scr = readl(ssi->base + SSI_SCR);
  258. sier = readl(ssi->base + SSI_SIER);
  259. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  260. if (ssi->flags & IMX_SSI_DMA)
  261. sier_bits = SSI_SIER_TDMAE;
  262. else
  263. sier_bits = SSI_SIER_TIE | SSI_SIER_TFE0_EN;
  264. } else {
  265. if (ssi->flags & IMX_SSI_DMA)
  266. sier_bits = SSI_SIER_RDMAE;
  267. else
  268. sier_bits = SSI_SIER_RIE | SSI_SIER_RFF0_EN;
  269. }
  270. switch (cmd) {
  271. case SNDRV_PCM_TRIGGER_START:
  272. case SNDRV_PCM_TRIGGER_RESUME:
  273. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  274. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  275. scr |= SSI_SCR_TE;
  276. else
  277. scr |= SSI_SCR_RE;
  278. sier |= sier_bits;
  279. if (++ssi->enabled == 1)
  280. scr |= SSI_SCR_SSIEN;
  281. break;
  282. case SNDRV_PCM_TRIGGER_STOP:
  283. case SNDRV_PCM_TRIGGER_SUSPEND:
  284. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  285. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  286. scr &= ~SSI_SCR_TE;
  287. else
  288. scr &= ~SSI_SCR_RE;
  289. sier &= ~sier_bits;
  290. if (--ssi->enabled == 0)
  291. scr &= ~SSI_SCR_SSIEN;
  292. break;
  293. default:
  294. return -EINVAL;
  295. }
  296. if (!(ssi->flags & IMX_SSI_USE_AC97))
  297. /* rx/tx are always enabled to access ac97 registers */
  298. writel(scr, ssi->base + SSI_SCR);
  299. writel(sier, ssi->base + SSI_SIER);
  300. return 0;
  301. }
  302. static const struct snd_soc_dai_ops imx_ssi_pcm_dai_ops = {
  303. .startup = imx_ssi_startup,
  304. .hw_params = imx_ssi_hw_params,
  305. .set_fmt = imx_ssi_set_dai_fmt,
  306. .set_clkdiv = imx_ssi_set_dai_clkdiv,
  307. .set_sysclk = imx_ssi_set_dai_sysclk,
  308. .set_tdm_slot = imx_ssi_set_dai_tdm_slot,
  309. .trigger = imx_ssi_trigger,
  310. };
  311. static int imx_ssi_dai_probe(struct snd_soc_dai *dai)
  312. {
  313. struct imx_ssi *ssi = dev_get_drvdata(dai->dev);
  314. uint32_t val;
  315. snd_soc_dai_set_drvdata(dai, ssi);
  316. val = SSI_SFCSR_TFWM0(ssi->dma_params_tx.burstsize) |
  317. SSI_SFCSR_RFWM0(ssi->dma_params_rx.burstsize);
  318. writel(val, ssi->base + SSI_SFCSR);
  319. return 0;
  320. }
  321. static struct snd_soc_dai_driver imx_ssi_dai = {
  322. .probe = imx_ssi_dai_probe,
  323. .playback = {
  324. .channels_min = 1,
  325. .channels_max = 2,
  326. .rates = SNDRV_PCM_RATE_8000_96000,
  327. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  328. },
  329. .capture = {
  330. .channels_min = 1,
  331. .channels_max = 2,
  332. .rates = SNDRV_PCM_RATE_8000_96000,
  333. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  334. },
  335. .ops = &imx_ssi_pcm_dai_ops,
  336. };
  337. static struct snd_soc_dai_driver imx_ac97_dai = {
  338. .probe = imx_ssi_dai_probe,
  339. .ac97_control = 1,
  340. .playback = {
  341. .stream_name = "AC97 Playback",
  342. .channels_min = 2,
  343. .channels_max = 2,
  344. .rates = SNDRV_PCM_RATE_48000,
  345. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  346. },
  347. .capture = {
  348. .stream_name = "AC97 Capture",
  349. .channels_min = 2,
  350. .channels_max = 2,
  351. .rates = SNDRV_PCM_RATE_48000,
  352. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  353. },
  354. .ops = &imx_ssi_pcm_dai_ops,
  355. };
  356. static void setup_channel_to_ac97(struct imx_ssi *imx_ssi)
  357. {
  358. void __iomem *base = imx_ssi->base;
  359. writel(0x0, base + SSI_SCR);
  360. writel(0x0, base + SSI_STCR);
  361. writel(0x0, base + SSI_SRCR);
  362. writel(SSI_SCR_SYN | SSI_SCR_NET, base + SSI_SCR);
  363. writel(SSI_SFCSR_RFWM0(8) |
  364. SSI_SFCSR_TFWM0(8) |
  365. SSI_SFCSR_RFWM1(8) |
  366. SSI_SFCSR_TFWM1(8), base + SSI_SFCSR);
  367. writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_STCCR);
  368. writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_SRCCR);
  369. writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN, base + SSI_SCR);
  370. writel(SSI_SOR_WAIT(3), base + SSI_SOR);
  371. writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN |
  372. SSI_SCR_TE | SSI_SCR_RE,
  373. base + SSI_SCR);
  374. writel(SSI_SACNT_DEFAULT, base + SSI_SACNT);
  375. writel(0xff, base + SSI_SACCDIS);
  376. writel(0x300, base + SSI_SACCEN);
  377. }
  378. static struct imx_ssi *ac97_ssi;
  379. static void imx_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
  380. unsigned short val)
  381. {
  382. struct imx_ssi *imx_ssi = ac97_ssi;
  383. void __iomem *base = imx_ssi->base;
  384. unsigned int lreg;
  385. unsigned int lval;
  386. if (reg > 0x7f)
  387. return;
  388. pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
  389. lreg = reg << 12;
  390. writel(lreg, base + SSI_SACADD);
  391. lval = val << 4;
  392. writel(lval , base + SSI_SACDAT);
  393. writel(SSI_SACNT_DEFAULT | SSI_SACNT_WR, base + SSI_SACNT);
  394. udelay(100);
  395. }
  396. static unsigned short imx_ssi_ac97_read(struct snd_ac97 *ac97,
  397. unsigned short reg)
  398. {
  399. struct imx_ssi *imx_ssi = ac97_ssi;
  400. void __iomem *base = imx_ssi->base;
  401. unsigned short val = -1;
  402. unsigned int lreg;
  403. lreg = (reg & 0x7f) << 12 ;
  404. writel(lreg, base + SSI_SACADD);
  405. writel(SSI_SACNT_DEFAULT | SSI_SACNT_RD, base + SSI_SACNT);
  406. udelay(100);
  407. val = (readl(base + SSI_SACDAT) >> 4) & 0xffff;
  408. pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
  409. return val;
  410. }
  411. static void imx_ssi_ac97_reset(struct snd_ac97 *ac97)
  412. {
  413. struct imx_ssi *imx_ssi = ac97_ssi;
  414. if (imx_ssi->ac97_reset)
  415. imx_ssi->ac97_reset(ac97);
  416. }
  417. static void imx_ssi_ac97_warm_reset(struct snd_ac97 *ac97)
  418. {
  419. struct imx_ssi *imx_ssi = ac97_ssi;
  420. if (imx_ssi->ac97_warm_reset)
  421. imx_ssi->ac97_warm_reset(ac97);
  422. }
  423. struct snd_ac97_bus_ops soc_ac97_ops = {
  424. .read = imx_ssi_ac97_read,
  425. .write = imx_ssi_ac97_write,
  426. .reset = imx_ssi_ac97_reset,
  427. .warm_reset = imx_ssi_ac97_warm_reset
  428. };
  429. EXPORT_SYMBOL_GPL(soc_ac97_ops);
  430. static int imx_ssi_probe(struct platform_device *pdev)
  431. {
  432. struct resource *res;
  433. struct imx_ssi *ssi;
  434. struct imx_ssi_platform_data *pdata = pdev->dev.platform_data;
  435. int ret = 0;
  436. struct snd_soc_dai_driver *dai;
  437. ssi = devm_kzalloc(&pdev->dev, sizeof(*ssi), GFP_KERNEL);
  438. if (!ssi)
  439. return -ENOMEM;
  440. dev_set_drvdata(&pdev->dev, ssi);
  441. if (pdata) {
  442. ssi->ac97_reset = pdata->ac97_reset;
  443. ssi->ac97_warm_reset = pdata->ac97_warm_reset;
  444. ssi->flags = pdata->flags;
  445. }
  446. ssi->irq = platform_get_irq(pdev, 0);
  447. ssi->clk = devm_clk_get(&pdev->dev, NULL);
  448. if (IS_ERR(ssi->clk)) {
  449. ret = PTR_ERR(ssi->clk);
  450. dev_err(&pdev->dev, "Cannot get the clock: %d\n",
  451. ret);
  452. goto failed_clk;
  453. }
  454. clk_prepare_enable(ssi->clk);
  455. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  456. if (!res) {
  457. ret = -ENODEV;
  458. goto failed_get_resource;
  459. }
  460. ssi->base = devm_ioremap_resource(&pdev->dev, res);
  461. if (IS_ERR(ssi->base)) {
  462. ret = PTR_ERR(ssi->base);
  463. goto failed_register;
  464. }
  465. if (ssi->flags & IMX_SSI_USE_AC97) {
  466. if (ac97_ssi) {
  467. dev_err(&pdev->dev, "AC'97 SSI already registered\n");
  468. ret = -EBUSY;
  469. goto failed_register;
  470. }
  471. ac97_ssi = ssi;
  472. setup_channel_to_ac97(ssi);
  473. dai = &imx_ac97_dai;
  474. } else
  475. dai = &imx_ssi_dai;
  476. writel(0x0, ssi->base + SSI_SIER);
  477. ssi->dma_params_rx.dma_addr = res->start + SSI_SRX0;
  478. ssi->dma_params_tx.dma_addr = res->start + SSI_STX0;
  479. ssi->dma_params_tx.burstsize = 6;
  480. ssi->dma_params_rx.burstsize = 4;
  481. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx0");
  482. if (res)
  483. ssi->dma_params_tx.dma = res->start;
  484. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx0");
  485. if (res)
  486. ssi->dma_params_rx.dma = res->start;
  487. platform_set_drvdata(pdev, ssi);
  488. ret = snd_soc_register_dai(&pdev->dev, dai);
  489. if (ret) {
  490. dev_err(&pdev->dev, "register DAI failed\n");
  491. goto failed_register;
  492. }
  493. ssi->soc_platform_pdev_fiq = platform_device_alloc("imx-fiq-pcm-audio", pdev->id);
  494. if (!ssi->soc_platform_pdev_fiq) {
  495. ret = -ENOMEM;
  496. goto failed_pdev_fiq_alloc;
  497. }
  498. platform_set_drvdata(ssi->soc_platform_pdev_fiq, ssi);
  499. ret = platform_device_add(ssi->soc_platform_pdev_fiq);
  500. if (ret) {
  501. dev_err(&pdev->dev, "failed to add platform device\n");
  502. goto failed_pdev_fiq_add;
  503. }
  504. ssi->soc_platform_pdev = platform_device_alloc("imx-pcm-audio", pdev->id);
  505. if (!ssi->soc_platform_pdev) {
  506. ret = -ENOMEM;
  507. goto failed_pdev_alloc;
  508. }
  509. platform_set_drvdata(ssi->soc_platform_pdev, ssi);
  510. ret = platform_device_add(ssi->soc_platform_pdev);
  511. if (ret) {
  512. dev_err(&pdev->dev, "failed to add platform device\n");
  513. goto failed_pdev_add;
  514. }
  515. return 0;
  516. failed_pdev_add:
  517. platform_device_put(ssi->soc_platform_pdev);
  518. failed_pdev_alloc:
  519. platform_device_del(ssi->soc_platform_pdev_fiq);
  520. failed_pdev_fiq_add:
  521. platform_device_put(ssi->soc_platform_pdev_fiq);
  522. failed_pdev_fiq_alloc:
  523. snd_soc_unregister_dai(&pdev->dev);
  524. failed_register:
  525. release_mem_region(res->start, resource_size(res));
  526. failed_get_resource:
  527. clk_disable_unprepare(ssi->clk);
  528. failed_clk:
  529. return ret;
  530. }
  531. static int imx_ssi_remove(struct platform_device *pdev)
  532. {
  533. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  534. struct imx_ssi *ssi = platform_get_drvdata(pdev);
  535. platform_device_unregister(ssi->soc_platform_pdev);
  536. platform_device_unregister(ssi->soc_platform_pdev_fiq);
  537. snd_soc_unregister_dai(&pdev->dev);
  538. if (ssi->flags & IMX_SSI_USE_AC97)
  539. ac97_ssi = NULL;
  540. release_mem_region(res->start, resource_size(res));
  541. clk_disable_unprepare(ssi->clk);
  542. return 0;
  543. }
  544. static struct platform_driver imx_ssi_driver = {
  545. .probe = imx_ssi_probe,
  546. .remove = imx_ssi_remove,
  547. .driver = {
  548. .name = "imx-ssi",
  549. .owner = THIS_MODULE,
  550. },
  551. };
  552. module_platform_driver(imx_ssi_driver);
  553. /* Module information */
  554. MODULE_AUTHOR("Sascha Hauer, <s.hauer@pengutronix.de>");
  555. MODULE_DESCRIPTION("i.MX I2S/ac97 SoC Interface");
  556. MODULE_LICENSE("GPL");
  557. MODULE_ALIAS("platform:imx-ssi");