wm8996.c 92 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118
  1. /*
  2. * wm8996.c - WM8996 audio codec interface
  3. *
  4. * Copyright 2011-2 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regmap.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <linux/workqueue.h>
  25. #include <sound/core.h>
  26. #include <sound/jack.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/initval.h>
  31. #include <sound/tlv.h>
  32. #include <trace/events/asoc.h>
  33. #include <sound/wm8996.h>
  34. #include "wm8996.h"
  35. #define WM8996_AIFS 2
  36. #define HPOUT1L 1
  37. #define HPOUT1R 2
  38. #define HPOUT2L 4
  39. #define HPOUT2R 8
  40. #define WM8996_NUM_SUPPLIES 3
  41. static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
  42. "DBVDD",
  43. "AVDD1",
  44. "AVDD2",
  45. };
  46. struct wm8996_priv {
  47. struct device *dev;
  48. struct regmap *regmap;
  49. struct snd_soc_codec *codec;
  50. int ldo1ena;
  51. int sysclk;
  52. int sysclk_src;
  53. int fll_src;
  54. int fll_fref;
  55. int fll_fout;
  56. struct completion fll_lock;
  57. u16 dcs_pending;
  58. struct completion dcs_done;
  59. u16 hpout_ena;
  60. u16 hpout_pending;
  61. struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
  62. struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
  63. int bg_ena;
  64. struct wm8996_pdata pdata;
  65. int rx_rate[WM8996_AIFS];
  66. int bclk_rate[WM8996_AIFS];
  67. /* Platform dependant ReTune mobile configuration */
  68. int num_retune_mobile_texts;
  69. const char **retune_mobile_texts;
  70. int retune_mobile_cfg[2];
  71. struct soc_enum retune_mobile_enum;
  72. struct snd_soc_jack *jack;
  73. bool detecting;
  74. bool jack_mic;
  75. int jack_flips;
  76. wm8996_polarity_fn polarity_cb;
  77. #ifdef CONFIG_GPIOLIB
  78. struct gpio_chip gpio_chip;
  79. #endif
  80. };
  81. /* We can't use the same notifier block for more than one supply and
  82. * there's no way I can see to get from a callback to the caller
  83. * except container_of().
  84. */
  85. #define WM8996_REGULATOR_EVENT(n) \
  86. static int wm8996_regulator_event_##n(struct notifier_block *nb, \
  87. unsigned long event, void *data) \
  88. { \
  89. struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
  90. disable_nb[n]); \
  91. if (event & REGULATOR_EVENT_DISABLE) { \
  92. regcache_mark_dirty(wm8996->regmap); \
  93. } \
  94. return 0; \
  95. }
  96. WM8996_REGULATOR_EVENT(0)
  97. WM8996_REGULATOR_EVENT(1)
  98. WM8996_REGULATOR_EVENT(2)
  99. static struct reg_default wm8996_reg[] = {
  100. { WM8996_POWER_MANAGEMENT_1, 0x0 },
  101. { WM8996_POWER_MANAGEMENT_2, 0x0 },
  102. { WM8996_POWER_MANAGEMENT_3, 0x0 },
  103. { WM8996_POWER_MANAGEMENT_4, 0x0 },
  104. { WM8996_POWER_MANAGEMENT_5, 0x0 },
  105. { WM8996_POWER_MANAGEMENT_6, 0x0 },
  106. { WM8996_POWER_MANAGEMENT_7, 0x10 },
  107. { WM8996_POWER_MANAGEMENT_8, 0x0 },
  108. { WM8996_LEFT_LINE_INPUT_VOLUME, 0x0 },
  109. { WM8996_RIGHT_LINE_INPUT_VOLUME, 0x0 },
  110. { WM8996_LINE_INPUT_CONTROL, 0x0 },
  111. { WM8996_DAC1_HPOUT1_VOLUME, 0x88 },
  112. { WM8996_DAC2_HPOUT2_VOLUME, 0x88 },
  113. { WM8996_DAC1_LEFT_VOLUME, 0x2c0 },
  114. { WM8996_DAC1_RIGHT_VOLUME, 0x2c0 },
  115. { WM8996_DAC2_LEFT_VOLUME, 0x2c0 },
  116. { WM8996_DAC2_RIGHT_VOLUME, 0x2c0 },
  117. { WM8996_OUTPUT1_LEFT_VOLUME, 0x80 },
  118. { WM8996_OUTPUT1_RIGHT_VOLUME, 0x80 },
  119. { WM8996_OUTPUT2_LEFT_VOLUME, 0x80 },
  120. { WM8996_OUTPUT2_RIGHT_VOLUME, 0x80 },
  121. { WM8996_MICBIAS_1, 0x39 },
  122. { WM8996_MICBIAS_2, 0x39 },
  123. { WM8996_LDO_1, 0x3 },
  124. { WM8996_LDO_2, 0x13 },
  125. { WM8996_ACCESSORY_DETECT_MODE_1, 0x4 },
  126. { WM8996_ACCESSORY_DETECT_MODE_2, 0x0 },
  127. { WM8996_HEADPHONE_DETECT_1, 0x20 },
  128. { WM8996_HEADPHONE_DETECT_2, 0x0 },
  129. { WM8996_MIC_DETECT_1, 0x7600 },
  130. { WM8996_MIC_DETECT_2, 0xbf },
  131. { WM8996_CHARGE_PUMP_1, 0x1f25 },
  132. { WM8996_CHARGE_PUMP_2, 0xab19 },
  133. { WM8996_DC_SERVO_1, 0x0 },
  134. { WM8996_DC_SERVO_3, 0x0 },
  135. { WM8996_DC_SERVO_5, 0x2a2a },
  136. { WM8996_DC_SERVO_6, 0x0 },
  137. { WM8996_DC_SERVO_7, 0x0 },
  138. { WM8996_ANALOGUE_HP_1, 0x0 },
  139. { WM8996_ANALOGUE_HP_2, 0x0 },
  140. { WM8996_CONTROL_INTERFACE_1, 0x8004 },
  141. { WM8996_WRITE_SEQUENCER_CTRL_1, 0x0 },
  142. { WM8996_WRITE_SEQUENCER_CTRL_2, 0x0 },
  143. { WM8996_AIF_CLOCKING_1, 0x0 },
  144. { WM8996_AIF_CLOCKING_2, 0x0 },
  145. { WM8996_CLOCKING_1, 0x10 },
  146. { WM8996_CLOCKING_2, 0x0 },
  147. { WM8996_AIF_RATE, 0x83 },
  148. { WM8996_FLL_CONTROL_1, 0x0 },
  149. { WM8996_FLL_CONTROL_2, 0x0 },
  150. { WM8996_FLL_CONTROL_3, 0x0 },
  151. { WM8996_FLL_CONTROL_4, 0x5dc0 },
  152. { WM8996_FLL_CONTROL_5, 0xc84 },
  153. { WM8996_FLL_EFS_1, 0x0 },
  154. { WM8996_FLL_EFS_2, 0x2 },
  155. { WM8996_AIF1_CONTROL, 0x0 },
  156. { WM8996_AIF1_BCLK, 0x0 },
  157. { WM8996_AIF1_TX_LRCLK_1, 0x80 },
  158. { WM8996_AIF1_TX_LRCLK_2, 0x8 },
  159. { WM8996_AIF1_RX_LRCLK_1, 0x80 },
  160. { WM8996_AIF1_RX_LRCLK_2, 0x0 },
  161. { WM8996_AIF1TX_DATA_CONFIGURATION_1, 0x1818 },
  162. { WM8996_AIF1TX_DATA_CONFIGURATION_2, 0 },
  163. { WM8996_AIF1RX_DATA_CONFIGURATION, 0x1818 },
  164. { WM8996_AIF1TX_CHANNEL_0_CONFIGURATION, 0x0 },
  165. { WM8996_AIF1TX_CHANNEL_1_CONFIGURATION, 0x0 },
  166. { WM8996_AIF1TX_CHANNEL_2_CONFIGURATION, 0x0 },
  167. { WM8996_AIF1TX_CHANNEL_3_CONFIGURATION, 0x0 },
  168. { WM8996_AIF1TX_CHANNEL_4_CONFIGURATION, 0x0 },
  169. { WM8996_AIF1TX_CHANNEL_5_CONFIGURATION, 0x0 },
  170. { WM8996_AIF1RX_CHANNEL_0_CONFIGURATION, 0x0 },
  171. { WM8996_AIF1RX_CHANNEL_1_CONFIGURATION, 0x0 },
  172. { WM8996_AIF1RX_CHANNEL_2_CONFIGURATION, 0x0 },
  173. { WM8996_AIF1RX_CHANNEL_3_CONFIGURATION, 0x0 },
  174. { WM8996_AIF1RX_CHANNEL_4_CONFIGURATION, 0x0 },
  175. { WM8996_AIF1RX_CHANNEL_5_CONFIGURATION, 0x0 },
  176. { WM8996_AIF1RX_MONO_CONFIGURATION, 0x0 },
  177. { WM8996_AIF1TX_TEST, 0x7 },
  178. { WM8996_AIF2_CONTROL, 0x0 },
  179. { WM8996_AIF2_BCLK, 0x0 },
  180. { WM8996_AIF2_TX_LRCLK_1, 0x80 },
  181. { WM8996_AIF2_TX_LRCLK_2, 0x8 },
  182. { WM8996_AIF2_RX_LRCLK_1, 0x80 },
  183. { WM8996_AIF2_RX_LRCLK_2, 0x0 },
  184. { WM8996_AIF2TX_DATA_CONFIGURATION_1, 0x1818 },
  185. { WM8996_AIF2RX_DATA_CONFIGURATION, 0x1818 },
  186. { WM8996_AIF2RX_DATA_CONFIGURATION, 0x0 },
  187. { WM8996_AIF2TX_CHANNEL_0_CONFIGURATION, 0x0 },
  188. { WM8996_AIF2TX_CHANNEL_1_CONFIGURATION, 0x0 },
  189. { WM8996_AIF2RX_CHANNEL_0_CONFIGURATION, 0x0 },
  190. { WM8996_AIF2RX_CHANNEL_1_CONFIGURATION, 0x0 },
  191. { WM8996_AIF2RX_MONO_CONFIGURATION, 0x0 },
  192. { WM8996_AIF2TX_TEST, 0x1 },
  193. { WM8996_DSP1_TX_LEFT_VOLUME, 0xc0 },
  194. { WM8996_DSP1_TX_RIGHT_VOLUME, 0xc0 },
  195. { WM8996_DSP1_RX_LEFT_VOLUME, 0xc0 },
  196. { WM8996_DSP1_RX_RIGHT_VOLUME, 0xc0 },
  197. { WM8996_DSP1_TX_FILTERS, 0x2000 },
  198. { WM8996_DSP1_RX_FILTERS_1, 0x200 },
  199. { WM8996_DSP1_RX_FILTERS_2, 0x10 },
  200. { WM8996_DSP1_DRC_1, 0x98 },
  201. { WM8996_DSP1_DRC_2, 0x845 },
  202. { WM8996_DSP1_RX_EQ_GAINS_1, 0x6318 },
  203. { WM8996_DSP1_RX_EQ_GAINS_2, 0x6300 },
  204. { WM8996_DSP1_RX_EQ_BAND_1_A, 0xfca },
  205. { WM8996_DSP1_RX_EQ_BAND_1_B, 0x400 },
  206. { WM8996_DSP1_RX_EQ_BAND_1_PG, 0xd8 },
  207. { WM8996_DSP1_RX_EQ_BAND_2_A, 0x1eb5 },
  208. { WM8996_DSP1_RX_EQ_BAND_2_B, 0xf145 },
  209. { WM8996_DSP1_RX_EQ_BAND_2_C, 0xb75 },
  210. { WM8996_DSP1_RX_EQ_BAND_2_PG, 0x1c5 },
  211. { WM8996_DSP1_RX_EQ_BAND_3_A, 0x1c58 },
  212. { WM8996_DSP1_RX_EQ_BAND_3_B, 0xf373 },
  213. { WM8996_DSP1_RX_EQ_BAND_3_C, 0xa54 },
  214. { WM8996_DSP1_RX_EQ_BAND_3_PG, 0x558 },
  215. { WM8996_DSP1_RX_EQ_BAND_4_A, 0x168e },
  216. { WM8996_DSP1_RX_EQ_BAND_4_B, 0xf829 },
  217. { WM8996_DSP1_RX_EQ_BAND_4_C, 0x7ad },
  218. { WM8996_DSP1_RX_EQ_BAND_4_PG, 0x1103 },
  219. { WM8996_DSP1_RX_EQ_BAND_5_A, 0x564 },
  220. { WM8996_DSP1_RX_EQ_BAND_5_B, 0x559 },
  221. { WM8996_DSP1_RX_EQ_BAND_5_PG, 0x4000 },
  222. { WM8996_DSP2_TX_LEFT_VOLUME, 0xc0 },
  223. { WM8996_DSP2_TX_RIGHT_VOLUME, 0xc0 },
  224. { WM8996_DSP2_RX_LEFT_VOLUME, 0xc0 },
  225. { WM8996_DSP2_RX_RIGHT_VOLUME, 0xc0 },
  226. { WM8996_DSP2_TX_FILTERS, 0x2000 },
  227. { WM8996_DSP2_RX_FILTERS_1, 0x200 },
  228. { WM8996_DSP2_RX_FILTERS_2, 0x10 },
  229. { WM8996_DSP2_DRC_1, 0x98 },
  230. { WM8996_DSP2_DRC_2, 0x845 },
  231. { WM8996_DSP2_RX_EQ_GAINS_1, 0x6318 },
  232. { WM8996_DSP2_RX_EQ_GAINS_2, 0x6300 },
  233. { WM8996_DSP2_RX_EQ_BAND_1_A, 0xfca },
  234. { WM8996_DSP2_RX_EQ_BAND_1_B, 0x400 },
  235. { WM8996_DSP2_RX_EQ_BAND_1_PG, 0xd8 },
  236. { WM8996_DSP2_RX_EQ_BAND_2_A, 0x1eb5 },
  237. { WM8996_DSP2_RX_EQ_BAND_2_B, 0xf145 },
  238. { WM8996_DSP2_RX_EQ_BAND_2_C, 0xb75 },
  239. { WM8996_DSP2_RX_EQ_BAND_2_PG, 0x1c5 },
  240. { WM8996_DSP2_RX_EQ_BAND_3_A, 0x1c58 },
  241. { WM8996_DSP2_RX_EQ_BAND_3_B, 0xf373 },
  242. { WM8996_DSP2_RX_EQ_BAND_3_C, 0xa54 },
  243. { WM8996_DSP2_RX_EQ_BAND_3_PG, 0x558 },
  244. { WM8996_DSP2_RX_EQ_BAND_4_A, 0x168e },
  245. { WM8996_DSP2_RX_EQ_BAND_4_B, 0xf829 },
  246. { WM8996_DSP2_RX_EQ_BAND_4_C, 0x7ad },
  247. { WM8996_DSP2_RX_EQ_BAND_4_PG, 0x1103 },
  248. { WM8996_DSP2_RX_EQ_BAND_5_A, 0x564 },
  249. { WM8996_DSP2_RX_EQ_BAND_5_B, 0x559 },
  250. { WM8996_DSP2_RX_EQ_BAND_5_PG, 0x4000 },
  251. { WM8996_DAC1_MIXER_VOLUMES, 0x0 },
  252. { WM8996_DAC1_LEFT_MIXER_ROUTING, 0x0 },
  253. { WM8996_DAC1_RIGHT_MIXER_ROUTING, 0x0 },
  254. { WM8996_DAC2_MIXER_VOLUMES, 0x0 },
  255. { WM8996_DAC2_LEFT_MIXER_ROUTING, 0x0 },
  256. { WM8996_DAC2_RIGHT_MIXER_ROUTING, 0x0 },
  257. { WM8996_DSP1_TX_LEFT_MIXER_ROUTING, 0x0 },
  258. { WM8996_DSP1_TX_RIGHT_MIXER_ROUTING, 0x0 },
  259. { WM8996_DSP2_TX_LEFT_MIXER_ROUTING, 0x0 },
  260. { WM8996_DSP2_TX_RIGHT_MIXER_ROUTING, 0x0 },
  261. { WM8996_DSP_TX_MIXER_SELECT, 0x0 },
  262. { WM8996_DAC_SOFTMUTE, 0x0 },
  263. { WM8996_OVERSAMPLING, 0xd },
  264. { WM8996_SIDETONE, 0x1040 },
  265. { WM8996_GPIO_1, 0xa101 },
  266. { WM8996_GPIO_2, 0xa101 },
  267. { WM8996_GPIO_3, 0xa101 },
  268. { WM8996_GPIO_4, 0xa101 },
  269. { WM8996_GPIO_5, 0xa101 },
  270. { WM8996_PULL_CONTROL_1, 0x0 },
  271. { WM8996_PULL_CONTROL_2, 0x140 },
  272. { WM8996_INTERRUPT_STATUS_1_MASK, 0x1f },
  273. { WM8996_INTERRUPT_STATUS_2_MASK, 0x1ecf },
  274. { WM8996_LEFT_PDM_SPEAKER, 0x0 },
  275. { WM8996_RIGHT_PDM_SPEAKER, 0x1 },
  276. { WM8996_PDM_SPEAKER_MUTE_SEQUENCE, 0x69 },
  277. { WM8996_PDM_SPEAKER_VOLUME, 0x66 },
  278. };
  279. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  280. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  281. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  282. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  283. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  284. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  285. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  286. static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
  287. static const char *sidetone_hpf_text[] = {
  288. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  289. };
  290. static const struct soc_enum sidetone_hpf =
  291. SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
  292. static const char *hpf_mode_text[] = {
  293. "HiFi", "Custom", "Voice"
  294. };
  295. static const struct soc_enum dsp1tx_hpf_mode =
  296. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  297. static const struct soc_enum dsp2tx_hpf_mode =
  298. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  299. static const char *hpf_cutoff_text[] = {
  300. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  301. };
  302. static const struct soc_enum dsp1tx_hpf_cutoff =
  303. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  304. static const struct soc_enum dsp2tx_hpf_cutoff =
  305. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  306. static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
  307. {
  308. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  309. struct wm8996_pdata *pdata = &wm8996->pdata;
  310. int base, best, best_val, save, i, cfg, iface;
  311. if (!wm8996->num_retune_mobile_texts)
  312. return;
  313. switch (block) {
  314. case 0:
  315. base = WM8996_DSP1_RX_EQ_GAINS_1;
  316. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  317. WM8996_DSP1RX_SRC)
  318. iface = 1;
  319. else
  320. iface = 0;
  321. break;
  322. case 1:
  323. base = WM8996_DSP1_RX_EQ_GAINS_2;
  324. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  325. WM8996_DSP2RX_SRC)
  326. iface = 1;
  327. else
  328. iface = 0;
  329. break;
  330. default:
  331. return;
  332. }
  333. /* Find the version of the currently selected configuration
  334. * with the nearest sample rate. */
  335. cfg = wm8996->retune_mobile_cfg[block];
  336. best = 0;
  337. best_val = INT_MAX;
  338. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  339. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  340. wm8996->retune_mobile_texts[cfg]) == 0 &&
  341. abs(pdata->retune_mobile_cfgs[i].rate
  342. - wm8996->rx_rate[iface]) < best_val) {
  343. best = i;
  344. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  345. - wm8996->rx_rate[iface]);
  346. }
  347. }
  348. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  349. block,
  350. pdata->retune_mobile_cfgs[best].name,
  351. pdata->retune_mobile_cfgs[best].rate,
  352. wm8996->rx_rate[iface]);
  353. /* The EQ will be disabled while reconfiguring it, remember the
  354. * current configuration.
  355. */
  356. save = snd_soc_read(codec, base);
  357. save &= WM8996_DSP1RX_EQ_ENA;
  358. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  359. snd_soc_update_bits(codec, base + i, 0xffff,
  360. pdata->retune_mobile_cfgs[best].regs[i]);
  361. snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
  362. }
  363. /* Icky as hell but saves code duplication */
  364. static int wm8996_get_retune_mobile_block(const char *name)
  365. {
  366. if (strcmp(name, "DSP1 EQ Mode") == 0)
  367. return 0;
  368. if (strcmp(name, "DSP2 EQ Mode") == 0)
  369. return 1;
  370. return -EINVAL;
  371. }
  372. static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  373. struct snd_ctl_elem_value *ucontrol)
  374. {
  375. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  376. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  377. struct wm8996_pdata *pdata = &wm8996->pdata;
  378. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  379. int value = ucontrol->value.integer.value[0];
  380. if (block < 0)
  381. return block;
  382. if (value >= pdata->num_retune_mobile_cfgs)
  383. return -EINVAL;
  384. wm8996->retune_mobile_cfg[block] = value;
  385. wm8996_set_retune_mobile(codec, block);
  386. return 0;
  387. }
  388. static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  389. struct snd_ctl_elem_value *ucontrol)
  390. {
  391. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  392. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  393. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  394. ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
  395. return 0;
  396. }
  397. static const struct snd_kcontrol_new wm8996_snd_controls[] = {
  398. SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
  399. WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  400. SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
  401. WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  402. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
  403. 0, 5, 24, 0, sidetone_tlv),
  404. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
  405. 0, 5, 24, 0, sidetone_tlv),
  406. SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
  407. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  408. SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
  409. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
  410. WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  411. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
  412. WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  413. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
  414. 13, 1, 0),
  415. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
  416. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  417. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  418. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
  419. 13, 1, 0),
  420. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
  421. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  422. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  423. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
  424. WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  425. SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
  426. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
  427. WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  428. SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
  429. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
  430. WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  431. SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
  432. WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
  433. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
  434. WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  435. SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
  436. WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
  437. SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
  438. SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
  439. SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
  440. SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
  441. SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
  442. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
  443. SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
  444. SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
  445. SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
  446. 0, threedstereo_tlv),
  447. SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
  448. 0, threedstereo_tlv),
  449. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
  450. 8, 0, out_digital_tlv),
  451. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
  452. 8, 0, out_digital_tlv),
  453. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
  454. WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  455. SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
  456. WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  457. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
  458. WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  459. SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
  460. WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  461. SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  462. spk_tlv),
  463. SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
  464. WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
  465. SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
  466. WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
  467. SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  468. SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  469. SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
  470. SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
  471. SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
  472. SND_SOC_BYTES_MASK("DSP1 DRC", WM8996_DSP1_DRC_1, 5,
  473. WM8996_DSP1RX_DRC_ENA | WM8996_DSP1TXL_DRC_ENA |
  474. WM8996_DSP1TXR_DRC_ENA),
  475. SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
  476. SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
  477. SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
  478. SND_SOC_BYTES_MASK("DSP2 DRC", WM8996_DSP2_DRC_1, 5,
  479. WM8996_DSP2RX_DRC_ENA | WM8996_DSP2TXL_DRC_ENA |
  480. WM8996_DSP2TXR_DRC_ENA),
  481. };
  482. static const struct snd_kcontrol_new wm8996_eq_controls[] = {
  483. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  484. eq_tlv),
  485. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  486. eq_tlv),
  487. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  488. eq_tlv),
  489. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  502. eq_tlv),
  503. };
  504. static void wm8996_bg_enable(struct snd_soc_codec *codec)
  505. {
  506. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  507. wm8996->bg_ena++;
  508. if (wm8996->bg_ena == 1) {
  509. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  510. WM8996_BG_ENA, WM8996_BG_ENA);
  511. msleep(2);
  512. }
  513. }
  514. static void wm8996_bg_disable(struct snd_soc_codec *codec)
  515. {
  516. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  517. wm8996->bg_ena--;
  518. if (!wm8996->bg_ena)
  519. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  520. WM8996_BG_ENA, 0);
  521. }
  522. static int bg_event(struct snd_soc_dapm_widget *w,
  523. struct snd_kcontrol *kcontrol, int event)
  524. {
  525. struct snd_soc_codec *codec = w->codec;
  526. int ret = 0;
  527. switch (event) {
  528. case SND_SOC_DAPM_PRE_PMU:
  529. wm8996_bg_enable(codec);
  530. break;
  531. case SND_SOC_DAPM_POST_PMD:
  532. wm8996_bg_disable(codec);
  533. break;
  534. default:
  535. BUG();
  536. ret = -EINVAL;
  537. }
  538. return ret;
  539. }
  540. static int cp_event(struct snd_soc_dapm_widget *w,
  541. struct snd_kcontrol *kcontrol, int event)
  542. {
  543. int ret = 0;
  544. switch (event) {
  545. case SND_SOC_DAPM_POST_PMU:
  546. msleep(5);
  547. break;
  548. default:
  549. BUG();
  550. ret = -EINVAL;
  551. }
  552. return 0;
  553. }
  554. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  555. struct snd_kcontrol *kcontrol, int event)
  556. {
  557. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  558. /* Record which outputs we enabled */
  559. switch (event) {
  560. case SND_SOC_DAPM_PRE_PMD:
  561. wm8996->hpout_pending &= ~w->shift;
  562. break;
  563. case SND_SOC_DAPM_PRE_PMU:
  564. wm8996->hpout_pending |= w->shift;
  565. break;
  566. default:
  567. BUG();
  568. return -EINVAL;
  569. }
  570. return 0;
  571. }
  572. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  573. {
  574. struct i2c_client *i2c = to_i2c_client(codec->dev);
  575. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  576. int ret;
  577. unsigned long timeout = 200;
  578. snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
  579. /* Use the interrupt if possible */
  580. do {
  581. if (i2c->irq) {
  582. timeout = wait_for_completion_timeout(&wm8996->dcs_done,
  583. msecs_to_jiffies(200));
  584. if (timeout == 0)
  585. dev_err(codec->dev, "DC servo timed out\n");
  586. } else {
  587. msleep(1);
  588. timeout--;
  589. }
  590. ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
  591. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  592. } while (timeout && ret & mask);
  593. if (timeout == 0)
  594. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  595. else
  596. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  597. }
  598. static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
  599. enum snd_soc_dapm_type event, int subseq)
  600. {
  601. struct snd_soc_codec *codec = container_of(dapm,
  602. struct snd_soc_codec, dapm);
  603. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  604. u16 val, mask;
  605. /* Complete any pending DC servo starts */
  606. if (wm8996->dcs_pending) {
  607. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  608. wm8996->dcs_pending);
  609. /* Trigger a startup sequence */
  610. wait_for_dc_servo(codec, wm8996->dcs_pending
  611. << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
  612. wm8996->dcs_pending = 0;
  613. }
  614. if (wm8996->hpout_pending != wm8996->hpout_ena) {
  615. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  616. wm8996->hpout_ena, wm8996->hpout_pending);
  617. val = 0;
  618. mask = 0;
  619. if (wm8996->hpout_pending & HPOUT1L) {
  620. val |= WM8996_HPOUT1L_RMV_SHORT | WM8996_HPOUT1L_OUTP;
  621. mask |= WM8996_HPOUT1L_RMV_SHORT | WM8996_HPOUT1L_OUTP;
  622. } else {
  623. mask |= WM8996_HPOUT1L_RMV_SHORT |
  624. WM8996_HPOUT1L_OUTP |
  625. WM8996_HPOUT1L_DLY;
  626. }
  627. if (wm8996->hpout_pending & HPOUT1R) {
  628. val |= WM8996_HPOUT1R_RMV_SHORT | WM8996_HPOUT1R_OUTP;
  629. mask |= WM8996_HPOUT1R_RMV_SHORT | WM8996_HPOUT1R_OUTP;
  630. } else {
  631. mask |= WM8996_HPOUT1R_RMV_SHORT |
  632. WM8996_HPOUT1R_OUTP |
  633. WM8996_HPOUT1R_DLY;
  634. }
  635. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
  636. val = 0;
  637. mask = 0;
  638. if (wm8996->hpout_pending & HPOUT2L) {
  639. val |= WM8996_HPOUT2L_RMV_SHORT | WM8996_HPOUT2L_OUTP;
  640. mask |= WM8996_HPOUT2L_RMV_SHORT | WM8996_HPOUT2L_OUTP;
  641. } else {
  642. mask |= WM8996_HPOUT2L_RMV_SHORT |
  643. WM8996_HPOUT2L_OUTP |
  644. WM8996_HPOUT2L_DLY;
  645. }
  646. if (wm8996->hpout_pending & HPOUT2R) {
  647. val |= WM8996_HPOUT2R_RMV_SHORT | WM8996_HPOUT2R_OUTP;
  648. mask |= WM8996_HPOUT2R_RMV_SHORT | WM8996_HPOUT2R_OUTP;
  649. } else {
  650. mask |= WM8996_HPOUT2R_RMV_SHORT |
  651. WM8996_HPOUT2R_OUTP |
  652. WM8996_HPOUT2R_DLY;
  653. }
  654. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
  655. wm8996->hpout_ena = wm8996->hpout_pending;
  656. }
  657. }
  658. static int dcs_start(struct snd_soc_dapm_widget *w,
  659. struct snd_kcontrol *kcontrol, int event)
  660. {
  661. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  662. switch (event) {
  663. case SND_SOC_DAPM_POST_PMU:
  664. wm8996->dcs_pending |= 1 << w->shift;
  665. break;
  666. default:
  667. BUG();
  668. return -EINVAL;
  669. }
  670. return 0;
  671. }
  672. static const char *sidetone_text[] = {
  673. "IN1", "IN2",
  674. };
  675. static const struct soc_enum left_sidetone_enum =
  676. SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
  677. static const struct snd_kcontrol_new left_sidetone =
  678. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  679. static const struct soc_enum right_sidetone_enum =
  680. SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
  681. static const struct snd_kcontrol_new right_sidetone =
  682. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  683. static const char *spk_text[] = {
  684. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  685. };
  686. static const struct soc_enum spkl_enum =
  687. SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  688. static const struct snd_kcontrol_new spkl_mux =
  689. SOC_DAPM_ENUM("SPKL", spkl_enum);
  690. static const struct soc_enum spkr_enum =
  691. SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  692. static const struct snd_kcontrol_new spkr_mux =
  693. SOC_DAPM_ENUM("SPKR", spkr_enum);
  694. static const char *dsp1rx_text[] = {
  695. "AIF1", "AIF2"
  696. };
  697. static const struct soc_enum dsp1rx_enum =
  698. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  699. static const struct snd_kcontrol_new dsp1rx =
  700. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  701. static const char *dsp2rx_text[] = {
  702. "AIF2", "AIF1"
  703. };
  704. static const struct soc_enum dsp2rx_enum =
  705. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  706. static const struct snd_kcontrol_new dsp2rx =
  707. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  708. static const char *aif2tx_text[] = {
  709. "DSP2", "DSP1", "AIF1"
  710. };
  711. static const struct soc_enum aif2tx_enum =
  712. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  713. static const struct snd_kcontrol_new aif2tx =
  714. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  715. static const char *inmux_text[] = {
  716. "ADC", "DMIC1", "DMIC2"
  717. };
  718. static const struct soc_enum in1_enum =
  719. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  720. static const struct snd_kcontrol_new in1_mux =
  721. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  722. static const struct soc_enum in2_enum =
  723. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  724. static const struct snd_kcontrol_new in2_mux =
  725. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  726. static const struct snd_kcontrol_new dac2r_mix[] = {
  727. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  728. 5, 1, 0),
  729. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  730. 4, 1, 0),
  731. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  732. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  733. };
  734. static const struct snd_kcontrol_new dac2l_mix[] = {
  735. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  736. 5, 1, 0),
  737. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  738. 4, 1, 0),
  739. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  740. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  741. };
  742. static const struct snd_kcontrol_new dac1r_mix[] = {
  743. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  744. 5, 1, 0),
  745. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  746. 4, 1, 0),
  747. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  748. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  749. };
  750. static const struct snd_kcontrol_new dac1l_mix[] = {
  751. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  752. 5, 1, 0),
  753. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  754. 4, 1, 0),
  755. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  756. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  757. };
  758. static const struct snd_kcontrol_new dsp1txl[] = {
  759. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  760. 1, 1, 0),
  761. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  762. 0, 1, 0),
  763. };
  764. static const struct snd_kcontrol_new dsp1txr[] = {
  765. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  766. 1, 1, 0),
  767. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  768. 0, 1, 0),
  769. };
  770. static const struct snd_kcontrol_new dsp2txl[] = {
  771. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  772. 1, 1, 0),
  773. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  774. 0, 1, 0),
  775. };
  776. static const struct snd_kcontrol_new dsp2txr[] = {
  777. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  778. 1, 1, 0),
  779. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  780. 0, 1, 0),
  781. };
  782. static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
  783. SND_SOC_DAPM_INPUT("IN1LN"),
  784. SND_SOC_DAPM_INPUT("IN1LP"),
  785. SND_SOC_DAPM_INPUT("IN1RN"),
  786. SND_SOC_DAPM_INPUT("IN1RP"),
  787. SND_SOC_DAPM_INPUT("IN2LN"),
  788. SND_SOC_DAPM_INPUT("IN2LP"),
  789. SND_SOC_DAPM_INPUT("IN2RN"),
  790. SND_SOC_DAPM_INPUT("IN2RP"),
  791. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  792. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  793. SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20, 0),
  794. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
  795. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
  796. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
  797. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
  798. SND_SOC_DAPM_POST_PMU),
  799. SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
  800. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  801. SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  802. SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
  803. SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
  804. SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
  805. SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
  806. SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  807. SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  808. SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
  809. SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
  810. SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
  811. SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
  812. SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  813. SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  814. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
  815. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
  816. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
  817. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
  818. SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
  819. SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
  820. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  821. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  822. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
  823. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
  824. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
  825. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
  826. SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
  827. dsp2txl, ARRAY_SIZE(dsp2txl)),
  828. SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
  829. dsp2txr, ARRAY_SIZE(dsp2txr)),
  830. SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
  831. dsp1txl, ARRAY_SIZE(dsp1txl)),
  832. SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
  833. dsp1txr, ARRAY_SIZE(dsp1txr)),
  834. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  835. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  836. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  837. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  838. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  839. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  840. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  841. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  842. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
  843. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
  844. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
  845. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
  846. SND_SOC_DAPM_AIF_IN("AIF2RX1", NULL, 0, WM8996_POWER_MANAGEMENT_4, 9, 0),
  847. SND_SOC_DAPM_AIF_IN("AIF2RX0", NULL, 1, WM8996_POWER_MANAGEMENT_4, 8, 0),
  848. SND_SOC_DAPM_AIF_OUT("AIF2TX1", NULL, 0, WM8996_POWER_MANAGEMENT_6, 9, 0),
  849. SND_SOC_DAPM_AIF_OUT("AIF2TX0", NULL, 1, WM8996_POWER_MANAGEMENT_6, 8, 0),
  850. SND_SOC_DAPM_AIF_IN("AIF1RX5", NULL, 5, WM8996_POWER_MANAGEMENT_4, 5, 0),
  851. SND_SOC_DAPM_AIF_IN("AIF1RX4", NULL, 4, WM8996_POWER_MANAGEMENT_4, 4, 0),
  852. SND_SOC_DAPM_AIF_IN("AIF1RX3", NULL, 3, WM8996_POWER_MANAGEMENT_4, 3, 0),
  853. SND_SOC_DAPM_AIF_IN("AIF1RX2", NULL, 2, WM8996_POWER_MANAGEMENT_4, 2, 0),
  854. SND_SOC_DAPM_AIF_IN("AIF1RX1", NULL, 1, WM8996_POWER_MANAGEMENT_4, 1, 0),
  855. SND_SOC_DAPM_AIF_IN("AIF1RX0", NULL, 0, WM8996_POWER_MANAGEMENT_4, 0, 0),
  856. SND_SOC_DAPM_AIF_OUT("AIF1TX5", NULL, 5, WM8996_POWER_MANAGEMENT_6, 5, 0),
  857. SND_SOC_DAPM_AIF_OUT("AIF1TX4", NULL, 4, WM8996_POWER_MANAGEMENT_6, 4, 0),
  858. SND_SOC_DAPM_AIF_OUT("AIF1TX3", NULL, 3, WM8996_POWER_MANAGEMENT_6, 3, 0),
  859. SND_SOC_DAPM_AIF_OUT("AIF1TX2", NULL, 2, WM8996_POWER_MANAGEMENT_6, 2, 0),
  860. SND_SOC_DAPM_AIF_OUT("AIF1TX1", NULL, 1, WM8996_POWER_MANAGEMENT_6, 1, 0),
  861. SND_SOC_DAPM_AIF_OUT("AIF1TX0", NULL, 0, WM8996_POWER_MANAGEMENT_6, 0, 0),
  862. /* We route as stereo pairs so define some dummy widgets to squash
  863. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  864. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  865. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  866. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  867. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  868. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  869. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  870. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  871. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  872. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  873. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  874. SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  875. SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  876. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  877. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
  878. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
  879. SND_SOC_DAPM_POST_PMU),
  880. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  881. rmv_short_event,
  882. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  883. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  884. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
  885. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
  886. SND_SOC_DAPM_POST_PMU),
  887. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  888. rmv_short_event,
  889. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  890. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  891. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
  892. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
  893. SND_SOC_DAPM_POST_PMU),
  894. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  895. rmv_short_event,
  896. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  897. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  898. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
  899. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
  900. SND_SOC_DAPM_POST_PMU),
  901. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  902. rmv_short_event,
  903. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  904. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  905. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  906. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  907. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  908. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  909. };
  910. static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
  911. { "AIFCLK", NULL, "SYSCLK" },
  912. { "SYSDSPCLK", NULL, "SYSCLK" },
  913. { "Charge Pump", NULL, "SYSCLK" },
  914. { "Charge Pump", NULL, "CPVDD" },
  915. { "MICB1", NULL, "LDO2" },
  916. { "MICB1", NULL, "MICB1 Audio" },
  917. { "MICB1", NULL, "Bandgap" },
  918. { "MICB2", NULL, "LDO2" },
  919. { "MICB2", NULL, "MICB2 Audio" },
  920. { "MICB2", NULL, "Bandgap" },
  921. { "AIF1RX0", NULL, "AIF1 Playback" },
  922. { "AIF1RX1", NULL, "AIF1 Playback" },
  923. { "AIF1RX2", NULL, "AIF1 Playback" },
  924. { "AIF1RX3", NULL, "AIF1 Playback" },
  925. { "AIF1RX4", NULL, "AIF1 Playback" },
  926. { "AIF1RX5", NULL, "AIF1 Playback" },
  927. { "AIF2RX0", NULL, "AIF2 Playback" },
  928. { "AIF2RX1", NULL, "AIF2 Playback" },
  929. { "AIF1 Capture", NULL, "AIF1TX0" },
  930. { "AIF1 Capture", NULL, "AIF1TX1" },
  931. { "AIF1 Capture", NULL, "AIF1TX2" },
  932. { "AIF1 Capture", NULL, "AIF1TX3" },
  933. { "AIF1 Capture", NULL, "AIF1TX4" },
  934. { "AIF1 Capture", NULL, "AIF1TX5" },
  935. { "AIF2 Capture", NULL, "AIF2TX0" },
  936. { "AIF2 Capture", NULL, "AIF2TX1" },
  937. { "IN1L PGA", NULL, "IN2LN" },
  938. { "IN1L PGA", NULL, "IN2LP" },
  939. { "IN1L PGA", NULL, "IN1LN" },
  940. { "IN1L PGA", NULL, "IN1LP" },
  941. { "IN1L PGA", NULL, "Bandgap" },
  942. { "IN1R PGA", NULL, "IN2RN" },
  943. { "IN1R PGA", NULL, "IN2RP" },
  944. { "IN1R PGA", NULL, "IN1RN" },
  945. { "IN1R PGA", NULL, "IN1RP" },
  946. { "IN1R PGA", NULL, "Bandgap" },
  947. { "ADCL", NULL, "IN1L PGA" },
  948. { "ADCR", NULL, "IN1R PGA" },
  949. { "DMIC1L", NULL, "DMIC1DAT" },
  950. { "DMIC1R", NULL, "DMIC1DAT" },
  951. { "DMIC2L", NULL, "DMIC2DAT" },
  952. { "DMIC2R", NULL, "DMIC2DAT" },
  953. { "DMIC2L", NULL, "DMIC2" },
  954. { "DMIC2R", NULL, "DMIC2" },
  955. { "DMIC1L", NULL, "DMIC1" },
  956. { "DMIC1R", NULL, "DMIC1" },
  957. { "IN1L Mux", "ADC", "ADCL" },
  958. { "IN1L Mux", "DMIC1", "DMIC1L" },
  959. { "IN1L Mux", "DMIC2", "DMIC2L" },
  960. { "IN1R Mux", "ADC", "ADCR" },
  961. { "IN1R Mux", "DMIC1", "DMIC1R" },
  962. { "IN1R Mux", "DMIC2", "DMIC2R" },
  963. { "IN2L Mux", "ADC", "ADCL" },
  964. { "IN2L Mux", "DMIC1", "DMIC1L" },
  965. { "IN2L Mux", "DMIC2", "DMIC2L" },
  966. { "IN2R Mux", "ADC", "ADCR" },
  967. { "IN2R Mux", "DMIC1", "DMIC1R" },
  968. { "IN2R Mux", "DMIC2", "DMIC2R" },
  969. { "Left Sidetone", "IN1", "IN1L Mux" },
  970. { "Left Sidetone", "IN2", "IN2L Mux" },
  971. { "Right Sidetone", "IN1", "IN1R Mux" },
  972. { "Right Sidetone", "IN2", "IN2R Mux" },
  973. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  974. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  975. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  976. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  977. { "AIF1TX0", NULL, "DSP1TXL" },
  978. { "AIF1TX1", NULL, "DSP1TXR" },
  979. { "AIF1TX2", NULL, "DSP2TXL" },
  980. { "AIF1TX3", NULL, "DSP2TXR" },
  981. { "AIF1TX4", NULL, "AIF2RX0" },
  982. { "AIF1TX5", NULL, "AIF2RX1" },
  983. { "AIF1RX0", NULL, "AIFCLK" },
  984. { "AIF1RX1", NULL, "AIFCLK" },
  985. { "AIF1RX2", NULL, "AIFCLK" },
  986. { "AIF1RX3", NULL, "AIFCLK" },
  987. { "AIF1RX4", NULL, "AIFCLK" },
  988. { "AIF1RX5", NULL, "AIFCLK" },
  989. { "AIF2RX0", NULL, "AIFCLK" },
  990. { "AIF2RX1", NULL, "AIFCLK" },
  991. { "AIF1TX0", NULL, "AIFCLK" },
  992. { "AIF1TX1", NULL, "AIFCLK" },
  993. { "AIF1TX2", NULL, "AIFCLK" },
  994. { "AIF1TX3", NULL, "AIFCLK" },
  995. { "AIF1TX4", NULL, "AIFCLK" },
  996. { "AIF1TX5", NULL, "AIFCLK" },
  997. { "AIF2TX0", NULL, "AIFCLK" },
  998. { "AIF2TX1", NULL, "AIFCLK" },
  999. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1000. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1001. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1002. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1003. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1004. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1005. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1006. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1007. { "AIF1RXA", NULL, "AIF1RX0" },
  1008. { "AIF1RXA", NULL, "AIF1RX1" },
  1009. { "AIF1RXB", NULL, "AIF1RX2" },
  1010. { "AIF1RXB", NULL, "AIF1RX3" },
  1011. { "AIF1RXC", NULL, "AIF1RX4" },
  1012. { "AIF1RXC", NULL, "AIF1RX5" },
  1013. { "AIF2RX", NULL, "AIF2RX0" },
  1014. { "AIF2RX", NULL, "AIF2RX1" },
  1015. { "AIF2TX", "DSP2", "DSP2TX" },
  1016. { "AIF2TX", "DSP1", "DSP1RX" },
  1017. { "AIF2TX", "AIF1", "AIF1RXC" },
  1018. { "DSP1RXL", NULL, "DSP1RX" },
  1019. { "DSP1RXR", NULL, "DSP1RX" },
  1020. { "DSP2RXL", NULL, "DSP2RX" },
  1021. { "DSP2RXR", NULL, "DSP2RX" },
  1022. { "DSP2TX", NULL, "DSP2TXL" },
  1023. { "DSP2TX", NULL, "DSP2TXR" },
  1024. { "DSP1RX", "AIF1", "AIF1RXA" },
  1025. { "DSP1RX", "AIF2", "AIF2RX" },
  1026. { "DSP2RX", "AIF1", "AIF1RXB" },
  1027. { "DSP2RX", "AIF2", "AIF2RX" },
  1028. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1029. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1030. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1031. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1032. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1033. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1034. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1035. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1036. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1037. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1038. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1039. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1040. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1041. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1042. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1043. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1044. { "DAC1L", NULL, "DAC1L Mixer" },
  1045. { "DAC1R", NULL, "DAC1R Mixer" },
  1046. { "DAC2L", NULL, "DAC2L Mixer" },
  1047. { "DAC2R", NULL, "DAC2R Mixer" },
  1048. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1049. { "HPOUT2L PGA", NULL, "Bandgap" },
  1050. { "HPOUT2L PGA", NULL, "DAC2L" },
  1051. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1052. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1053. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_DCS" },
  1054. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1055. { "HPOUT2R PGA", NULL, "Bandgap" },
  1056. { "HPOUT2R PGA", NULL, "DAC2R" },
  1057. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1058. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1059. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_DCS" },
  1060. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1061. { "HPOUT1L PGA", NULL, "Bandgap" },
  1062. { "HPOUT1L PGA", NULL, "DAC1L" },
  1063. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1064. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1065. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_DCS" },
  1066. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1067. { "HPOUT1R PGA", NULL, "Bandgap" },
  1068. { "HPOUT1R PGA", NULL, "DAC1R" },
  1069. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1070. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1071. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_DCS" },
  1072. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1073. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1074. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1075. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1076. { "SPKL", "DAC1L", "DAC1L" },
  1077. { "SPKL", "DAC1R", "DAC1R" },
  1078. { "SPKL", "DAC2L", "DAC2L" },
  1079. { "SPKL", "DAC2R", "DAC2R" },
  1080. { "SPKR", "DAC1L", "DAC1L" },
  1081. { "SPKR", "DAC1R", "DAC1R" },
  1082. { "SPKR", "DAC2L", "DAC2L" },
  1083. { "SPKR", "DAC2R", "DAC2R" },
  1084. { "SPKL PGA", NULL, "SPKL" },
  1085. { "SPKR PGA", NULL, "SPKR" },
  1086. { "SPKDAT", NULL, "SPKL PGA" },
  1087. { "SPKDAT", NULL, "SPKR PGA" },
  1088. };
  1089. static bool wm8996_readable_register(struct device *dev, unsigned int reg)
  1090. {
  1091. /* Due to the sparseness of the register map the compiler
  1092. * output from an explicit switch statement ends up being much
  1093. * more efficient than a table.
  1094. */
  1095. switch (reg) {
  1096. case WM8996_SOFTWARE_RESET:
  1097. case WM8996_POWER_MANAGEMENT_1:
  1098. case WM8996_POWER_MANAGEMENT_2:
  1099. case WM8996_POWER_MANAGEMENT_3:
  1100. case WM8996_POWER_MANAGEMENT_4:
  1101. case WM8996_POWER_MANAGEMENT_5:
  1102. case WM8996_POWER_MANAGEMENT_6:
  1103. case WM8996_POWER_MANAGEMENT_7:
  1104. case WM8996_POWER_MANAGEMENT_8:
  1105. case WM8996_LEFT_LINE_INPUT_VOLUME:
  1106. case WM8996_RIGHT_LINE_INPUT_VOLUME:
  1107. case WM8996_LINE_INPUT_CONTROL:
  1108. case WM8996_DAC1_HPOUT1_VOLUME:
  1109. case WM8996_DAC2_HPOUT2_VOLUME:
  1110. case WM8996_DAC1_LEFT_VOLUME:
  1111. case WM8996_DAC1_RIGHT_VOLUME:
  1112. case WM8996_DAC2_LEFT_VOLUME:
  1113. case WM8996_DAC2_RIGHT_VOLUME:
  1114. case WM8996_OUTPUT1_LEFT_VOLUME:
  1115. case WM8996_OUTPUT1_RIGHT_VOLUME:
  1116. case WM8996_OUTPUT2_LEFT_VOLUME:
  1117. case WM8996_OUTPUT2_RIGHT_VOLUME:
  1118. case WM8996_MICBIAS_1:
  1119. case WM8996_MICBIAS_2:
  1120. case WM8996_LDO_1:
  1121. case WM8996_LDO_2:
  1122. case WM8996_ACCESSORY_DETECT_MODE_1:
  1123. case WM8996_ACCESSORY_DETECT_MODE_2:
  1124. case WM8996_HEADPHONE_DETECT_1:
  1125. case WM8996_HEADPHONE_DETECT_2:
  1126. case WM8996_MIC_DETECT_1:
  1127. case WM8996_MIC_DETECT_2:
  1128. case WM8996_MIC_DETECT_3:
  1129. case WM8996_CHARGE_PUMP_1:
  1130. case WM8996_CHARGE_PUMP_2:
  1131. case WM8996_DC_SERVO_1:
  1132. case WM8996_DC_SERVO_2:
  1133. case WM8996_DC_SERVO_3:
  1134. case WM8996_DC_SERVO_5:
  1135. case WM8996_DC_SERVO_6:
  1136. case WM8996_DC_SERVO_7:
  1137. case WM8996_DC_SERVO_READBACK_0:
  1138. case WM8996_ANALOGUE_HP_1:
  1139. case WM8996_ANALOGUE_HP_2:
  1140. case WM8996_CHIP_REVISION:
  1141. case WM8996_CONTROL_INTERFACE_1:
  1142. case WM8996_WRITE_SEQUENCER_CTRL_1:
  1143. case WM8996_WRITE_SEQUENCER_CTRL_2:
  1144. case WM8996_AIF_CLOCKING_1:
  1145. case WM8996_AIF_CLOCKING_2:
  1146. case WM8996_CLOCKING_1:
  1147. case WM8996_CLOCKING_2:
  1148. case WM8996_AIF_RATE:
  1149. case WM8996_FLL_CONTROL_1:
  1150. case WM8996_FLL_CONTROL_2:
  1151. case WM8996_FLL_CONTROL_3:
  1152. case WM8996_FLL_CONTROL_4:
  1153. case WM8996_FLL_CONTROL_5:
  1154. case WM8996_FLL_CONTROL_6:
  1155. case WM8996_FLL_EFS_1:
  1156. case WM8996_FLL_EFS_2:
  1157. case WM8996_AIF1_CONTROL:
  1158. case WM8996_AIF1_BCLK:
  1159. case WM8996_AIF1_TX_LRCLK_1:
  1160. case WM8996_AIF1_TX_LRCLK_2:
  1161. case WM8996_AIF1_RX_LRCLK_1:
  1162. case WM8996_AIF1_RX_LRCLK_2:
  1163. case WM8996_AIF1TX_DATA_CONFIGURATION_1:
  1164. case WM8996_AIF1TX_DATA_CONFIGURATION_2:
  1165. case WM8996_AIF1RX_DATA_CONFIGURATION:
  1166. case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
  1167. case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
  1168. case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
  1169. case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
  1170. case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
  1171. case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
  1172. case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
  1173. case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
  1174. case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
  1175. case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
  1176. case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
  1177. case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
  1178. case WM8996_AIF1RX_MONO_CONFIGURATION:
  1179. case WM8996_AIF1TX_TEST:
  1180. case WM8996_AIF2_CONTROL:
  1181. case WM8996_AIF2_BCLK:
  1182. case WM8996_AIF2_TX_LRCLK_1:
  1183. case WM8996_AIF2_TX_LRCLK_2:
  1184. case WM8996_AIF2_RX_LRCLK_1:
  1185. case WM8996_AIF2_RX_LRCLK_2:
  1186. case WM8996_AIF2TX_DATA_CONFIGURATION_1:
  1187. case WM8996_AIF2TX_DATA_CONFIGURATION_2:
  1188. case WM8996_AIF2RX_DATA_CONFIGURATION:
  1189. case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
  1190. case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
  1191. case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
  1192. case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
  1193. case WM8996_AIF2RX_MONO_CONFIGURATION:
  1194. case WM8996_AIF2TX_TEST:
  1195. case WM8996_DSP1_TX_LEFT_VOLUME:
  1196. case WM8996_DSP1_TX_RIGHT_VOLUME:
  1197. case WM8996_DSP1_RX_LEFT_VOLUME:
  1198. case WM8996_DSP1_RX_RIGHT_VOLUME:
  1199. case WM8996_DSP1_TX_FILTERS:
  1200. case WM8996_DSP1_RX_FILTERS_1:
  1201. case WM8996_DSP1_RX_FILTERS_2:
  1202. case WM8996_DSP1_DRC_1:
  1203. case WM8996_DSP1_DRC_2:
  1204. case WM8996_DSP1_DRC_3:
  1205. case WM8996_DSP1_DRC_4:
  1206. case WM8996_DSP1_DRC_5:
  1207. case WM8996_DSP1_RX_EQ_GAINS_1:
  1208. case WM8996_DSP1_RX_EQ_GAINS_2:
  1209. case WM8996_DSP1_RX_EQ_BAND_1_A:
  1210. case WM8996_DSP1_RX_EQ_BAND_1_B:
  1211. case WM8996_DSP1_RX_EQ_BAND_1_PG:
  1212. case WM8996_DSP1_RX_EQ_BAND_2_A:
  1213. case WM8996_DSP1_RX_EQ_BAND_2_B:
  1214. case WM8996_DSP1_RX_EQ_BAND_2_C:
  1215. case WM8996_DSP1_RX_EQ_BAND_2_PG:
  1216. case WM8996_DSP1_RX_EQ_BAND_3_A:
  1217. case WM8996_DSP1_RX_EQ_BAND_3_B:
  1218. case WM8996_DSP1_RX_EQ_BAND_3_C:
  1219. case WM8996_DSP1_RX_EQ_BAND_3_PG:
  1220. case WM8996_DSP1_RX_EQ_BAND_4_A:
  1221. case WM8996_DSP1_RX_EQ_BAND_4_B:
  1222. case WM8996_DSP1_RX_EQ_BAND_4_C:
  1223. case WM8996_DSP1_RX_EQ_BAND_4_PG:
  1224. case WM8996_DSP1_RX_EQ_BAND_5_A:
  1225. case WM8996_DSP1_RX_EQ_BAND_5_B:
  1226. case WM8996_DSP1_RX_EQ_BAND_5_PG:
  1227. case WM8996_DSP2_TX_LEFT_VOLUME:
  1228. case WM8996_DSP2_TX_RIGHT_VOLUME:
  1229. case WM8996_DSP2_RX_LEFT_VOLUME:
  1230. case WM8996_DSP2_RX_RIGHT_VOLUME:
  1231. case WM8996_DSP2_TX_FILTERS:
  1232. case WM8996_DSP2_RX_FILTERS_1:
  1233. case WM8996_DSP2_RX_FILTERS_2:
  1234. case WM8996_DSP2_DRC_1:
  1235. case WM8996_DSP2_DRC_2:
  1236. case WM8996_DSP2_DRC_3:
  1237. case WM8996_DSP2_DRC_4:
  1238. case WM8996_DSP2_DRC_5:
  1239. case WM8996_DSP2_RX_EQ_GAINS_1:
  1240. case WM8996_DSP2_RX_EQ_GAINS_2:
  1241. case WM8996_DSP2_RX_EQ_BAND_1_A:
  1242. case WM8996_DSP2_RX_EQ_BAND_1_B:
  1243. case WM8996_DSP2_RX_EQ_BAND_1_PG:
  1244. case WM8996_DSP2_RX_EQ_BAND_2_A:
  1245. case WM8996_DSP2_RX_EQ_BAND_2_B:
  1246. case WM8996_DSP2_RX_EQ_BAND_2_C:
  1247. case WM8996_DSP2_RX_EQ_BAND_2_PG:
  1248. case WM8996_DSP2_RX_EQ_BAND_3_A:
  1249. case WM8996_DSP2_RX_EQ_BAND_3_B:
  1250. case WM8996_DSP2_RX_EQ_BAND_3_C:
  1251. case WM8996_DSP2_RX_EQ_BAND_3_PG:
  1252. case WM8996_DSP2_RX_EQ_BAND_4_A:
  1253. case WM8996_DSP2_RX_EQ_BAND_4_B:
  1254. case WM8996_DSP2_RX_EQ_BAND_4_C:
  1255. case WM8996_DSP2_RX_EQ_BAND_4_PG:
  1256. case WM8996_DSP2_RX_EQ_BAND_5_A:
  1257. case WM8996_DSP2_RX_EQ_BAND_5_B:
  1258. case WM8996_DSP2_RX_EQ_BAND_5_PG:
  1259. case WM8996_DAC1_MIXER_VOLUMES:
  1260. case WM8996_DAC1_LEFT_MIXER_ROUTING:
  1261. case WM8996_DAC1_RIGHT_MIXER_ROUTING:
  1262. case WM8996_DAC2_MIXER_VOLUMES:
  1263. case WM8996_DAC2_LEFT_MIXER_ROUTING:
  1264. case WM8996_DAC2_RIGHT_MIXER_ROUTING:
  1265. case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
  1266. case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
  1267. case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
  1268. case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
  1269. case WM8996_DSP_TX_MIXER_SELECT:
  1270. case WM8996_DAC_SOFTMUTE:
  1271. case WM8996_OVERSAMPLING:
  1272. case WM8996_SIDETONE:
  1273. case WM8996_GPIO_1:
  1274. case WM8996_GPIO_2:
  1275. case WM8996_GPIO_3:
  1276. case WM8996_GPIO_4:
  1277. case WM8996_GPIO_5:
  1278. case WM8996_PULL_CONTROL_1:
  1279. case WM8996_PULL_CONTROL_2:
  1280. case WM8996_INTERRUPT_STATUS_1:
  1281. case WM8996_INTERRUPT_STATUS_2:
  1282. case WM8996_INTERRUPT_RAW_STATUS_2:
  1283. case WM8996_INTERRUPT_STATUS_1_MASK:
  1284. case WM8996_INTERRUPT_STATUS_2_MASK:
  1285. case WM8996_INTERRUPT_CONTROL:
  1286. case WM8996_LEFT_PDM_SPEAKER:
  1287. case WM8996_RIGHT_PDM_SPEAKER:
  1288. case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
  1289. case WM8996_PDM_SPEAKER_VOLUME:
  1290. return 1;
  1291. default:
  1292. return 0;
  1293. }
  1294. }
  1295. static bool wm8996_volatile_register(struct device *dev, unsigned int reg)
  1296. {
  1297. switch (reg) {
  1298. case WM8996_SOFTWARE_RESET:
  1299. case WM8996_CHIP_REVISION:
  1300. case WM8996_LDO_1:
  1301. case WM8996_LDO_2:
  1302. case WM8996_INTERRUPT_STATUS_1:
  1303. case WM8996_INTERRUPT_STATUS_2:
  1304. case WM8996_INTERRUPT_RAW_STATUS_2:
  1305. case WM8996_DC_SERVO_READBACK_0:
  1306. case WM8996_DC_SERVO_2:
  1307. case WM8996_DC_SERVO_6:
  1308. case WM8996_DC_SERVO_7:
  1309. case WM8996_FLL_CONTROL_6:
  1310. case WM8996_MIC_DETECT_3:
  1311. case WM8996_HEADPHONE_DETECT_1:
  1312. case WM8996_HEADPHONE_DETECT_2:
  1313. return 1;
  1314. default:
  1315. return 0;
  1316. }
  1317. }
  1318. static const int bclk_divs[] = {
  1319. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1320. };
  1321. static void wm8996_update_bclk(struct snd_soc_codec *codec)
  1322. {
  1323. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1324. int aif, best, cur_val, bclk_rate, bclk_reg, i;
  1325. /* Don't bother if we're in a low frequency idle mode that
  1326. * can't support audio.
  1327. */
  1328. if (wm8996->sysclk < 64000)
  1329. return;
  1330. for (aif = 0; aif < WM8996_AIFS; aif++) {
  1331. switch (aif) {
  1332. case 0:
  1333. bclk_reg = WM8996_AIF1_BCLK;
  1334. break;
  1335. case 1:
  1336. bclk_reg = WM8996_AIF2_BCLK;
  1337. break;
  1338. }
  1339. bclk_rate = wm8996->bclk_rate[aif];
  1340. /* Pick a divisor for BCLK as close as we can get to ideal */
  1341. best = 0;
  1342. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1343. cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
  1344. if (cur_val < 0) /* BCLK table is sorted */
  1345. break;
  1346. best = i;
  1347. }
  1348. bclk_rate = wm8996->sysclk / bclk_divs[best];
  1349. dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1350. bclk_divs[best], bclk_rate);
  1351. snd_soc_update_bits(codec, bclk_reg,
  1352. WM8996_AIF1_BCLK_DIV_MASK, best);
  1353. }
  1354. }
  1355. static int wm8996_set_bias_level(struct snd_soc_codec *codec,
  1356. enum snd_soc_bias_level level)
  1357. {
  1358. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1359. int ret;
  1360. switch (level) {
  1361. case SND_SOC_BIAS_ON:
  1362. break;
  1363. case SND_SOC_BIAS_PREPARE:
  1364. /* Put the MICBIASes into regulating mode */
  1365. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  1366. WM8996_MICB1_MODE, 0);
  1367. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  1368. WM8996_MICB2_MODE, 0);
  1369. break;
  1370. case SND_SOC_BIAS_STANDBY:
  1371. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1372. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  1373. wm8996->supplies);
  1374. if (ret != 0) {
  1375. dev_err(codec->dev,
  1376. "Failed to enable supplies: %d\n",
  1377. ret);
  1378. return ret;
  1379. }
  1380. if (wm8996->pdata.ldo_ena >= 0) {
  1381. gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
  1382. 1);
  1383. msleep(5);
  1384. }
  1385. regcache_cache_only(codec->control_data, false);
  1386. regcache_sync(codec->control_data);
  1387. }
  1388. /* Bypass the MICBIASes for lowest power */
  1389. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  1390. WM8996_MICB1_MODE, WM8996_MICB1_MODE);
  1391. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  1392. WM8996_MICB2_MODE, WM8996_MICB2_MODE);
  1393. break;
  1394. case SND_SOC_BIAS_OFF:
  1395. regcache_cache_only(codec->control_data, true);
  1396. if (wm8996->pdata.ldo_ena >= 0) {
  1397. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  1398. regcache_cache_only(codec->control_data, true);
  1399. }
  1400. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
  1401. wm8996->supplies);
  1402. break;
  1403. }
  1404. codec->dapm.bias_level = level;
  1405. return 0;
  1406. }
  1407. static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1408. {
  1409. struct snd_soc_codec *codec = dai->codec;
  1410. int aifctrl = 0;
  1411. int bclk = 0;
  1412. int lrclk_tx = 0;
  1413. int lrclk_rx = 0;
  1414. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1415. switch (dai->id) {
  1416. case 0:
  1417. aifctrl_reg = WM8996_AIF1_CONTROL;
  1418. bclk_reg = WM8996_AIF1_BCLK;
  1419. lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
  1420. lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
  1421. break;
  1422. case 1:
  1423. aifctrl_reg = WM8996_AIF2_CONTROL;
  1424. bclk_reg = WM8996_AIF2_BCLK;
  1425. lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
  1426. lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
  1427. break;
  1428. default:
  1429. BUG();
  1430. return -EINVAL;
  1431. }
  1432. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1433. case SND_SOC_DAIFMT_NB_NF:
  1434. break;
  1435. case SND_SOC_DAIFMT_IB_NF:
  1436. bclk |= WM8996_AIF1_BCLK_INV;
  1437. break;
  1438. case SND_SOC_DAIFMT_NB_IF:
  1439. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1440. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1441. break;
  1442. case SND_SOC_DAIFMT_IB_IF:
  1443. bclk |= WM8996_AIF1_BCLK_INV;
  1444. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1445. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1446. break;
  1447. }
  1448. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1449. case SND_SOC_DAIFMT_CBS_CFS:
  1450. break;
  1451. case SND_SOC_DAIFMT_CBS_CFM:
  1452. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1453. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1454. break;
  1455. case SND_SOC_DAIFMT_CBM_CFS:
  1456. bclk |= WM8996_AIF1_BCLK_MSTR;
  1457. break;
  1458. case SND_SOC_DAIFMT_CBM_CFM:
  1459. bclk |= WM8996_AIF1_BCLK_MSTR;
  1460. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1461. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1462. break;
  1463. default:
  1464. return -EINVAL;
  1465. }
  1466. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1467. case SND_SOC_DAIFMT_DSP_A:
  1468. break;
  1469. case SND_SOC_DAIFMT_DSP_B:
  1470. aifctrl |= 1;
  1471. break;
  1472. case SND_SOC_DAIFMT_I2S:
  1473. aifctrl |= 2;
  1474. break;
  1475. case SND_SOC_DAIFMT_LEFT_J:
  1476. aifctrl |= 3;
  1477. break;
  1478. default:
  1479. return -EINVAL;
  1480. }
  1481. snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
  1482. snd_soc_update_bits(codec, bclk_reg,
  1483. WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
  1484. bclk);
  1485. snd_soc_update_bits(codec, lrclk_tx_reg,
  1486. WM8996_AIF1TX_LRCLK_INV |
  1487. WM8996_AIF1TX_LRCLK_MSTR,
  1488. lrclk_tx);
  1489. snd_soc_update_bits(codec, lrclk_rx_reg,
  1490. WM8996_AIF1RX_LRCLK_INV |
  1491. WM8996_AIF1RX_LRCLK_MSTR,
  1492. lrclk_rx);
  1493. return 0;
  1494. }
  1495. static const int dsp_divs[] = {
  1496. 48000, 32000, 16000, 8000
  1497. };
  1498. static int wm8996_hw_params(struct snd_pcm_substream *substream,
  1499. struct snd_pcm_hw_params *params,
  1500. struct snd_soc_dai *dai)
  1501. {
  1502. struct snd_soc_codec *codec = dai->codec;
  1503. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1504. int bits, i, bclk_rate, best;
  1505. int aifdata = 0;
  1506. int lrclk = 0;
  1507. int dsp = 0;
  1508. int aifdata_reg, lrclk_reg, dsp_shift;
  1509. switch (dai->id) {
  1510. case 0:
  1511. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1512. (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
  1513. aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
  1514. lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
  1515. } else {
  1516. aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
  1517. lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
  1518. }
  1519. dsp_shift = 0;
  1520. break;
  1521. case 1:
  1522. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1523. (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
  1524. aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
  1525. lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
  1526. } else {
  1527. aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
  1528. lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
  1529. }
  1530. dsp_shift = WM8996_DSP2_DIV_SHIFT;
  1531. break;
  1532. default:
  1533. BUG();
  1534. return -EINVAL;
  1535. }
  1536. bclk_rate = snd_soc_params_to_bclk(params);
  1537. if (bclk_rate < 0) {
  1538. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1539. return bclk_rate;
  1540. }
  1541. wm8996->bclk_rate[dai->id] = bclk_rate;
  1542. wm8996->rx_rate[dai->id] = params_rate(params);
  1543. /* Needs looking at for TDM */
  1544. bits = snd_pcm_format_width(params_format(params));
  1545. if (bits < 0)
  1546. return bits;
  1547. aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
  1548. best = 0;
  1549. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1550. if (abs(dsp_divs[i] - params_rate(params)) <
  1551. abs(dsp_divs[best] - params_rate(params)))
  1552. best = i;
  1553. }
  1554. dsp |= i << dsp_shift;
  1555. wm8996_update_bclk(codec);
  1556. lrclk = bclk_rate / params_rate(params);
  1557. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1558. lrclk, bclk_rate / lrclk);
  1559. snd_soc_update_bits(codec, aifdata_reg,
  1560. WM8996_AIF1TX_WL_MASK |
  1561. WM8996_AIF1TX_SLOT_LEN_MASK,
  1562. aifdata);
  1563. snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
  1564. lrclk);
  1565. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
  1566. WM8996_DSP1_DIV_MASK << dsp_shift, dsp);
  1567. return 0;
  1568. }
  1569. static int wm8996_set_sysclk(struct snd_soc_dai *dai,
  1570. int clk_id, unsigned int freq, int dir)
  1571. {
  1572. struct snd_soc_codec *codec = dai->codec;
  1573. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1574. int lfclk = 0;
  1575. int ratediv = 0;
  1576. int sync = WM8996_REG_SYNC;
  1577. int src;
  1578. int old;
  1579. if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
  1580. return 0;
  1581. /* Disable SYSCLK while we reconfigure */
  1582. old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
  1583. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1584. WM8996_SYSCLK_ENA, 0);
  1585. switch (clk_id) {
  1586. case WM8996_SYSCLK_MCLK1:
  1587. wm8996->sysclk = freq;
  1588. src = 0;
  1589. break;
  1590. case WM8996_SYSCLK_MCLK2:
  1591. wm8996->sysclk = freq;
  1592. src = 1;
  1593. break;
  1594. case WM8996_SYSCLK_FLL:
  1595. wm8996->sysclk = freq;
  1596. src = 2;
  1597. break;
  1598. default:
  1599. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1600. return -EINVAL;
  1601. }
  1602. switch (wm8996->sysclk) {
  1603. case 5644800:
  1604. case 6144000:
  1605. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1606. WM8996_SYSCLK_RATE, 0);
  1607. break;
  1608. case 22579200:
  1609. case 24576000:
  1610. ratediv = WM8996_SYSCLK_DIV;
  1611. wm8996->sysclk /= 2;
  1612. case 11289600:
  1613. case 12288000:
  1614. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1615. WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
  1616. break;
  1617. case 32000:
  1618. case 32768:
  1619. lfclk = WM8996_LFCLK_ENA;
  1620. sync = 0;
  1621. break;
  1622. default:
  1623. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1624. wm8996->sysclk);
  1625. return -EINVAL;
  1626. }
  1627. wm8996_update_bclk(codec);
  1628. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1629. WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
  1630. src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
  1631. snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
  1632. snd_soc_update_bits(codec, WM8996_CONTROL_INTERFACE_1,
  1633. WM8996_REG_SYNC, sync);
  1634. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1635. WM8996_SYSCLK_ENA, old);
  1636. wm8996->sysclk_src = clk_id;
  1637. return 0;
  1638. }
  1639. struct _fll_div {
  1640. u16 fll_fratio;
  1641. u16 fll_outdiv;
  1642. u16 fll_refclk_div;
  1643. u16 fll_loop_gain;
  1644. u16 fll_ref_freq;
  1645. u16 n;
  1646. u16 theta;
  1647. u16 lambda;
  1648. };
  1649. static struct {
  1650. unsigned int min;
  1651. unsigned int max;
  1652. u16 fll_fratio;
  1653. int ratio;
  1654. } fll_fratios[] = {
  1655. { 0, 64000, 4, 16 },
  1656. { 64000, 128000, 3, 8 },
  1657. { 128000, 256000, 2, 4 },
  1658. { 256000, 1000000, 1, 2 },
  1659. { 1000000, 13500000, 0, 1 },
  1660. };
  1661. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1662. unsigned int Fout)
  1663. {
  1664. unsigned int target;
  1665. unsigned int div;
  1666. unsigned int fratio, gcd_fll;
  1667. int i;
  1668. /* Fref must be <=13.5MHz */
  1669. div = 1;
  1670. fll_div->fll_refclk_div = 0;
  1671. while ((Fref / div) > 13500000) {
  1672. div *= 2;
  1673. fll_div->fll_refclk_div++;
  1674. if (div > 8) {
  1675. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1676. Fref);
  1677. return -EINVAL;
  1678. }
  1679. }
  1680. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1681. /* Apply the division for our remaining calculations */
  1682. Fref /= div;
  1683. if (Fref >= 3000000)
  1684. fll_div->fll_loop_gain = 5;
  1685. else
  1686. fll_div->fll_loop_gain = 0;
  1687. if (Fref >= 48000)
  1688. fll_div->fll_ref_freq = 0;
  1689. else
  1690. fll_div->fll_ref_freq = 1;
  1691. /* Fvco should be 90-100MHz; don't check the upper bound */
  1692. div = 2;
  1693. while (Fout * div < 90000000) {
  1694. div++;
  1695. if (div > 64) {
  1696. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1697. Fout);
  1698. return -EINVAL;
  1699. }
  1700. }
  1701. target = Fout * div;
  1702. fll_div->fll_outdiv = div - 1;
  1703. pr_debug("FLL Fvco=%dHz\n", target);
  1704. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1705. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1706. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1707. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1708. fratio = fll_fratios[i].ratio;
  1709. break;
  1710. }
  1711. }
  1712. if (i == ARRAY_SIZE(fll_fratios)) {
  1713. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1714. return -EINVAL;
  1715. }
  1716. fll_div->n = target / (fratio * Fref);
  1717. if (target % Fref == 0) {
  1718. fll_div->theta = 0;
  1719. fll_div->lambda = 0;
  1720. } else {
  1721. gcd_fll = gcd(target, fratio * Fref);
  1722. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1723. / gcd_fll;
  1724. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1725. }
  1726. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1727. fll_div->n, fll_div->theta, fll_div->lambda);
  1728. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1729. fll_div->fll_fratio, fll_div->fll_outdiv,
  1730. fll_div->fll_refclk_div);
  1731. return 0;
  1732. }
  1733. static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1734. unsigned int Fref, unsigned int Fout)
  1735. {
  1736. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1737. struct i2c_client *i2c = to_i2c_client(codec->dev);
  1738. struct _fll_div fll_div;
  1739. unsigned long timeout;
  1740. int ret, reg, retry;
  1741. /* Any change? */
  1742. if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
  1743. Fout == wm8996->fll_fout)
  1744. return 0;
  1745. if (Fout == 0) {
  1746. dev_dbg(codec->dev, "FLL disabled\n");
  1747. wm8996->fll_fref = 0;
  1748. wm8996->fll_fout = 0;
  1749. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1750. WM8996_FLL_ENA, 0);
  1751. wm8996_bg_disable(codec);
  1752. return 0;
  1753. }
  1754. ret = fll_factors(&fll_div, Fref, Fout);
  1755. if (ret != 0)
  1756. return ret;
  1757. switch (source) {
  1758. case WM8996_FLL_MCLK1:
  1759. reg = 0;
  1760. break;
  1761. case WM8996_FLL_MCLK2:
  1762. reg = 1;
  1763. break;
  1764. case WM8996_FLL_DACLRCLK1:
  1765. reg = 2;
  1766. break;
  1767. case WM8996_FLL_BCLK1:
  1768. reg = 3;
  1769. break;
  1770. default:
  1771. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1772. return -EINVAL;
  1773. }
  1774. reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
  1775. reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
  1776. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
  1777. WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
  1778. WM8996_FLL_REFCLK_SRC_MASK, reg);
  1779. reg = 0;
  1780. if (fll_div.theta || fll_div.lambda)
  1781. reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
  1782. else
  1783. reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
  1784. snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
  1785. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
  1786. WM8996_FLL_OUTDIV_MASK |
  1787. WM8996_FLL_FRATIO_MASK,
  1788. (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
  1789. (fll_div.fll_fratio));
  1790. snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
  1791. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
  1792. WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
  1793. (fll_div.n << WM8996_FLL_N_SHIFT) |
  1794. fll_div.fll_loop_gain);
  1795. snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
  1796. /* Enable the bandgap if it's not already enabled */
  1797. ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
  1798. if (!(ret & WM8996_FLL_ENA))
  1799. wm8996_bg_enable(codec);
  1800. /* Clear any pending completions (eg, from failed startups) */
  1801. try_wait_for_completion(&wm8996->fll_lock);
  1802. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1803. WM8996_FLL_ENA, WM8996_FLL_ENA);
  1804. /* The FLL supports live reconfiguration - kick that in case we were
  1805. * already enabled.
  1806. */
  1807. snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
  1808. /* Wait for the FLL to lock, using the interrupt if possible */
  1809. if (Fref > 1000000)
  1810. timeout = usecs_to_jiffies(300);
  1811. else
  1812. timeout = msecs_to_jiffies(2);
  1813. /* Allow substantially longer if we've actually got the IRQ, poll
  1814. * at a slightly higher rate if we don't.
  1815. */
  1816. if (i2c->irq)
  1817. timeout *= 10;
  1818. else
  1819. timeout /= 2;
  1820. for (retry = 0; retry < 10; retry++) {
  1821. ret = wait_for_completion_timeout(&wm8996->fll_lock,
  1822. timeout);
  1823. if (ret != 0) {
  1824. WARN_ON(!i2c->irq);
  1825. break;
  1826. }
  1827. ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
  1828. if (ret & WM8996_FLL_LOCK_STS)
  1829. break;
  1830. }
  1831. if (retry == 10) {
  1832. dev_err(codec->dev, "Timed out waiting for FLL\n");
  1833. ret = -ETIMEDOUT;
  1834. }
  1835. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1836. wm8996->fll_fref = Fref;
  1837. wm8996->fll_fout = Fout;
  1838. wm8996->fll_src = source;
  1839. return ret;
  1840. }
  1841. #ifdef CONFIG_GPIOLIB
  1842. static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
  1843. {
  1844. return container_of(chip, struct wm8996_priv, gpio_chip);
  1845. }
  1846. static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1847. {
  1848. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1849. regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  1850. WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
  1851. }
  1852. static int wm8996_gpio_direction_out(struct gpio_chip *chip,
  1853. unsigned offset, int value)
  1854. {
  1855. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1856. int val;
  1857. val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
  1858. return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  1859. WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
  1860. WM8996_GP1_LVL, val);
  1861. }
  1862. static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
  1863. {
  1864. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1865. unsigned int reg;
  1866. int ret;
  1867. ret = regmap_read(wm8996->regmap, WM8996_GPIO_1 + offset, &reg);
  1868. if (ret < 0)
  1869. return ret;
  1870. return (reg & WM8996_GP1_LVL) != 0;
  1871. }
  1872. static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1873. {
  1874. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1875. return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  1876. WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
  1877. (1 << WM8996_GP1_FN_SHIFT) |
  1878. (1 << WM8996_GP1_DIR_SHIFT));
  1879. }
  1880. static struct gpio_chip wm8996_template_chip = {
  1881. .label = "wm8996",
  1882. .owner = THIS_MODULE,
  1883. .direction_output = wm8996_gpio_direction_out,
  1884. .set = wm8996_gpio_set,
  1885. .direction_input = wm8996_gpio_direction_in,
  1886. .get = wm8996_gpio_get,
  1887. .can_sleep = 1,
  1888. };
  1889. static void wm8996_init_gpio(struct wm8996_priv *wm8996)
  1890. {
  1891. int ret;
  1892. wm8996->gpio_chip = wm8996_template_chip;
  1893. wm8996->gpio_chip.ngpio = 5;
  1894. wm8996->gpio_chip.dev = wm8996->dev;
  1895. if (wm8996->pdata.gpio_base)
  1896. wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
  1897. else
  1898. wm8996->gpio_chip.base = -1;
  1899. ret = gpiochip_add(&wm8996->gpio_chip);
  1900. if (ret != 0)
  1901. dev_err(wm8996->dev, "Failed to add GPIOs: %d\n", ret);
  1902. }
  1903. static void wm8996_free_gpio(struct wm8996_priv *wm8996)
  1904. {
  1905. int ret;
  1906. ret = gpiochip_remove(&wm8996->gpio_chip);
  1907. if (ret != 0)
  1908. dev_err(wm8996->dev, "Failed to remove GPIOs: %d\n", ret);
  1909. }
  1910. #else
  1911. static void wm8996_init_gpio(struct wm8996_priv *wm8996)
  1912. {
  1913. }
  1914. static void wm8996_free_gpio(struct wm8996_priv *wm8996)
  1915. {
  1916. }
  1917. #endif
  1918. /**
  1919. * wm8996_detect - Enable default WM8996 jack detection
  1920. *
  1921. * The WM8996 has advanced accessory detection support for headsets.
  1922. * This function provides a default implementation which integrates
  1923. * the majority of this functionality with minimal user configuration.
  1924. *
  1925. * This will detect headset, headphone and short circuit button and
  1926. * will also detect inverted microphone ground connections and update
  1927. * the polarity of the connections.
  1928. */
  1929. int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1930. wm8996_polarity_fn polarity_cb)
  1931. {
  1932. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1933. wm8996->jack = jack;
  1934. wm8996->detecting = true;
  1935. wm8996->polarity_cb = polarity_cb;
  1936. wm8996->jack_flips = 0;
  1937. if (wm8996->polarity_cb)
  1938. wm8996->polarity_cb(codec, 0);
  1939. /* Clear discarge to avoid noise during detection */
  1940. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  1941. WM8996_MICB1_DISCH, 0);
  1942. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  1943. WM8996_MICB2_DISCH, 0);
  1944. /* LDO2 powers the microphones, SYSCLK clocks detection */
  1945. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  1946. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  1947. /* We start off just enabling microphone detection - even a
  1948. * plain headphone will trigger detection.
  1949. */
  1950. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  1951. WM8996_MICD_ENA, WM8996_MICD_ENA);
  1952. /* Slowest detection rate, gives debounce for initial detection */
  1953. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  1954. WM8996_MICD_RATE_MASK,
  1955. WM8996_MICD_RATE_MASK);
  1956. /* Enable interrupts and we're off */
  1957. snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
  1958. WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
  1959. return 0;
  1960. }
  1961. EXPORT_SYMBOL_GPL(wm8996_detect);
  1962. static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
  1963. {
  1964. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1965. int val, reg, report;
  1966. /* Assume headphone in error conditions; we need to report
  1967. * something or we stall our state machine.
  1968. */
  1969. report = SND_JACK_HEADPHONE;
  1970. reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
  1971. if (reg < 0) {
  1972. dev_err(codec->dev, "Failed to read HPDET status\n");
  1973. goto out;
  1974. }
  1975. if (!(reg & WM8996_HP_DONE)) {
  1976. dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
  1977. goto out;
  1978. }
  1979. val = reg & WM8996_HP_LVL_MASK;
  1980. dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
  1981. /* If we've got high enough impedence then report as line,
  1982. * otherwise assume headphone.
  1983. */
  1984. if (val >= 126)
  1985. report = SND_JACK_LINEOUT;
  1986. else
  1987. report = SND_JACK_HEADPHONE;
  1988. out:
  1989. if (wm8996->jack_mic)
  1990. report |= SND_JACK_MICROPHONE;
  1991. snd_soc_jack_report(wm8996->jack, report,
  1992. SND_JACK_LINEOUT | SND_JACK_HEADSET);
  1993. wm8996->detecting = false;
  1994. /* If the output isn't running re-clamp it */
  1995. if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
  1996. (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
  1997. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  1998. WM8996_HPOUT1L_RMV_SHORT |
  1999. WM8996_HPOUT1R_RMV_SHORT, 0);
  2000. /* Go back to looking at the microphone */
  2001. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2002. WM8996_JD_MODE_MASK, 0);
  2003. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
  2004. WM8996_MICD_ENA);
  2005. snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
  2006. snd_soc_dapm_sync(&codec->dapm);
  2007. }
  2008. static void wm8996_hpdet_start(struct snd_soc_codec *codec)
  2009. {
  2010. /* Unclamp the output, we can't measure while we're shorting it */
  2011. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2012. WM8996_HPOUT1L_RMV_SHORT |
  2013. WM8996_HPOUT1R_RMV_SHORT,
  2014. WM8996_HPOUT1L_RMV_SHORT |
  2015. WM8996_HPOUT1R_RMV_SHORT);
  2016. /* We need bandgap for HPDET */
  2017. snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
  2018. snd_soc_dapm_sync(&codec->dapm);
  2019. /* Go into headphone detect left mode */
  2020. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
  2021. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2022. WM8996_JD_MODE_MASK, 1);
  2023. /* Trigger a measurement */
  2024. snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
  2025. WM8996_HP_POLL, WM8996_HP_POLL);
  2026. }
  2027. static void wm8996_report_headphone(struct snd_soc_codec *codec)
  2028. {
  2029. dev_dbg(codec->dev, "Headphone detected\n");
  2030. wm8996_hpdet_start(codec);
  2031. /* Increase the detection rate a bit for responsiveness. */
  2032. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2033. WM8996_MICD_RATE_MASK |
  2034. WM8996_MICD_BIAS_STARTTIME_MASK,
  2035. 7 << WM8996_MICD_RATE_SHIFT |
  2036. 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2037. }
  2038. static void wm8996_micd(struct snd_soc_codec *codec)
  2039. {
  2040. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2041. int val, reg;
  2042. val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
  2043. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  2044. if (!(val & WM8996_MICD_VALID)) {
  2045. dev_warn(codec->dev, "Microphone detection state invalid\n");
  2046. return;
  2047. }
  2048. /* No accessory, reset everything and report removal */
  2049. if (!(val & WM8996_MICD_STS)) {
  2050. dev_dbg(codec->dev, "Jack removal detected\n");
  2051. wm8996->jack_mic = false;
  2052. wm8996->detecting = true;
  2053. wm8996->jack_flips = 0;
  2054. snd_soc_jack_report(wm8996->jack, 0,
  2055. SND_JACK_LINEOUT | SND_JACK_HEADSET |
  2056. SND_JACK_BTN_0);
  2057. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2058. WM8996_MICD_RATE_MASK |
  2059. WM8996_MICD_BIAS_STARTTIME_MASK,
  2060. WM8996_MICD_RATE_MASK |
  2061. 9 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2062. return;
  2063. }
  2064. /* If the measurement is very high we've got a microphone,
  2065. * either we just detected one or if we already reported then
  2066. * we've got a button release event.
  2067. */
  2068. if (val & 0x400) {
  2069. if (wm8996->detecting) {
  2070. dev_dbg(codec->dev, "Microphone detected\n");
  2071. wm8996->jack_mic = true;
  2072. wm8996_hpdet_start(codec);
  2073. /* Increase poll rate to give better responsiveness
  2074. * for buttons */
  2075. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2076. WM8996_MICD_RATE_MASK |
  2077. WM8996_MICD_BIAS_STARTTIME_MASK,
  2078. 5 << WM8996_MICD_RATE_SHIFT |
  2079. 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2080. } else {
  2081. dev_dbg(codec->dev, "Mic button up\n");
  2082. snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
  2083. }
  2084. return;
  2085. }
  2086. /* If we detected a lower impedence during initial startup
  2087. * then we probably have the wrong polarity, flip it. Don't
  2088. * do this for the lowest impedences to speed up detection of
  2089. * plain headphones. If both polarities report a low
  2090. * impedence then give up and report headphones.
  2091. */
  2092. if (wm8996->detecting && (val & 0x3f0)) {
  2093. wm8996->jack_flips++;
  2094. if (wm8996->jack_flips > 1) {
  2095. wm8996_report_headphone(codec);
  2096. return;
  2097. }
  2098. reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
  2099. reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2100. WM8996_MICD_BIAS_SRC;
  2101. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2102. WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2103. WM8996_MICD_BIAS_SRC, reg);
  2104. if (wm8996->polarity_cb)
  2105. wm8996->polarity_cb(codec,
  2106. (reg & WM8996_MICD_SRC) != 0);
  2107. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2108. (reg & WM8996_MICD_SRC) != 0);
  2109. return;
  2110. }
  2111. /* Don't distinguish between buttons, just report any low
  2112. * impedence as BTN_0.
  2113. */
  2114. if (val & 0x3fc) {
  2115. if (wm8996->jack_mic) {
  2116. dev_dbg(codec->dev, "Mic button detected\n");
  2117. snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
  2118. SND_JACK_BTN_0);
  2119. } else if (wm8996->detecting) {
  2120. wm8996_report_headphone(codec);
  2121. }
  2122. }
  2123. }
  2124. static irqreturn_t wm8996_irq(int irq, void *data)
  2125. {
  2126. struct snd_soc_codec *codec = data;
  2127. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2128. int irq_val;
  2129. irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
  2130. if (irq_val < 0) {
  2131. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2132. irq_val);
  2133. return IRQ_NONE;
  2134. }
  2135. irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
  2136. if (!irq_val)
  2137. return IRQ_NONE;
  2138. snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
  2139. if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
  2140. dev_dbg(codec->dev, "DC servo IRQ\n");
  2141. complete(&wm8996->dcs_done);
  2142. }
  2143. if (irq_val & WM8996_FIFOS_ERR_EINT)
  2144. dev_err(codec->dev, "Digital core FIFO error\n");
  2145. if (irq_val & WM8996_FLL_LOCK_EINT) {
  2146. dev_dbg(codec->dev, "FLL locked\n");
  2147. complete(&wm8996->fll_lock);
  2148. }
  2149. if (irq_val & WM8996_MICD_EINT)
  2150. wm8996_micd(codec);
  2151. if (irq_val & WM8996_HP_DONE_EINT)
  2152. wm8996_hpdet_irq(codec);
  2153. return IRQ_HANDLED;
  2154. }
  2155. static irqreturn_t wm8996_edge_irq(int irq, void *data)
  2156. {
  2157. irqreturn_t ret = IRQ_NONE;
  2158. irqreturn_t val;
  2159. do {
  2160. val = wm8996_irq(irq, data);
  2161. if (val != IRQ_NONE)
  2162. ret = val;
  2163. } while (val != IRQ_NONE);
  2164. return ret;
  2165. }
  2166. static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
  2167. {
  2168. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2169. struct wm8996_pdata *pdata = &wm8996->pdata;
  2170. struct snd_kcontrol_new controls[] = {
  2171. SOC_ENUM_EXT("DSP1 EQ Mode",
  2172. wm8996->retune_mobile_enum,
  2173. wm8996_get_retune_mobile_enum,
  2174. wm8996_put_retune_mobile_enum),
  2175. SOC_ENUM_EXT("DSP2 EQ Mode",
  2176. wm8996->retune_mobile_enum,
  2177. wm8996_get_retune_mobile_enum,
  2178. wm8996_put_retune_mobile_enum),
  2179. };
  2180. int ret, i, j;
  2181. const char **t;
  2182. /* We need an array of texts for the enum API but the number
  2183. * of texts is likely to be less than the number of
  2184. * configurations due to the sample rate dependency of the
  2185. * configurations. */
  2186. wm8996->num_retune_mobile_texts = 0;
  2187. wm8996->retune_mobile_texts = NULL;
  2188. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2189. for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
  2190. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2191. wm8996->retune_mobile_texts[j]) == 0)
  2192. break;
  2193. }
  2194. if (j != wm8996->num_retune_mobile_texts)
  2195. continue;
  2196. /* Expand the array... */
  2197. t = krealloc(wm8996->retune_mobile_texts,
  2198. sizeof(char *) *
  2199. (wm8996->num_retune_mobile_texts + 1),
  2200. GFP_KERNEL);
  2201. if (t == NULL)
  2202. continue;
  2203. /* ...store the new entry... */
  2204. t[wm8996->num_retune_mobile_texts] =
  2205. pdata->retune_mobile_cfgs[i].name;
  2206. /* ...and remember the new version. */
  2207. wm8996->num_retune_mobile_texts++;
  2208. wm8996->retune_mobile_texts = t;
  2209. }
  2210. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2211. wm8996->num_retune_mobile_texts);
  2212. wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
  2213. wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
  2214. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  2215. if (ret != 0)
  2216. dev_err(codec->dev,
  2217. "Failed to add ReTune Mobile controls: %d\n", ret);
  2218. }
  2219. static const struct regmap_config wm8996_regmap = {
  2220. .reg_bits = 16,
  2221. .val_bits = 16,
  2222. .max_register = WM8996_MAX_REGISTER,
  2223. .reg_defaults = wm8996_reg,
  2224. .num_reg_defaults = ARRAY_SIZE(wm8996_reg),
  2225. .volatile_reg = wm8996_volatile_register,
  2226. .readable_reg = wm8996_readable_register,
  2227. .cache_type = REGCACHE_RBTREE,
  2228. };
  2229. static int wm8996_probe(struct snd_soc_codec *codec)
  2230. {
  2231. int ret;
  2232. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2233. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2234. int irq_flags;
  2235. wm8996->codec = codec;
  2236. init_completion(&wm8996->dcs_done);
  2237. init_completion(&wm8996->fll_lock);
  2238. codec->control_data = wm8996->regmap;
  2239. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2240. if (ret != 0) {
  2241. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2242. goto err;
  2243. }
  2244. if (wm8996->pdata.num_retune_mobile_cfgs)
  2245. wm8996_retune_mobile_pdata(codec);
  2246. else
  2247. snd_soc_add_codec_controls(codec, wm8996_eq_controls,
  2248. ARRAY_SIZE(wm8996_eq_controls));
  2249. if (i2c->irq) {
  2250. if (wm8996->pdata.irq_flags)
  2251. irq_flags = wm8996->pdata.irq_flags;
  2252. else
  2253. irq_flags = IRQF_TRIGGER_LOW;
  2254. irq_flags |= IRQF_ONESHOT;
  2255. if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
  2256. ret = request_threaded_irq(i2c->irq, NULL,
  2257. wm8996_edge_irq,
  2258. irq_flags, "wm8996", codec);
  2259. else
  2260. ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
  2261. irq_flags, "wm8996", codec);
  2262. if (ret == 0) {
  2263. /* Unmask the interrupt */
  2264. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2265. WM8996_IM_IRQ, 0);
  2266. /* Enable error reporting and DC servo status */
  2267. snd_soc_update_bits(codec,
  2268. WM8996_INTERRUPT_STATUS_2_MASK,
  2269. WM8996_IM_DCS_DONE_23_EINT |
  2270. WM8996_IM_DCS_DONE_01_EINT |
  2271. WM8996_IM_FLL_LOCK_EINT |
  2272. WM8996_IM_FIFOS_ERR_EINT,
  2273. 0);
  2274. } else {
  2275. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2276. ret);
  2277. }
  2278. }
  2279. return 0;
  2280. err:
  2281. return ret;
  2282. }
  2283. static int wm8996_remove(struct snd_soc_codec *codec)
  2284. {
  2285. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2286. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2287. WM8996_IM_IRQ, WM8996_IM_IRQ);
  2288. if (i2c->irq)
  2289. free_irq(i2c->irq, codec);
  2290. return 0;
  2291. }
  2292. static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
  2293. .probe = wm8996_probe,
  2294. .remove = wm8996_remove,
  2295. .set_bias_level = wm8996_set_bias_level,
  2296. .idle_bias_off = true,
  2297. .seq_notifier = wm8996_seq_notifier,
  2298. .controls = wm8996_snd_controls,
  2299. .num_controls = ARRAY_SIZE(wm8996_snd_controls),
  2300. .dapm_widgets = wm8996_dapm_widgets,
  2301. .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
  2302. .dapm_routes = wm8996_dapm_routes,
  2303. .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
  2304. .set_pll = wm8996_set_fll,
  2305. };
  2306. #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2307. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |\
  2308. SNDRV_PCM_RATE_48000)
  2309. #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2310. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2311. SNDRV_PCM_FMTBIT_S32_LE)
  2312. static const struct snd_soc_dai_ops wm8996_dai_ops = {
  2313. .set_fmt = wm8996_set_fmt,
  2314. .hw_params = wm8996_hw_params,
  2315. .set_sysclk = wm8996_set_sysclk,
  2316. };
  2317. static struct snd_soc_dai_driver wm8996_dai[] = {
  2318. {
  2319. .name = "wm8996-aif1",
  2320. .playback = {
  2321. .stream_name = "AIF1 Playback",
  2322. .channels_min = 1,
  2323. .channels_max = 6,
  2324. .rates = WM8996_RATES,
  2325. .formats = WM8996_FORMATS,
  2326. .sig_bits = 24,
  2327. },
  2328. .capture = {
  2329. .stream_name = "AIF1 Capture",
  2330. .channels_min = 1,
  2331. .channels_max = 6,
  2332. .rates = WM8996_RATES,
  2333. .formats = WM8996_FORMATS,
  2334. .sig_bits = 24,
  2335. },
  2336. .ops = &wm8996_dai_ops,
  2337. },
  2338. {
  2339. .name = "wm8996-aif2",
  2340. .playback = {
  2341. .stream_name = "AIF2 Playback",
  2342. .channels_min = 1,
  2343. .channels_max = 2,
  2344. .rates = WM8996_RATES,
  2345. .formats = WM8996_FORMATS,
  2346. .sig_bits = 24,
  2347. },
  2348. .capture = {
  2349. .stream_name = "AIF2 Capture",
  2350. .channels_min = 1,
  2351. .channels_max = 2,
  2352. .rates = WM8996_RATES,
  2353. .formats = WM8996_FORMATS,
  2354. .sig_bits = 24,
  2355. },
  2356. .ops = &wm8996_dai_ops,
  2357. },
  2358. };
  2359. static int wm8996_i2c_probe(struct i2c_client *i2c,
  2360. const struct i2c_device_id *id)
  2361. {
  2362. struct wm8996_priv *wm8996;
  2363. int ret, i;
  2364. unsigned int reg;
  2365. wm8996 = devm_kzalloc(&i2c->dev, sizeof(struct wm8996_priv),
  2366. GFP_KERNEL);
  2367. if (wm8996 == NULL)
  2368. return -ENOMEM;
  2369. i2c_set_clientdata(i2c, wm8996);
  2370. wm8996->dev = &i2c->dev;
  2371. if (dev_get_platdata(&i2c->dev))
  2372. memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
  2373. sizeof(wm8996->pdata));
  2374. if (wm8996->pdata.ldo_ena > 0) {
  2375. ret = gpio_request_one(wm8996->pdata.ldo_ena,
  2376. GPIOF_OUT_INIT_LOW, "WM8996 ENA");
  2377. if (ret < 0) {
  2378. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2379. wm8996->pdata.ldo_ena, ret);
  2380. goto err;
  2381. }
  2382. }
  2383. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2384. wm8996->supplies[i].supply = wm8996_supply_names[i];
  2385. ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8996->supplies),
  2386. wm8996->supplies);
  2387. if (ret != 0) {
  2388. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  2389. goto err_gpio;
  2390. }
  2391. wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
  2392. wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
  2393. wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
  2394. /* This should really be moved into the regulator core */
  2395. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
  2396. ret = regulator_register_notifier(wm8996->supplies[i].consumer,
  2397. &wm8996->disable_nb[i]);
  2398. if (ret != 0) {
  2399. dev_err(&i2c->dev,
  2400. "Failed to register regulator notifier: %d\n",
  2401. ret);
  2402. }
  2403. }
  2404. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  2405. wm8996->supplies);
  2406. if (ret != 0) {
  2407. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  2408. goto err_gpio;
  2409. }
  2410. if (wm8996->pdata.ldo_ena > 0) {
  2411. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
  2412. msleep(5);
  2413. }
  2414. wm8996->regmap = devm_regmap_init_i2c(i2c, &wm8996_regmap);
  2415. if (IS_ERR(wm8996->regmap)) {
  2416. ret = PTR_ERR(wm8996->regmap);
  2417. dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
  2418. goto err_enable;
  2419. }
  2420. ret = regmap_read(wm8996->regmap, WM8996_SOFTWARE_RESET, &reg);
  2421. if (ret < 0) {
  2422. dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
  2423. goto err_regmap;
  2424. }
  2425. if (reg != 0x8915) {
  2426. dev_err(&i2c->dev, "Device is not a WM8996, ID %x\n", reg);
  2427. ret = -EINVAL;
  2428. goto err_regmap;
  2429. }
  2430. ret = regmap_read(wm8996->regmap, WM8996_CHIP_REVISION, &reg);
  2431. if (ret < 0) {
  2432. dev_err(&i2c->dev, "Failed to read device revision: %d\n",
  2433. ret);
  2434. goto err_regmap;
  2435. }
  2436. dev_info(&i2c->dev, "revision %c\n",
  2437. (reg & WM8996_CHIP_REV_MASK) + 'A');
  2438. if (wm8996->pdata.ldo_ena > 0) {
  2439. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2440. regcache_cache_only(wm8996->regmap, true);
  2441. } else {
  2442. ret = regmap_write(wm8996->regmap, WM8996_SOFTWARE_RESET,
  2443. 0x8915);
  2444. if (ret != 0) {
  2445. dev_err(&i2c->dev, "Failed to issue reset: %d\n", ret);
  2446. goto err_regmap;
  2447. }
  2448. }
  2449. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2450. /* Apply platform data settings */
  2451. regmap_update_bits(wm8996->regmap, WM8996_LINE_INPUT_CONTROL,
  2452. WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
  2453. wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
  2454. wm8996->pdata.inr_mode);
  2455. for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
  2456. if (!wm8996->pdata.gpio_default[i])
  2457. continue;
  2458. regmap_write(wm8996->regmap, WM8996_GPIO_1 + i,
  2459. wm8996->pdata.gpio_default[i] & 0xffff);
  2460. }
  2461. if (wm8996->pdata.spkmute_seq)
  2462. regmap_update_bits(wm8996->regmap,
  2463. WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
  2464. WM8996_SPK_MUTE_ENDIAN |
  2465. WM8996_SPK_MUTE_SEQ1_MASK,
  2466. wm8996->pdata.spkmute_seq);
  2467. regmap_update_bits(wm8996->regmap, WM8996_ACCESSORY_DETECT_MODE_2,
  2468. WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
  2469. WM8996_MICD_SRC, wm8996->pdata.micdet_def);
  2470. /* Latch volume update bits */
  2471. regmap_update_bits(wm8996->regmap, WM8996_LEFT_LINE_INPUT_VOLUME,
  2472. WM8996_IN1_VU, WM8996_IN1_VU);
  2473. regmap_update_bits(wm8996->regmap, WM8996_RIGHT_LINE_INPUT_VOLUME,
  2474. WM8996_IN1_VU, WM8996_IN1_VU);
  2475. regmap_update_bits(wm8996->regmap, WM8996_DAC1_LEFT_VOLUME,
  2476. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2477. regmap_update_bits(wm8996->regmap, WM8996_DAC1_RIGHT_VOLUME,
  2478. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2479. regmap_update_bits(wm8996->regmap, WM8996_DAC2_LEFT_VOLUME,
  2480. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2481. regmap_update_bits(wm8996->regmap, WM8996_DAC2_RIGHT_VOLUME,
  2482. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2483. regmap_update_bits(wm8996->regmap, WM8996_OUTPUT1_LEFT_VOLUME,
  2484. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2485. regmap_update_bits(wm8996->regmap, WM8996_OUTPUT1_RIGHT_VOLUME,
  2486. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2487. regmap_update_bits(wm8996->regmap, WM8996_OUTPUT2_LEFT_VOLUME,
  2488. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2489. regmap_update_bits(wm8996->regmap, WM8996_OUTPUT2_RIGHT_VOLUME,
  2490. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2491. regmap_update_bits(wm8996->regmap, WM8996_DSP1_TX_LEFT_VOLUME,
  2492. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2493. regmap_update_bits(wm8996->regmap, WM8996_DSP1_TX_RIGHT_VOLUME,
  2494. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2495. regmap_update_bits(wm8996->regmap, WM8996_DSP2_TX_LEFT_VOLUME,
  2496. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2497. regmap_update_bits(wm8996->regmap, WM8996_DSP2_TX_RIGHT_VOLUME,
  2498. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2499. regmap_update_bits(wm8996->regmap, WM8996_DSP1_RX_LEFT_VOLUME,
  2500. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2501. regmap_update_bits(wm8996->regmap, WM8996_DSP1_RX_RIGHT_VOLUME,
  2502. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2503. regmap_update_bits(wm8996->regmap, WM8996_DSP2_RX_LEFT_VOLUME,
  2504. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2505. regmap_update_bits(wm8996->regmap, WM8996_DSP2_RX_RIGHT_VOLUME,
  2506. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2507. /* No support currently for the underclocked TDM modes and
  2508. * pick a default TDM layout with each channel pair working with
  2509. * slots 0 and 1. */
  2510. regmap_update_bits(wm8996->regmap,
  2511. WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
  2512. WM8996_AIF1RX_CHAN0_SLOTS_MASK |
  2513. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2514. 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2515. regmap_update_bits(wm8996->regmap,
  2516. WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
  2517. WM8996_AIF1RX_CHAN1_SLOTS_MASK |
  2518. WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
  2519. 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2520. regmap_update_bits(wm8996->regmap,
  2521. WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
  2522. WM8996_AIF1RX_CHAN2_SLOTS_MASK |
  2523. WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
  2524. 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2525. regmap_update_bits(wm8996->regmap,
  2526. WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
  2527. WM8996_AIF1RX_CHAN3_SLOTS_MASK |
  2528. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2529. 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2530. regmap_update_bits(wm8996->regmap,
  2531. WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
  2532. WM8996_AIF1RX_CHAN4_SLOTS_MASK |
  2533. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2534. 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2535. regmap_update_bits(wm8996->regmap,
  2536. WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
  2537. WM8996_AIF1RX_CHAN5_SLOTS_MASK |
  2538. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2539. 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2540. regmap_update_bits(wm8996->regmap,
  2541. WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
  2542. WM8996_AIF2RX_CHAN0_SLOTS_MASK |
  2543. WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
  2544. 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2545. regmap_update_bits(wm8996->regmap,
  2546. WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
  2547. WM8996_AIF2RX_CHAN1_SLOTS_MASK |
  2548. WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
  2549. 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2550. regmap_update_bits(wm8996->regmap,
  2551. WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
  2552. WM8996_AIF1TX_CHAN0_SLOTS_MASK |
  2553. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2554. 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2555. regmap_update_bits(wm8996->regmap,
  2556. WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2557. WM8996_AIF1TX_CHAN1_SLOTS_MASK |
  2558. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2559. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2560. regmap_update_bits(wm8996->regmap,
  2561. WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
  2562. WM8996_AIF1TX_CHAN2_SLOTS_MASK |
  2563. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2564. 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2565. regmap_update_bits(wm8996->regmap,
  2566. WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
  2567. WM8996_AIF1TX_CHAN3_SLOTS_MASK |
  2568. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2569. 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2570. regmap_update_bits(wm8996->regmap,
  2571. WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
  2572. WM8996_AIF1TX_CHAN4_SLOTS_MASK |
  2573. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2574. 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2575. regmap_update_bits(wm8996->regmap,
  2576. WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
  2577. WM8996_AIF1TX_CHAN5_SLOTS_MASK |
  2578. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2579. 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2580. regmap_update_bits(wm8996->regmap,
  2581. WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
  2582. WM8996_AIF2TX_CHAN0_SLOTS_MASK |
  2583. WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
  2584. 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2585. regmap_update_bits(wm8996->regmap,
  2586. WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2587. WM8996_AIF2TX_CHAN1_SLOTS_MASK |
  2588. WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
  2589. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2590. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2591. * AIFs to source their clocks from the RX LRCLKs.
  2592. */
  2593. ret = regmap_read(wm8996->regmap, WM8996_GPIO_1, &reg);
  2594. if (ret != 0) {
  2595. dev_err(&i2c->dev, "Failed to read GPIO1: %d\n", ret);
  2596. goto err_regmap;
  2597. }
  2598. if (reg & WM8996_GP1_FN_MASK)
  2599. regmap_update_bits(wm8996->regmap, WM8996_AIF1_TX_LRCLK_2,
  2600. WM8996_AIF1TX_LRCLK_MODE,
  2601. WM8996_AIF1TX_LRCLK_MODE);
  2602. ret = regmap_read(wm8996->regmap, WM8996_GPIO_2, &reg);
  2603. if (ret != 0) {
  2604. dev_err(&i2c->dev, "Failed to read GPIO2: %d\n", ret);
  2605. goto err_regmap;
  2606. }
  2607. if (reg & WM8996_GP2_FN_MASK)
  2608. regmap_update_bits(wm8996->regmap, WM8996_AIF2_TX_LRCLK_2,
  2609. WM8996_AIF2TX_LRCLK_MODE,
  2610. WM8996_AIF2TX_LRCLK_MODE);
  2611. wm8996_init_gpio(wm8996);
  2612. ret = snd_soc_register_codec(&i2c->dev,
  2613. &soc_codec_dev_wm8996, wm8996_dai,
  2614. ARRAY_SIZE(wm8996_dai));
  2615. if (ret < 0)
  2616. goto err_gpiolib;
  2617. return ret;
  2618. err_gpiolib:
  2619. wm8996_free_gpio(wm8996);
  2620. err_regmap:
  2621. err_enable:
  2622. if (wm8996->pdata.ldo_ena > 0)
  2623. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2624. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2625. err_gpio:
  2626. if (wm8996->pdata.ldo_ena > 0)
  2627. gpio_free(wm8996->pdata.ldo_ena);
  2628. err:
  2629. return ret;
  2630. }
  2631. static int wm8996_i2c_remove(struct i2c_client *client)
  2632. {
  2633. struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
  2634. int i;
  2635. snd_soc_unregister_codec(&client->dev);
  2636. wm8996_free_gpio(wm8996);
  2637. if (wm8996->pdata.ldo_ena > 0) {
  2638. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2639. gpio_free(wm8996->pdata.ldo_ena);
  2640. }
  2641. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2642. regulator_unregister_notifier(wm8996->supplies[i].consumer,
  2643. &wm8996->disable_nb[i]);
  2644. return 0;
  2645. }
  2646. static const struct i2c_device_id wm8996_i2c_id[] = {
  2647. { "wm8996", 0 },
  2648. { }
  2649. };
  2650. MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
  2651. static struct i2c_driver wm8996_i2c_driver = {
  2652. .driver = {
  2653. .name = "wm8996",
  2654. .owner = THIS_MODULE,
  2655. },
  2656. .probe = wm8996_i2c_probe,
  2657. .remove = wm8996_i2c_remove,
  2658. .id_table = wm8996_i2c_id,
  2659. };
  2660. module_i2c_driver(wm8996_i2c_driver);
  2661. MODULE_DESCRIPTION("ASoC WM8996 driver");
  2662. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2663. MODULE_LICENSE("GPL");