wm8993.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780
  1. /*
  2. * wm8993.c -- WM8993 ALSA SoC audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/i2c.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/spi/spi.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/tlv.h>
  26. #include <sound/soc.h>
  27. #include <sound/initval.h>
  28. #include <sound/wm8993.h>
  29. #include "wm8993.h"
  30. #include "wm_hubs.h"
  31. #define WM8993_NUM_SUPPLIES 6
  32. static const char *wm8993_supply_names[WM8993_NUM_SUPPLIES] = {
  33. "DCVDD",
  34. "DBVDD",
  35. "AVDD1",
  36. "AVDD2",
  37. "CPVDD",
  38. "SPKVDD",
  39. };
  40. static struct reg_default wm8993_reg_defaults[] = {
  41. { 1, 0x0000 }, /* R1 - Power Management (1) */
  42. { 2, 0x6000 }, /* R2 - Power Management (2) */
  43. { 3, 0x0000 }, /* R3 - Power Management (3) */
  44. { 4, 0x4050 }, /* R4 - Audio Interface (1) */
  45. { 5, 0x4000 }, /* R5 - Audio Interface (2) */
  46. { 6, 0x01C8 }, /* R6 - Clocking 1 */
  47. { 7, 0x0000 }, /* R7 - Clocking 2 */
  48. { 8, 0x0000 }, /* R8 - Audio Interface (3) */
  49. { 9, 0x0040 }, /* R9 - Audio Interface (4) */
  50. { 10, 0x0004 }, /* R10 - DAC CTRL */
  51. { 11, 0x00C0 }, /* R11 - Left DAC Digital Volume */
  52. { 12, 0x00C0 }, /* R12 - Right DAC Digital Volume */
  53. { 13, 0x0000 }, /* R13 - Digital Side Tone */
  54. { 14, 0x0300 }, /* R14 - ADC CTRL */
  55. { 15, 0x00C0 }, /* R15 - Left ADC Digital Volume */
  56. { 16, 0x00C0 }, /* R16 - Right ADC Digital Volume */
  57. { 18, 0x0000 }, /* R18 - GPIO CTRL 1 */
  58. { 19, 0x0010 }, /* R19 - GPIO1 */
  59. { 20, 0x0000 }, /* R20 - IRQ_DEBOUNCE */
  60. { 21, 0x0000 }, /* R21 - Inputs Clamp */
  61. { 22, 0x8000 }, /* R22 - GPIOCTRL 2 */
  62. { 23, 0x0800 }, /* R23 - GPIO_POL */
  63. { 24, 0x008B }, /* R24 - Left Line Input 1&2 Volume */
  64. { 25, 0x008B }, /* R25 - Left Line Input 3&4 Volume */
  65. { 26, 0x008B }, /* R26 - Right Line Input 1&2 Volume */
  66. { 27, 0x008B }, /* R27 - Right Line Input 3&4 Volume */
  67. { 28, 0x006D }, /* R28 - Left Output Volume */
  68. { 29, 0x006D }, /* R29 - Right Output Volume */
  69. { 30, 0x0066 }, /* R30 - Line Outputs Volume */
  70. { 31, 0x0020 }, /* R31 - HPOUT2 Volume */
  71. { 32, 0x0079 }, /* R32 - Left OPGA Volume */
  72. { 33, 0x0079 }, /* R33 - Right OPGA Volume */
  73. { 34, 0x0003 }, /* R34 - SPKMIXL Attenuation */
  74. { 35, 0x0003 }, /* R35 - SPKMIXR Attenuation */
  75. { 36, 0x0011 }, /* R36 - SPKOUT Mixers */
  76. { 37, 0x0100 }, /* R37 - SPKOUT Boost */
  77. { 38, 0x0079 }, /* R38 - Speaker Volume Left */
  78. { 39, 0x0079 }, /* R39 - Speaker Volume Right */
  79. { 40, 0x0000 }, /* R40 - Input Mixer2 */
  80. { 41, 0x0000 }, /* R41 - Input Mixer3 */
  81. { 42, 0x0000 }, /* R42 - Input Mixer4 */
  82. { 43, 0x0000 }, /* R43 - Input Mixer5 */
  83. { 44, 0x0000 }, /* R44 - Input Mixer6 */
  84. { 45, 0x0000 }, /* R45 - Output Mixer1 */
  85. { 46, 0x0000 }, /* R46 - Output Mixer2 */
  86. { 47, 0x0000 }, /* R47 - Output Mixer3 */
  87. { 48, 0x0000 }, /* R48 - Output Mixer4 */
  88. { 49, 0x0000 }, /* R49 - Output Mixer5 */
  89. { 50, 0x0000 }, /* R50 - Output Mixer6 */
  90. { 51, 0x0000 }, /* R51 - HPOUT2 Mixer */
  91. { 52, 0x0000 }, /* R52 - Line Mixer1 */
  92. { 53, 0x0000 }, /* R53 - Line Mixer2 */
  93. { 54, 0x0000 }, /* R54 - Speaker Mixer */
  94. { 55, 0x0000 }, /* R55 - Additional Control */
  95. { 56, 0x0000 }, /* R56 - AntiPOP1 */
  96. { 57, 0x0000 }, /* R57 - AntiPOP2 */
  97. { 58, 0x0000 }, /* R58 - MICBIAS */
  98. { 60, 0x0000 }, /* R60 - FLL Control 1 */
  99. { 61, 0x0000 }, /* R61 - FLL Control 2 */
  100. { 62, 0x0000 }, /* R62 - FLL Control 3 */
  101. { 63, 0x2EE0 }, /* R63 - FLL Control 4 */
  102. { 64, 0x0002 }, /* R64 - FLL Control 5 */
  103. { 65, 0x2287 }, /* R65 - Clocking 3 */
  104. { 66, 0x025F }, /* R66 - Clocking 4 */
  105. { 67, 0x0000 }, /* R67 - MW Slave Control */
  106. { 69, 0x0002 }, /* R69 - Bus Control 1 */
  107. { 70, 0x0000 }, /* R70 - Write Sequencer 0 */
  108. { 71, 0x0000 }, /* R71 - Write Sequencer 1 */
  109. { 72, 0x0000 }, /* R72 - Write Sequencer 2 */
  110. { 73, 0x0000 }, /* R73 - Write Sequencer 3 */
  111. { 74, 0x0000 }, /* R74 - Write Sequencer 4 */
  112. { 75, 0x0000 }, /* R75 - Write Sequencer 5 */
  113. { 76, 0x1F25 }, /* R76 - Charge Pump 1 */
  114. { 81, 0x0000 }, /* R81 - Class W 0 */
  115. { 85, 0x054A }, /* R85 - DC Servo 1 */
  116. { 87, 0x0000 }, /* R87 - DC Servo 3 */
  117. { 96, 0x0100 }, /* R96 - Analogue HP 0 */
  118. { 98, 0x0000 }, /* R98 - EQ1 */
  119. { 99, 0x000C }, /* R99 - EQ2 */
  120. { 100, 0x000C }, /* R100 - EQ3 */
  121. { 101, 0x000C }, /* R101 - EQ4 */
  122. { 102, 0x000C }, /* R102 - EQ5 */
  123. { 103, 0x000C }, /* R103 - EQ6 */
  124. { 104, 0x0FCA }, /* R104 - EQ7 */
  125. { 105, 0x0400 }, /* R105 - EQ8 */
  126. { 106, 0x00D8 }, /* R106 - EQ9 */
  127. { 107, 0x1EB5 }, /* R107 - EQ10 */
  128. { 108, 0xF145 }, /* R108 - EQ11 */
  129. { 109, 0x0B75 }, /* R109 - EQ12 */
  130. { 110, 0x01C5 }, /* R110 - EQ13 */
  131. { 111, 0x1C58 }, /* R111 - EQ14 */
  132. { 112, 0xF373 }, /* R112 - EQ15 */
  133. { 113, 0x0A54 }, /* R113 - EQ16 */
  134. { 114, 0x0558 }, /* R114 - EQ17 */
  135. { 115, 0x168E }, /* R115 - EQ18 */
  136. { 116, 0xF829 }, /* R116 - EQ19 */
  137. { 117, 0x07AD }, /* R117 - EQ20 */
  138. { 118, 0x1103 }, /* R118 - EQ21 */
  139. { 119, 0x0564 }, /* R119 - EQ22 */
  140. { 120, 0x0559 }, /* R120 - EQ23 */
  141. { 121, 0x4000 }, /* R121 - EQ24 */
  142. { 122, 0x0000 }, /* R122 - Digital Pulls */
  143. { 123, 0x0F08 }, /* R123 - DRC Control 1 */
  144. { 124, 0x0000 }, /* R124 - DRC Control 2 */
  145. { 125, 0x0080 }, /* R125 - DRC Control 3 */
  146. { 126, 0x0000 }, /* R126 - DRC Control 4 */
  147. };
  148. static struct {
  149. int ratio;
  150. int clk_sys_rate;
  151. } clk_sys_rates[] = {
  152. { 64, 0 },
  153. { 128, 1 },
  154. { 192, 2 },
  155. { 256, 3 },
  156. { 384, 4 },
  157. { 512, 5 },
  158. { 768, 6 },
  159. { 1024, 7 },
  160. { 1408, 8 },
  161. { 1536, 9 },
  162. };
  163. static struct {
  164. int rate;
  165. int sample_rate;
  166. } sample_rates[] = {
  167. { 8000, 0 },
  168. { 11025, 1 },
  169. { 12000, 1 },
  170. { 16000, 2 },
  171. { 22050, 3 },
  172. { 24000, 3 },
  173. { 32000, 4 },
  174. { 44100, 5 },
  175. { 48000, 5 },
  176. };
  177. static struct {
  178. int div; /* *10 due to .5s */
  179. int bclk_div;
  180. } bclk_divs[] = {
  181. { 10, 0 },
  182. { 15, 1 },
  183. { 20, 2 },
  184. { 30, 3 },
  185. { 40, 4 },
  186. { 55, 5 },
  187. { 60, 6 },
  188. { 80, 7 },
  189. { 110, 8 },
  190. { 120, 9 },
  191. { 160, 10 },
  192. { 220, 11 },
  193. { 240, 12 },
  194. { 320, 13 },
  195. { 440, 14 },
  196. { 480, 15 },
  197. };
  198. struct wm8993_priv {
  199. struct wm_hubs_data hubs_data;
  200. struct device *dev;
  201. struct regmap *regmap;
  202. struct regulator_bulk_data supplies[WM8993_NUM_SUPPLIES];
  203. struct wm8993_platform_data pdata;
  204. struct completion fll_lock;
  205. int master;
  206. int sysclk_source;
  207. int tdm_slots;
  208. int tdm_width;
  209. unsigned int mclk_rate;
  210. unsigned int sysclk_rate;
  211. unsigned int fs;
  212. unsigned int bclk;
  213. unsigned int fll_fref;
  214. unsigned int fll_fout;
  215. int fll_src;
  216. };
  217. static bool wm8993_volatile(struct device *dev, unsigned int reg)
  218. {
  219. switch (reg) {
  220. case WM8993_SOFTWARE_RESET:
  221. case WM8993_GPIO_CTRL_1:
  222. case WM8993_DC_SERVO_0:
  223. case WM8993_DC_SERVO_READBACK_0:
  224. case WM8993_DC_SERVO_READBACK_1:
  225. case WM8993_DC_SERVO_READBACK_2:
  226. return true;
  227. default:
  228. return false;
  229. }
  230. }
  231. static bool wm8993_readable(struct device *dev, unsigned int reg)
  232. {
  233. switch (reg) {
  234. case WM8993_SOFTWARE_RESET:
  235. case WM8993_POWER_MANAGEMENT_1:
  236. case WM8993_POWER_MANAGEMENT_2:
  237. case WM8993_POWER_MANAGEMENT_3:
  238. case WM8993_AUDIO_INTERFACE_1:
  239. case WM8993_AUDIO_INTERFACE_2:
  240. case WM8993_CLOCKING_1:
  241. case WM8993_CLOCKING_2:
  242. case WM8993_AUDIO_INTERFACE_3:
  243. case WM8993_AUDIO_INTERFACE_4:
  244. case WM8993_DAC_CTRL:
  245. case WM8993_LEFT_DAC_DIGITAL_VOLUME:
  246. case WM8993_RIGHT_DAC_DIGITAL_VOLUME:
  247. case WM8993_DIGITAL_SIDE_TONE:
  248. case WM8993_ADC_CTRL:
  249. case WM8993_LEFT_ADC_DIGITAL_VOLUME:
  250. case WM8993_RIGHT_ADC_DIGITAL_VOLUME:
  251. case WM8993_GPIO_CTRL_1:
  252. case WM8993_GPIO1:
  253. case WM8993_IRQ_DEBOUNCE:
  254. case WM8993_GPIOCTRL_2:
  255. case WM8993_GPIO_POL:
  256. case WM8993_LEFT_LINE_INPUT_1_2_VOLUME:
  257. case WM8993_LEFT_LINE_INPUT_3_4_VOLUME:
  258. case WM8993_RIGHT_LINE_INPUT_1_2_VOLUME:
  259. case WM8993_RIGHT_LINE_INPUT_3_4_VOLUME:
  260. case WM8993_LEFT_OUTPUT_VOLUME:
  261. case WM8993_RIGHT_OUTPUT_VOLUME:
  262. case WM8993_LINE_OUTPUTS_VOLUME:
  263. case WM8993_HPOUT2_VOLUME:
  264. case WM8993_LEFT_OPGA_VOLUME:
  265. case WM8993_RIGHT_OPGA_VOLUME:
  266. case WM8993_SPKMIXL_ATTENUATION:
  267. case WM8993_SPKMIXR_ATTENUATION:
  268. case WM8993_SPKOUT_MIXERS:
  269. case WM8993_SPKOUT_BOOST:
  270. case WM8993_SPEAKER_VOLUME_LEFT:
  271. case WM8993_SPEAKER_VOLUME_RIGHT:
  272. case WM8993_INPUT_MIXER2:
  273. case WM8993_INPUT_MIXER3:
  274. case WM8993_INPUT_MIXER4:
  275. case WM8993_INPUT_MIXER5:
  276. case WM8993_INPUT_MIXER6:
  277. case WM8993_OUTPUT_MIXER1:
  278. case WM8993_OUTPUT_MIXER2:
  279. case WM8993_OUTPUT_MIXER3:
  280. case WM8993_OUTPUT_MIXER4:
  281. case WM8993_OUTPUT_MIXER5:
  282. case WM8993_OUTPUT_MIXER6:
  283. case WM8993_HPOUT2_MIXER:
  284. case WM8993_LINE_MIXER1:
  285. case WM8993_LINE_MIXER2:
  286. case WM8993_SPEAKER_MIXER:
  287. case WM8993_ADDITIONAL_CONTROL:
  288. case WM8993_ANTIPOP1:
  289. case WM8993_ANTIPOP2:
  290. case WM8993_MICBIAS:
  291. case WM8993_FLL_CONTROL_1:
  292. case WM8993_FLL_CONTROL_2:
  293. case WM8993_FLL_CONTROL_3:
  294. case WM8993_FLL_CONTROL_4:
  295. case WM8993_FLL_CONTROL_5:
  296. case WM8993_CLOCKING_3:
  297. case WM8993_CLOCKING_4:
  298. case WM8993_MW_SLAVE_CONTROL:
  299. case WM8993_BUS_CONTROL_1:
  300. case WM8993_WRITE_SEQUENCER_0:
  301. case WM8993_WRITE_SEQUENCER_1:
  302. case WM8993_WRITE_SEQUENCER_2:
  303. case WM8993_WRITE_SEQUENCER_3:
  304. case WM8993_WRITE_SEQUENCER_4:
  305. case WM8993_WRITE_SEQUENCER_5:
  306. case WM8993_CHARGE_PUMP_1:
  307. case WM8993_CLASS_W_0:
  308. case WM8993_DC_SERVO_0:
  309. case WM8993_DC_SERVO_1:
  310. case WM8993_DC_SERVO_3:
  311. case WM8993_DC_SERVO_READBACK_0:
  312. case WM8993_DC_SERVO_READBACK_1:
  313. case WM8993_DC_SERVO_READBACK_2:
  314. case WM8993_ANALOGUE_HP_0:
  315. case WM8993_EQ1:
  316. case WM8993_EQ2:
  317. case WM8993_EQ3:
  318. case WM8993_EQ4:
  319. case WM8993_EQ5:
  320. case WM8993_EQ6:
  321. case WM8993_EQ7:
  322. case WM8993_EQ8:
  323. case WM8993_EQ9:
  324. case WM8993_EQ10:
  325. case WM8993_EQ11:
  326. case WM8993_EQ12:
  327. case WM8993_EQ13:
  328. case WM8993_EQ14:
  329. case WM8993_EQ15:
  330. case WM8993_EQ16:
  331. case WM8993_EQ17:
  332. case WM8993_EQ18:
  333. case WM8993_EQ19:
  334. case WM8993_EQ20:
  335. case WM8993_EQ21:
  336. case WM8993_EQ22:
  337. case WM8993_EQ23:
  338. case WM8993_EQ24:
  339. case WM8993_DIGITAL_PULLS:
  340. case WM8993_DRC_CONTROL_1:
  341. case WM8993_DRC_CONTROL_2:
  342. case WM8993_DRC_CONTROL_3:
  343. case WM8993_DRC_CONTROL_4:
  344. return true;
  345. default:
  346. return false;
  347. }
  348. }
  349. struct _fll_div {
  350. u16 fll_fratio;
  351. u16 fll_outdiv;
  352. u16 fll_clk_ref_div;
  353. u16 n;
  354. u16 k;
  355. };
  356. /* The size in bits of the FLL divide multiplied by 10
  357. * to allow rounding later */
  358. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  359. static struct {
  360. unsigned int min;
  361. unsigned int max;
  362. u16 fll_fratio;
  363. int ratio;
  364. } fll_fratios[] = {
  365. { 0, 64000, 4, 16 },
  366. { 64000, 128000, 3, 8 },
  367. { 128000, 256000, 2, 4 },
  368. { 256000, 1000000, 1, 2 },
  369. { 1000000, 13500000, 0, 1 },
  370. };
  371. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  372. unsigned int Fout)
  373. {
  374. u64 Kpart;
  375. unsigned int K, Ndiv, Nmod, target;
  376. unsigned int div;
  377. int i;
  378. /* Fref must be <=13.5MHz */
  379. div = 1;
  380. fll_div->fll_clk_ref_div = 0;
  381. while ((Fref / div) > 13500000) {
  382. div *= 2;
  383. fll_div->fll_clk_ref_div++;
  384. if (div > 8) {
  385. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  386. Fref);
  387. return -EINVAL;
  388. }
  389. }
  390. pr_debug("Fref=%u Fout=%u\n", Fref, Fout);
  391. /* Apply the division for our remaining calculations */
  392. Fref /= div;
  393. /* Fvco should be 90-100MHz; don't check the upper bound */
  394. div = 0;
  395. target = Fout * 2;
  396. while (target < 90000000) {
  397. div++;
  398. target *= 2;
  399. if (div > 7) {
  400. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  401. Fout);
  402. return -EINVAL;
  403. }
  404. }
  405. fll_div->fll_outdiv = div;
  406. pr_debug("Fvco=%dHz\n", target);
  407. /* Find an appropriate FLL_FRATIO and factor it out of the target */
  408. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  409. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  410. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  411. target /= fll_fratios[i].ratio;
  412. break;
  413. }
  414. }
  415. if (i == ARRAY_SIZE(fll_fratios)) {
  416. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  417. return -EINVAL;
  418. }
  419. /* Now, calculate N.K */
  420. Ndiv = target / Fref;
  421. fll_div->n = Ndiv;
  422. Nmod = target % Fref;
  423. pr_debug("Nmod=%d\n", Nmod);
  424. /* Calculate fractional part - scale up so we can round. */
  425. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  426. do_div(Kpart, Fref);
  427. K = Kpart & 0xFFFFFFFF;
  428. if ((K % 10) >= 5)
  429. K += 5;
  430. /* Move down to proper range now rounding is done */
  431. fll_div->k = K / 10;
  432. pr_debug("N=%x K=%x FLL_FRATIO=%x FLL_OUTDIV=%x FLL_CLK_REF_DIV=%x\n",
  433. fll_div->n, fll_div->k,
  434. fll_div->fll_fratio, fll_div->fll_outdiv,
  435. fll_div->fll_clk_ref_div);
  436. return 0;
  437. }
  438. static int _wm8993_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  439. unsigned int Fref, unsigned int Fout)
  440. {
  441. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  442. struct i2c_client *i2c = to_i2c_client(codec->dev);
  443. u16 reg1, reg4, reg5;
  444. struct _fll_div fll_div;
  445. unsigned int timeout;
  446. int ret;
  447. /* Any change? */
  448. if (Fref == wm8993->fll_fref && Fout == wm8993->fll_fout)
  449. return 0;
  450. /* Disable the FLL */
  451. if (Fout == 0) {
  452. dev_dbg(codec->dev, "FLL disabled\n");
  453. wm8993->fll_fref = 0;
  454. wm8993->fll_fout = 0;
  455. reg1 = snd_soc_read(codec, WM8993_FLL_CONTROL_1);
  456. reg1 &= ~WM8993_FLL_ENA;
  457. snd_soc_write(codec, WM8993_FLL_CONTROL_1, reg1);
  458. return 0;
  459. }
  460. ret = fll_factors(&fll_div, Fref, Fout);
  461. if (ret != 0)
  462. return ret;
  463. reg5 = snd_soc_read(codec, WM8993_FLL_CONTROL_5);
  464. reg5 &= ~WM8993_FLL_CLK_SRC_MASK;
  465. switch (fll_id) {
  466. case WM8993_FLL_MCLK:
  467. break;
  468. case WM8993_FLL_LRCLK:
  469. reg5 |= 1;
  470. break;
  471. case WM8993_FLL_BCLK:
  472. reg5 |= 2;
  473. break;
  474. default:
  475. dev_err(codec->dev, "Unknown FLL ID %d\n", fll_id);
  476. return -EINVAL;
  477. }
  478. /* Any FLL configuration change requires that the FLL be
  479. * disabled first. */
  480. reg1 = snd_soc_read(codec, WM8993_FLL_CONTROL_1);
  481. reg1 &= ~WM8993_FLL_ENA;
  482. snd_soc_write(codec, WM8993_FLL_CONTROL_1, reg1);
  483. /* Apply the configuration */
  484. if (fll_div.k)
  485. reg1 |= WM8993_FLL_FRAC_MASK;
  486. else
  487. reg1 &= ~WM8993_FLL_FRAC_MASK;
  488. snd_soc_write(codec, WM8993_FLL_CONTROL_1, reg1);
  489. snd_soc_write(codec, WM8993_FLL_CONTROL_2,
  490. (fll_div.fll_outdiv << WM8993_FLL_OUTDIV_SHIFT) |
  491. (fll_div.fll_fratio << WM8993_FLL_FRATIO_SHIFT));
  492. snd_soc_write(codec, WM8993_FLL_CONTROL_3, fll_div.k);
  493. reg4 = snd_soc_read(codec, WM8993_FLL_CONTROL_4);
  494. reg4 &= ~WM8993_FLL_N_MASK;
  495. reg4 |= fll_div.n << WM8993_FLL_N_SHIFT;
  496. snd_soc_write(codec, WM8993_FLL_CONTROL_4, reg4);
  497. reg5 &= ~WM8993_FLL_CLK_REF_DIV_MASK;
  498. reg5 |= fll_div.fll_clk_ref_div << WM8993_FLL_CLK_REF_DIV_SHIFT;
  499. snd_soc_write(codec, WM8993_FLL_CONTROL_5, reg5);
  500. /* If we've got an interrupt wired up make sure we get it */
  501. if (i2c->irq)
  502. timeout = msecs_to_jiffies(20);
  503. else if (Fref < 1000000)
  504. timeout = msecs_to_jiffies(3);
  505. else
  506. timeout = msecs_to_jiffies(1);
  507. try_wait_for_completion(&wm8993->fll_lock);
  508. /* Enable the FLL */
  509. snd_soc_write(codec, WM8993_FLL_CONTROL_1, reg1 | WM8993_FLL_ENA);
  510. timeout = wait_for_completion_timeout(&wm8993->fll_lock, timeout);
  511. if (i2c->irq && !timeout)
  512. dev_warn(codec->dev, "Timed out waiting for FLL\n");
  513. dev_dbg(codec->dev, "FLL enabled at %dHz->%dHz\n", Fref, Fout);
  514. wm8993->fll_fref = Fref;
  515. wm8993->fll_fout = Fout;
  516. wm8993->fll_src = source;
  517. return 0;
  518. }
  519. static int wm8993_set_fll(struct snd_soc_dai *dai, int fll_id, int source,
  520. unsigned int Fref, unsigned int Fout)
  521. {
  522. return _wm8993_set_fll(dai->codec, fll_id, source, Fref, Fout);
  523. }
  524. static int configure_clock(struct snd_soc_codec *codec)
  525. {
  526. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  527. unsigned int reg;
  528. /* This should be done on init() for bypass paths */
  529. switch (wm8993->sysclk_source) {
  530. case WM8993_SYSCLK_MCLK:
  531. dev_dbg(codec->dev, "Using %dHz MCLK\n", wm8993->mclk_rate);
  532. reg = snd_soc_read(codec, WM8993_CLOCKING_2);
  533. reg &= ~(WM8993_MCLK_DIV | WM8993_SYSCLK_SRC);
  534. if (wm8993->mclk_rate > 13500000) {
  535. reg |= WM8993_MCLK_DIV;
  536. wm8993->sysclk_rate = wm8993->mclk_rate / 2;
  537. } else {
  538. reg &= ~WM8993_MCLK_DIV;
  539. wm8993->sysclk_rate = wm8993->mclk_rate;
  540. }
  541. snd_soc_write(codec, WM8993_CLOCKING_2, reg);
  542. break;
  543. case WM8993_SYSCLK_FLL:
  544. dev_dbg(codec->dev, "Using %dHz FLL clock\n",
  545. wm8993->fll_fout);
  546. reg = snd_soc_read(codec, WM8993_CLOCKING_2);
  547. reg |= WM8993_SYSCLK_SRC;
  548. if (wm8993->fll_fout > 13500000) {
  549. reg |= WM8993_MCLK_DIV;
  550. wm8993->sysclk_rate = wm8993->fll_fout / 2;
  551. } else {
  552. reg &= ~WM8993_MCLK_DIV;
  553. wm8993->sysclk_rate = wm8993->fll_fout;
  554. }
  555. snd_soc_write(codec, WM8993_CLOCKING_2, reg);
  556. break;
  557. default:
  558. dev_err(codec->dev, "System clock not configured\n");
  559. return -EINVAL;
  560. }
  561. dev_dbg(codec->dev, "CLK_SYS is %dHz\n", wm8993->sysclk_rate);
  562. return 0;
  563. }
  564. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 300, 0);
  565. static const DECLARE_TLV_DB_SCALE(drc_comp_threash, -4500, 75, 0);
  566. static const DECLARE_TLV_DB_SCALE(drc_comp_amp, -2250, 75, 0);
  567. static const DECLARE_TLV_DB_SCALE(drc_min_tlv, -1800, 600, 0);
  568. static const unsigned int drc_max_tlv[] = {
  569. TLV_DB_RANGE_HEAD(2),
  570. 0, 2, TLV_DB_SCALE_ITEM(1200, 600, 0),
  571. 3, 3, TLV_DB_SCALE_ITEM(3600, 0, 0),
  572. };
  573. static const DECLARE_TLV_DB_SCALE(drc_qr_tlv, 1200, 600, 0);
  574. static const DECLARE_TLV_DB_SCALE(drc_startup_tlv, -1800, 300, 0);
  575. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  576. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  577. static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0);
  578. static const char *dac_deemph_text[] = {
  579. "None",
  580. "32kHz",
  581. "44.1kHz",
  582. "48kHz",
  583. };
  584. static const struct soc_enum dac_deemph =
  585. SOC_ENUM_SINGLE(WM8993_DAC_CTRL, 4, 4, dac_deemph_text);
  586. static const char *adc_hpf_text[] = {
  587. "Hi-Fi",
  588. "Voice 1",
  589. "Voice 2",
  590. "Voice 3",
  591. };
  592. static const struct soc_enum adc_hpf =
  593. SOC_ENUM_SINGLE(WM8993_ADC_CTRL, 5, 4, adc_hpf_text);
  594. static const char *drc_path_text[] = {
  595. "ADC",
  596. "DAC"
  597. };
  598. static const struct soc_enum drc_path =
  599. SOC_ENUM_SINGLE(WM8993_DRC_CONTROL_1, 14, 2, drc_path_text);
  600. static const char *drc_r0_text[] = {
  601. "1",
  602. "1/2",
  603. "1/4",
  604. "1/8",
  605. "1/16",
  606. "0",
  607. };
  608. static const struct soc_enum drc_r0 =
  609. SOC_ENUM_SINGLE(WM8993_DRC_CONTROL_3, 8, 6, drc_r0_text);
  610. static const char *drc_r1_text[] = {
  611. "1",
  612. "1/2",
  613. "1/4",
  614. "1/8",
  615. "0",
  616. };
  617. static const struct soc_enum drc_r1 =
  618. SOC_ENUM_SINGLE(WM8993_DRC_CONTROL_4, 13, 5, drc_r1_text);
  619. static const char *drc_attack_text[] = {
  620. "Reserved",
  621. "181us",
  622. "363us",
  623. "726us",
  624. "1.45ms",
  625. "2.9ms",
  626. "5.8ms",
  627. "11.6ms",
  628. "23.2ms",
  629. "46.4ms",
  630. "92.8ms",
  631. "185.6ms",
  632. };
  633. static const struct soc_enum drc_attack =
  634. SOC_ENUM_SINGLE(WM8993_DRC_CONTROL_2, 12, 12, drc_attack_text);
  635. static const char *drc_decay_text[] = {
  636. "186ms",
  637. "372ms",
  638. "743ms",
  639. "1.49s",
  640. "2.97ms",
  641. "5.94ms",
  642. "11.89ms",
  643. "23.78ms",
  644. "47.56ms",
  645. };
  646. static const struct soc_enum drc_decay =
  647. SOC_ENUM_SINGLE(WM8993_DRC_CONTROL_2, 8, 9, drc_decay_text);
  648. static const char *drc_ff_text[] = {
  649. "5 samples",
  650. "9 samples",
  651. };
  652. static const struct soc_enum drc_ff =
  653. SOC_ENUM_SINGLE(WM8993_DRC_CONTROL_3, 7, 2, drc_ff_text);
  654. static const char *drc_qr_rate_text[] = {
  655. "0.725ms",
  656. "1.45ms",
  657. "5.8ms",
  658. };
  659. static const struct soc_enum drc_qr_rate =
  660. SOC_ENUM_SINGLE(WM8993_DRC_CONTROL_3, 0, 3, drc_qr_rate_text);
  661. static const char *drc_smooth_text[] = {
  662. "Low",
  663. "Medium",
  664. "High",
  665. };
  666. static const struct soc_enum drc_smooth =
  667. SOC_ENUM_SINGLE(WM8993_DRC_CONTROL_1, 4, 3, drc_smooth_text);
  668. static const struct snd_kcontrol_new wm8993_snd_controls[] = {
  669. SOC_DOUBLE_TLV("Digital Sidetone Volume", WM8993_DIGITAL_SIDE_TONE,
  670. 5, 9, 12, 0, sidetone_tlv),
  671. SOC_SINGLE("DRC Switch", WM8993_DRC_CONTROL_1, 15, 1, 0),
  672. SOC_ENUM("DRC Path", drc_path),
  673. SOC_SINGLE_TLV("DRC Compressor Threshold Volume", WM8993_DRC_CONTROL_2,
  674. 2, 60, 1, drc_comp_threash),
  675. SOC_SINGLE_TLV("DRC Compressor Amplitude Volume", WM8993_DRC_CONTROL_3,
  676. 11, 30, 1, drc_comp_amp),
  677. SOC_ENUM("DRC R0", drc_r0),
  678. SOC_ENUM("DRC R1", drc_r1),
  679. SOC_SINGLE_TLV("DRC Minimum Volume", WM8993_DRC_CONTROL_1, 2, 3, 1,
  680. drc_min_tlv),
  681. SOC_SINGLE_TLV("DRC Maximum Volume", WM8993_DRC_CONTROL_1, 0, 3, 0,
  682. drc_max_tlv),
  683. SOC_ENUM("DRC Attack Rate", drc_attack),
  684. SOC_ENUM("DRC Decay Rate", drc_decay),
  685. SOC_ENUM("DRC FF Delay", drc_ff),
  686. SOC_SINGLE("DRC Anti-clip Switch", WM8993_DRC_CONTROL_1, 9, 1, 0),
  687. SOC_SINGLE("DRC Quick Release Switch", WM8993_DRC_CONTROL_1, 10, 1, 0),
  688. SOC_SINGLE_TLV("DRC Quick Release Volume", WM8993_DRC_CONTROL_3, 2, 3, 0,
  689. drc_qr_tlv),
  690. SOC_ENUM("DRC Quick Release Rate", drc_qr_rate),
  691. SOC_SINGLE("DRC Smoothing Switch", WM8993_DRC_CONTROL_1, 11, 1, 0),
  692. SOC_SINGLE("DRC Smoothing Hysteresis Switch", WM8993_DRC_CONTROL_1, 8, 1, 0),
  693. SOC_ENUM("DRC Smoothing Hysteresis Threshold", drc_smooth),
  694. SOC_SINGLE_TLV("DRC Startup Volume", WM8993_DRC_CONTROL_4, 8, 18, 0,
  695. drc_startup_tlv),
  696. SOC_SINGLE("EQ Switch", WM8993_EQ1, 0, 1, 0),
  697. SOC_DOUBLE_R_TLV("Capture Volume", WM8993_LEFT_ADC_DIGITAL_VOLUME,
  698. WM8993_RIGHT_ADC_DIGITAL_VOLUME, 1, 96, 0, digital_tlv),
  699. SOC_SINGLE("ADC High Pass Filter Switch", WM8993_ADC_CTRL, 8, 1, 0),
  700. SOC_ENUM("ADC High Pass Filter Mode", adc_hpf),
  701. SOC_DOUBLE_R_TLV("Playback Volume", WM8993_LEFT_DAC_DIGITAL_VOLUME,
  702. WM8993_RIGHT_DAC_DIGITAL_VOLUME, 1, 96, 0, digital_tlv),
  703. SOC_SINGLE_TLV("Playback Boost Volume", WM8993_AUDIO_INTERFACE_2, 10, 3, 0,
  704. dac_boost_tlv),
  705. SOC_ENUM("DAC Deemphasis", dac_deemph),
  706. SOC_SINGLE_TLV("SPKL DAC Volume", WM8993_SPKMIXL_ATTENUATION,
  707. 2, 1, 1, wm_hubs_spkmix_tlv),
  708. SOC_SINGLE_TLV("SPKR DAC Volume", WM8993_SPKMIXR_ATTENUATION,
  709. 2, 1, 1, wm_hubs_spkmix_tlv),
  710. };
  711. static const struct snd_kcontrol_new wm8993_eq_controls[] = {
  712. SOC_SINGLE_TLV("EQ1 Volume", WM8993_EQ2, 0, 24, 0, eq_tlv),
  713. SOC_SINGLE_TLV("EQ2 Volume", WM8993_EQ3, 0, 24, 0, eq_tlv),
  714. SOC_SINGLE_TLV("EQ3 Volume", WM8993_EQ4, 0, 24, 0, eq_tlv),
  715. SOC_SINGLE_TLV("EQ4 Volume", WM8993_EQ5, 0, 24, 0, eq_tlv),
  716. SOC_SINGLE_TLV("EQ5 Volume", WM8993_EQ6, 0, 24, 0, eq_tlv),
  717. };
  718. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  719. struct snd_kcontrol *kcontrol, int event)
  720. {
  721. struct snd_soc_codec *codec = w->codec;
  722. switch (event) {
  723. case SND_SOC_DAPM_PRE_PMU:
  724. return configure_clock(codec);
  725. case SND_SOC_DAPM_POST_PMD:
  726. break;
  727. }
  728. return 0;
  729. }
  730. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  731. SOC_DAPM_SINGLE("Input Switch", WM8993_SPEAKER_MIXER, 7, 1, 0),
  732. SOC_DAPM_SINGLE("IN1LP Switch", WM8993_SPEAKER_MIXER, 5, 1, 0),
  733. SOC_DAPM_SINGLE("Output Switch", WM8993_SPEAKER_MIXER, 3, 1, 0),
  734. SOC_DAPM_SINGLE("DAC Switch", WM8993_SPEAKER_MIXER, 6, 1, 0),
  735. };
  736. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  737. SOC_DAPM_SINGLE("Input Switch", WM8993_SPEAKER_MIXER, 6, 1, 0),
  738. SOC_DAPM_SINGLE("IN1RP Switch", WM8993_SPEAKER_MIXER, 4, 1, 0),
  739. SOC_DAPM_SINGLE("Output Switch", WM8993_SPEAKER_MIXER, 2, 1, 0),
  740. SOC_DAPM_SINGLE("DAC Switch", WM8993_SPEAKER_MIXER, 0, 1, 0),
  741. };
  742. static const char *aif_text[] = {
  743. "Left", "Right"
  744. };
  745. static const struct soc_enum aifoutl_enum =
  746. SOC_ENUM_SINGLE(WM8993_AUDIO_INTERFACE_1, 15, 2, aif_text);
  747. static const struct snd_kcontrol_new aifoutl_mux =
  748. SOC_DAPM_ENUM("AIFOUTL Mux", aifoutl_enum);
  749. static const struct soc_enum aifoutr_enum =
  750. SOC_ENUM_SINGLE(WM8993_AUDIO_INTERFACE_1, 14, 2, aif_text);
  751. static const struct snd_kcontrol_new aifoutr_mux =
  752. SOC_DAPM_ENUM("AIFOUTR Mux", aifoutr_enum);
  753. static const struct soc_enum aifinl_enum =
  754. SOC_ENUM_SINGLE(WM8993_AUDIO_INTERFACE_2, 15, 2, aif_text);
  755. static const struct snd_kcontrol_new aifinl_mux =
  756. SOC_DAPM_ENUM("AIFINL Mux", aifinl_enum);
  757. static const struct soc_enum aifinr_enum =
  758. SOC_ENUM_SINGLE(WM8993_AUDIO_INTERFACE_2, 14, 2, aif_text);
  759. static const struct snd_kcontrol_new aifinr_mux =
  760. SOC_DAPM_ENUM("AIFINR Mux", aifinr_enum);
  761. static const char *sidetone_text[] = {
  762. "None", "Left", "Right"
  763. };
  764. static const struct soc_enum sidetonel_enum =
  765. SOC_ENUM_SINGLE(WM8993_DIGITAL_SIDE_TONE, 2, 3, sidetone_text);
  766. static const struct snd_kcontrol_new sidetonel_mux =
  767. SOC_DAPM_ENUM("Left Sidetone", sidetonel_enum);
  768. static const struct soc_enum sidetoner_enum =
  769. SOC_ENUM_SINGLE(WM8993_DIGITAL_SIDE_TONE, 0, 3, sidetone_text);
  770. static const struct snd_kcontrol_new sidetoner_mux =
  771. SOC_DAPM_ENUM("Right Sidetone", sidetoner_enum);
  772. static const struct snd_soc_dapm_widget wm8993_dapm_widgets[] = {
  773. SND_SOC_DAPM_SUPPLY("CLK_SYS", WM8993_BUS_CONTROL_1, 1, 0, clk_sys_event,
  774. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  775. SND_SOC_DAPM_SUPPLY("TOCLK", WM8993_CLOCKING_1, 14, 0, NULL, 0),
  776. SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8993_CLOCKING_3, 0, 0, NULL, 0),
  777. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, NULL, 0),
  778. SND_SOC_DAPM_ADC("ADCL", NULL, WM8993_POWER_MANAGEMENT_2, 1, 0),
  779. SND_SOC_DAPM_ADC("ADCR", NULL, WM8993_POWER_MANAGEMENT_2, 0, 0),
  780. SND_SOC_DAPM_MUX("AIFOUTL Mux", SND_SOC_NOPM, 0, 0, &aifoutl_mux),
  781. SND_SOC_DAPM_MUX("AIFOUTR Mux", SND_SOC_NOPM, 0, 0, &aifoutr_mux),
  782. SND_SOC_DAPM_AIF_OUT("AIFOUTL", "Capture", 0, SND_SOC_NOPM, 0, 0),
  783. SND_SOC_DAPM_AIF_OUT("AIFOUTR", "Capture", 1, SND_SOC_NOPM, 0, 0),
  784. SND_SOC_DAPM_AIF_IN("AIFINL", "Playback", 0, SND_SOC_NOPM, 0, 0),
  785. SND_SOC_DAPM_AIF_IN("AIFINR", "Playback", 1, SND_SOC_NOPM, 0, 0),
  786. SND_SOC_DAPM_MUX("DACL Mux", SND_SOC_NOPM, 0, 0, &aifinl_mux),
  787. SND_SOC_DAPM_MUX("DACR Mux", SND_SOC_NOPM, 0, 0, &aifinr_mux),
  788. SND_SOC_DAPM_MUX("DACL Sidetone", SND_SOC_NOPM, 0, 0, &sidetonel_mux),
  789. SND_SOC_DAPM_MUX("DACR Sidetone", SND_SOC_NOPM, 0, 0, &sidetoner_mux),
  790. SND_SOC_DAPM_DAC("DACL", NULL, WM8993_POWER_MANAGEMENT_3, 1, 0),
  791. SND_SOC_DAPM_DAC("DACR", NULL, WM8993_POWER_MANAGEMENT_3, 0, 0),
  792. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  793. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  794. SND_SOC_DAPM_MIXER("SPKL", WM8993_POWER_MANAGEMENT_3, 8, 0,
  795. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  796. SND_SOC_DAPM_MIXER("SPKR", WM8993_POWER_MANAGEMENT_3, 9, 0,
  797. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  798. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  799. };
  800. static const struct snd_soc_dapm_route routes[] = {
  801. { "MICBIAS1", NULL, "VMID" },
  802. { "MICBIAS2", NULL, "VMID" },
  803. { "ADCL", NULL, "CLK_SYS" },
  804. { "ADCL", NULL, "CLK_DSP" },
  805. { "ADCR", NULL, "CLK_SYS" },
  806. { "ADCR", NULL, "CLK_DSP" },
  807. { "AIFOUTL Mux", "Left", "ADCL" },
  808. { "AIFOUTL Mux", "Right", "ADCR" },
  809. { "AIFOUTR Mux", "Left", "ADCL" },
  810. { "AIFOUTR Mux", "Right", "ADCR" },
  811. { "AIFOUTL", NULL, "AIFOUTL Mux" },
  812. { "AIFOUTR", NULL, "AIFOUTR Mux" },
  813. { "DACL Mux", "Left", "AIFINL" },
  814. { "DACL Mux", "Right", "AIFINR" },
  815. { "DACR Mux", "Left", "AIFINL" },
  816. { "DACR Mux", "Right", "AIFINR" },
  817. { "DACL Sidetone", "Left", "ADCL" },
  818. { "DACL Sidetone", "Right", "ADCR" },
  819. { "DACR Sidetone", "Left", "ADCL" },
  820. { "DACR Sidetone", "Right", "ADCR" },
  821. { "DACL", NULL, "CLK_SYS" },
  822. { "DACL", NULL, "CLK_DSP" },
  823. { "DACL", NULL, "DACL Mux" },
  824. { "DACL", NULL, "DACL Sidetone" },
  825. { "DACR", NULL, "CLK_SYS" },
  826. { "DACR", NULL, "CLK_DSP" },
  827. { "DACR", NULL, "DACR Mux" },
  828. { "DACR", NULL, "DACR Sidetone" },
  829. { "Left Output Mixer", "DAC Switch", "DACL" },
  830. { "Right Output Mixer", "DAC Switch", "DACR" },
  831. { "Left Output PGA", NULL, "CLK_SYS" },
  832. { "Right Output PGA", NULL, "CLK_SYS" },
  833. { "SPKL", "DAC Switch", "DACL" },
  834. { "SPKL", NULL, "CLK_SYS" },
  835. { "SPKR", "DAC Switch", "DACR" },
  836. { "SPKR", NULL, "CLK_SYS" },
  837. { "Left Headphone Mux", "DAC", "DACL" },
  838. { "Right Headphone Mux", "DAC", "DACR" },
  839. };
  840. static int wm8993_set_bias_level(struct snd_soc_codec *codec,
  841. enum snd_soc_bias_level level)
  842. {
  843. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  844. int ret;
  845. wm_hubs_set_bias_level(codec, level);
  846. switch (level) {
  847. case SND_SOC_BIAS_ON:
  848. case SND_SOC_BIAS_PREPARE:
  849. /* VMID=2*40k */
  850. snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_1,
  851. WM8993_VMID_SEL_MASK, 0x2);
  852. snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_2,
  853. WM8993_TSHUT_ENA, WM8993_TSHUT_ENA);
  854. break;
  855. case SND_SOC_BIAS_STANDBY:
  856. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  857. ret = regulator_bulk_enable(ARRAY_SIZE(wm8993->supplies),
  858. wm8993->supplies);
  859. if (ret != 0)
  860. return ret;
  861. regcache_cache_only(wm8993->regmap, false);
  862. regcache_sync(wm8993->regmap);
  863. wm_hubs_vmid_ena(codec);
  864. /* Bring up VMID with fast soft start */
  865. snd_soc_update_bits(codec, WM8993_ANTIPOP2,
  866. WM8993_STARTUP_BIAS_ENA |
  867. WM8993_VMID_BUF_ENA |
  868. WM8993_VMID_RAMP_MASK |
  869. WM8993_BIAS_SRC,
  870. WM8993_STARTUP_BIAS_ENA |
  871. WM8993_VMID_BUF_ENA |
  872. WM8993_VMID_RAMP_MASK |
  873. WM8993_BIAS_SRC);
  874. /* If either line output is single ended we
  875. * need the VMID buffer */
  876. if (!wm8993->pdata.lineout1_diff ||
  877. !wm8993->pdata.lineout2_diff)
  878. snd_soc_update_bits(codec, WM8993_ANTIPOP1,
  879. WM8993_LINEOUT_VMID_BUF_ENA,
  880. WM8993_LINEOUT_VMID_BUF_ENA);
  881. /* VMID=2*40k */
  882. snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_1,
  883. WM8993_VMID_SEL_MASK |
  884. WM8993_BIAS_ENA,
  885. WM8993_BIAS_ENA | 0x2);
  886. msleep(32);
  887. /* Switch to normal bias */
  888. snd_soc_update_bits(codec, WM8993_ANTIPOP2,
  889. WM8993_BIAS_SRC |
  890. WM8993_STARTUP_BIAS_ENA, 0);
  891. }
  892. /* VMID=2*240k */
  893. snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_1,
  894. WM8993_VMID_SEL_MASK, 0x4);
  895. snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_2,
  896. WM8993_TSHUT_ENA, 0);
  897. break;
  898. case SND_SOC_BIAS_OFF:
  899. snd_soc_update_bits(codec, WM8993_ANTIPOP1,
  900. WM8993_LINEOUT_VMID_BUF_ENA, 0);
  901. snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_1,
  902. WM8993_VMID_SEL_MASK | WM8993_BIAS_ENA,
  903. 0);
  904. snd_soc_update_bits(codec, WM8993_ANTIPOP2,
  905. WM8993_STARTUP_BIAS_ENA |
  906. WM8993_VMID_BUF_ENA |
  907. WM8993_VMID_RAMP_MASK |
  908. WM8993_BIAS_SRC, 0);
  909. regcache_cache_only(wm8993->regmap, true);
  910. regcache_mark_dirty(wm8993->regmap);
  911. regulator_bulk_disable(ARRAY_SIZE(wm8993->supplies),
  912. wm8993->supplies);
  913. break;
  914. }
  915. codec->dapm.bias_level = level;
  916. return 0;
  917. }
  918. static int wm8993_set_sysclk(struct snd_soc_dai *codec_dai,
  919. int clk_id, unsigned int freq, int dir)
  920. {
  921. struct snd_soc_codec *codec = codec_dai->codec;
  922. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  923. switch (clk_id) {
  924. case WM8993_SYSCLK_MCLK:
  925. wm8993->mclk_rate = freq;
  926. case WM8993_SYSCLK_FLL:
  927. wm8993->sysclk_source = clk_id;
  928. break;
  929. default:
  930. return -EINVAL;
  931. }
  932. return 0;
  933. }
  934. static int wm8993_set_dai_fmt(struct snd_soc_dai *dai,
  935. unsigned int fmt)
  936. {
  937. struct snd_soc_codec *codec = dai->codec;
  938. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  939. unsigned int aif1 = snd_soc_read(codec, WM8993_AUDIO_INTERFACE_1);
  940. unsigned int aif4 = snd_soc_read(codec, WM8993_AUDIO_INTERFACE_4);
  941. aif1 &= ~(WM8993_BCLK_DIR | WM8993_AIF_BCLK_INV |
  942. WM8993_AIF_LRCLK_INV | WM8993_AIF_FMT_MASK);
  943. aif4 &= ~WM8993_LRCLK_DIR;
  944. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  945. case SND_SOC_DAIFMT_CBS_CFS:
  946. wm8993->master = 0;
  947. break;
  948. case SND_SOC_DAIFMT_CBS_CFM:
  949. aif4 |= WM8993_LRCLK_DIR;
  950. wm8993->master = 1;
  951. break;
  952. case SND_SOC_DAIFMT_CBM_CFS:
  953. aif1 |= WM8993_BCLK_DIR;
  954. wm8993->master = 1;
  955. break;
  956. case SND_SOC_DAIFMT_CBM_CFM:
  957. aif1 |= WM8993_BCLK_DIR;
  958. aif4 |= WM8993_LRCLK_DIR;
  959. wm8993->master = 1;
  960. break;
  961. default:
  962. return -EINVAL;
  963. }
  964. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  965. case SND_SOC_DAIFMT_DSP_B:
  966. aif1 |= WM8993_AIF_LRCLK_INV;
  967. case SND_SOC_DAIFMT_DSP_A:
  968. aif1 |= 0x18;
  969. break;
  970. case SND_SOC_DAIFMT_I2S:
  971. aif1 |= 0x10;
  972. break;
  973. case SND_SOC_DAIFMT_RIGHT_J:
  974. break;
  975. case SND_SOC_DAIFMT_LEFT_J:
  976. aif1 |= 0x8;
  977. break;
  978. default:
  979. return -EINVAL;
  980. }
  981. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  982. case SND_SOC_DAIFMT_DSP_A:
  983. case SND_SOC_DAIFMT_DSP_B:
  984. /* frame inversion not valid for DSP modes */
  985. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  986. case SND_SOC_DAIFMT_NB_NF:
  987. break;
  988. case SND_SOC_DAIFMT_IB_NF:
  989. aif1 |= WM8993_AIF_BCLK_INV;
  990. break;
  991. default:
  992. return -EINVAL;
  993. }
  994. break;
  995. case SND_SOC_DAIFMT_I2S:
  996. case SND_SOC_DAIFMT_RIGHT_J:
  997. case SND_SOC_DAIFMT_LEFT_J:
  998. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  999. case SND_SOC_DAIFMT_NB_NF:
  1000. break;
  1001. case SND_SOC_DAIFMT_IB_IF:
  1002. aif1 |= WM8993_AIF_BCLK_INV | WM8993_AIF_LRCLK_INV;
  1003. break;
  1004. case SND_SOC_DAIFMT_IB_NF:
  1005. aif1 |= WM8993_AIF_BCLK_INV;
  1006. break;
  1007. case SND_SOC_DAIFMT_NB_IF:
  1008. aif1 |= WM8993_AIF_LRCLK_INV;
  1009. break;
  1010. default:
  1011. return -EINVAL;
  1012. }
  1013. break;
  1014. default:
  1015. return -EINVAL;
  1016. }
  1017. snd_soc_write(codec, WM8993_AUDIO_INTERFACE_1, aif1);
  1018. snd_soc_write(codec, WM8993_AUDIO_INTERFACE_4, aif4);
  1019. return 0;
  1020. }
  1021. static int wm8993_hw_params(struct snd_pcm_substream *substream,
  1022. struct snd_pcm_hw_params *params,
  1023. struct snd_soc_dai *dai)
  1024. {
  1025. struct snd_soc_codec *codec = dai->codec;
  1026. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  1027. int ret, i, best, best_val, cur_val;
  1028. unsigned int clocking1, clocking3, aif1, aif4;
  1029. clocking1 = snd_soc_read(codec, WM8993_CLOCKING_1);
  1030. clocking1 &= ~WM8993_BCLK_DIV_MASK;
  1031. clocking3 = snd_soc_read(codec, WM8993_CLOCKING_3);
  1032. clocking3 &= ~(WM8993_CLK_SYS_RATE_MASK | WM8993_SAMPLE_RATE_MASK);
  1033. aif1 = snd_soc_read(codec, WM8993_AUDIO_INTERFACE_1);
  1034. aif1 &= ~WM8993_AIF_WL_MASK;
  1035. aif4 = snd_soc_read(codec, WM8993_AUDIO_INTERFACE_4);
  1036. aif4 &= ~WM8993_LRCLK_RATE_MASK;
  1037. /* What BCLK do we need? */
  1038. wm8993->fs = params_rate(params);
  1039. wm8993->bclk = 2 * wm8993->fs;
  1040. if (wm8993->tdm_slots) {
  1041. dev_dbg(codec->dev, "Configuring for %d %d bit TDM slots\n",
  1042. wm8993->tdm_slots, wm8993->tdm_width);
  1043. wm8993->bclk *= wm8993->tdm_width * wm8993->tdm_slots;
  1044. } else {
  1045. switch (params_format(params)) {
  1046. case SNDRV_PCM_FORMAT_S16_LE:
  1047. wm8993->bclk *= 16;
  1048. break;
  1049. case SNDRV_PCM_FORMAT_S20_3LE:
  1050. wm8993->bclk *= 20;
  1051. aif1 |= 0x8;
  1052. break;
  1053. case SNDRV_PCM_FORMAT_S24_LE:
  1054. wm8993->bclk *= 24;
  1055. aif1 |= 0x10;
  1056. break;
  1057. case SNDRV_PCM_FORMAT_S32_LE:
  1058. wm8993->bclk *= 32;
  1059. aif1 |= 0x18;
  1060. break;
  1061. default:
  1062. return -EINVAL;
  1063. }
  1064. }
  1065. dev_dbg(codec->dev, "Target BCLK is %dHz\n", wm8993->bclk);
  1066. ret = configure_clock(codec);
  1067. if (ret != 0)
  1068. return ret;
  1069. /* Select nearest CLK_SYS_RATE */
  1070. best = 0;
  1071. best_val = abs((wm8993->sysclk_rate / clk_sys_rates[0].ratio)
  1072. - wm8993->fs);
  1073. for (i = 1; i < ARRAY_SIZE(clk_sys_rates); i++) {
  1074. cur_val = abs((wm8993->sysclk_rate /
  1075. clk_sys_rates[i].ratio) - wm8993->fs);
  1076. if (cur_val < best_val) {
  1077. best = i;
  1078. best_val = cur_val;
  1079. }
  1080. }
  1081. dev_dbg(codec->dev, "Selected CLK_SYS_RATIO of %d\n",
  1082. clk_sys_rates[best].ratio);
  1083. clocking3 |= (clk_sys_rates[best].clk_sys_rate
  1084. << WM8993_CLK_SYS_RATE_SHIFT);
  1085. /* SAMPLE_RATE */
  1086. best = 0;
  1087. best_val = abs(wm8993->fs - sample_rates[0].rate);
  1088. for (i = 1; i < ARRAY_SIZE(sample_rates); i++) {
  1089. /* Closest match */
  1090. cur_val = abs(wm8993->fs - sample_rates[i].rate);
  1091. if (cur_val < best_val) {
  1092. best = i;
  1093. best_val = cur_val;
  1094. }
  1095. }
  1096. dev_dbg(codec->dev, "Selected SAMPLE_RATE of %dHz\n",
  1097. sample_rates[best].rate);
  1098. clocking3 |= (sample_rates[best].sample_rate
  1099. << WM8993_SAMPLE_RATE_SHIFT);
  1100. /* BCLK_DIV */
  1101. best = 0;
  1102. best_val = INT_MAX;
  1103. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1104. cur_val = ((wm8993->sysclk_rate * 10) / bclk_divs[i].div)
  1105. - wm8993->bclk;
  1106. if (cur_val < 0) /* Table is sorted */
  1107. break;
  1108. if (cur_val < best_val) {
  1109. best = i;
  1110. best_val = cur_val;
  1111. }
  1112. }
  1113. wm8993->bclk = (wm8993->sysclk_rate * 10) / bclk_divs[best].div;
  1114. dev_dbg(codec->dev, "Selected BCLK_DIV of %d for %dHz BCLK\n",
  1115. bclk_divs[best].div, wm8993->bclk);
  1116. clocking1 |= bclk_divs[best].bclk_div << WM8993_BCLK_DIV_SHIFT;
  1117. /* LRCLK is a simple fraction of BCLK */
  1118. dev_dbg(codec->dev, "LRCLK_RATE is %d\n", wm8993->bclk / wm8993->fs);
  1119. aif4 |= wm8993->bclk / wm8993->fs;
  1120. snd_soc_write(codec, WM8993_CLOCKING_1, clocking1);
  1121. snd_soc_write(codec, WM8993_CLOCKING_3, clocking3);
  1122. snd_soc_write(codec, WM8993_AUDIO_INTERFACE_1, aif1);
  1123. snd_soc_write(codec, WM8993_AUDIO_INTERFACE_4, aif4);
  1124. /* ReTune Mobile? */
  1125. if (wm8993->pdata.num_retune_configs) {
  1126. u16 eq1 = snd_soc_read(codec, WM8993_EQ1);
  1127. struct wm8993_retune_mobile_setting *s;
  1128. best = 0;
  1129. best_val = abs(wm8993->pdata.retune_configs[0].rate
  1130. - wm8993->fs);
  1131. for (i = 0; i < wm8993->pdata.num_retune_configs; i++) {
  1132. cur_val = abs(wm8993->pdata.retune_configs[i].rate
  1133. - wm8993->fs);
  1134. if (cur_val < best_val) {
  1135. best_val = cur_val;
  1136. best = i;
  1137. }
  1138. }
  1139. s = &wm8993->pdata.retune_configs[best];
  1140. dev_dbg(codec->dev, "ReTune Mobile %s tuned for %dHz\n",
  1141. s->name, s->rate);
  1142. /* Disable EQ while we reconfigure */
  1143. snd_soc_update_bits(codec, WM8993_EQ1, WM8993_EQ_ENA, 0);
  1144. for (i = 1; i < ARRAY_SIZE(s->config); i++)
  1145. snd_soc_write(codec, WM8993_EQ1 + i, s->config[i]);
  1146. snd_soc_update_bits(codec, WM8993_EQ1, WM8993_EQ_ENA, eq1);
  1147. }
  1148. return 0;
  1149. }
  1150. static int wm8993_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1151. {
  1152. struct snd_soc_codec *codec = codec_dai->codec;
  1153. unsigned int reg;
  1154. reg = snd_soc_read(codec, WM8993_DAC_CTRL);
  1155. if (mute)
  1156. reg |= WM8993_DAC_MUTE;
  1157. else
  1158. reg &= ~WM8993_DAC_MUTE;
  1159. snd_soc_write(codec, WM8993_DAC_CTRL, reg);
  1160. return 0;
  1161. }
  1162. static int wm8993_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
  1163. unsigned int rx_mask, int slots, int slot_width)
  1164. {
  1165. struct snd_soc_codec *codec = dai->codec;
  1166. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  1167. int aif1 = 0;
  1168. int aif2 = 0;
  1169. /* Don't need to validate anything if we're turning off TDM */
  1170. if (slots == 0) {
  1171. wm8993->tdm_slots = 0;
  1172. goto out;
  1173. }
  1174. /* Note that we allow configurations we can't handle ourselves -
  1175. * for example, we can generate clocks for slots 2 and up even if
  1176. * we can't use those slots ourselves.
  1177. */
  1178. aif1 |= WM8993_AIFADC_TDM;
  1179. aif2 |= WM8993_AIFDAC_TDM;
  1180. switch (rx_mask) {
  1181. case 3:
  1182. break;
  1183. case 0xc:
  1184. aif1 |= WM8993_AIFADC_TDM_CHAN;
  1185. break;
  1186. default:
  1187. return -EINVAL;
  1188. }
  1189. switch (tx_mask) {
  1190. case 3:
  1191. break;
  1192. case 0xc:
  1193. aif2 |= WM8993_AIFDAC_TDM_CHAN;
  1194. break;
  1195. default:
  1196. return -EINVAL;
  1197. }
  1198. out:
  1199. wm8993->tdm_width = slot_width;
  1200. wm8993->tdm_slots = slots / 2;
  1201. snd_soc_update_bits(codec, WM8993_AUDIO_INTERFACE_1,
  1202. WM8993_AIFADC_TDM | WM8993_AIFADC_TDM_CHAN, aif1);
  1203. snd_soc_update_bits(codec, WM8993_AUDIO_INTERFACE_2,
  1204. WM8993_AIFDAC_TDM | WM8993_AIFDAC_TDM_CHAN, aif2);
  1205. return 0;
  1206. }
  1207. static irqreturn_t wm8993_irq(int irq, void *data)
  1208. {
  1209. struct wm8993_priv *wm8993 = data;
  1210. int mask, val, ret;
  1211. ret = regmap_read(wm8993->regmap, WM8993_GPIO_CTRL_1, &val);
  1212. if (ret != 0) {
  1213. dev_err(wm8993->dev, "Failed to read interrupt status: %d\n",
  1214. ret);
  1215. return IRQ_NONE;
  1216. }
  1217. ret = regmap_read(wm8993->regmap, WM8993_GPIOCTRL_2, &mask);
  1218. if (ret != 0) {
  1219. dev_err(wm8993->dev, "Failed to read interrupt mask: %d\n",
  1220. ret);
  1221. return IRQ_NONE;
  1222. }
  1223. /* The IRQ pin status is visible in the register too */
  1224. val &= ~(mask | WM8993_IRQ);
  1225. if (!val)
  1226. return IRQ_NONE;
  1227. if (val & WM8993_TEMPOK_EINT)
  1228. dev_crit(wm8993->dev, "Thermal warning\n");
  1229. if (val & WM8993_FLL_LOCK_EINT) {
  1230. dev_dbg(wm8993->dev, "FLL locked\n");
  1231. complete(&wm8993->fll_lock);
  1232. }
  1233. ret = regmap_write(wm8993->regmap, WM8993_GPIO_CTRL_1, val);
  1234. if (ret != 0)
  1235. dev_err(wm8993->dev, "Failed to ack interrupt: %d\n", ret);
  1236. return IRQ_HANDLED;
  1237. }
  1238. static const struct snd_soc_dai_ops wm8993_ops = {
  1239. .set_sysclk = wm8993_set_sysclk,
  1240. .set_fmt = wm8993_set_dai_fmt,
  1241. .hw_params = wm8993_hw_params,
  1242. .digital_mute = wm8993_digital_mute,
  1243. .set_pll = wm8993_set_fll,
  1244. .set_tdm_slot = wm8993_set_tdm_slot,
  1245. };
  1246. #define WM8993_RATES SNDRV_PCM_RATE_8000_48000
  1247. #define WM8993_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1248. SNDRV_PCM_FMTBIT_S20_3LE |\
  1249. SNDRV_PCM_FMTBIT_S24_LE |\
  1250. SNDRV_PCM_FMTBIT_S32_LE)
  1251. static struct snd_soc_dai_driver wm8993_dai = {
  1252. .name = "wm8993-hifi",
  1253. .playback = {
  1254. .stream_name = "Playback",
  1255. .channels_min = 1,
  1256. .channels_max = 2,
  1257. .rates = WM8993_RATES,
  1258. .formats = WM8993_FORMATS,
  1259. .sig_bits = 24,
  1260. },
  1261. .capture = {
  1262. .stream_name = "Capture",
  1263. .channels_min = 1,
  1264. .channels_max = 2,
  1265. .rates = WM8993_RATES,
  1266. .formats = WM8993_FORMATS,
  1267. .sig_bits = 24,
  1268. },
  1269. .ops = &wm8993_ops,
  1270. .symmetric_rates = 1,
  1271. };
  1272. static int wm8993_probe(struct snd_soc_codec *codec)
  1273. {
  1274. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  1275. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1276. int ret;
  1277. wm8993->hubs_data.hp_startup_mode = 1;
  1278. wm8993->hubs_data.dcs_codes_l = -2;
  1279. wm8993->hubs_data.dcs_codes_r = -2;
  1280. wm8993->hubs_data.series_startup = 1;
  1281. codec->control_data = wm8993->regmap;
  1282. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_REGMAP);
  1283. if (ret != 0) {
  1284. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1285. return ret;
  1286. }
  1287. /* Latch volume update bits and default ZC on */
  1288. snd_soc_update_bits(codec, WM8993_RIGHT_DAC_DIGITAL_VOLUME,
  1289. WM8993_DAC_VU, WM8993_DAC_VU);
  1290. snd_soc_update_bits(codec, WM8993_RIGHT_ADC_DIGITAL_VOLUME,
  1291. WM8993_ADC_VU, WM8993_ADC_VU);
  1292. /* Manualy manage the HPOUT sequencing for independent stereo
  1293. * control. */
  1294. snd_soc_update_bits(codec, WM8993_ANALOGUE_HP_0,
  1295. WM8993_HPOUT1_AUTO_PU, 0);
  1296. /* Use automatic clock configuration */
  1297. snd_soc_update_bits(codec, WM8993_CLOCKING_4, WM8993_SR_MODE, 0);
  1298. wm_hubs_handle_analogue_pdata(codec, wm8993->pdata.lineout1_diff,
  1299. wm8993->pdata.lineout2_diff,
  1300. wm8993->pdata.lineout1fb,
  1301. wm8993->pdata.lineout2fb,
  1302. wm8993->pdata.jd_scthr,
  1303. wm8993->pdata.jd_thr,
  1304. wm8993->pdata.micbias1_delay,
  1305. wm8993->pdata.micbias2_delay,
  1306. wm8993->pdata.micbias1_lvl,
  1307. wm8993->pdata.micbias2_lvl);
  1308. ret = wm8993_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1309. if (ret != 0)
  1310. return ret;
  1311. snd_soc_add_codec_controls(codec, wm8993_snd_controls,
  1312. ARRAY_SIZE(wm8993_snd_controls));
  1313. if (wm8993->pdata.num_retune_configs != 0) {
  1314. dev_dbg(codec->dev, "Using ReTune Mobile\n");
  1315. } else {
  1316. dev_dbg(codec->dev, "No ReTune Mobile, using normal EQ\n");
  1317. snd_soc_add_codec_controls(codec, wm8993_eq_controls,
  1318. ARRAY_SIZE(wm8993_eq_controls));
  1319. }
  1320. snd_soc_dapm_new_controls(dapm, wm8993_dapm_widgets,
  1321. ARRAY_SIZE(wm8993_dapm_widgets));
  1322. wm_hubs_add_analogue_controls(codec);
  1323. snd_soc_dapm_add_routes(dapm, routes, ARRAY_SIZE(routes));
  1324. wm_hubs_add_analogue_routes(codec, wm8993->pdata.lineout1_diff,
  1325. wm8993->pdata.lineout2_diff);
  1326. /* If the line outputs are differential then we aren't presenting
  1327. * VMID as an output and can disable it.
  1328. */
  1329. if (wm8993->pdata.lineout1_diff && wm8993->pdata.lineout2_diff)
  1330. codec->dapm.idle_bias_off = 1;
  1331. return 0;
  1332. }
  1333. static int wm8993_remove(struct snd_soc_codec *codec)
  1334. {
  1335. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  1336. wm8993_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1337. regulator_bulk_free(ARRAY_SIZE(wm8993->supplies), wm8993->supplies);
  1338. return 0;
  1339. }
  1340. #ifdef CONFIG_PM
  1341. static int wm8993_suspend(struct snd_soc_codec *codec)
  1342. {
  1343. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  1344. int fll_fout = wm8993->fll_fout;
  1345. int fll_fref = wm8993->fll_fref;
  1346. int ret;
  1347. /* Stop the FLL in an orderly fashion */
  1348. ret = _wm8993_set_fll(codec, 0, 0, 0, 0);
  1349. if (ret != 0) {
  1350. dev_err(codec->dev, "Failed to stop FLL\n");
  1351. return ret;
  1352. }
  1353. wm8993->fll_fout = fll_fout;
  1354. wm8993->fll_fref = fll_fref;
  1355. wm8993_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1356. return 0;
  1357. }
  1358. static int wm8993_resume(struct snd_soc_codec *codec)
  1359. {
  1360. struct wm8993_priv *wm8993 = snd_soc_codec_get_drvdata(codec);
  1361. int ret;
  1362. wm8993_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1363. /* Restart the FLL? */
  1364. if (wm8993->fll_fout) {
  1365. int fll_fout = wm8993->fll_fout;
  1366. int fll_fref = wm8993->fll_fref;
  1367. wm8993->fll_fref = 0;
  1368. wm8993->fll_fout = 0;
  1369. ret = _wm8993_set_fll(codec, 0, wm8993->fll_src,
  1370. fll_fref, fll_fout);
  1371. if (ret != 0)
  1372. dev_err(codec->dev, "Failed to restart FLL\n");
  1373. }
  1374. return 0;
  1375. }
  1376. #else
  1377. #define wm8993_suspend NULL
  1378. #define wm8993_resume NULL
  1379. #endif
  1380. /* Tune DC servo configuration */
  1381. static struct reg_default wm8993_regmap_patch[] = {
  1382. { 0x44, 3 },
  1383. { 0x56, 3 },
  1384. { 0x44, 0 },
  1385. };
  1386. static const struct regmap_config wm8993_regmap = {
  1387. .reg_bits = 8,
  1388. .val_bits = 16,
  1389. .max_register = WM8993_MAX_REGISTER,
  1390. .volatile_reg = wm8993_volatile,
  1391. .readable_reg = wm8993_readable,
  1392. .cache_type = REGCACHE_RBTREE,
  1393. .reg_defaults = wm8993_reg_defaults,
  1394. .num_reg_defaults = ARRAY_SIZE(wm8993_reg_defaults),
  1395. };
  1396. static struct snd_soc_codec_driver soc_codec_dev_wm8993 = {
  1397. .probe = wm8993_probe,
  1398. .remove = wm8993_remove,
  1399. .suspend = wm8993_suspend,
  1400. .resume = wm8993_resume,
  1401. .set_bias_level = wm8993_set_bias_level,
  1402. };
  1403. static int wm8993_i2c_probe(struct i2c_client *i2c,
  1404. const struct i2c_device_id *id)
  1405. {
  1406. struct wm8993_priv *wm8993;
  1407. unsigned int reg;
  1408. int ret, i;
  1409. wm8993 = devm_kzalloc(&i2c->dev, sizeof(struct wm8993_priv),
  1410. GFP_KERNEL);
  1411. if (wm8993 == NULL)
  1412. return -ENOMEM;
  1413. wm8993->dev = &i2c->dev;
  1414. init_completion(&wm8993->fll_lock);
  1415. wm8993->regmap = devm_regmap_init_i2c(i2c, &wm8993_regmap);
  1416. if (IS_ERR(wm8993->regmap)) {
  1417. ret = PTR_ERR(wm8993->regmap);
  1418. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  1419. return ret;
  1420. }
  1421. i2c_set_clientdata(i2c, wm8993);
  1422. for (i = 0; i < ARRAY_SIZE(wm8993->supplies); i++)
  1423. wm8993->supplies[i].supply = wm8993_supply_names[i];
  1424. ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8993->supplies),
  1425. wm8993->supplies);
  1426. if (ret != 0) {
  1427. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  1428. return ret;
  1429. }
  1430. ret = regulator_bulk_enable(ARRAY_SIZE(wm8993->supplies),
  1431. wm8993->supplies);
  1432. if (ret != 0) {
  1433. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  1434. return ret;
  1435. }
  1436. ret = regmap_read(wm8993->regmap, WM8993_SOFTWARE_RESET, &reg);
  1437. if (ret != 0) {
  1438. dev_err(&i2c->dev, "Failed to read chip ID: %d\n", ret);
  1439. goto err_enable;
  1440. }
  1441. if (reg != 0x8993) {
  1442. dev_err(&i2c->dev, "Invalid ID register value %x\n", reg);
  1443. ret = -EINVAL;
  1444. goto err_enable;
  1445. }
  1446. ret = regmap_write(wm8993->regmap, WM8993_SOFTWARE_RESET, 0xffff);
  1447. if (ret != 0)
  1448. goto err_enable;
  1449. ret = regmap_register_patch(wm8993->regmap, wm8993_regmap_patch,
  1450. ARRAY_SIZE(wm8993_regmap_patch));
  1451. if (ret != 0)
  1452. dev_warn(wm8993->dev, "Failed to apply regmap patch: %d\n",
  1453. ret);
  1454. if (i2c->irq) {
  1455. /* Put GPIO1 into interrupt mode (only GPIO1 can output IRQ) */
  1456. ret = regmap_update_bits(wm8993->regmap, WM8993_GPIO1,
  1457. WM8993_GPIO1_PD |
  1458. WM8993_GPIO1_SEL_MASK, 7);
  1459. if (ret != 0)
  1460. goto err_enable;
  1461. ret = request_threaded_irq(i2c->irq, NULL, wm8993_irq,
  1462. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1463. "wm8993", wm8993);
  1464. if (ret != 0)
  1465. goto err_enable;
  1466. }
  1467. regulator_bulk_disable(ARRAY_SIZE(wm8993->supplies), wm8993->supplies);
  1468. regcache_cache_only(wm8993->regmap, true);
  1469. ret = snd_soc_register_codec(&i2c->dev,
  1470. &soc_codec_dev_wm8993, &wm8993_dai, 1);
  1471. if (ret != 0) {
  1472. dev_err(&i2c->dev, "Failed to register CODEC: %d\n", ret);
  1473. goto err_irq;
  1474. }
  1475. return 0;
  1476. err_irq:
  1477. if (i2c->irq)
  1478. free_irq(i2c->irq, wm8993);
  1479. err_enable:
  1480. regulator_bulk_disable(ARRAY_SIZE(wm8993->supplies), wm8993->supplies);
  1481. return ret;
  1482. }
  1483. static int wm8993_i2c_remove(struct i2c_client *i2c)
  1484. {
  1485. struct wm8993_priv *wm8993 = i2c_get_clientdata(i2c);
  1486. snd_soc_unregister_codec(&i2c->dev);
  1487. if (i2c->irq)
  1488. free_irq(i2c->irq, wm8993);
  1489. regulator_bulk_disable(ARRAY_SIZE(wm8993->supplies), wm8993->supplies);
  1490. return 0;
  1491. }
  1492. static const struct i2c_device_id wm8993_i2c_id[] = {
  1493. { "wm8993", 0 },
  1494. { }
  1495. };
  1496. MODULE_DEVICE_TABLE(i2c, wm8993_i2c_id);
  1497. static struct i2c_driver wm8993_i2c_driver = {
  1498. .driver = {
  1499. .name = "wm8993",
  1500. .owner = THIS_MODULE,
  1501. },
  1502. .probe = wm8993_i2c_probe,
  1503. .remove = wm8993_i2c_remove,
  1504. .id_table = wm8993_i2c_id,
  1505. };
  1506. module_i2c_driver(wm8993_i2c_driver);
  1507. MODULE_DESCRIPTION("ASoC WM8993 driver");
  1508. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  1509. MODULE_LICENSE("GPL");