wm8990.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/slab.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/initval.h>
  25. #include <sound/tlv.h>
  26. #include <asm/div64.h>
  27. #include "wm8990.h"
  28. /* codec private data */
  29. struct wm8990_priv {
  30. enum snd_soc_control_type control_type;
  31. unsigned int sysclk;
  32. unsigned int pcmclk;
  33. };
  34. static int wm8990_volatile_register(struct snd_soc_codec *codec,
  35. unsigned int reg)
  36. {
  37. switch (reg) {
  38. case WM8990_RESET:
  39. return 1;
  40. default:
  41. return 0;
  42. }
  43. }
  44. static const u16 wm8990_reg[] = {
  45. 0x8990, /* R0 - Reset */
  46. 0x0000, /* R1 - Power Management (1) */
  47. 0x6000, /* R2 - Power Management (2) */
  48. 0x0000, /* R3 - Power Management (3) */
  49. 0x4050, /* R4 - Audio Interface (1) */
  50. 0x4000, /* R5 - Audio Interface (2) */
  51. 0x01C8, /* R6 - Clocking (1) */
  52. 0x0000, /* R7 - Clocking (2) */
  53. 0x0040, /* R8 - Audio Interface (3) */
  54. 0x0040, /* R9 - Audio Interface (4) */
  55. 0x0004, /* R10 - DAC CTRL */
  56. 0x00C0, /* R11 - Left DAC Digital Volume */
  57. 0x00C0, /* R12 - Right DAC Digital Volume */
  58. 0x0000, /* R13 - Digital Side Tone */
  59. 0x0100, /* R14 - ADC CTRL */
  60. 0x00C0, /* R15 - Left ADC Digital Volume */
  61. 0x00C0, /* R16 - Right ADC Digital Volume */
  62. 0x0000, /* R17 */
  63. 0x0000, /* R18 - GPIO CTRL 1 */
  64. 0x1000, /* R19 - GPIO1 & GPIO2 */
  65. 0x1010, /* R20 - GPIO3 & GPIO4 */
  66. 0x1010, /* R21 - GPIO5 & GPIO6 */
  67. 0x8000, /* R22 - GPIOCTRL 2 */
  68. 0x0800, /* R23 - GPIO_POL */
  69. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  70. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  71. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  72. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  73. 0x0000, /* R28 - Left Output Volume */
  74. 0x0000, /* R29 - Right Output Volume */
  75. 0x0066, /* R30 - Line Outputs Volume */
  76. 0x0022, /* R31 - Out3/4 Volume */
  77. 0x0079, /* R32 - Left OPGA Volume */
  78. 0x0079, /* R33 - Right OPGA Volume */
  79. 0x0003, /* R34 - Speaker Volume */
  80. 0x0003, /* R35 - ClassD1 */
  81. 0x0000, /* R36 */
  82. 0x0100, /* R37 - ClassD3 */
  83. 0x0079, /* R38 - ClassD4 */
  84. 0x0000, /* R39 - Input Mixer1 */
  85. 0x0000, /* R40 - Input Mixer2 */
  86. 0x0000, /* R41 - Input Mixer3 */
  87. 0x0000, /* R42 - Input Mixer4 */
  88. 0x0000, /* R43 - Input Mixer5 */
  89. 0x0000, /* R44 - Input Mixer6 */
  90. 0x0000, /* R45 - Output Mixer1 */
  91. 0x0000, /* R46 - Output Mixer2 */
  92. 0x0000, /* R47 - Output Mixer3 */
  93. 0x0000, /* R48 - Output Mixer4 */
  94. 0x0000, /* R49 - Output Mixer5 */
  95. 0x0000, /* R50 - Output Mixer6 */
  96. 0x0180, /* R51 - Out3/4 Mixer */
  97. 0x0000, /* R52 - Line Mixer1 */
  98. 0x0000, /* R53 - Line Mixer2 */
  99. 0x0000, /* R54 - Speaker Mixer */
  100. 0x0000, /* R55 - Additional Control */
  101. 0x0000, /* R56 - AntiPOP1 */
  102. 0x0000, /* R57 - AntiPOP2 */
  103. 0x0000, /* R58 - MICBIAS */
  104. 0x0000, /* R59 */
  105. 0x0008, /* R60 - PLL1 */
  106. 0x0031, /* R61 - PLL2 */
  107. 0x0026, /* R62 - PLL3 */
  108. 0x0000, /* R63 - Driver internal */
  109. };
  110. #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0)
  111. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  112. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  113. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
  114. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  115. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  116. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  117. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  118. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  119. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  120. struct snd_ctl_elem_value *ucontrol)
  121. {
  122. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  123. struct soc_mixer_control *mc =
  124. (struct soc_mixer_control *)kcontrol->private_value;
  125. int reg = mc->reg;
  126. int ret;
  127. u16 val;
  128. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  129. if (ret < 0)
  130. return ret;
  131. /* now hit the volume update bits (always bit 8) */
  132. val = snd_soc_read(codec, reg);
  133. return snd_soc_write(codec, reg, val | 0x0100);
  134. }
  135. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  136. tlv_array) {\
  137. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  138. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  139. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  140. .tlv.p = (tlv_array), \
  141. .info = snd_soc_info_volsw, \
  142. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  143. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  144. static const char *wm8990_digital_sidetone[] =
  145. {"None", "Left ADC", "Right ADC", "Reserved"};
  146. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  147. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  148. WM8990_ADC_TO_DACL_SHIFT,
  149. WM8990_ADC_TO_DACL_MASK,
  150. wm8990_digital_sidetone);
  151. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  152. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  153. WM8990_ADC_TO_DACR_SHIFT,
  154. WM8990_ADC_TO_DACR_MASK,
  155. wm8990_digital_sidetone);
  156. static const char *wm8990_adcmode[] =
  157. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  158. static const struct soc_enum wm8990_right_adcmode_enum =
  159. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  160. WM8990_ADC_HPF_CUT_SHIFT,
  161. WM8990_ADC_HPF_CUT_MASK,
  162. wm8990_adcmode);
  163. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  164. /* INMIXL */
  165. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  166. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  167. /* INMIXR */
  168. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  169. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  170. /* LOMIX */
  171. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  172. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  173. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  174. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  175. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  176. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  177. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  178. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  179. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  180. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  181. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  182. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  183. /* ROMIX */
  184. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  185. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  186. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  187. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  188. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  189. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  190. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  191. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  192. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  193. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  194. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  195. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  196. /* LOUT */
  197. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  198. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  199. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  200. /* ROUT */
  201. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  202. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  203. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  204. /* LOPGA */
  205. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  206. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  207. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  208. WM8990_LOPGAZC_BIT, 1, 0),
  209. /* ROPGA */
  210. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  211. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  212. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  213. WM8990_ROPGAZC_BIT, 1, 0),
  214. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  215. WM8990_LONMUTE_BIT, 1, 0),
  216. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  217. WM8990_LOPMUTE_BIT, 1, 0),
  218. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  219. WM8990_LOATTN_BIT, 1, 0),
  220. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  221. WM8990_RONMUTE_BIT, 1, 0),
  222. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  223. WM8990_ROPMUTE_BIT, 1, 0),
  224. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  225. WM8990_ROATTN_BIT, 1, 0),
  226. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  227. WM8990_OUT3MUTE_BIT, 1, 0),
  228. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  229. WM8990_OUT3ATTN_BIT, 1, 0),
  230. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  231. WM8990_OUT4MUTE_BIT, 1, 0),
  232. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  233. WM8990_OUT4ATTN_BIT, 1, 0),
  234. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  235. WM8990_CDMODE_BIT, 1, 0),
  236. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  237. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  238. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  239. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  240. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  241. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  242. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  243. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  244. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  245. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  246. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  247. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  248. WM8990_DACL_VOL_SHIFT,
  249. WM8990_DACL_VOL_MASK,
  250. 0,
  251. out_dac_tlv),
  252. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  253. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  254. WM8990_DACR_VOL_SHIFT,
  255. WM8990_DACR_VOL_MASK,
  256. 0,
  257. out_dac_tlv),
  258. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  259. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  260. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  261. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  262. out_sidetone_tlv),
  263. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  264. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  265. out_sidetone_tlv),
  266. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  267. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  268. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  269. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  270. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  271. WM8990_ADCL_VOL_SHIFT,
  272. WM8990_ADCL_VOL_MASK,
  273. 0,
  274. in_adc_tlv),
  275. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  276. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  277. WM8990_ADCR_VOL_SHIFT,
  278. WM8990_ADCR_VOL_MASK,
  279. 0,
  280. in_adc_tlv),
  281. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  282. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  283. WM8990_LIN12VOL_SHIFT,
  284. WM8990_LIN12VOL_MASK,
  285. 0,
  286. in_pga_tlv),
  287. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  288. WM8990_LI12ZC_BIT, 1, 0),
  289. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  290. WM8990_LI12MUTE_BIT, 1, 0),
  291. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  292. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  293. WM8990_LIN34VOL_SHIFT,
  294. WM8990_LIN34VOL_MASK,
  295. 0,
  296. in_pga_tlv),
  297. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  298. WM8990_LI34ZC_BIT, 1, 0),
  299. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  300. WM8990_LI34MUTE_BIT, 1, 0),
  301. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  302. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  303. WM8990_RIN12VOL_SHIFT,
  304. WM8990_RIN12VOL_MASK,
  305. 0,
  306. in_pga_tlv),
  307. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  308. WM8990_RI12ZC_BIT, 1, 0),
  309. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  310. WM8990_RI12MUTE_BIT, 1, 0),
  311. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  312. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  313. WM8990_RIN34VOL_SHIFT,
  314. WM8990_RIN34VOL_MASK,
  315. 0,
  316. in_pga_tlv),
  317. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  318. WM8990_RI34ZC_BIT, 1, 0),
  319. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  320. WM8990_RI34MUTE_BIT, 1, 0),
  321. };
  322. /*
  323. * _DAPM_ Controls
  324. */
  325. static int inmixer_event(struct snd_soc_dapm_widget *w,
  326. struct snd_kcontrol *kcontrol, int event)
  327. {
  328. u16 reg, fakepower;
  329. reg = snd_soc_read(w->codec, WM8990_POWER_MANAGEMENT_2);
  330. fakepower = snd_soc_read(w->codec, WM8990_INTDRIVBITS);
  331. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  332. (1 << WM8990_AINLMUX_PWR_BIT))) {
  333. reg |= WM8990_AINL_ENA;
  334. } else {
  335. reg &= ~WM8990_AINL_ENA;
  336. }
  337. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  338. (1 << WM8990_AINRMUX_PWR_BIT))) {
  339. reg |= WM8990_AINR_ENA;
  340. } else {
  341. reg &= ~WM8990_AINR_ENA;
  342. }
  343. snd_soc_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  344. return 0;
  345. }
  346. static int outmixer_event(struct snd_soc_dapm_widget *w,
  347. struct snd_kcontrol *kcontrol, int event)
  348. {
  349. u32 reg_shift = kcontrol->private_value & 0xfff;
  350. int ret = 0;
  351. u16 reg;
  352. switch (reg_shift) {
  353. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  354. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1);
  355. if (reg & WM8990_LDLO) {
  356. printk(KERN_WARNING
  357. "Cannot set as Output Mixer 1 LDLO Set\n");
  358. ret = -1;
  359. }
  360. break;
  361. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  362. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2);
  363. if (reg & WM8990_RDRO) {
  364. printk(KERN_WARNING
  365. "Cannot set as Output Mixer 2 RDRO Set\n");
  366. ret = -1;
  367. }
  368. break;
  369. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  370. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  371. if (reg & WM8990_LDSPK) {
  372. printk(KERN_WARNING
  373. "Cannot set as Speaker Mixer LDSPK Set\n");
  374. ret = -1;
  375. }
  376. break;
  377. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  378. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  379. if (reg & WM8990_RDSPK) {
  380. printk(KERN_WARNING
  381. "Cannot set as Speaker Mixer RDSPK Set\n");
  382. ret = -1;
  383. }
  384. break;
  385. }
  386. return ret;
  387. }
  388. /* INMIX dB values */
  389. static const unsigned int in_mix_tlv[] = {
  390. TLV_DB_RANGE_HEAD(1),
  391. 0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  392. };
  393. /* Left In PGA Connections */
  394. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  395. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  396. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  397. };
  398. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  399. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  400. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  401. };
  402. /* Right In PGA Connections */
  403. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  404. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  405. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  406. };
  407. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  408. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  409. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  410. };
  411. /* INMIXL */
  412. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  413. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  414. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  415. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  416. 7, 0, in_mix_tlv),
  417. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  418. 1, 0),
  419. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  420. 1, 0),
  421. };
  422. /* INMIXR */
  423. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  424. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  425. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  426. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  427. 7, 0, in_mix_tlv),
  428. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  429. 1, 0),
  430. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  431. 1, 0),
  432. };
  433. /* AINLMUX */
  434. static const char *wm8990_ainlmux[] =
  435. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  436. static const struct soc_enum wm8990_ainlmux_enum =
  437. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  438. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  439. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  440. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  441. /* DIFFINL */
  442. /* AINRMUX */
  443. static const char *wm8990_ainrmux[] =
  444. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  445. static const struct soc_enum wm8990_ainrmux_enum =
  446. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  447. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  448. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  449. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  450. /* RXVOICE */
  451. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  452. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  453. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  454. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  455. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  456. };
  457. /* LOMIX */
  458. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  459. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  460. WM8990_LRBLO_BIT, 1, 0),
  461. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  462. WM8990_LLBLO_BIT, 1, 0),
  463. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  464. WM8990_LRI3LO_BIT, 1, 0),
  465. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  466. WM8990_LLI3LO_BIT, 1, 0),
  467. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  468. WM8990_LR12LO_BIT, 1, 0),
  469. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  470. WM8990_LL12LO_BIT, 1, 0),
  471. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  472. WM8990_LDLO_BIT, 1, 0),
  473. };
  474. /* ROMIX */
  475. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  476. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  477. WM8990_RLBRO_BIT, 1, 0),
  478. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  479. WM8990_RRBRO_BIT, 1, 0),
  480. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  481. WM8990_RLI3RO_BIT, 1, 0),
  482. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  483. WM8990_RRI3RO_BIT, 1, 0),
  484. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  485. WM8990_RL12RO_BIT, 1, 0),
  486. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  487. WM8990_RR12RO_BIT, 1, 0),
  488. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  489. WM8990_RDRO_BIT, 1, 0),
  490. };
  491. /* LONMIX */
  492. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  493. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  494. WM8990_LLOPGALON_BIT, 1, 0),
  495. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  496. WM8990_LROPGALON_BIT, 1, 0),
  497. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  498. WM8990_LOPLON_BIT, 1, 0),
  499. };
  500. /* LOPMIX */
  501. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  502. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  503. WM8990_LR12LOP_BIT, 1, 0),
  504. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  505. WM8990_LL12LOP_BIT, 1, 0),
  506. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  507. WM8990_LLOPGALOP_BIT, 1, 0),
  508. };
  509. /* RONMIX */
  510. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  511. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  512. WM8990_RROPGARON_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  514. WM8990_RLOPGARON_BIT, 1, 0),
  515. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  516. WM8990_ROPRON_BIT, 1, 0),
  517. };
  518. /* ROPMIX */
  519. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  520. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  521. WM8990_RL12ROP_BIT, 1, 0),
  522. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  523. WM8990_RR12ROP_BIT, 1, 0),
  524. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  525. WM8990_RROPGAROP_BIT, 1, 0),
  526. };
  527. /* OUT3MIX */
  528. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  529. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  530. WM8990_LI4O3_BIT, 1, 0),
  531. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  532. WM8990_LPGAO3_BIT, 1, 0),
  533. };
  534. /* OUT4MIX */
  535. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  536. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  537. WM8990_RPGAO4_BIT, 1, 0),
  538. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  539. WM8990_RI4O4_BIT, 1, 0),
  540. };
  541. /* SPKMIX */
  542. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  543. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  544. WM8990_LI2SPK_BIT, 1, 0),
  545. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  546. WM8990_LB2SPK_BIT, 1, 0),
  547. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  548. WM8990_LOPGASPK_BIT, 1, 0),
  549. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  550. WM8990_LDSPK_BIT, 1, 0),
  551. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  552. WM8990_RDSPK_BIT, 1, 0),
  553. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  554. WM8990_ROPGASPK_BIT, 1, 0),
  555. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  556. WM8990_RL12ROP_BIT, 1, 0),
  557. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  558. WM8990_RI2SPK_BIT, 1, 0),
  559. };
  560. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  561. /* Input Side */
  562. /* Input Lines */
  563. SND_SOC_DAPM_INPUT("LIN1"),
  564. SND_SOC_DAPM_INPUT("LIN2"),
  565. SND_SOC_DAPM_INPUT("LIN3"),
  566. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  567. SND_SOC_DAPM_INPUT("RIN3"),
  568. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  569. SND_SOC_DAPM_INPUT("RIN1"),
  570. SND_SOC_DAPM_INPUT("RIN2"),
  571. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  572. /* DACs */
  573. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  574. WM8990_ADCL_ENA_BIT, 0),
  575. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  576. WM8990_ADCR_ENA_BIT, 0),
  577. /* Input PGAs */
  578. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  579. 0, &wm8990_dapm_lin12_pga_controls[0],
  580. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  581. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  582. 0, &wm8990_dapm_lin34_pga_controls[0],
  583. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  584. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  585. 0, &wm8990_dapm_rin12_pga_controls[0],
  586. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  587. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  588. 0, &wm8990_dapm_rin34_pga_controls[0],
  589. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  590. /* INMIXL */
  591. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  592. &wm8990_dapm_inmixl_controls[0],
  593. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  594. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  595. /* AINLMUX */
  596. SND_SOC_DAPM_MUX_E("AINLMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  597. &wm8990_dapm_ainlmux_controls, inmixer_event,
  598. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  599. /* INMIXR */
  600. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  601. &wm8990_dapm_inmixr_controls[0],
  602. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  603. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  604. /* AINRMUX */
  605. SND_SOC_DAPM_MUX_E("AINRMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  606. &wm8990_dapm_ainrmux_controls, inmixer_event,
  607. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  608. /* Output Side */
  609. /* DACs */
  610. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  611. WM8990_DACL_ENA_BIT, 0),
  612. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  613. WM8990_DACR_ENA_BIT, 0),
  614. /* LOMIX */
  615. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  616. 0, &wm8990_dapm_lomix_controls[0],
  617. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  618. outmixer_event, SND_SOC_DAPM_PRE_REG),
  619. /* LONMIX */
  620. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  621. &wm8990_dapm_lonmix_controls[0],
  622. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  623. /* LOPMIX */
  624. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  625. &wm8990_dapm_lopmix_controls[0],
  626. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  627. /* OUT3MIX */
  628. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  629. &wm8990_dapm_out3mix_controls[0],
  630. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  631. /* SPKMIX */
  632. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  633. &wm8990_dapm_spkmix_controls[0],
  634. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  635. SND_SOC_DAPM_PRE_REG),
  636. /* OUT4MIX */
  637. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  638. &wm8990_dapm_out4mix_controls[0],
  639. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  640. /* ROPMIX */
  641. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  642. &wm8990_dapm_ropmix_controls[0],
  643. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  644. /* RONMIX */
  645. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  646. &wm8990_dapm_ronmix_controls[0],
  647. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  648. /* ROMIX */
  649. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  650. 0, &wm8990_dapm_romix_controls[0],
  651. ARRAY_SIZE(wm8990_dapm_romix_controls),
  652. outmixer_event, SND_SOC_DAPM_PRE_REG),
  653. /* LOUT PGA */
  654. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  655. NULL, 0),
  656. /* ROUT PGA */
  657. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  658. NULL, 0),
  659. /* LOPGA */
  660. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  661. NULL, 0),
  662. /* ROPGA */
  663. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  664. NULL, 0),
  665. /* MICBIAS */
  666. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  667. WM8990_MICBIAS_ENA_BIT, 0, NULL, 0),
  668. SND_SOC_DAPM_OUTPUT("LON"),
  669. SND_SOC_DAPM_OUTPUT("LOP"),
  670. SND_SOC_DAPM_OUTPUT("OUT3"),
  671. SND_SOC_DAPM_OUTPUT("LOUT"),
  672. SND_SOC_DAPM_OUTPUT("SPKN"),
  673. SND_SOC_DAPM_OUTPUT("SPKP"),
  674. SND_SOC_DAPM_OUTPUT("ROUT"),
  675. SND_SOC_DAPM_OUTPUT("OUT4"),
  676. SND_SOC_DAPM_OUTPUT("ROP"),
  677. SND_SOC_DAPM_OUTPUT("RON"),
  678. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  679. };
  680. static const struct snd_soc_dapm_route audio_map[] = {
  681. /* Make DACs turn on when playing even if not mixed into any outputs */
  682. {"Internal DAC Sink", NULL, "Left DAC"},
  683. {"Internal DAC Sink", NULL, "Right DAC"},
  684. /* Make ADCs turn on when recording even if not mixed from any inputs */
  685. {"Left ADC", NULL, "Internal ADC Source"},
  686. {"Right ADC", NULL, "Internal ADC Source"},
  687. /* Input Side */
  688. /* LIN12 PGA */
  689. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  690. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  691. /* LIN34 PGA */
  692. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  693. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  694. /* INMIXL */
  695. {"INMIXL", "Record Left Volume", "LOMIX"},
  696. {"INMIXL", "LIN2 Volume", "LIN2"},
  697. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  698. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  699. /* AINLMUX */
  700. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  701. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  702. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  703. {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
  704. {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
  705. /* ADC */
  706. {"Left ADC", NULL, "AINLMUX"},
  707. /* RIN12 PGA */
  708. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  709. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  710. /* RIN34 PGA */
  711. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  712. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  713. /* INMIXL */
  714. {"INMIXR", "Record Right Volume", "ROMIX"},
  715. {"INMIXR", "RIN2 Volume", "RIN2"},
  716. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  717. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  718. /* AINRMUX */
  719. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  720. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  721. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  722. {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
  723. {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
  724. /* ADC */
  725. {"Right ADC", NULL, "AINRMUX"},
  726. /* LOMIX */
  727. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  728. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  729. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  730. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  731. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  732. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  733. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  734. /* ROMIX */
  735. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  736. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  737. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  738. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  739. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  740. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  741. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  742. /* SPKMIX */
  743. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  744. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  745. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  746. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  747. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  748. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  749. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  750. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  751. /* LONMIX */
  752. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  753. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  754. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  755. /* LOPMIX */
  756. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  757. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  758. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  759. /* OUT3MIX */
  760. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  761. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  762. /* OUT4MIX */
  763. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  764. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  765. /* RONMIX */
  766. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  767. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  768. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  769. /* ROPMIX */
  770. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  771. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  772. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  773. /* Out Mixer PGAs */
  774. {"LOPGA", NULL, "LOMIX"},
  775. {"ROPGA", NULL, "ROMIX"},
  776. {"LOUT PGA", NULL, "LOMIX"},
  777. {"ROUT PGA", NULL, "ROMIX"},
  778. /* Output Pins */
  779. {"LON", NULL, "LONMIX"},
  780. {"LOP", NULL, "LOPMIX"},
  781. {"OUT3", NULL, "OUT3MIX"},
  782. {"LOUT", NULL, "LOUT PGA"},
  783. {"SPKN", NULL, "SPKMIX"},
  784. {"ROUT", NULL, "ROUT PGA"},
  785. {"OUT4", NULL, "OUT4MIX"},
  786. {"ROP", NULL, "ROPMIX"},
  787. {"RON", NULL, "RONMIX"},
  788. };
  789. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  790. {
  791. struct snd_soc_dapm_context *dapm = &codec->dapm;
  792. snd_soc_dapm_new_controls(dapm, wm8990_dapm_widgets,
  793. ARRAY_SIZE(wm8990_dapm_widgets));
  794. /* set up the WM8990 audio map */
  795. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  796. return 0;
  797. }
  798. /* PLL divisors */
  799. struct _pll_div {
  800. u32 div2;
  801. u32 n;
  802. u32 k;
  803. };
  804. /* The size in bits of the pll divide multiplied by 10
  805. * to allow rounding later */
  806. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  807. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  808. unsigned int source)
  809. {
  810. u64 Kpart;
  811. unsigned int K, Ndiv, Nmod;
  812. Ndiv = target / source;
  813. if (Ndiv < 6) {
  814. source >>= 1;
  815. pll_div->div2 = 1;
  816. Ndiv = target / source;
  817. } else
  818. pll_div->div2 = 0;
  819. if ((Ndiv < 6) || (Ndiv > 12))
  820. printk(KERN_WARNING
  821. "WM8990 N value outwith recommended range! N = %u\n", Ndiv);
  822. pll_div->n = Ndiv;
  823. Nmod = target % source;
  824. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  825. do_div(Kpart, source);
  826. K = Kpart & 0xFFFFFFFF;
  827. /* Check if we need to round */
  828. if ((K % 10) >= 5)
  829. K += 5;
  830. /* Move down to proper range now rounding is done */
  831. K /= 10;
  832. pll_div->k = K;
  833. }
  834. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  835. int source, unsigned int freq_in, unsigned int freq_out)
  836. {
  837. struct snd_soc_codec *codec = codec_dai->codec;
  838. struct _pll_div pll_div;
  839. if (freq_in && freq_out) {
  840. pll_factors(&pll_div, freq_out * 4, freq_in);
  841. /* Turn on PLL */
  842. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  843. WM8990_PLL_ENA, WM8990_PLL_ENA);
  844. /* sysclk comes from PLL */
  845. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  846. WM8990_SYSCLK_SRC, WM8990_SYSCLK_SRC);
  847. /* set up N , fractional mode and pre-divisor if necessary */
  848. snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  849. (pll_div.div2?WM8990_PRESCALE:0));
  850. snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  851. snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  852. } else {
  853. /* Turn off PLL */
  854. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  855. WM8990_PLL_ENA, 0);
  856. }
  857. return 0;
  858. }
  859. /*
  860. * Clock after PLL and dividers
  861. */
  862. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  863. int clk_id, unsigned int freq, int dir)
  864. {
  865. struct snd_soc_codec *codec = codec_dai->codec;
  866. struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
  867. wm8990->sysclk = freq;
  868. return 0;
  869. }
  870. /*
  871. * Set's ADC and Voice DAC format.
  872. */
  873. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  874. unsigned int fmt)
  875. {
  876. struct snd_soc_codec *codec = codec_dai->codec;
  877. u16 audio1, audio3;
  878. audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  879. audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3);
  880. /* set master/slave audio interface */
  881. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  882. case SND_SOC_DAIFMT_CBS_CFS:
  883. audio3 &= ~WM8990_AIF_MSTR1;
  884. break;
  885. case SND_SOC_DAIFMT_CBM_CFM:
  886. audio3 |= WM8990_AIF_MSTR1;
  887. break;
  888. default:
  889. return -EINVAL;
  890. }
  891. audio1 &= ~WM8990_AIF_FMT_MASK;
  892. /* interface format */
  893. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  894. case SND_SOC_DAIFMT_I2S:
  895. audio1 |= WM8990_AIF_TMF_I2S;
  896. audio1 &= ~WM8990_AIF_LRCLK_INV;
  897. break;
  898. case SND_SOC_DAIFMT_RIGHT_J:
  899. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  900. audio1 &= ~WM8990_AIF_LRCLK_INV;
  901. break;
  902. case SND_SOC_DAIFMT_LEFT_J:
  903. audio1 |= WM8990_AIF_TMF_LEFTJ;
  904. audio1 &= ~WM8990_AIF_LRCLK_INV;
  905. break;
  906. case SND_SOC_DAIFMT_DSP_A:
  907. audio1 |= WM8990_AIF_TMF_DSP;
  908. audio1 &= ~WM8990_AIF_LRCLK_INV;
  909. break;
  910. case SND_SOC_DAIFMT_DSP_B:
  911. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  912. break;
  913. default:
  914. return -EINVAL;
  915. }
  916. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  917. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  918. return 0;
  919. }
  920. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  921. int div_id, int div)
  922. {
  923. struct snd_soc_codec *codec = codec_dai->codec;
  924. switch (div_id) {
  925. case WM8990_MCLK_DIV:
  926. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  927. WM8990_MCLK_DIV_MASK, div);
  928. break;
  929. case WM8990_DACCLK_DIV:
  930. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  931. WM8990_DAC_CLKDIV_MASK, div);
  932. break;
  933. case WM8990_ADCCLK_DIV:
  934. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  935. WM8990_ADC_CLKDIV_MASK, div);
  936. break;
  937. case WM8990_BCLK_DIV:
  938. snd_soc_update_bits(codec, WM8990_CLOCKING_1,
  939. WM8990_BCLK_DIV_MASK, div);
  940. break;
  941. default:
  942. return -EINVAL;
  943. }
  944. return 0;
  945. }
  946. /*
  947. * Set PCM DAI bit size and sample rate.
  948. */
  949. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  950. struct snd_pcm_hw_params *params,
  951. struct snd_soc_dai *dai)
  952. {
  953. struct snd_soc_codec *codec = dai->codec;
  954. u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  955. audio1 &= ~WM8990_AIF_WL_MASK;
  956. /* bit size */
  957. switch (params_format(params)) {
  958. case SNDRV_PCM_FORMAT_S16_LE:
  959. break;
  960. case SNDRV_PCM_FORMAT_S20_3LE:
  961. audio1 |= WM8990_AIF_WL_20BITS;
  962. break;
  963. case SNDRV_PCM_FORMAT_S24_LE:
  964. audio1 |= WM8990_AIF_WL_24BITS;
  965. break;
  966. case SNDRV_PCM_FORMAT_S32_LE:
  967. audio1 |= WM8990_AIF_WL_32BITS;
  968. break;
  969. }
  970. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  971. return 0;
  972. }
  973. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  974. {
  975. struct snd_soc_codec *codec = dai->codec;
  976. u16 val;
  977. val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  978. if (mute)
  979. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  980. else
  981. snd_soc_write(codec, WM8990_DAC_CTRL, val);
  982. return 0;
  983. }
  984. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  985. enum snd_soc_bias_level level)
  986. {
  987. int ret;
  988. switch (level) {
  989. case SND_SOC_BIAS_ON:
  990. break;
  991. case SND_SOC_BIAS_PREPARE:
  992. /* VMID=2*50k */
  993. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1,
  994. WM8990_VMID_MODE_MASK, 0x2);
  995. break;
  996. case SND_SOC_BIAS_STANDBY:
  997. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  998. ret = snd_soc_cache_sync(codec);
  999. if (ret < 0) {
  1000. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  1001. return ret;
  1002. }
  1003. /* Enable all output discharge bits */
  1004. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1005. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1006. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1007. WM8990_DIS_ROUT);
  1008. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1009. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1010. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1011. WM8990_VMIDTOG);
  1012. /* Delay to allow output caps to discharge */
  1013. msleep(300);
  1014. /* Disable VMIDTOG */
  1015. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1016. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1017. /* disable all output discharge bits */
  1018. snd_soc_write(codec, WM8990_ANTIPOP1, 0);
  1019. /* Enable outputs */
  1020. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1021. msleep(50);
  1022. /* Enable VMID at 2x50k */
  1023. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1024. msleep(100);
  1025. /* Enable VREF */
  1026. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1027. msleep(600);
  1028. /* Enable BUFIOEN */
  1029. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1030. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1031. WM8990_BUFIOEN);
  1032. /* Disable outputs */
  1033. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1034. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1035. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1036. /* Enable workaround for ADC clocking issue. */
  1037. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1038. snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003);
  1039. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1040. }
  1041. /* VMID=2*250k */
  1042. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1,
  1043. WM8990_VMID_MODE_MASK, 0x4);
  1044. break;
  1045. case SND_SOC_BIAS_OFF:
  1046. /* Enable POBCTRL and SOFT_ST */
  1047. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1048. WM8990_POBCTRL | WM8990_BUFIOEN);
  1049. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1050. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1051. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1052. WM8990_BUFIOEN);
  1053. /* mute DAC */
  1054. snd_soc_update_bits(codec, WM8990_DAC_CTRL,
  1055. WM8990_DAC_MUTE, WM8990_DAC_MUTE);
  1056. /* Enable any disabled outputs */
  1057. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1058. /* Disable VMID */
  1059. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1060. msleep(300);
  1061. /* Enable all output discharge bits */
  1062. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1063. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1064. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1065. WM8990_DIS_ROUT);
  1066. /* Disable VREF */
  1067. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1068. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1069. snd_soc_write(codec, WM8990_ANTIPOP2, 0x0);
  1070. break;
  1071. }
  1072. codec->dapm.bias_level = level;
  1073. return 0;
  1074. }
  1075. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1076. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1077. SNDRV_PCM_RATE_48000)
  1078. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1079. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1080. /*
  1081. * The WM8990 supports 2 different and mutually exclusive DAI
  1082. * configurations.
  1083. *
  1084. * 1. ADC/DAC on Primary Interface
  1085. * 2. ADC on Primary Interface/DAC on secondary
  1086. */
  1087. static const struct snd_soc_dai_ops wm8990_dai_ops = {
  1088. .hw_params = wm8990_hw_params,
  1089. .digital_mute = wm8990_mute,
  1090. .set_fmt = wm8990_set_dai_fmt,
  1091. .set_clkdiv = wm8990_set_dai_clkdiv,
  1092. .set_pll = wm8990_set_dai_pll,
  1093. .set_sysclk = wm8990_set_dai_sysclk,
  1094. };
  1095. static struct snd_soc_dai_driver wm8990_dai = {
  1096. /* ADC/DAC on primary */
  1097. .name = "wm8990-hifi",
  1098. .playback = {
  1099. .stream_name = "Playback",
  1100. .channels_min = 1,
  1101. .channels_max = 2,
  1102. .rates = WM8990_RATES,
  1103. .formats = WM8990_FORMATS,},
  1104. .capture = {
  1105. .stream_name = "Capture",
  1106. .channels_min = 1,
  1107. .channels_max = 2,
  1108. .rates = WM8990_RATES,
  1109. .formats = WM8990_FORMATS,},
  1110. .ops = &wm8990_dai_ops,
  1111. };
  1112. static int wm8990_suspend(struct snd_soc_codec *codec)
  1113. {
  1114. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1115. return 0;
  1116. }
  1117. static int wm8990_resume(struct snd_soc_codec *codec)
  1118. {
  1119. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1120. return 0;
  1121. }
  1122. /*
  1123. * initialise the WM8990 driver
  1124. * register the mixer and dsp interfaces with the kernel
  1125. */
  1126. static int wm8990_probe(struct snd_soc_codec *codec)
  1127. {
  1128. int ret;
  1129. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
  1130. if (ret < 0) {
  1131. printk(KERN_ERR "wm8990: failed to set cache I/O: %d\n", ret);
  1132. return ret;
  1133. }
  1134. wm8990_reset(codec);
  1135. /* charge output caps */
  1136. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1137. snd_soc_update_bits(codec, WM8990_AUDIO_INTERFACE_4,
  1138. WM8990_ALRCGPIO1, WM8990_ALRCGPIO1);
  1139. snd_soc_update_bits(codec, WM8990_GPIO1_GPIO2,
  1140. WM8990_GPIO1_SEL_MASK, 1);
  1141. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  1142. WM8990_OPCLK_ENA, WM8990_OPCLK_ENA);
  1143. snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1144. snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1145. snd_soc_add_codec_controls(codec, wm8990_snd_controls,
  1146. ARRAY_SIZE(wm8990_snd_controls));
  1147. wm8990_add_widgets(codec);
  1148. return 0;
  1149. }
  1150. /* power down chip */
  1151. static int wm8990_remove(struct snd_soc_codec *codec)
  1152. {
  1153. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1154. return 0;
  1155. }
  1156. static struct snd_soc_codec_driver soc_codec_dev_wm8990 = {
  1157. .probe = wm8990_probe,
  1158. .remove = wm8990_remove,
  1159. .suspend = wm8990_suspend,
  1160. .resume = wm8990_resume,
  1161. .set_bias_level = wm8990_set_bias_level,
  1162. .reg_cache_size = ARRAY_SIZE(wm8990_reg),
  1163. .reg_word_size = sizeof(u16),
  1164. .reg_cache_default = wm8990_reg,
  1165. .volatile_register = wm8990_volatile_register,
  1166. };
  1167. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1168. static int wm8990_i2c_probe(struct i2c_client *i2c,
  1169. const struct i2c_device_id *id)
  1170. {
  1171. struct wm8990_priv *wm8990;
  1172. int ret;
  1173. wm8990 = devm_kzalloc(&i2c->dev, sizeof(struct wm8990_priv),
  1174. GFP_KERNEL);
  1175. if (wm8990 == NULL)
  1176. return -ENOMEM;
  1177. i2c_set_clientdata(i2c, wm8990);
  1178. ret = snd_soc_register_codec(&i2c->dev,
  1179. &soc_codec_dev_wm8990, &wm8990_dai, 1);
  1180. return ret;
  1181. }
  1182. static int wm8990_i2c_remove(struct i2c_client *client)
  1183. {
  1184. snd_soc_unregister_codec(&client->dev);
  1185. return 0;
  1186. }
  1187. static const struct i2c_device_id wm8990_i2c_id[] = {
  1188. { "wm8990", 0 },
  1189. { }
  1190. };
  1191. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1192. static struct i2c_driver wm8990_i2c_driver = {
  1193. .driver = {
  1194. .name = "wm8990",
  1195. .owner = THIS_MODULE,
  1196. },
  1197. .probe = wm8990_i2c_probe,
  1198. .remove = wm8990_i2c_remove,
  1199. .id_table = wm8990_i2c_id,
  1200. };
  1201. #endif
  1202. static int __init wm8990_modinit(void)
  1203. {
  1204. int ret = 0;
  1205. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1206. ret = i2c_add_driver(&wm8990_i2c_driver);
  1207. if (ret != 0) {
  1208. printk(KERN_ERR "Failed to register wm8990 I2C driver: %d\n",
  1209. ret);
  1210. }
  1211. #endif
  1212. return ret;
  1213. }
  1214. module_init(wm8990_modinit);
  1215. static void __exit wm8990_exit(void)
  1216. {
  1217. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1218. i2c_del_driver(&wm8990_i2c_driver);
  1219. #endif
  1220. }
  1221. module_exit(wm8990_exit);
  1222. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1223. MODULE_AUTHOR("Liam Girdwood");
  1224. MODULE_LICENSE("GPL");