wm8962.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779
  1. /*
  2. * wm8962.c -- WM8962 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010-2 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/input.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/regmap.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/slab.h>
  26. #include <linux/workqueue.h>
  27. #include <sound/core.h>
  28. #include <sound/jack.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/soc.h>
  32. #include <sound/initval.h>
  33. #include <sound/tlv.h>
  34. #include <sound/wm8962.h>
  35. #include <trace/events/asoc.h>
  36. #include "wm8962.h"
  37. #define WM8962_NUM_SUPPLIES 8
  38. static const char *wm8962_supply_names[WM8962_NUM_SUPPLIES] = {
  39. "DCVDD",
  40. "DBVDD",
  41. "AVDD",
  42. "CPVDD",
  43. "MICVDD",
  44. "PLLVDD",
  45. "SPKVDD1",
  46. "SPKVDD2",
  47. };
  48. /* codec private data */
  49. struct wm8962_priv {
  50. struct regmap *regmap;
  51. struct snd_soc_codec *codec;
  52. int sysclk;
  53. int sysclk_rate;
  54. int bclk; /* Desired BCLK */
  55. int lrclk;
  56. struct completion fll_lock;
  57. int fll_src;
  58. int fll_fref;
  59. int fll_fout;
  60. u16 dsp2_ena;
  61. struct delayed_work mic_work;
  62. struct snd_soc_jack *jack;
  63. struct regulator_bulk_data supplies[WM8962_NUM_SUPPLIES];
  64. struct notifier_block disable_nb[WM8962_NUM_SUPPLIES];
  65. #if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE)
  66. struct input_dev *beep;
  67. struct work_struct beep_work;
  68. int beep_rate;
  69. #endif
  70. #ifdef CONFIG_GPIOLIB
  71. struct gpio_chip gpio_chip;
  72. #endif
  73. int irq;
  74. };
  75. /* We can't use the same notifier block for more than one supply and
  76. * there's no way I can see to get from a callback to the caller
  77. * except container_of().
  78. */
  79. #define WM8962_REGULATOR_EVENT(n) \
  80. static int wm8962_regulator_event_##n(struct notifier_block *nb, \
  81. unsigned long event, void *data) \
  82. { \
  83. struct wm8962_priv *wm8962 = container_of(nb, struct wm8962_priv, \
  84. disable_nb[n]); \
  85. if (event & REGULATOR_EVENT_DISABLE) { \
  86. regcache_mark_dirty(wm8962->regmap); \
  87. } \
  88. return 0; \
  89. }
  90. WM8962_REGULATOR_EVENT(0)
  91. WM8962_REGULATOR_EVENT(1)
  92. WM8962_REGULATOR_EVENT(2)
  93. WM8962_REGULATOR_EVENT(3)
  94. WM8962_REGULATOR_EVENT(4)
  95. WM8962_REGULATOR_EVENT(5)
  96. WM8962_REGULATOR_EVENT(6)
  97. WM8962_REGULATOR_EVENT(7)
  98. static struct reg_default wm8962_reg[] = {
  99. { 0, 0x009F }, /* R0 - Left Input volume */
  100. { 1, 0x049F }, /* R1 - Right Input volume */
  101. { 2, 0x0000 }, /* R2 - HPOUTL volume */
  102. { 3, 0x0000 }, /* R3 - HPOUTR volume */
  103. { 5, 0x0018 }, /* R5 - ADC & DAC Control 1 */
  104. { 6, 0x2008 }, /* R6 - ADC & DAC Control 2 */
  105. { 7, 0x000A }, /* R7 - Audio Interface 0 */
  106. { 9, 0x0300 }, /* R9 - Audio Interface 1 */
  107. { 10, 0x00C0 }, /* R10 - Left DAC volume */
  108. { 11, 0x00C0 }, /* R11 - Right DAC volume */
  109. { 14, 0x0040 }, /* R14 - Audio Interface 2 */
  110. { 15, 0x6243 }, /* R15 - Software Reset */
  111. { 17, 0x007B }, /* R17 - ALC1 */
  112. { 19, 0x1C32 }, /* R19 - ALC3 */
  113. { 20, 0x3200 }, /* R20 - Noise Gate */
  114. { 21, 0x00C0 }, /* R21 - Left ADC volume */
  115. { 22, 0x00C0 }, /* R22 - Right ADC volume */
  116. { 23, 0x0160 }, /* R23 - Additional control(1) */
  117. { 24, 0x0000 }, /* R24 - Additional control(2) */
  118. { 25, 0x0000 }, /* R25 - Pwr Mgmt (1) */
  119. { 26, 0x0000 }, /* R26 - Pwr Mgmt (2) */
  120. { 27, 0x0010 }, /* R27 - Additional Control (3) */
  121. { 28, 0x0000 }, /* R28 - Anti-pop */
  122. { 30, 0x005E }, /* R30 - Clocking 3 */
  123. { 31, 0x0000 }, /* R31 - Input mixer control (1) */
  124. { 32, 0x0145 }, /* R32 - Left input mixer volume */
  125. { 33, 0x0145 }, /* R33 - Right input mixer volume */
  126. { 34, 0x0009 }, /* R34 - Input mixer control (2) */
  127. { 35, 0x0003 }, /* R35 - Input bias control */
  128. { 37, 0x0008 }, /* R37 - Left input PGA control */
  129. { 38, 0x0008 }, /* R38 - Right input PGA control */
  130. { 40, 0x0000 }, /* R40 - SPKOUTL volume */
  131. { 41, 0x0000 }, /* R41 - SPKOUTR volume */
  132. { 51, 0x0003 }, /* R51 - Class D Control 2 */
  133. { 56, 0x0506 }, /* R56 - Clocking 4 */
  134. { 57, 0x0000 }, /* R57 - DAC DSP Mixing (1) */
  135. { 58, 0x0000 }, /* R58 - DAC DSP Mixing (2) */
  136. { 60, 0x0300 }, /* R60 - DC Servo 0 */
  137. { 61, 0x0300 }, /* R61 - DC Servo 1 */
  138. { 64, 0x0810 }, /* R64 - DC Servo 4 */
  139. { 68, 0x001B }, /* R68 - Analogue PGA Bias */
  140. { 69, 0x0000 }, /* R69 - Analogue HP 0 */
  141. { 71, 0x01FB }, /* R71 - Analogue HP 2 */
  142. { 72, 0x0000 }, /* R72 - Charge Pump 1 */
  143. { 82, 0x0004 }, /* R82 - Charge Pump B */
  144. { 87, 0x0000 }, /* R87 - Write Sequencer Control 1 */
  145. { 90, 0x0000 }, /* R90 - Write Sequencer Control 2 */
  146. { 93, 0x0000 }, /* R93 - Write Sequencer Control 3 */
  147. { 94, 0x0000 }, /* R94 - Control Interface */
  148. { 99, 0x0000 }, /* R99 - Mixer Enables */
  149. { 100, 0x0000 }, /* R100 - Headphone Mixer (1) */
  150. { 101, 0x0000 }, /* R101 - Headphone Mixer (2) */
  151. { 102, 0x013F }, /* R102 - Headphone Mixer (3) */
  152. { 103, 0x013F }, /* R103 - Headphone Mixer (4) */
  153. { 105, 0x0000 }, /* R105 - Speaker Mixer (1) */
  154. { 106, 0x0000 }, /* R106 - Speaker Mixer (2) */
  155. { 107, 0x013F }, /* R107 - Speaker Mixer (3) */
  156. { 108, 0x013F }, /* R108 - Speaker Mixer (4) */
  157. { 109, 0x0003 }, /* R109 - Speaker Mixer (5) */
  158. { 110, 0x0002 }, /* R110 - Beep Generator (1) */
  159. { 115, 0x0006 }, /* R115 - Oscillator Trim (3) */
  160. { 116, 0x0026 }, /* R116 - Oscillator Trim (4) */
  161. { 119, 0x0000 }, /* R119 - Oscillator Trim (7) */
  162. { 124, 0x0011 }, /* R124 - Analogue Clocking1 */
  163. { 125, 0x004B }, /* R125 - Analogue Clocking2 */
  164. { 126, 0x000D }, /* R126 - Analogue Clocking3 */
  165. { 127, 0x0000 }, /* R127 - PLL Software Reset */
  166. { 131, 0x0000 }, /* R131 - PLL 4 */
  167. { 136, 0x0067 }, /* R136 - PLL 9 */
  168. { 137, 0x001C }, /* R137 - PLL 10 */
  169. { 138, 0x0071 }, /* R138 - PLL 11 */
  170. { 139, 0x00C7 }, /* R139 - PLL 12 */
  171. { 140, 0x0067 }, /* R140 - PLL 13 */
  172. { 141, 0x0048 }, /* R141 - PLL 14 */
  173. { 142, 0x0022 }, /* R142 - PLL 15 */
  174. { 143, 0x0097 }, /* R143 - PLL 16 */
  175. { 155, 0x000C }, /* R155 - FLL Control (1) */
  176. { 156, 0x0039 }, /* R156 - FLL Control (2) */
  177. { 157, 0x0180 }, /* R157 - FLL Control (3) */
  178. { 159, 0x0032 }, /* R159 - FLL Control (5) */
  179. { 160, 0x0018 }, /* R160 - FLL Control (6) */
  180. { 161, 0x007D }, /* R161 - FLL Control (7) */
  181. { 162, 0x0008 }, /* R162 - FLL Control (8) */
  182. { 252, 0x0005 }, /* R252 - General test 1 */
  183. { 256, 0x0000 }, /* R256 - DF1 */
  184. { 257, 0x0000 }, /* R257 - DF2 */
  185. { 258, 0x0000 }, /* R258 - DF3 */
  186. { 259, 0x0000 }, /* R259 - DF4 */
  187. { 260, 0x0000 }, /* R260 - DF5 */
  188. { 261, 0x0000 }, /* R261 - DF6 */
  189. { 262, 0x0000 }, /* R262 - DF7 */
  190. { 264, 0x0000 }, /* R264 - LHPF1 */
  191. { 265, 0x0000 }, /* R265 - LHPF2 */
  192. { 268, 0x0000 }, /* R268 - THREED1 */
  193. { 269, 0x0000 }, /* R269 - THREED2 */
  194. { 270, 0x0000 }, /* R270 - THREED3 */
  195. { 271, 0x0000 }, /* R271 - THREED4 */
  196. { 276, 0x000C }, /* R276 - DRC 1 */
  197. { 277, 0x0925 }, /* R277 - DRC 2 */
  198. { 278, 0x0000 }, /* R278 - DRC 3 */
  199. { 279, 0x0000 }, /* R279 - DRC 4 */
  200. { 280, 0x0000 }, /* R280 - DRC 5 */
  201. { 285, 0x0000 }, /* R285 - Tloopback */
  202. { 335, 0x0004 }, /* R335 - EQ1 */
  203. { 336, 0x6318 }, /* R336 - EQ2 */
  204. { 337, 0x6300 }, /* R337 - EQ3 */
  205. { 338, 0x0FCA }, /* R338 - EQ4 */
  206. { 339, 0x0400 }, /* R339 - EQ5 */
  207. { 340, 0x00D8 }, /* R340 - EQ6 */
  208. { 341, 0x1EB5 }, /* R341 - EQ7 */
  209. { 342, 0xF145 }, /* R342 - EQ8 */
  210. { 343, 0x0B75 }, /* R343 - EQ9 */
  211. { 344, 0x01C5 }, /* R344 - EQ10 */
  212. { 345, 0x1C58 }, /* R345 - EQ11 */
  213. { 346, 0xF373 }, /* R346 - EQ12 */
  214. { 347, 0x0A54 }, /* R347 - EQ13 */
  215. { 348, 0x0558 }, /* R348 - EQ14 */
  216. { 349, 0x168E }, /* R349 - EQ15 */
  217. { 350, 0xF829 }, /* R350 - EQ16 */
  218. { 351, 0x07AD }, /* R351 - EQ17 */
  219. { 352, 0x1103 }, /* R352 - EQ18 */
  220. { 353, 0x0564 }, /* R353 - EQ19 */
  221. { 354, 0x0559 }, /* R354 - EQ20 */
  222. { 355, 0x4000 }, /* R355 - EQ21 */
  223. { 356, 0x6318 }, /* R356 - EQ22 */
  224. { 357, 0x6300 }, /* R357 - EQ23 */
  225. { 358, 0x0FCA }, /* R358 - EQ24 */
  226. { 359, 0x0400 }, /* R359 - EQ25 */
  227. { 360, 0x00D8 }, /* R360 - EQ26 */
  228. { 361, 0x1EB5 }, /* R361 - EQ27 */
  229. { 362, 0xF145 }, /* R362 - EQ28 */
  230. { 363, 0x0B75 }, /* R363 - EQ29 */
  231. { 364, 0x01C5 }, /* R364 - EQ30 */
  232. { 365, 0x1C58 }, /* R365 - EQ31 */
  233. { 366, 0xF373 }, /* R366 - EQ32 */
  234. { 367, 0x0A54 }, /* R367 - EQ33 */
  235. { 368, 0x0558 }, /* R368 - EQ34 */
  236. { 369, 0x168E }, /* R369 - EQ35 */
  237. { 370, 0xF829 }, /* R370 - EQ36 */
  238. { 371, 0x07AD }, /* R371 - EQ37 */
  239. { 372, 0x1103 }, /* R372 - EQ38 */
  240. { 373, 0x0564 }, /* R373 - EQ39 */
  241. { 374, 0x0559 }, /* R374 - EQ40 */
  242. { 375, 0x4000 }, /* R375 - EQ41 */
  243. { 513, 0x0000 }, /* R513 - GPIO 2 */
  244. { 514, 0x0000 }, /* R514 - GPIO 3 */
  245. { 516, 0x8100 }, /* R516 - GPIO 5 */
  246. { 517, 0x8100 }, /* R517 - GPIO 6 */
  247. { 568, 0x0030 }, /* R568 - Interrupt Status 1 Mask */
  248. { 569, 0xFFED }, /* R569 - Interrupt Status 2 Mask */
  249. { 576, 0x0000 }, /* R576 - Interrupt Control */
  250. { 584, 0x002D }, /* R584 - IRQ Debounce */
  251. { 586, 0x0000 }, /* R586 - MICINT Source Pol */
  252. { 768, 0x1C00 }, /* R768 - DSP2 Power Management */
  253. { 8192, 0x0000 }, /* R8192 - DSP2 Instruction RAM 0 */
  254. { 9216, 0x0030 }, /* R9216 - DSP2 Address RAM 2 */
  255. { 9217, 0x0000 }, /* R9217 - DSP2 Address RAM 1 */
  256. { 9218, 0x0000 }, /* R9218 - DSP2 Address RAM 0 */
  257. { 12288, 0x0000 }, /* R12288 - DSP2 Data1 RAM 1 */
  258. { 12289, 0x0000 }, /* R12289 - DSP2 Data1 RAM 0 */
  259. { 13312, 0x0000 }, /* R13312 - DSP2 Data2 RAM 1 */
  260. { 13313, 0x0000 }, /* R13313 - DSP2 Data2 RAM 0 */
  261. { 14336, 0x0000 }, /* R14336 - DSP2 Data3 RAM 1 */
  262. { 14337, 0x0000 }, /* R14337 - DSP2 Data3 RAM 0 */
  263. { 15360, 0x000A }, /* R15360 - DSP2 Coeff RAM 0 */
  264. { 16384, 0x0000 }, /* R16384 - RETUNEADC_SHARED_COEFF_1 */
  265. { 16385, 0x0000 }, /* R16385 - RETUNEADC_SHARED_COEFF_0 */
  266. { 16386, 0x0000 }, /* R16386 - RETUNEDAC_SHARED_COEFF_1 */
  267. { 16387, 0x0000 }, /* R16387 - RETUNEDAC_SHARED_COEFF_0 */
  268. { 16388, 0x0000 }, /* R16388 - SOUNDSTAGE_ENABLES_1 */
  269. { 16389, 0x0000 }, /* R16389 - SOUNDSTAGE_ENABLES_0 */
  270. { 16896, 0x0002 }, /* R16896 - HDBASS_AI_1 */
  271. { 16897, 0xBD12 }, /* R16897 - HDBASS_AI_0 */
  272. { 16898, 0x007C }, /* R16898 - HDBASS_AR_1 */
  273. { 16899, 0x586C }, /* R16899 - HDBASS_AR_0 */
  274. { 16900, 0x0053 }, /* R16900 - HDBASS_B_1 */
  275. { 16901, 0x8121 }, /* R16901 - HDBASS_B_0 */
  276. { 16902, 0x003F }, /* R16902 - HDBASS_K_1 */
  277. { 16903, 0x8BD8 }, /* R16903 - HDBASS_K_0 */
  278. { 16904, 0x0032 }, /* R16904 - HDBASS_N1_1 */
  279. { 16905, 0xF52D }, /* R16905 - HDBASS_N1_0 */
  280. { 16906, 0x0065 }, /* R16906 - HDBASS_N2_1 */
  281. { 16907, 0xAC8C }, /* R16907 - HDBASS_N2_0 */
  282. { 16908, 0x006B }, /* R16908 - HDBASS_N3_1 */
  283. { 16909, 0xE087 }, /* R16909 - HDBASS_N3_0 */
  284. { 16910, 0x0072 }, /* R16910 - HDBASS_N4_1 */
  285. { 16911, 0x1483 }, /* R16911 - HDBASS_N4_0 */
  286. { 16912, 0x0072 }, /* R16912 - HDBASS_N5_1 */
  287. { 16913, 0x1483 }, /* R16913 - HDBASS_N5_0 */
  288. { 16914, 0x0043 }, /* R16914 - HDBASS_X1_1 */
  289. { 16915, 0x3525 }, /* R16915 - HDBASS_X1_0 */
  290. { 16916, 0x0006 }, /* R16916 - HDBASS_X2_1 */
  291. { 16917, 0x6A4A }, /* R16917 - HDBASS_X2_0 */
  292. { 16918, 0x0043 }, /* R16918 - HDBASS_X3_1 */
  293. { 16919, 0x6079 }, /* R16919 - HDBASS_X3_0 */
  294. { 16920, 0x0008 }, /* R16920 - HDBASS_ATK_1 */
  295. { 16921, 0x0000 }, /* R16921 - HDBASS_ATK_0 */
  296. { 16922, 0x0001 }, /* R16922 - HDBASS_DCY_1 */
  297. { 16923, 0x0000 }, /* R16923 - HDBASS_DCY_0 */
  298. { 16924, 0x0059 }, /* R16924 - HDBASS_PG_1 */
  299. { 16925, 0x999A }, /* R16925 - HDBASS_PG_0 */
  300. { 17048, 0x0083 }, /* R17408 - HPF_C_1 */
  301. { 17049, 0x98AD }, /* R17409 - HPF_C_0 */
  302. { 17920, 0x007F }, /* R17920 - ADCL_RETUNE_C1_1 */
  303. { 17921, 0xFFFF }, /* R17921 - ADCL_RETUNE_C1_0 */
  304. { 17922, 0x0000 }, /* R17922 - ADCL_RETUNE_C2_1 */
  305. { 17923, 0x0000 }, /* R17923 - ADCL_RETUNE_C2_0 */
  306. { 17924, 0x0000 }, /* R17924 - ADCL_RETUNE_C3_1 */
  307. { 17925, 0x0000 }, /* R17925 - ADCL_RETUNE_C3_0 */
  308. { 17926, 0x0000 }, /* R17926 - ADCL_RETUNE_C4_1 */
  309. { 17927, 0x0000 }, /* R17927 - ADCL_RETUNE_C4_0 */
  310. { 17928, 0x0000 }, /* R17928 - ADCL_RETUNE_C5_1 */
  311. { 17929, 0x0000 }, /* R17929 - ADCL_RETUNE_C5_0 */
  312. { 17930, 0x0000 }, /* R17930 - ADCL_RETUNE_C6_1 */
  313. { 17931, 0x0000 }, /* R17931 - ADCL_RETUNE_C6_0 */
  314. { 17932, 0x0000 }, /* R17932 - ADCL_RETUNE_C7_1 */
  315. { 17933, 0x0000 }, /* R17933 - ADCL_RETUNE_C7_0 */
  316. { 17934, 0x0000 }, /* R17934 - ADCL_RETUNE_C8_1 */
  317. { 17935, 0x0000 }, /* R17935 - ADCL_RETUNE_C8_0 */
  318. { 17936, 0x0000 }, /* R17936 - ADCL_RETUNE_C9_1 */
  319. { 17937, 0x0000 }, /* R17937 - ADCL_RETUNE_C9_0 */
  320. { 17938, 0x0000 }, /* R17938 - ADCL_RETUNE_C10_1 */
  321. { 17939, 0x0000 }, /* R17939 - ADCL_RETUNE_C10_0 */
  322. { 17940, 0x0000 }, /* R17940 - ADCL_RETUNE_C11_1 */
  323. { 17941, 0x0000 }, /* R17941 - ADCL_RETUNE_C11_0 */
  324. { 17942, 0x0000 }, /* R17942 - ADCL_RETUNE_C12_1 */
  325. { 17943, 0x0000 }, /* R17943 - ADCL_RETUNE_C12_0 */
  326. { 17944, 0x0000 }, /* R17944 - ADCL_RETUNE_C13_1 */
  327. { 17945, 0x0000 }, /* R17945 - ADCL_RETUNE_C13_0 */
  328. { 17946, 0x0000 }, /* R17946 - ADCL_RETUNE_C14_1 */
  329. { 17947, 0x0000 }, /* R17947 - ADCL_RETUNE_C14_0 */
  330. { 17948, 0x0000 }, /* R17948 - ADCL_RETUNE_C15_1 */
  331. { 17949, 0x0000 }, /* R17949 - ADCL_RETUNE_C15_0 */
  332. { 17950, 0x0000 }, /* R17950 - ADCL_RETUNE_C16_1 */
  333. { 17951, 0x0000 }, /* R17951 - ADCL_RETUNE_C16_0 */
  334. { 17952, 0x0000 }, /* R17952 - ADCL_RETUNE_C17_1 */
  335. { 17953, 0x0000 }, /* R17953 - ADCL_RETUNE_C17_0 */
  336. { 17954, 0x0000 }, /* R17954 - ADCL_RETUNE_C18_1 */
  337. { 17955, 0x0000 }, /* R17955 - ADCL_RETUNE_C18_0 */
  338. { 17956, 0x0000 }, /* R17956 - ADCL_RETUNE_C19_1 */
  339. { 17957, 0x0000 }, /* R17957 - ADCL_RETUNE_C19_0 */
  340. { 17958, 0x0000 }, /* R17958 - ADCL_RETUNE_C20_1 */
  341. { 17959, 0x0000 }, /* R17959 - ADCL_RETUNE_C20_0 */
  342. { 17960, 0x0000 }, /* R17960 - ADCL_RETUNE_C21_1 */
  343. { 17961, 0x0000 }, /* R17961 - ADCL_RETUNE_C21_0 */
  344. { 17962, 0x0000 }, /* R17962 - ADCL_RETUNE_C22_1 */
  345. { 17963, 0x0000 }, /* R17963 - ADCL_RETUNE_C22_0 */
  346. { 17964, 0x0000 }, /* R17964 - ADCL_RETUNE_C23_1 */
  347. { 17965, 0x0000 }, /* R17965 - ADCL_RETUNE_C23_0 */
  348. { 17966, 0x0000 }, /* R17966 - ADCL_RETUNE_C24_1 */
  349. { 17967, 0x0000 }, /* R17967 - ADCL_RETUNE_C24_0 */
  350. { 17968, 0x0000 }, /* R17968 - ADCL_RETUNE_C25_1 */
  351. { 17969, 0x0000 }, /* R17969 - ADCL_RETUNE_C25_0 */
  352. { 17970, 0x0000 }, /* R17970 - ADCL_RETUNE_C26_1 */
  353. { 17971, 0x0000 }, /* R17971 - ADCL_RETUNE_C26_0 */
  354. { 17972, 0x0000 }, /* R17972 - ADCL_RETUNE_C27_1 */
  355. { 17973, 0x0000 }, /* R17973 - ADCL_RETUNE_C27_0 */
  356. { 17974, 0x0000 }, /* R17974 - ADCL_RETUNE_C28_1 */
  357. { 17975, 0x0000 }, /* R17975 - ADCL_RETUNE_C28_0 */
  358. { 17976, 0x0000 }, /* R17976 - ADCL_RETUNE_C29_1 */
  359. { 17977, 0x0000 }, /* R17977 - ADCL_RETUNE_C29_0 */
  360. { 17978, 0x0000 }, /* R17978 - ADCL_RETUNE_C30_1 */
  361. { 17979, 0x0000 }, /* R17979 - ADCL_RETUNE_C30_0 */
  362. { 17980, 0x0000 }, /* R17980 - ADCL_RETUNE_C31_1 */
  363. { 17981, 0x0000 }, /* R17981 - ADCL_RETUNE_C31_0 */
  364. { 17982, 0x0000 }, /* R17982 - ADCL_RETUNE_C32_1 */
  365. { 17983, 0x0000 }, /* R17983 - ADCL_RETUNE_C32_0 */
  366. { 18432, 0x0020 }, /* R18432 - RETUNEADC_PG2_1 */
  367. { 18433, 0x0000 }, /* R18433 - RETUNEADC_PG2_0 */
  368. { 18434, 0x0040 }, /* R18434 - RETUNEADC_PG_1 */
  369. { 18435, 0x0000 }, /* R18435 - RETUNEADC_PG_0 */
  370. { 18944, 0x007F }, /* R18944 - ADCR_RETUNE_C1_1 */
  371. { 18945, 0xFFFF }, /* R18945 - ADCR_RETUNE_C1_0 */
  372. { 18946, 0x0000 }, /* R18946 - ADCR_RETUNE_C2_1 */
  373. { 18947, 0x0000 }, /* R18947 - ADCR_RETUNE_C2_0 */
  374. { 18948, 0x0000 }, /* R18948 - ADCR_RETUNE_C3_1 */
  375. { 18949, 0x0000 }, /* R18949 - ADCR_RETUNE_C3_0 */
  376. { 18950, 0x0000 }, /* R18950 - ADCR_RETUNE_C4_1 */
  377. { 18951, 0x0000 }, /* R18951 - ADCR_RETUNE_C4_0 */
  378. { 18952, 0x0000 }, /* R18952 - ADCR_RETUNE_C5_1 */
  379. { 18953, 0x0000 }, /* R18953 - ADCR_RETUNE_C5_0 */
  380. { 18954, 0x0000 }, /* R18954 - ADCR_RETUNE_C6_1 */
  381. { 18955, 0x0000 }, /* R18955 - ADCR_RETUNE_C6_0 */
  382. { 18956, 0x0000 }, /* R18956 - ADCR_RETUNE_C7_1 */
  383. { 18957, 0x0000 }, /* R18957 - ADCR_RETUNE_C7_0 */
  384. { 18958, 0x0000 }, /* R18958 - ADCR_RETUNE_C8_1 */
  385. { 18959, 0x0000 }, /* R18959 - ADCR_RETUNE_C8_0 */
  386. { 18960, 0x0000 }, /* R18960 - ADCR_RETUNE_C9_1 */
  387. { 18961, 0x0000 }, /* R18961 - ADCR_RETUNE_C9_0 */
  388. { 18962, 0x0000 }, /* R18962 - ADCR_RETUNE_C10_1 */
  389. { 18963, 0x0000 }, /* R18963 - ADCR_RETUNE_C10_0 */
  390. { 18964, 0x0000 }, /* R18964 - ADCR_RETUNE_C11_1 */
  391. { 18965, 0x0000 }, /* R18965 - ADCR_RETUNE_C11_0 */
  392. { 18966, 0x0000 }, /* R18966 - ADCR_RETUNE_C12_1 */
  393. { 18967, 0x0000 }, /* R18967 - ADCR_RETUNE_C12_0 */
  394. { 18968, 0x0000 }, /* R18968 - ADCR_RETUNE_C13_1 */
  395. { 18969, 0x0000 }, /* R18969 - ADCR_RETUNE_C13_0 */
  396. { 18970, 0x0000 }, /* R18970 - ADCR_RETUNE_C14_1 */
  397. { 18971, 0x0000 }, /* R18971 - ADCR_RETUNE_C14_0 */
  398. { 18972, 0x0000 }, /* R18972 - ADCR_RETUNE_C15_1 */
  399. { 18973, 0x0000 }, /* R18973 - ADCR_RETUNE_C15_0 */
  400. { 18974, 0x0000 }, /* R18974 - ADCR_RETUNE_C16_1 */
  401. { 18975, 0x0000 }, /* R18975 - ADCR_RETUNE_C16_0 */
  402. { 18976, 0x0000 }, /* R18976 - ADCR_RETUNE_C17_1 */
  403. { 18977, 0x0000 }, /* R18977 - ADCR_RETUNE_C17_0 */
  404. { 18978, 0x0000 }, /* R18978 - ADCR_RETUNE_C18_1 */
  405. { 18979, 0x0000 }, /* R18979 - ADCR_RETUNE_C18_0 */
  406. { 18980, 0x0000 }, /* R18980 - ADCR_RETUNE_C19_1 */
  407. { 18981, 0x0000 }, /* R18981 - ADCR_RETUNE_C19_0 */
  408. { 18982, 0x0000 }, /* R18982 - ADCR_RETUNE_C20_1 */
  409. { 18983, 0x0000 }, /* R18983 - ADCR_RETUNE_C20_0 */
  410. { 18984, 0x0000 }, /* R18984 - ADCR_RETUNE_C21_1 */
  411. { 18985, 0x0000 }, /* R18985 - ADCR_RETUNE_C21_0 */
  412. { 18986, 0x0000 }, /* R18986 - ADCR_RETUNE_C22_1 */
  413. { 18987, 0x0000 }, /* R18987 - ADCR_RETUNE_C22_0 */
  414. { 18988, 0x0000 }, /* R18988 - ADCR_RETUNE_C23_1 */
  415. { 18989, 0x0000 }, /* R18989 - ADCR_RETUNE_C23_0 */
  416. { 18990, 0x0000 }, /* R18990 - ADCR_RETUNE_C24_1 */
  417. { 18991, 0x0000 }, /* R18991 - ADCR_RETUNE_C24_0 */
  418. { 18992, 0x0000 }, /* R18992 - ADCR_RETUNE_C25_1 */
  419. { 18993, 0x0000 }, /* R18993 - ADCR_RETUNE_C25_0 */
  420. { 18994, 0x0000 }, /* R18994 - ADCR_RETUNE_C26_1 */
  421. { 18995, 0x0000 }, /* R18995 - ADCR_RETUNE_C26_0 */
  422. { 18996, 0x0000 }, /* R18996 - ADCR_RETUNE_C27_1 */
  423. { 18997, 0x0000 }, /* R18997 - ADCR_RETUNE_C27_0 */
  424. { 18998, 0x0000 }, /* R18998 - ADCR_RETUNE_C28_1 */
  425. { 18999, 0x0000 }, /* R18999 - ADCR_RETUNE_C28_0 */
  426. { 19000, 0x0000 }, /* R19000 - ADCR_RETUNE_C29_1 */
  427. { 19001, 0x0000 }, /* R19001 - ADCR_RETUNE_C29_0 */
  428. { 19002, 0x0000 }, /* R19002 - ADCR_RETUNE_C30_1 */
  429. { 19003, 0x0000 }, /* R19003 - ADCR_RETUNE_C30_0 */
  430. { 19004, 0x0000 }, /* R19004 - ADCR_RETUNE_C31_1 */
  431. { 19005, 0x0000 }, /* R19005 - ADCR_RETUNE_C31_0 */
  432. { 19006, 0x0000 }, /* R19006 - ADCR_RETUNE_C32_1 */
  433. { 19007, 0x0000 }, /* R19007 - ADCR_RETUNE_C32_0 */
  434. { 19456, 0x007F }, /* R19456 - DACL_RETUNE_C1_1 */
  435. { 19457, 0xFFFF }, /* R19457 - DACL_RETUNE_C1_0 */
  436. { 19458, 0x0000 }, /* R19458 - DACL_RETUNE_C2_1 */
  437. { 19459, 0x0000 }, /* R19459 - DACL_RETUNE_C2_0 */
  438. { 19460, 0x0000 }, /* R19460 - DACL_RETUNE_C3_1 */
  439. { 19461, 0x0000 }, /* R19461 - DACL_RETUNE_C3_0 */
  440. { 19462, 0x0000 }, /* R19462 - DACL_RETUNE_C4_1 */
  441. { 19463, 0x0000 }, /* R19463 - DACL_RETUNE_C4_0 */
  442. { 19464, 0x0000 }, /* R19464 - DACL_RETUNE_C5_1 */
  443. { 19465, 0x0000 }, /* R19465 - DACL_RETUNE_C5_0 */
  444. { 19466, 0x0000 }, /* R19466 - DACL_RETUNE_C6_1 */
  445. { 19467, 0x0000 }, /* R19467 - DACL_RETUNE_C6_0 */
  446. { 19468, 0x0000 }, /* R19468 - DACL_RETUNE_C7_1 */
  447. { 19469, 0x0000 }, /* R19469 - DACL_RETUNE_C7_0 */
  448. { 19470, 0x0000 }, /* R19470 - DACL_RETUNE_C8_1 */
  449. { 19471, 0x0000 }, /* R19471 - DACL_RETUNE_C8_0 */
  450. { 19472, 0x0000 }, /* R19472 - DACL_RETUNE_C9_1 */
  451. { 19473, 0x0000 }, /* R19473 - DACL_RETUNE_C9_0 */
  452. { 19474, 0x0000 }, /* R19474 - DACL_RETUNE_C10_1 */
  453. { 19475, 0x0000 }, /* R19475 - DACL_RETUNE_C10_0 */
  454. { 19476, 0x0000 }, /* R19476 - DACL_RETUNE_C11_1 */
  455. { 19477, 0x0000 }, /* R19477 - DACL_RETUNE_C11_0 */
  456. { 19478, 0x0000 }, /* R19478 - DACL_RETUNE_C12_1 */
  457. { 19479, 0x0000 }, /* R19479 - DACL_RETUNE_C12_0 */
  458. { 19480, 0x0000 }, /* R19480 - DACL_RETUNE_C13_1 */
  459. { 19481, 0x0000 }, /* R19481 - DACL_RETUNE_C13_0 */
  460. { 19482, 0x0000 }, /* R19482 - DACL_RETUNE_C14_1 */
  461. { 19483, 0x0000 }, /* R19483 - DACL_RETUNE_C14_0 */
  462. { 19484, 0x0000 }, /* R19484 - DACL_RETUNE_C15_1 */
  463. { 19485, 0x0000 }, /* R19485 - DACL_RETUNE_C15_0 */
  464. { 19486, 0x0000 }, /* R19486 - DACL_RETUNE_C16_1 */
  465. { 19487, 0x0000 }, /* R19487 - DACL_RETUNE_C16_0 */
  466. { 19488, 0x0000 }, /* R19488 - DACL_RETUNE_C17_1 */
  467. { 19489, 0x0000 }, /* R19489 - DACL_RETUNE_C17_0 */
  468. { 19490, 0x0000 }, /* R19490 - DACL_RETUNE_C18_1 */
  469. { 19491, 0x0000 }, /* R19491 - DACL_RETUNE_C18_0 */
  470. { 19492, 0x0000 }, /* R19492 - DACL_RETUNE_C19_1 */
  471. { 19493, 0x0000 }, /* R19493 - DACL_RETUNE_C19_0 */
  472. { 19494, 0x0000 }, /* R19494 - DACL_RETUNE_C20_1 */
  473. { 19495, 0x0000 }, /* R19495 - DACL_RETUNE_C20_0 */
  474. { 19496, 0x0000 }, /* R19496 - DACL_RETUNE_C21_1 */
  475. { 19497, 0x0000 }, /* R19497 - DACL_RETUNE_C21_0 */
  476. { 19498, 0x0000 }, /* R19498 - DACL_RETUNE_C22_1 */
  477. { 19499, 0x0000 }, /* R19499 - DACL_RETUNE_C22_0 */
  478. { 19500, 0x0000 }, /* R19500 - DACL_RETUNE_C23_1 */
  479. { 19501, 0x0000 }, /* R19501 - DACL_RETUNE_C23_0 */
  480. { 19502, 0x0000 }, /* R19502 - DACL_RETUNE_C24_1 */
  481. { 19503, 0x0000 }, /* R19503 - DACL_RETUNE_C24_0 */
  482. { 19504, 0x0000 }, /* R19504 - DACL_RETUNE_C25_1 */
  483. { 19505, 0x0000 }, /* R19505 - DACL_RETUNE_C25_0 */
  484. { 19506, 0x0000 }, /* R19506 - DACL_RETUNE_C26_1 */
  485. { 19507, 0x0000 }, /* R19507 - DACL_RETUNE_C26_0 */
  486. { 19508, 0x0000 }, /* R19508 - DACL_RETUNE_C27_1 */
  487. { 19509, 0x0000 }, /* R19509 - DACL_RETUNE_C27_0 */
  488. { 19510, 0x0000 }, /* R19510 - DACL_RETUNE_C28_1 */
  489. { 19511, 0x0000 }, /* R19511 - DACL_RETUNE_C28_0 */
  490. { 19512, 0x0000 }, /* R19512 - DACL_RETUNE_C29_1 */
  491. { 19513, 0x0000 }, /* R19513 - DACL_RETUNE_C29_0 */
  492. { 19514, 0x0000 }, /* R19514 - DACL_RETUNE_C30_1 */
  493. { 19515, 0x0000 }, /* R19515 - DACL_RETUNE_C30_0 */
  494. { 19516, 0x0000 }, /* R19516 - DACL_RETUNE_C31_1 */
  495. { 19517, 0x0000 }, /* R19517 - DACL_RETUNE_C31_0 */
  496. { 19518, 0x0000 }, /* R19518 - DACL_RETUNE_C32_1 */
  497. { 19519, 0x0000 }, /* R19519 - DACL_RETUNE_C32_0 */
  498. { 19968, 0x0020 }, /* R19968 - RETUNEDAC_PG2_1 */
  499. { 19969, 0x0000 }, /* R19969 - RETUNEDAC_PG2_0 */
  500. { 19970, 0x0040 }, /* R19970 - RETUNEDAC_PG_1 */
  501. { 19971, 0x0000 }, /* R19971 - RETUNEDAC_PG_0 */
  502. { 20480, 0x007F }, /* R20480 - DACR_RETUNE_C1_1 */
  503. { 20481, 0xFFFF }, /* R20481 - DACR_RETUNE_C1_0 */
  504. { 20482, 0x0000 }, /* R20482 - DACR_RETUNE_C2_1 */
  505. { 20483, 0x0000 }, /* R20483 - DACR_RETUNE_C2_0 */
  506. { 20484, 0x0000 }, /* R20484 - DACR_RETUNE_C3_1 */
  507. { 20485, 0x0000 }, /* R20485 - DACR_RETUNE_C3_0 */
  508. { 20486, 0x0000 }, /* R20486 - DACR_RETUNE_C4_1 */
  509. { 20487, 0x0000 }, /* R20487 - DACR_RETUNE_C4_0 */
  510. { 20488, 0x0000 }, /* R20488 - DACR_RETUNE_C5_1 */
  511. { 20489, 0x0000 }, /* R20489 - DACR_RETUNE_C5_0 */
  512. { 20490, 0x0000 }, /* R20490 - DACR_RETUNE_C6_1 */
  513. { 20491, 0x0000 }, /* R20491 - DACR_RETUNE_C6_0 */
  514. { 20492, 0x0000 }, /* R20492 - DACR_RETUNE_C7_1 */
  515. { 20493, 0x0000 }, /* R20493 - DACR_RETUNE_C7_0 */
  516. { 20494, 0x0000 }, /* R20494 - DACR_RETUNE_C8_1 */
  517. { 20495, 0x0000 }, /* R20495 - DACR_RETUNE_C8_0 */
  518. { 20496, 0x0000 }, /* R20496 - DACR_RETUNE_C9_1 */
  519. { 20497, 0x0000 }, /* R20497 - DACR_RETUNE_C9_0 */
  520. { 20498, 0x0000 }, /* R20498 - DACR_RETUNE_C10_1 */
  521. { 20499, 0x0000 }, /* R20499 - DACR_RETUNE_C10_0 */
  522. { 20500, 0x0000 }, /* R20500 - DACR_RETUNE_C11_1 */
  523. { 20501, 0x0000 }, /* R20501 - DACR_RETUNE_C11_0 */
  524. { 20502, 0x0000 }, /* R20502 - DACR_RETUNE_C12_1 */
  525. { 20503, 0x0000 }, /* R20503 - DACR_RETUNE_C12_0 */
  526. { 20504, 0x0000 }, /* R20504 - DACR_RETUNE_C13_1 */
  527. { 20505, 0x0000 }, /* R20505 - DACR_RETUNE_C13_0 */
  528. { 20506, 0x0000 }, /* R20506 - DACR_RETUNE_C14_1 */
  529. { 20507, 0x0000 }, /* R20507 - DACR_RETUNE_C14_0 */
  530. { 20508, 0x0000 }, /* R20508 - DACR_RETUNE_C15_1 */
  531. { 20509, 0x0000 }, /* R20509 - DACR_RETUNE_C15_0 */
  532. { 20510, 0x0000 }, /* R20510 - DACR_RETUNE_C16_1 */
  533. { 20511, 0x0000 }, /* R20511 - DACR_RETUNE_C16_0 */
  534. { 20512, 0x0000 }, /* R20512 - DACR_RETUNE_C17_1 */
  535. { 20513, 0x0000 }, /* R20513 - DACR_RETUNE_C17_0 */
  536. { 20514, 0x0000 }, /* R20514 - DACR_RETUNE_C18_1 */
  537. { 20515, 0x0000 }, /* R20515 - DACR_RETUNE_C18_0 */
  538. { 20516, 0x0000 }, /* R20516 - DACR_RETUNE_C19_1 */
  539. { 20517, 0x0000 }, /* R20517 - DACR_RETUNE_C19_0 */
  540. { 20518, 0x0000 }, /* R20518 - DACR_RETUNE_C20_1 */
  541. { 20519, 0x0000 }, /* R20519 - DACR_RETUNE_C20_0 */
  542. { 20520, 0x0000 }, /* R20520 - DACR_RETUNE_C21_1 */
  543. { 20521, 0x0000 }, /* R20521 - DACR_RETUNE_C21_0 */
  544. { 20522, 0x0000 }, /* R20522 - DACR_RETUNE_C22_1 */
  545. { 20523, 0x0000 }, /* R20523 - DACR_RETUNE_C22_0 */
  546. { 20524, 0x0000 }, /* R20524 - DACR_RETUNE_C23_1 */
  547. { 20525, 0x0000 }, /* R20525 - DACR_RETUNE_C23_0 */
  548. { 20526, 0x0000 }, /* R20526 - DACR_RETUNE_C24_1 */
  549. { 20527, 0x0000 }, /* R20527 - DACR_RETUNE_C24_0 */
  550. { 20528, 0x0000 }, /* R20528 - DACR_RETUNE_C25_1 */
  551. { 20529, 0x0000 }, /* R20529 - DACR_RETUNE_C25_0 */
  552. { 20530, 0x0000 }, /* R20530 - DACR_RETUNE_C26_1 */
  553. { 20531, 0x0000 }, /* R20531 - DACR_RETUNE_C26_0 */
  554. { 20532, 0x0000 }, /* R20532 - DACR_RETUNE_C27_1 */
  555. { 20533, 0x0000 }, /* R20533 - DACR_RETUNE_C27_0 */
  556. { 20534, 0x0000 }, /* R20534 - DACR_RETUNE_C28_1 */
  557. { 20535, 0x0000 }, /* R20535 - DACR_RETUNE_C28_0 */
  558. { 20536, 0x0000 }, /* R20536 - DACR_RETUNE_C29_1 */
  559. { 20537, 0x0000 }, /* R20537 - DACR_RETUNE_C29_0 */
  560. { 20538, 0x0000 }, /* R20538 - DACR_RETUNE_C30_1 */
  561. { 20539, 0x0000 }, /* R20539 - DACR_RETUNE_C30_0 */
  562. { 20540, 0x0000 }, /* R20540 - DACR_RETUNE_C31_1 */
  563. { 20541, 0x0000 }, /* R20541 - DACR_RETUNE_C31_0 */
  564. { 20542, 0x0000 }, /* R20542 - DACR_RETUNE_C32_1 */
  565. { 20543, 0x0000 }, /* R20543 - DACR_RETUNE_C32_0 */
  566. { 20992, 0x008C }, /* R20992 - VSS_XHD2_1 */
  567. { 20993, 0x0200 }, /* R20993 - VSS_XHD2_0 */
  568. { 20994, 0x0035 }, /* R20994 - VSS_XHD3_1 */
  569. { 20995, 0x0700 }, /* R20995 - VSS_XHD3_0 */
  570. { 20996, 0x003A }, /* R20996 - VSS_XHN1_1 */
  571. { 20997, 0x4100 }, /* R20997 - VSS_XHN1_0 */
  572. { 20998, 0x008B }, /* R20998 - VSS_XHN2_1 */
  573. { 20999, 0x7D00 }, /* R20999 - VSS_XHN2_0 */
  574. { 21000, 0x003A }, /* R21000 - VSS_XHN3_1 */
  575. { 21001, 0x4100 }, /* R21001 - VSS_XHN3_0 */
  576. { 21002, 0x008C }, /* R21002 - VSS_XLA_1 */
  577. { 21003, 0xFEE8 }, /* R21003 - VSS_XLA_0 */
  578. { 21004, 0x0078 }, /* R21004 - VSS_XLB_1 */
  579. { 21005, 0x0000 }, /* R21005 - VSS_XLB_0 */
  580. { 21006, 0x003F }, /* R21006 - VSS_XLG_1 */
  581. { 21007, 0xB260 }, /* R21007 - VSS_XLG_0 */
  582. { 21008, 0x002D }, /* R21008 - VSS_PG2_1 */
  583. { 21009, 0x1818 }, /* R21009 - VSS_PG2_0 */
  584. { 21010, 0x0020 }, /* R21010 - VSS_PG_1 */
  585. { 21011, 0x0000 }, /* R21011 - VSS_PG_0 */
  586. { 21012, 0x00F1 }, /* R21012 - VSS_XTD1_1 */
  587. { 21013, 0x8340 }, /* R21013 - VSS_XTD1_0 */
  588. { 21014, 0x00FB }, /* R21014 - VSS_XTD2_1 */
  589. { 21015, 0x8300 }, /* R21015 - VSS_XTD2_0 */
  590. { 21016, 0x00EE }, /* R21016 - VSS_XTD3_1 */
  591. { 21017, 0xAEC0 }, /* R21017 - VSS_XTD3_0 */
  592. { 21018, 0x00FB }, /* R21018 - VSS_XTD4_1 */
  593. { 21019, 0xAC40 }, /* R21019 - VSS_XTD4_0 */
  594. { 21020, 0x00F1 }, /* R21020 - VSS_XTD5_1 */
  595. { 21021, 0x7F80 }, /* R21021 - VSS_XTD5_0 */
  596. { 21022, 0x00F4 }, /* R21022 - VSS_XTD6_1 */
  597. { 21023, 0x3B40 }, /* R21023 - VSS_XTD6_0 */
  598. { 21024, 0x00F5 }, /* R21024 - VSS_XTD7_1 */
  599. { 21025, 0xFB00 }, /* R21025 - VSS_XTD7_0 */
  600. { 21026, 0x00EA }, /* R21026 - VSS_XTD8_1 */
  601. { 21027, 0x10C0 }, /* R21027 - VSS_XTD8_0 */
  602. { 21028, 0x00FC }, /* R21028 - VSS_XTD9_1 */
  603. { 21029, 0xC580 }, /* R21029 - VSS_XTD9_0 */
  604. { 21030, 0x00E2 }, /* R21030 - VSS_XTD10_1 */
  605. { 21031, 0x75C0 }, /* R21031 - VSS_XTD10_0 */
  606. { 21032, 0x0004 }, /* R21032 - VSS_XTD11_1 */
  607. { 21033, 0xB480 }, /* R21033 - VSS_XTD11_0 */
  608. { 21034, 0x00D4 }, /* R21034 - VSS_XTD12_1 */
  609. { 21035, 0xF980 }, /* R21035 - VSS_XTD12_0 */
  610. { 21036, 0x0004 }, /* R21036 - VSS_XTD13_1 */
  611. { 21037, 0x9140 }, /* R21037 - VSS_XTD13_0 */
  612. { 21038, 0x00D8 }, /* R21038 - VSS_XTD14_1 */
  613. { 21039, 0xA480 }, /* R21039 - VSS_XTD14_0 */
  614. { 21040, 0x0002 }, /* R21040 - VSS_XTD15_1 */
  615. { 21041, 0x3DC0 }, /* R21041 - VSS_XTD15_0 */
  616. { 21042, 0x00CF }, /* R21042 - VSS_XTD16_1 */
  617. { 21043, 0x7A80 }, /* R21043 - VSS_XTD16_0 */
  618. { 21044, 0x00DC }, /* R21044 - VSS_XTD17_1 */
  619. { 21045, 0x0600 }, /* R21045 - VSS_XTD17_0 */
  620. { 21046, 0x00F2 }, /* R21046 - VSS_XTD18_1 */
  621. { 21047, 0xDAC0 }, /* R21047 - VSS_XTD18_0 */
  622. { 21048, 0x00BA }, /* R21048 - VSS_XTD19_1 */
  623. { 21049, 0xF340 }, /* R21049 - VSS_XTD19_0 */
  624. { 21050, 0x000A }, /* R21050 - VSS_XTD20_1 */
  625. { 21051, 0x7940 }, /* R21051 - VSS_XTD20_0 */
  626. { 21052, 0x001C }, /* R21052 - VSS_XTD21_1 */
  627. { 21053, 0x0680 }, /* R21053 - VSS_XTD21_0 */
  628. { 21054, 0x00FD }, /* R21054 - VSS_XTD22_1 */
  629. { 21055, 0x2D00 }, /* R21055 - VSS_XTD22_0 */
  630. { 21056, 0x001C }, /* R21056 - VSS_XTD23_1 */
  631. { 21057, 0xE840 }, /* R21057 - VSS_XTD23_0 */
  632. { 21058, 0x000D }, /* R21058 - VSS_XTD24_1 */
  633. { 21059, 0xDC40 }, /* R21059 - VSS_XTD24_0 */
  634. { 21060, 0x00FC }, /* R21060 - VSS_XTD25_1 */
  635. { 21061, 0x9D00 }, /* R21061 - VSS_XTD25_0 */
  636. { 21062, 0x0009 }, /* R21062 - VSS_XTD26_1 */
  637. { 21063, 0x5580 }, /* R21063 - VSS_XTD26_0 */
  638. { 21064, 0x00FE }, /* R21064 - VSS_XTD27_1 */
  639. { 21065, 0x7E80 }, /* R21065 - VSS_XTD27_0 */
  640. { 21066, 0x000E }, /* R21066 - VSS_XTD28_1 */
  641. { 21067, 0xAB40 }, /* R21067 - VSS_XTD28_0 */
  642. { 21068, 0x00F9 }, /* R21068 - VSS_XTD29_1 */
  643. { 21069, 0x9880 }, /* R21069 - VSS_XTD29_0 */
  644. { 21070, 0x0009 }, /* R21070 - VSS_XTD30_1 */
  645. { 21071, 0x87C0 }, /* R21071 - VSS_XTD30_0 */
  646. { 21072, 0x00FD }, /* R21072 - VSS_XTD31_1 */
  647. { 21073, 0x2C40 }, /* R21073 - VSS_XTD31_0 */
  648. { 21074, 0x0009 }, /* R21074 - VSS_XTD32_1 */
  649. { 21075, 0x4800 }, /* R21075 - VSS_XTD32_0 */
  650. { 21076, 0x0003 }, /* R21076 - VSS_XTS1_1 */
  651. { 21077, 0x5F40 }, /* R21077 - VSS_XTS1_0 */
  652. { 21078, 0x0000 }, /* R21078 - VSS_XTS2_1 */
  653. { 21079, 0x8700 }, /* R21079 - VSS_XTS2_0 */
  654. { 21080, 0x00FA }, /* R21080 - VSS_XTS3_1 */
  655. { 21081, 0xE4C0 }, /* R21081 - VSS_XTS3_0 */
  656. { 21082, 0x0000 }, /* R21082 - VSS_XTS4_1 */
  657. { 21083, 0x0B40 }, /* R21083 - VSS_XTS4_0 */
  658. { 21084, 0x0004 }, /* R21084 - VSS_XTS5_1 */
  659. { 21085, 0xE180 }, /* R21085 - VSS_XTS5_0 */
  660. { 21086, 0x0001 }, /* R21086 - VSS_XTS6_1 */
  661. { 21087, 0x1F40 }, /* R21087 - VSS_XTS6_0 */
  662. { 21088, 0x00F8 }, /* R21088 - VSS_XTS7_1 */
  663. { 21089, 0xB000 }, /* R21089 - VSS_XTS7_0 */
  664. { 21090, 0x00FB }, /* R21090 - VSS_XTS8_1 */
  665. { 21091, 0xCBC0 }, /* R21091 - VSS_XTS8_0 */
  666. { 21092, 0x0004 }, /* R21092 - VSS_XTS9_1 */
  667. { 21093, 0xF380 }, /* R21093 - VSS_XTS9_0 */
  668. { 21094, 0x0007 }, /* R21094 - VSS_XTS10_1 */
  669. { 21095, 0xDF40 }, /* R21095 - VSS_XTS10_0 */
  670. { 21096, 0x00FF }, /* R21096 - VSS_XTS11_1 */
  671. { 21097, 0x0700 }, /* R21097 - VSS_XTS11_0 */
  672. { 21098, 0x00EF }, /* R21098 - VSS_XTS12_1 */
  673. { 21099, 0xD700 }, /* R21099 - VSS_XTS12_0 */
  674. { 21100, 0x00FB }, /* R21100 - VSS_XTS13_1 */
  675. { 21101, 0xAF40 }, /* R21101 - VSS_XTS13_0 */
  676. { 21102, 0x0010 }, /* R21102 - VSS_XTS14_1 */
  677. { 21103, 0x8A80 }, /* R21103 - VSS_XTS14_0 */
  678. { 21104, 0x0011 }, /* R21104 - VSS_XTS15_1 */
  679. { 21105, 0x07C0 }, /* R21105 - VSS_XTS15_0 */
  680. { 21106, 0x00E0 }, /* R21106 - VSS_XTS16_1 */
  681. { 21107, 0x0800 }, /* R21107 - VSS_XTS16_0 */
  682. { 21108, 0x00D2 }, /* R21108 - VSS_XTS17_1 */
  683. { 21109, 0x7600 }, /* R21109 - VSS_XTS17_0 */
  684. { 21110, 0x0020 }, /* R21110 - VSS_XTS18_1 */
  685. { 21111, 0xCF40 }, /* R21111 - VSS_XTS18_0 */
  686. { 21112, 0x0030 }, /* R21112 - VSS_XTS19_1 */
  687. { 21113, 0x2340 }, /* R21113 - VSS_XTS19_0 */
  688. { 21114, 0x00FD }, /* R21114 - VSS_XTS20_1 */
  689. { 21115, 0x69C0 }, /* R21115 - VSS_XTS20_0 */
  690. { 21116, 0x0028 }, /* R21116 - VSS_XTS21_1 */
  691. { 21117, 0x3500 }, /* R21117 - VSS_XTS21_0 */
  692. { 21118, 0x0006 }, /* R21118 - VSS_XTS22_1 */
  693. { 21119, 0x3300 }, /* R21119 - VSS_XTS22_0 */
  694. { 21120, 0x00D9 }, /* R21120 - VSS_XTS23_1 */
  695. { 21121, 0xF6C0 }, /* R21121 - VSS_XTS23_0 */
  696. { 21122, 0x00F3 }, /* R21122 - VSS_XTS24_1 */
  697. { 21123, 0x3340 }, /* R21123 - VSS_XTS24_0 */
  698. { 21124, 0x000F }, /* R21124 - VSS_XTS25_1 */
  699. { 21125, 0x4200 }, /* R21125 - VSS_XTS25_0 */
  700. { 21126, 0x0004 }, /* R21126 - VSS_XTS26_1 */
  701. { 21127, 0x0C80 }, /* R21127 - VSS_XTS26_0 */
  702. { 21128, 0x00FB }, /* R21128 - VSS_XTS27_1 */
  703. { 21129, 0x3F80 }, /* R21129 - VSS_XTS27_0 */
  704. { 21130, 0x00F7 }, /* R21130 - VSS_XTS28_1 */
  705. { 21131, 0x57C0 }, /* R21131 - VSS_XTS28_0 */
  706. { 21132, 0x0003 }, /* R21132 - VSS_XTS29_1 */
  707. { 21133, 0x5400 }, /* R21133 - VSS_XTS29_0 */
  708. { 21134, 0x0000 }, /* R21134 - VSS_XTS30_1 */
  709. { 21135, 0xC6C0 }, /* R21135 - VSS_XTS30_0 */
  710. { 21136, 0x0003 }, /* R21136 - VSS_XTS31_1 */
  711. { 21137, 0x12C0 }, /* R21137 - VSS_XTS31_0 */
  712. { 21138, 0x00FD }, /* R21138 - VSS_XTS32_1 */
  713. { 21139, 0x8580 }, /* R21139 - VSS_XTS32_0 */
  714. };
  715. static bool wm8962_volatile_register(struct device *dev, unsigned int reg)
  716. {
  717. switch (reg) {
  718. case WM8962_CLOCKING1:
  719. case WM8962_CLOCKING2:
  720. case WM8962_SOFTWARE_RESET:
  721. case WM8962_ALC2:
  722. case WM8962_THERMAL_SHUTDOWN_STATUS:
  723. case WM8962_ADDITIONAL_CONTROL_4:
  724. case WM8962_CLASS_D_CONTROL_1:
  725. case WM8962_DC_SERVO_6:
  726. case WM8962_INTERRUPT_STATUS_1:
  727. case WM8962_INTERRUPT_STATUS_2:
  728. case WM8962_DSP2_EXECCONTROL:
  729. return true;
  730. default:
  731. return false;
  732. }
  733. }
  734. static bool wm8962_readable_register(struct device *dev, unsigned int reg)
  735. {
  736. switch (reg) {
  737. case WM8962_LEFT_INPUT_VOLUME:
  738. case WM8962_RIGHT_INPUT_VOLUME:
  739. case WM8962_HPOUTL_VOLUME:
  740. case WM8962_HPOUTR_VOLUME:
  741. case WM8962_CLOCKING1:
  742. case WM8962_ADC_DAC_CONTROL_1:
  743. case WM8962_ADC_DAC_CONTROL_2:
  744. case WM8962_AUDIO_INTERFACE_0:
  745. case WM8962_CLOCKING2:
  746. case WM8962_AUDIO_INTERFACE_1:
  747. case WM8962_LEFT_DAC_VOLUME:
  748. case WM8962_RIGHT_DAC_VOLUME:
  749. case WM8962_AUDIO_INTERFACE_2:
  750. case WM8962_SOFTWARE_RESET:
  751. case WM8962_ALC1:
  752. case WM8962_ALC2:
  753. case WM8962_ALC3:
  754. case WM8962_NOISE_GATE:
  755. case WM8962_LEFT_ADC_VOLUME:
  756. case WM8962_RIGHT_ADC_VOLUME:
  757. case WM8962_ADDITIONAL_CONTROL_1:
  758. case WM8962_ADDITIONAL_CONTROL_2:
  759. case WM8962_PWR_MGMT_1:
  760. case WM8962_PWR_MGMT_2:
  761. case WM8962_ADDITIONAL_CONTROL_3:
  762. case WM8962_ANTI_POP:
  763. case WM8962_CLOCKING_3:
  764. case WM8962_INPUT_MIXER_CONTROL_1:
  765. case WM8962_LEFT_INPUT_MIXER_VOLUME:
  766. case WM8962_RIGHT_INPUT_MIXER_VOLUME:
  767. case WM8962_INPUT_MIXER_CONTROL_2:
  768. case WM8962_INPUT_BIAS_CONTROL:
  769. case WM8962_LEFT_INPUT_PGA_CONTROL:
  770. case WM8962_RIGHT_INPUT_PGA_CONTROL:
  771. case WM8962_SPKOUTL_VOLUME:
  772. case WM8962_SPKOUTR_VOLUME:
  773. case WM8962_THERMAL_SHUTDOWN_STATUS:
  774. case WM8962_ADDITIONAL_CONTROL_4:
  775. case WM8962_CLASS_D_CONTROL_1:
  776. case WM8962_CLASS_D_CONTROL_2:
  777. case WM8962_CLOCKING_4:
  778. case WM8962_DAC_DSP_MIXING_1:
  779. case WM8962_DAC_DSP_MIXING_2:
  780. case WM8962_DC_SERVO_0:
  781. case WM8962_DC_SERVO_1:
  782. case WM8962_DC_SERVO_4:
  783. case WM8962_DC_SERVO_6:
  784. case WM8962_ANALOGUE_PGA_BIAS:
  785. case WM8962_ANALOGUE_HP_0:
  786. case WM8962_ANALOGUE_HP_2:
  787. case WM8962_CHARGE_PUMP_1:
  788. case WM8962_CHARGE_PUMP_B:
  789. case WM8962_WRITE_SEQUENCER_CONTROL_1:
  790. case WM8962_WRITE_SEQUENCER_CONTROL_2:
  791. case WM8962_WRITE_SEQUENCER_CONTROL_3:
  792. case WM8962_CONTROL_INTERFACE:
  793. case WM8962_MIXER_ENABLES:
  794. case WM8962_HEADPHONE_MIXER_1:
  795. case WM8962_HEADPHONE_MIXER_2:
  796. case WM8962_HEADPHONE_MIXER_3:
  797. case WM8962_HEADPHONE_MIXER_4:
  798. case WM8962_SPEAKER_MIXER_1:
  799. case WM8962_SPEAKER_MIXER_2:
  800. case WM8962_SPEAKER_MIXER_3:
  801. case WM8962_SPEAKER_MIXER_4:
  802. case WM8962_SPEAKER_MIXER_5:
  803. case WM8962_BEEP_GENERATOR_1:
  804. case WM8962_OSCILLATOR_TRIM_3:
  805. case WM8962_OSCILLATOR_TRIM_4:
  806. case WM8962_OSCILLATOR_TRIM_7:
  807. case WM8962_ANALOGUE_CLOCKING1:
  808. case WM8962_ANALOGUE_CLOCKING2:
  809. case WM8962_ANALOGUE_CLOCKING3:
  810. case WM8962_PLL_SOFTWARE_RESET:
  811. case WM8962_PLL2:
  812. case WM8962_PLL_4:
  813. case WM8962_PLL_9:
  814. case WM8962_PLL_10:
  815. case WM8962_PLL_11:
  816. case WM8962_PLL_12:
  817. case WM8962_PLL_13:
  818. case WM8962_PLL_14:
  819. case WM8962_PLL_15:
  820. case WM8962_PLL_16:
  821. case WM8962_FLL_CONTROL_1:
  822. case WM8962_FLL_CONTROL_2:
  823. case WM8962_FLL_CONTROL_3:
  824. case WM8962_FLL_CONTROL_5:
  825. case WM8962_FLL_CONTROL_6:
  826. case WM8962_FLL_CONTROL_7:
  827. case WM8962_FLL_CONTROL_8:
  828. case WM8962_GENERAL_TEST_1:
  829. case WM8962_DF1:
  830. case WM8962_DF2:
  831. case WM8962_DF3:
  832. case WM8962_DF4:
  833. case WM8962_DF5:
  834. case WM8962_DF6:
  835. case WM8962_DF7:
  836. case WM8962_LHPF1:
  837. case WM8962_LHPF2:
  838. case WM8962_THREED1:
  839. case WM8962_THREED2:
  840. case WM8962_THREED3:
  841. case WM8962_THREED4:
  842. case WM8962_DRC_1:
  843. case WM8962_DRC_2:
  844. case WM8962_DRC_3:
  845. case WM8962_DRC_4:
  846. case WM8962_DRC_5:
  847. case WM8962_TLOOPBACK:
  848. case WM8962_EQ1:
  849. case WM8962_EQ2:
  850. case WM8962_EQ3:
  851. case WM8962_EQ4:
  852. case WM8962_EQ5:
  853. case WM8962_EQ6:
  854. case WM8962_EQ7:
  855. case WM8962_EQ8:
  856. case WM8962_EQ9:
  857. case WM8962_EQ10:
  858. case WM8962_EQ11:
  859. case WM8962_EQ12:
  860. case WM8962_EQ13:
  861. case WM8962_EQ14:
  862. case WM8962_EQ15:
  863. case WM8962_EQ16:
  864. case WM8962_EQ17:
  865. case WM8962_EQ18:
  866. case WM8962_EQ19:
  867. case WM8962_EQ20:
  868. case WM8962_EQ21:
  869. case WM8962_EQ22:
  870. case WM8962_EQ23:
  871. case WM8962_EQ24:
  872. case WM8962_EQ25:
  873. case WM8962_EQ26:
  874. case WM8962_EQ27:
  875. case WM8962_EQ28:
  876. case WM8962_EQ29:
  877. case WM8962_EQ30:
  878. case WM8962_EQ31:
  879. case WM8962_EQ32:
  880. case WM8962_EQ33:
  881. case WM8962_EQ34:
  882. case WM8962_EQ35:
  883. case WM8962_EQ36:
  884. case WM8962_EQ37:
  885. case WM8962_EQ38:
  886. case WM8962_EQ39:
  887. case WM8962_EQ40:
  888. case WM8962_EQ41:
  889. case WM8962_GPIO_BASE:
  890. case WM8962_GPIO_2:
  891. case WM8962_GPIO_3:
  892. case WM8962_GPIO_5:
  893. case WM8962_GPIO_6:
  894. case WM8962_INTERRUPT_STATUS_1:
  895. case WM8962_INTERRUPT_STATUS_2:
  896. case WM8962_INTERRUPT_STATUS_1_MASK:
  897. case WM8962_INTERRUPT_STATUS_2_MASK:
  898. case WM8962_INTERRUPT_CONTROL:
  899. case WM8962_IRQ_DEBOUNCE:
  900. case WM8962_MICINT_SOURCE_POL:
  901. case WM8962_DSP2_POWER_MANAGEMENT:
  902. case WM8962_DSP2_EXECCONTROL:
  903. case WM8962_DSP2_INSTRUCTION_RAM_0:
  904. case WM8962_DSP2_ADDRESS_RAM_2:
  905. case WM8962_DSP2_ADDRESS_RAM_1:
  906. case WM8962_DSP2_ADDRESS_RAM_0:
  907. case WM8962_DSP2_DATA1_RAM_1:
  908. case WM8962_DSP2_DATA1_RAM_0:
  909. case WM8962_DSP2_DATA2_RAM_1:
  910. case WM8962_DSP2_DATA2_RAM_0:
  911. case WM8962_DSP2_DATA3_RAM_1:
  912. case WM8962_DSP2_DATA3_RAM_0:
  913. case WM8962_DSP2_COEFF_RAM_0:
  914. case WM8962_RETUNEADC_SHARED_COEFF_1:
  915. case WM8962_RETUNEADC_SHARED_COEFF_0:
  916. case WM8962_RETUNEDAC_SHARED_COEFF_1:
  917. case WM8962_RETUNEDAC_SHARED_COEFF_0:
  918. case WM8962_SOUNDSTAGE_ENABLES_1:
  919. case WM8962_SOUNDSTAGE_ENABLES_0:
  920. case WM8962_HDBASS_AI_1:
  921. case WM8962_HDBASS_AI_0:
  922. case WM8962_HDBASS_AR_1:
  923. case WM8962_HDBASS_AR_0:
  924. case WM8962_HDBASS_B_1:
  925. case WM8962_HDBASS_B_0:
  926. case WM8962_HDBASS_K_1:
  927. case WM8962_HDBASS_K_0:
  928. case WM8962_HDBASS_N1_1:
  929. case WM8962_HDBASS_N1_0:
  930. case WM8962_HDBASS_N2_1:
  931. case WM8962_HDBASS_N2_0:
  932. case WM8962_HDBASS_N3_1:
  933. case WM8962_HDBASS_N3_0:
  934. case WM8962_HDBASS_N4_1:
  935. case WM8962_HDBASS_N4_0:
  936. case WM8962_HDBASS_N5_1:
  937. case WM8962_HDBASS_N5_0:
  938. case WM8962_HDBASS_X1_1:
  939. case WM8962_HDBASS_X1_0:
  940. case WM8962_HDBASS_X2_1:
  941. case WM8962_HDBASS_X2_0:
  942. case WM8962_HDBASS_X3_1:
  943. case WM8962_HDBASS_X3_0:
  944. case WM8962_HDBASS_ATK_1:
  945. case WM8962_HDBASS_ATK_0:
  946. case WM8962_HDBASS_DCY_1:
  947. case WM8962_HDBASS_DCY_0:
  948. case WM8962_HDBASS_PG_1:
  949. case WM8962_HDBASS_PG_0:
  950. case WM8962_HPF_C_1:
  951. case WM8962_HPF_C_0:
  952. case WM8962_ADCL_RETUNE_C1_1:
  953. case WM8962_ADCL_RETUNE_C1_0:
  954. case WM8962_ADCL_RETUNE_C2_1:
  955. case WM8962_ADCL_RETUNE_C2_0:
  956. case WM8962_ADCL_RETUNE_C3_1:
  957. case WM8962_ADCL_RETUNE_C3_0:
  958. case WM8962_ADCL_RETUNE_C4_1:
  959. case WM8962_ADCL_RETUNE_C4_0:
  960. case WM8962_ADCL_RETUNE_C5_1:
  961. case WM8962_ADCL_RETUNE_C5_0:
  962. case WM8962_ADCL_RETUNE_C6_1:
  963. case WM8962_ADCL_RETUNE_C6_0:
  964. case WM8962_ADCL_RETUNE_C7_1:
  965. case WM8962_ADCL_RETUNE_C7_0:
  966. case WM8962_ADCL_RETUNE_C8_1:
  967. case WM8962_ADCL_RETUNE_C8_0:
  968. case WM8962_ADCL_RETUNE_C9_1:
  969. case WM8962_ADCL_RETUNE_C9_0:
  970. case WM8962_ADCL_RETUNE_C10_1:
  971. case WM8962_ADCL_RETUNE_C10_0:
  972. case WM8962_ADCL_RETUNE_C11_1:
  973. case WM8962_ADCL_RETUNE_C11_0:
  974. case WM8962_ADCL_RETUNE_C12_1:
  975. case WM8962_ADCL_RETUNE_C12_0:
  976. case WM8962_ADCL_RETUNE_C13_1:
  977. case WM8962_ADCL_RETUNE_C13_0:
  978. case WM8962_ADCL_RETUNE_C14_1:
  979. case WM8962_ADCL_RETUNE_C14_0:
  980. case WM8962_ADCL_RETUNE_C15_1:
  981. case WM8962_ADCL_RETUNE_C15_0:
  982. case WM8962_ADCL_RETUNE_C16_1:
  983. case WM8962_ADCL_RETUNE_C16_0:
  984. case WM8962_ADCL_RETUNE_C17_1:
  985. case WM8962_ADCL_RETUNE_C17_0:
  986. case WM8962_ADCL_RETUNE_C18_1:
  987. case WM8962_ADCL_RETUNE_C18_0:
  988. case WM8962_ADCL_RETUNE_C19_1:
  989. case WM8962_ADCL_RETUNE_C19_0:
  990. case WM8962_ADCL_RETUNE_C20_1:
  991. case WM8962_ADCL_RETUNE_C20_0:
  992. case WM8962_ADCL_RETUNE_C21_1:
  993. case WM8962_ADCL_RETUNE_C21_0:
  994. case WM8962_ADCL_RETUNE_C22_1:
  995. case WM8962_ADCL_RETUNE_C22_0:
  996. case WM8962_ADCL_RETUNE_C23_1:
  997. case WM8962_ADCL_RETUNE_C23_0:
  998. case WM8962_ADCL_RETUNE_C24_1:
  999. case WM8962_ADCL_RETUNE_C24_0:
  1000. case WM8962_ADCL_RETUNE_C25_1:
  1001. case WM8962_ADCL_RETUNE_C25_0:
  1002. case WM8962_ADCL_RETUNE_C26_1:
  1003. case WM8962_ADCL_RETUNE_C26_0:
  1004. case WM8962_ADCL_RETUNE_C27_1:
  1005. case WM8962_ADCL_RETUNE_C27_0:
  1006. case WM8962_ADCL_RETUNE_C28_1:
  1007. case WM8962_ADCL_RETUNE_C28_0:
  1008. case WM8962_ADCL_RETUNE_C29_1:
  1009. case WM8962_ADCL_RETUNE_C29_0:
  1010. case WM8962_ADCL_RETUNE_C30_1:
  1011. case WM8962_ADCL_RETUNE_C30_0:
  1012. case WM8962_ADCL_RETUNE_C31_1:
  1013. case WM8962_ADCL_RETUNE_C31_0:
  1014. case WM8962_ADCL_RETUNE_C32_1:
  1015. case WM8962_ADCL_RETUNE_C32_0:
  1016. case WM8962_RETUNEADC_PG2_1:
  1017. case WM8962_RETUNEADC_PG2_0:
  1018. case WM8962_RETUNEADC_PG_1:
  1019. case WM8962_RETUNEADC_PG_0:
  1020. case WM8962_ADCR_RETUNE_C1_1:
  1021. case WM8962_ADCR_RETUNE_C1_0:
  1022. case WM8962_ADCR_RETUNE_C2_1:
  1023. case WM8962_ADCR_RETUNE_C2_0:
  1024. case WM8962_ADCR_RETUNE_C3_1:
  1025. case WM8962_ADCR_RETUNE_C3_0:
  1026. case WM8962_ADCR_RETUNE_C4_1:
  1027. case WM8962_ADCR_RETUNE_C4_0:
  1028. case WM8962_ADCR_RETUNE_C5_1:
  1029. case WM8962_ADCR_RETUNE_C5_0:
  1030. case WM8962_ADCR_RETUNE_C6_1:
  1031. case WM8962_ADCR_RETUNE_C6_0:
  1032. case WM8962_ADCR_RETUNE_C7_1:
  1033. case WM8962_ADCR_RETUNE_C7_0:
  1034. case WM8962_ADCR_RETUNE_C8_1:
  1035. case WM8962_ADCR_RETUNE_C8_0:
  1036. case WM8962_ADCR_RETUNE_C9_1:
  1037. case WM8962_ADCR_RETUNE_C9_0:
  1038. case WM8962_ADCR_RETUNE_C10_1:
  1039. case WM8962_ADCR_RETUNE_C10_0:
  1040. case WM8962_ADCR_RETUNE_C11_1:
  1041. case WM8962_ADCR_RETUNE_C11_0:
  1042. case WM8962_ADCR_RETUNE_C12_1:
  1043. case WM8962_ADCR_RETUNE_C12_0:
  1044. case WM8962_ADCR_RETUNE_C13_1:
  1045. case WM8962_ADCR_RETUNE_C13_0:
  1046. case WM8962_ADCR_RETUNE_C14_1:
  1047. case WM8962_ADCR_RETUNE_C14_0:
  1048. case WM8962_ADCR_RETUNE_C15_1:
  1049. case WM8962_ADCR_RETUNE_C15_0:
  1050. case WM8962_ADCR_RETUNE_C16_1:
  1051. case WM8962_ADCR_RETUNE_C16_0:
  1052. case WM8962_ADCR_RETUNE_C17_1:
  1053. case WM8962_ADCR_RETUNE_C17_0:
  1054. case WM8962_ADCR_RETUNE_C18_1:
  1055. case WM8962_ADCR_RETUNE_C18_0:
  1056. case WM8962_ADCR_RETUNE_C19_1:
  1057. case WM8962_ADCR_RETUNE_C19_0:
  1058. case WM8962_ADCR_RETUNE_C20_1:
  1059. case WM8962_ADCR_RETUNE_C20_0:
  1060. case WM8962_ADCR_RETUNE_C21_1:
  1061. case WM8962_ADCR_RETUNE_C21_0:
  1062. case WM8962_ADCR_RETUNE_C22_1:
  1063. case WM8962_ADCR_RETUNE_C22_0:
  1064. case WM8962_ADCR_RETUNE_C23_1:
  1065. case WM8962_ADCR_RETUNE_C23_0:
  1066. case WM8962_ADCR_RETUNE_C24_1:
  1067. case WM8962_ADCR_RETUNE_C24_0:
  1068. case WM8962_ADCR_RETUNE_C25_1:
  1069. case WM8962_ADCR_RETUNE_C25_0:
  1070. case WM8962_ADCR_RETUNE_C26_1:
  1071. case WM8962_ADCR_RETUNE_C26_0:
  1072. case WM8962_ADCR_RETUNE_C27_1:
  1073. case WM8962_ADCR_RETUNE_C27_0:
  1074. case WM8962_ADCR_RETUNE_C28_1:
  1075. case WM8962_ADCR_RETUNE_C28_0:
  1076. case WM8962_ADCR_RETUNE_C29_1:
  1077. case WM8962_ADCR_RETUNE_C29_0:
  1078. case WM8962_ADCR_RETUNE_C30_1:
  1079. case WM8962_ADCR_RETUNE_C30_0:
  1080. case WM8962_ADCR_RETUNE_C31_1:
  1081. case WM8962_ADCR_RETUNE_C31_0:
  1082. case WM8962_ADCR_RETUNE_C32_1:
  1083. case WM8962_ADCR_RETUNE_C32_0:
  1084. case WM8962_DACL_RETUNE_C1_1:
  1085. case WM8962_DACL_RETUNE_C1_0:
  1086. case WM8962_DACL_RETUNE_C2_1:
  1087. case WM8962_DACL_RETUNE_C2_0:
  1088. case WM8962_DACL_RETUNE_C3_1:
  1089. case WM8962_DACL_RETUNE_C3_0:
  1090. case WM8962_DACL_RETUNE_C4_1:
  1091. case WM8962_DACL_RETUNE_C4_0:
  1092. case WM8962_DACL_RETUNE_C5_1:
  1093. case WM8962_DACL_RETUNE_C5_0:
  1094. case WM8962_DACL_RETUNE_C6_1:
  1095. case WM8962_DACL_RETUNE_C6_0:
  1096. case WM8962_DACL_RETUNE_C7_1:
  1097. case WM8962_DACL_RETUNE_C7_0:
  1098. case WM8962_DACL_RETUNE_C8_1:
  1099. case WM8962_DACL_RETUNE_C8_0:
  1100. case WM8962_DACL_RETUNE_C9_1:
  1101. case WM8962_DACL_RETUNE_C9_0:
  1102. case WM8962_DACL_RETUNE_C10_1:
  1103. case WM8962_DACL_RETUNE_C10_0:
  1104. case WM8962_DACL_RETUNE_C11_1:
  1105. case WM8962_DACL_RETUNE_C11_0:
  1106. case WM8962_DACL_RETUNE_C12_1:
  1107. case WM8962_DACL_RETUNE_C12_0:
  1108. case WM8962_DACL_RETUNE_C13_1:
  1109. case WM8962_DACL_RETUNE_C13_0:
  1110. case WM8962_DACL_RETUNE_C14_1:
  1111. case WM8962_DACL_RETUNE_C14_0:
  1112. case WM8962_DACL_RETUNE_C15_1:
  1113. case WM8962_DACL_RETUNE_C15_0:
  1114. case WM8962_DACL_RETUNE_C16_1:
  1115. case WM8962_DACL_RETUNE_C16_0:
  1116. case WM8962_DACL_RETUNE_C17_1:
  1117. case WM8962_DACL_RETUNE_C17_0:
  1118. case WM8962_DACL_RETUNE_C18_1:
  1119. case WM8962_DACL_RETUNE_C18_0:
  1120. case WM8962_DACL_RETUNE_C19_1:
  1121. case WM8962_DACL_RETUNE_C19_0:
  1122. case WM8962_DACL_RETUNE_C20_1:
  1123. case WM8962_DACL_RETUNE_C20_0:
  1124. case WM8962_DACL_RETUNE_C21_1:
  1125. case WM8962_DACL_RETUNE_C21_0:
  1126. case WM8962_DACL_RETUNE_C22_1:
  1127. case WM8962_DACL_RETUNE_C22_0:
  1128. case WM8962_DACL_RETUNE_C23_1:
  1129. case WM8962_DACL_RETUNE_C23_0:
  1130. case WM8962_DACL_RETUNE_C24_1:
  1131. case WM8962_DACL_RETUNE_C24_0:
  1132. case WM8962_DACL_RETUNE_C25_1:
  1133. case WM8962_DACL_RETUNE_C25_0:
  1134. case WM8962_DACL_RETUNE_C26_1:
  1135. case WM8962_DACL_RETUNE_C26_0:
  1136. case WM8962_DACL_RETUNE_C27_1:
  1137. case WM8962_DACL_RETUNE_C27_0:
  1138. case WM8962_DACL_RETUNE_C28_1:
  1139. case WM8962_DACL_RETUNE_C28_0:
  1140. case WM8962_DACL_RETUNE_C29_1:
  1141. case WM8962_DACL_RETUNE_C29_0:
  1142. case WM8962_DACL_RETUNE_C30_1:
  1143. case WM8962_DACL_RETUNE_C30_0:
  1144. case WM8962_DACL_RETUNE_C31_1:
  1145. case WM8962_DACL_RETUNE_C31_0:
  1146. case WM8962_DACL_RETUNE_C32_1:
  1147. case WM8962_DACL_RETUNE_C32_0:
  1148. case WM8962_RETUNEDAC_PG2_1:
  1149. case WM8962_RETUNEDAC_PG2_0:
  1150. case WM8962_RETUNEDAC_PG_1:
  1151. case WM8962_RETUNEDAC_PG_0:
  1152. case WM8962_DACR_RETUNE_C1_1:
  1153. case WM8962_DACR_RETUNE_C1_0:
  1154. case WM8962_DACR_RETUNE_C2_1:
  1155. case WM8962_DACR_RETUNE_C2_0:
  1156. case WM8962_DACR_RETUNE_C3_1:
  1157. case WM8962_DACR_RETUNE_C3_0:
  1158. case WM8962_DACR_RETUNE_C4_1:
  1159. case WM8962_DACR_RETUNE_C4_0:
  1160. case WM8962_DACR_RETUNE_C5_1:
  1161. case WM8962_DACR_RETUNE_C5_0:
  1162. case WM8962_DACR_RETUNE_C6_1:
  1163. case WM8962_DACR_RETUNE_C6_0:
  1164. case WM8962_DACR_RETUNE_C7_1:
  1165. case WM8962_DACR_RETUNE_C7_0:
  1166. case WM8962_DACR_RETUNE_C8_1:
  1167. case WM8962_DACR_RETUNE_C8_0:
  1168. case WM8962_DACR_RETUNE_C9_1:
  1169. case WM8962_DACR_RETUNE_C9_0:
  1170. case WM8962_DACR_RETUNE_C10_1:
  1171. case WM8962_DACR_RETUNE_C10_0:
  1172. case WM8962_DACR_RETUNE_C11_1:
  1173. case WM8962_DACR_RETUNE_C11_0:
  1174. case WM8962_DACR_RETUNE_C12_1:
  1175. case WM8962_DACR_RETUNE_C12_0:
  1176. case WM8962_DACR_RETUNE_C13_1:
  1177. case WM8962_DACR_RETUNE_C13_0:
  1178. case WM8962_DACR_RETUNE_C14_1:
  1179. case WM8962_DACR_RETUNE_C14_0:
  1180. case WM8962_DACR_RETUNE_C15_1:
  1181. case WM8962_DACR_RETUNE_C15_0:
  1182. case WM8962_DACR_RETUNE_C16_1:
  1183. case WM8962_DACR_RETUNE_C16_0:
  1184. case WM8962_DACR_RETUNE_C17_1:
  1185. case WM8962_DACR_RETUNE_C17_0:
  1186. case WM8962_DACR_RETUNE_C18_1:
  1187. case WM8962_DACR_RETUNE_C18_0:
  1188. case WM8962_DACR_RETUNE_C19_1:
  1189. case WM8962_DACR_RETUNE_C19_0:
  1190. case WM8962_DACR_RETUNE_C20_1:
  1191. case WM8962_DACR_RETUNE_C20_0:
  1192. case WM8962_DACR_RETUNE_C21_1:
  1193. case WM8962_DACR_RETUNE_C21_0:
  1194. case WM8962_DACR_RETUNE_C22_1:
  1195. case WM8962_DACR_RETUNE_C22_0:
  1196. case WM8962_DACR_RETUNE_C23_1:
  1197. case WM8962_DACR_RETUNE_C23_0:
  1198. case WM8962_DACR_RETUNE_C24_1:
  1199. case WM8962_DACR_RETUNE_C24_0:
  1200. case WM8962_DACR_RETUNE_C25_1:
  1201. case WM8962_DACR_RETUNE_C25_0:
  1202. case WM8962_DACR_RETUNE_C26_1:
  1203. case WM8962_DACR_RETUNE_C26_0:
  1204. case WM8962_DACR_RETUNE_C27_1:
  1205. case WM8962_DACR_RETUNE_C27_0:
  1206. case WM8962_DACR_RETUNE_C28_1:
  1207. case WM8962_DACR_RETUNE_C28_0:
  1208. case WM8962_DACR_RETUNE_C29_1:
  1209. case WM8962_DACR_RETUNE_C29_0:
  1210. case WM8962_DACR_RETUNE_C30_1:
  1211. case WM8962_DACR_RETUNE_C30_0:
  1212. case WM8962_DACR_RETUNE_C31_1:
  1213. case WM8962_DACR_RETUNE_C31_0:
  1214. case WM8962_DACR_RETUNE_C32_1:
  1215. case WM8962_DACR_RETUNE_C32_0:
  1216. case WM8962_VSS_XHD2_1:
  1217. case WM8962_VSS_XHD2_0:
  1218. case WM8962_VSS_XHD3_1:
  1219. case WM8962_VSS_XHD3_0:
  1220. case WM8962_VSS_XHN1_1:
  1221. case WM8962_VSS_XHN1_0:
  1222. case WM8962_VSS_XHN2_1:
  1223. case WM8962_VSS_XHN2_0:
  1224. case WM8962_VSS_XHN3_1:
  1225. case WM8962_VSS_XHN3_0:
  1226. case WM8962_VSS_XLA_1:
  1227. case WM8962_VSS_XLA_0:
  1228. case WM8962_VSS_XLB_1:
  1229. case WM8962_VSS_XLB_0:
  1230. case WM8962_VSS_XLG_1:
  1231. case WM8962_VSS_XLG_0:
  1232. case WM8962_VSS_PG2_1:
  1233. case WM8962_VSS_PG2_0:
  1234. case WM8962_VSS_PG_1:
  1235. case WM8962_VSS_PG_0:
  1236. case WM8962_VSS_XTD1_1:
  1237. case WM8962_VSS_XTD1_0:
  1238. case WM8962_VSS_XTD2_1:
  1239. case WM8962_VSS_XTD2_0:
  1240. case WM8962_VSS_XTD3_1:
  1241. case WM8962_VSS_XTD3_0:
  1242. case WM8962_VSS_XTD4_1:
  1243. case WM8962_VSS_XTD4_0:
  1244. case WM8962_VSS_XTD5_1:
  1245. case WM8962_VSS_XTD5_0:
  1246. case WM8962_VSS_XTD6_1:
  1247. case WM8962_VSS_XTD6_0:
  1248. case WM8962_VSS_XTD7_1:
  1249. case WM8962_VSS_XTD7_0:
  1250. case WM8962_VSS_XTD8_1:
  1251. case WM8962_VSS_XTD8_0:
  1252. case WM8962_VSS_XTD9_1:
  1253. case WM8962_VSS_XTD9_0:
  1254. case WM8962_VSS_XTD10_1:
  1255. case WM8962_VSS_XTD10_0:
  1256. case WM8962_VSS_XTD11_1:
  1257. case WM8962_VSS_XTD11_0:
  1258. case WM8962_VSS_XTD12_1:
  1259. case WM8962_VSS_XTD12_0:
  1260. case WM8962_VSS_XTD13_1:
  1261. case WM8962_VSS_XTD13_0:
  1262. case WM8962_VSS_XTD14_1:
  1263. case WM8962_VSS_XTD14_0:
  1264. case WM8962_VSS_XTD15_1:
  1265. case WM8962_VSS_XTD15_0:
  1266. case WM8962_VSS_XTD16_1:
  1267. case WM8962_VSS_XTD16_0:
  1268. case WM8962_VSS_XTD17_1:
  1269. case WM8962_VSS_XTD17_0:
  1270. case WM8962_VSS_XTD18_1:
  1271. case WM8962_VSS_XTD18_0:
  1272. case WM8962_VSS_XTD19_1:
  1273. case WM8962_VSS_XTD19_0:
  1274. case WM8962_VSS_XTD20_1:
  1275. case WM8962_VSS_XTD20_0:
  1276. case WM8962_VSS_XTD21_1:
  1277. case WM8962_VSS_XTD21_0:
  1278. case WM8962_VSS_XTD22_1:
  1279. case WM8962_VSS_XTD22_0:
  1280. case WM8962_VSS_XTD23_1:
  1281. case WM8962_VSS_XTD23_0:
  1282. case WM8962_VSS_XTD24_1:
  1283. case WM8962_VSS_XTD24_0:
  1284. case WM8962_VSS_XTD25_1:
  1285. case WM8962_VSS_XTD25_0:
  1286. case WM8962_VSS_XTD26_1:
  1287. case WM8962_VSS_XTD26_0:
  1288. case WM8962_VSS_XTD27_1:
  1289. case WM8962_VSS_XTD27_0:
  1290. case WM8962_VSS_XTD28_1:
  1291. case WM8962_VSS_XTD28_0:
  1292. case WM8962_VSS_XTD29_1:
  1293. case WM8962_VSS_XTD29_0:
  1294. case WM8962_VSS_XTD30_1:
  1295. case WM8962_VSS_XTD30_0:
  1296. case WM8962_VSS_XTD31_1:
  1297. case WM8962_VSS_XTD31_0:
  1298. case WM8962_VSS_XTD32_1:
  1299. case WM8962_VSS_XTD32_0:
  1300. case WM8962_VSS_XTS1_1:
  1301. case WM8962_VSS_XTS1_0:
  1302. case WM8962_VSS_XTS2_1:
  1303. case WM8962_VSS_XTS2_0:
  1304. case WM8962_VSS_XTS3_1:
  1305. case WM8962_VSS_XTS3_0:
  1306. case WM8962_VSS_XTS4_1:
  1307. case WM8962_VSS_XTS4_0:
  1308. case WM8962_VSS_XTS5_1:
  1309. case WM8962_VSS_XTS5_0:
  1310. case WM8962_VSS_XTS6_1:
  1311. case WM8962_VSS_XTS6_0:
  1312. case WM8962_VSS_XTS7_1:
  1313. case WM8962_VSS_XTS7_0:
  1314. case WM8962_VSS_XTS8_1:
  1315. case WM8962_VSS_XTS8_0:
  1316. case WM8962_VSS_XTS9_1:
  1317. case WM8962_VSS_XTS9_0:
  1318. case WM8962_VSS_XTS10_1:
  1319. case WM8962_VSS_XTS10_0:
  1320. case WM8962_VSS_XTS11_1:
  1321. case WM8962_VSS_XTS11_0:
  1322. case WM8962_VSS_XTS12_1:
  1323. case WM8962_VSS_XTS12_0:
  1324. case WM8962_VSS_XTS13_1:
  1325. case WM8962_VSS_XTS13_0:
  1326. case WM8962_VSS_XTS14_1:
  1327. case WM8962_VSS_XTS14_0:
  1328. case WM8962_VSS_XTS15_1:
  1329. case WM8962_VSS_XTS15_0:
  1330. case WM8962_VSS_XTS16_1:
  1331. case WM8962_VSS_XTS16_0:
  1332. case WM8962_VSS_XTS17_1:
  1333. case WM8962_VSS_XTS17_0:
  1334. case WM8962_VSS_XTS18_1:
  1335. case WM8962_VSS_XTS18_0:
  1336. case WM8962_VSS_XTS19_1:
  1337. case WM8962_VSS_XTS19_0:
  1338. case WM8962_VSS_XTS20_1:
  1339. case WM8962_VSS_XTS20_0:
  1340. case WM8962_VSS_XTS21_1:
  1341. case WM8962_VSS_XTS21_0:
  1342. case WM8962_VSS_XTS22_1:
  1343. case WM8962_VSS_XTS22_0:
  1344. case WM8962_VSS_XTS23_1:
  1345. case WM8962_VSS_XTS23_0:
  1346. case WM8962_VSS_XTS24_1:
  1347. case WM8962_VSS_XTS24_0:
  1348. case WM8962_VSS_XTS25_1:
  1349. case WM8962_VSS_XTS25_0:
  1350. case WM8962_VSS_XTS26_1:
  1351. case WM8962_VSS_XTS26_0:
  1352. case WM8962_VSS_XTS27_1:
  1353. case WM8962_VSS_XTS27_0:
  1354. case WM8962_VSS_XTS28_1:
  1355. case WM8962_VSS_XTS28_0:
  1356. case WM8962_VSS_XTS29_1:
  1357. case WM8962_VSS_XTS29_0:
  1358. case WM8962_VSS_XTS30_1:
  1359. case WM8962_VSS_XTS30_0:
  1360. case WM8962_VSS_XTS31_1:
  1361. case WM8962_VSS_XTS31_0:
  1362. case WM8962_VSS_XTS32_1:
  1363. case WM8962_VSS_XTS32_0:
  1364. return true;
  1365. default:
  1366. return false;
  1367. }
  1368. }
  1369. static int wm8962_reset(struct wm8962_priv *wm8962)
  1370. {
  1371. int ret;
  1372. ret = regmap_write(wm8962->regmap, WM8962_SOFTWARE_RESET, 0x6243);
  1373. if (ret != 0)
  1374. return ret;
  1375. return regmap_write(wm8962->regmap, WM8962_PLL_SOFTWARE_RESET, 0);
  1376. }
  1377. static const DECLARE_TLV_DB_SCALE(inpga_tlv, -2325, 75, 0);
  1378. static const DECLARE_TLV_DB_SCALE(mixin_tlv, -1500, 300, 0);
  1379. static const unsigned int mixinpga_tlv[] = {
  1380. TLV_DB_RANGE_HEAD(5),
  1381. 0, 1, TLV_DB_SCALE_ITEM(0, 600, 0),
  1382. 2, 2, TLV_DB_SCALE_ITEM(1300, 1300, 0),
  1383. 3, 4, TLV_DB_SCALE_ITEM(1800, 200, 0),
  1384. 5, 5, TLV_DB_SCALE_ITEM(2400, 0, 0),
  1385. 6, 7, TLV_DB_SCALE_ITEM(2700, 300, 0),
  1386. };
  1387. static const DECLARE_TLV_DB_SCALE(beep_tlv, -9600, 600, 1);
  1388. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  1389. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  1390. static const DECLARE_TLV_DB_SCALE(inmix_tlv, -600, 600, 0);
  1391. static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
  1392. static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
  1393. static const DECLARE_TLV_DB_SCALE(hp_tlv, -700, 100, 0);
  1394. static const unsigned int classd_tlv[] = {
  1395. TLV_DB_RANGE_HEAD(2),
  1396. 0, 6, TLV_DB_SCALE_ITEM(0, 150, 0),
  1397. 7, 7, TLV_DB_SCALE_ITEM(1200, 0, 0),
  1398. };
  1399. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  1400. static int wm8962_dsp2_write_config(struct snd_soc_codec *codec)
  1401. {
  1402. return regcache_sync_region(codec->control_data,
  1403. WM8962_HDBASS_AI_1, WM8962_MAX_REGISTER);
  1404. }
  1405. static int wm8962_dsp2_set_enable(struct snd_soc_codec *codec, u16 val)
  1406. {
  1407. u16 adcl = snd_soc_read(codec, WM8962_LEFT_ADC_VOLUME);
  1408. u16 adcr = snd_soc_read(codec, WM8962_RIGHT_ADC_VOLUME);
  1409. u16 dac = snd_soc_read(codec, WM8962_ADC_DAC_CONTROL_1);
  1410. /* Mute the ADCs and DACs */
  1411. snd_soc_write(codec, WM8962_LEFT_ADC_VOLUME, 0);
  1412. snd_soc_write(codec, WM8962_RIGHT_ADC_VOLUME, WM8962_ADC_VU);
  1413. snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
  1414. WM8962_DAC_MUTE, WM8962_DAC_MUTE);
  1415. snd_soc_write(codec, WM8962_SOUNDSTAGE_ENABLES_0, val);
  1416. /* Restore the ADCs and DACs */
  1417. snd_soc_write(codec, WM8962_LEFT_ADC_VOLUME, adcl);
  1418. snd_soc_write(codec, WM8962_RIGHT_ADC_VOLUME, adcr);
  1419. snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
  1420. WM8962_DAC_MUTE, dac);
  1421. return 0;
  1422. }
  1423. static int wm8962_dsp2_start(struct snd_soc_codec *codec)
  1424. {
  1425. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  1426. wm8962_dsp2_write_config(codec);
  1427. snd_soc_write(codec, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_RUNR);
  1428. wm8962_dsp2_set_enable(codec, wm8962->dsp2_ena);
  1429. return 0;
  1430. }
  1431. static int wm8962_dsp2_stop(struct snd_soc_codec *codec)
  1432. {
  1433. wm8962_dsp2_set_enable(codec, 0);
  1434. snd_soc_write(codec, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_STOP);
  1435. return 0;
  1436. }
  1437. #define WM8962_DSP2_ENABLE(xname, xshift) \
  1438. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1439. .info = wm8962_dsp2_ena_info, \
  1440. .get = wm8962_dsp2_ena_get, .put = wm8962_dsp2_ena_put, \
  1441. .private_value = xshift }
  1442. static int wm8962_dsp2_ena_info(struct snd_kcontrol *kcontrol,
  1443. struct snd_ctl_elem_info *uinfo)
  1444. {
  1445. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  1446. uinfo->count = 1;
  1447. uinfo->value.integer.min = 0;
  1448. uinfo->value.integer.max = 1;
  1449. return 0;
  1450. }
  1451. static int wm8962_dsp2_ena_get(struct snd_kcontrol *kcontrol,
  1452. struct snd_ctl_elem_value *ucontrol)
  1453. {
  1454. int shift = kcontrol->private_value;
  1455. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1456. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  1457. ucontrol->value.integer.value[0] = !!(wm8962->dsp2_ena & 1 << shift);
  1458. return 0;
  1459. }
  1460. static int wm8962_dsp2_ena_put(struct snd_kcontrol *kcontrol,
  1461. struct snd_ctl_elem_value *ucontrol)
  1462. {
  1463. int shift = kcontrol->private_value;
  1464. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1465. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  1466. int old = wm8962->dsp2_ena;
  1467. int ret = 0;
  1468. int dsp2_running = snd_soc_read(codec, WM8962_DSP2_POWER_MANAGEMENT) &
  1469. WM8962_DSP2_ENA;
  1470. mutex_lock(&codec->mutex);
  1471. if (ucontrol->value.integer.value[0])
  1472. wm8962->dsp2_ena |= 1 << shift;
  1473. else
  1474. wm8962->dsp2_ena &= ~(1 << shift);
  1475. if (wm8962->dsp2_ena == old)
  1476. goto out;
  1477. ret = 1;
  1478. if (dsp2_running) {
  1479. if (wm8962->dsp2_ena)
  1480. wm8962_dsp2_set_enable(codec, wm8962->dsp2_ena);
  1481. else
  1482. wm8962_dsp2_stop(codec);
  1483. }
  1484. out:
  1485. mutex_unlock(&codec->mutex);
  1486. return ret;
  1487. }
  1488. /* The VU bits for the headphones are in a different register to the mute
  1489. * bits and only take effect on the PGA if it is actually powered.
  1490. */
  1491. static int wm8962_put_hp_sw(struct snd_kcontrol *kcontrol,
  1492. struct snd_ctl_elem_value *ucontrol)
  1493. {
  1494. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1495. u16 *reg_cache = codec->reg_cache;
  1496. int ret;
  1497. /* Apply the update (if any) */
  1498. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  1499. if (ret == 0)
  1500. return 0;
  1501. /* If the left PGA is enabled hit that VU bit... */
  1502. if (snd_soc_read(codec, WM8962_PWR_MGMT_2) & WM8962_HPOUTL_PGA_ENA)
  1503. return snd_soc_write(codec, WM8962_HPOUTL_VOLUME,
  1504. reg_cache[WM8962_HPOUTL_VOLUME]);
  1505. /* ...otherwise the right. The VU is stereo. */
  1506. if (snd_soc_read(codec, WM8962_PWR_MGMT_2) & WM8962_HPOUTR_PGA_ENA)
  1507. return snd_soc_write(codec, WM8962_HPOUTR_VOLUME,
  1508. reg_cache[WM8962_HPOUTR_VOLUME]);
  1509. return 0;
  1510. }
  1511. /* The VU bits for the speakers are in a different register to the mute
  1512. * bits and only take effect on the PGA if it is actually powered.
  1513. */
  1514. static int wm8962_put_spk_sw(struct snd_kcontrol *kcontrol,
  1515. struct snd_ctl_elem_value *ucontrol)
  1516. {
  1517. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1518. int ret;
  1519. /* Apply the update (if any) */
  1520. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  1521. if (ret == 0)
  1522. return 0;
  1523. /* If the left PGA is enabled hit that VU bit... */
  1524. ret = snd_soc_read(codec, WM8962_PWR_MGMT_2);
  1525. if (ret & WM8962_SPKOUTL_PGA_ENA) {
  1526. snd_soc_write(codec, WM8962_SPKOUTL_VOLUME,
  1527. snd_soc_read(codec, WM8962_SPKOUTL_VOLUME));
  1528. return 1;
  1529. }
  1530. /* ...otherwise the right. The VU is stereo. */
  1531. if (ret & WM8962_SPKOUTR_PGA_ENA)
  1532. snd_soc_write(codec, WM8962_SPKOUTR_VOLUME,
  1533. snd_soc_read(codec, WM8962_SPKOUTR_VOLUME));
  1534. return 1;
  1535. }
  1536. static const char *cap_hpf_mode_text[] = {
  1537. "Hi-fi", "Application"
  1538. };
  1539. static const struct soc_enum cap_hpf_mode =
  1540. SOC_ENUM_SINGLE(WM8962_ADC_DAC_CONTROL_2, 10, 2, cap_hpf_mode_text);
  1541. static const char *cap_lhpf_mode_text[] = {
  1542. "LPF", "HPF"
  1543. };
  1544. static const struct soc_enum cap_lhpf_mode =
  1545. SOC_ENUM_SINGLE(WM8962_LHPF1, 1, 2, cap_lhpf_mode_text);
  1546. static const struct snd_kcontrol_new wm8962_snd_controls[] = {
  1547. SOC_DOUBLE("Input Mixer Switch", WM8962_INPUT_MIXER_CONTROL_1, 3, 2, 1, 1),
  1548. SOC_SINGLE_TLV("MIXINL IN2L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 6, 7, 0,
  1549. mixin_tlv),
  1550. SOC_SINGLE_TLV("MIXINL PGA Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 3, 7, 0,
  1551. mixinpga_tlv),
  1552. SOC_SINGLE_TLV("MIXINL IN3L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 0, 7, 0,
  1553. mixin_tlv),
  1554. SOC_SINGLE_TLV("MIXINR IN2R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 6, 7, 0,
  1555. mixin_tlv),
  1556. SOC_SINGLE_TLV("MIXINR PGA Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 3, 7, 0,
  1557. mixinpga_tlv),
  1558. SOC_SINGLE_TLV("MIXINR IN3R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 0, 7, 0,
  1559. mixin_tlv),
  1560. SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8962_LEFT_ADC_VOLUME,
  1561. WM8962_RIGHT_ADC_VOLUME, 1, 127, 0, digital_tlv),
  1562. SOC_DOUBLE_R_TLV("Capture Volume", WM8962_LEFT_INPUT_VOLUME,
  1563. WM8962_RIGHT_INPUT_VOLUME, 0, 63, 0, inpga_tlv),
  1564. SOC_DOUBLE_R("Capture Switch", WM8962_LEFT_INPUT_VOLUME,
  1565. WM8962_RIGHT_INPUT_VOLUME, 7, 1, 1),
  1566. SOC_DOUBLE_R("Capture ZC Switch", WM8962_LEFT_INPUT_VOLUME,
  1567. WM8962_RIGHT_INPUT_VOLUME, 6, 1, 1),
  1568. SOC_SINGLE("Capture HPF Switch", WM8962_ADC_DAC_CONTROL_1, 0, 1, 1),
  1569. SOC_ENUM("Capture HPF Mode", cap_hpf_mode),
  1570. SOC_SINGLE("Capture HPF Cutoff", WM8962_ADC_DAC_CONTROL_2, 7, 7, 0),
  1571. SOC_SINGLE("Capture LHPF Switch", WM8962_LHPF1, 0, 1, 0),
  1572. SOC_ENUM("Capture LHPF Mode", cap_lhpf_mode),
  1573. SOC_DOUBLE_R_TLV("Sidetone Volume", WM8962_DAC_DSP_MIXING_1,
  1574. WM8962_DAC_DSP_MIXING_2, 4, 12, 0, st_tlv),
  1575. SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8962_LEFT_DAC_VOLUME,
  1576. WM8962_RIGHT_DAC_VOLUME, 1, 127, 0, digital_tlv),
  1577. SOC_SINGLE("DAC High Performance Switch", WM8962_ADC_DAC_CONTROL_2, 0, 1, 0),
  1578. SOC_SINGLE("DAC L/R Swap Switch", WM8962_AUDIO_INTERFACE_0, 5, 1, 0),
  1579. SOC_SINGLE("ADC L/R Swap Switch", WM8962_AUDIO_INTERFACE_0, 8, 1, 0),
  1580. SOC_SINGLE("ADC High Performance Switch", WM8962_ADDITIONAL_CONTROL_1,
  1581. 5, 1, 0),
  1582. SOC_SINGLE_TLV("Beep Volume", WM8962_BEEP_GENERATOR_1, 4, 15, 0, beep_tlv),
  1583. SOC_DOUBLE_R_TLV("Headphone Volume", WM8962_HPOUTL_VOLUME,
  1584. WM8962_HPOUTR_VOLUME, 0, 127, 0, out_tlv),
  1585. SOC_DOUBLE_EXT("Headphone Switch", WM8962_PWR_MGMT_2, 1, 0, 1, 1,
  1586. snd_soc_get_volsw, wm8962_put_hp_sw),
  1587. SOC_DOUBLE_R("Headphone ZC Switch", WM8962_HPOUTL_VOLUME, WM8962_HPOUTR_VOLUME,
  1588. 7, 1, 0),
  1589. SOC_DOUBLE_TLV("Headphone Aux Volume", WM8962_ANALOGUE_HP_2, 3, 6, 7, 0,
  1590. hp_tlv),
  1591. SOC_DOUBLE_R("Headphone Mixer Switch", WM8962_HEADPHONE_MIXER_3,
  1592. WM8962_HEADPHONE_MIXER_4, 8, 1, 1),
  1593. SOC_SINGLE_TLV("HPMIXL IN4L Volume", WM8962_HEADPHONE_MIXER_3,
  1594. 3, 7, 0, bypass_tlv),
  1595. SOC_SINGLE_TLV("HPMIXL IN4R Volume", WM8962_HEADPHONE_MIXER_3,
  1596. 0, 7, 0, bypass_tlv),
  1597. SOC_SINGLE_TLV("HPMIXL MIXINL Volume", WM8962_HEADPHONE_MIXER_3,
  1598. 7, 1, 1, inmix_tlv),
  1599. SOC_SINGLE_TLV("HPMIXL MIXINR Volume", WM8962_HEADPHONE_MIXER_3,
  1600. 6, 1, 1, inmix_tlv),
  1601. SOC_SINGLE_TLV("HPMIXR IN4L Volume", WM8962_HEADPHONE_MIXER_4,
  1602. 3, 7, 0, bypass_tlv),
  1603. SOC_SINGLE_TLV("HPMIXR IN4R Volume", WM8962_HEADPHONE_MIXER_4,
  1604. 0, 7, 0, bypass_tlv),
  1605. SOC_SINGLE_TLV("HPMIXR MIXINL Volume", WM8962_HEADPHONE_MIXER_4,
  1606. 7, 1, 1, inmix_tlv),
  1607. SOC_SINGLE_TLV("HPMIXR MIXINR Volume", WM8962_HEADPHONE_MIXER_4,
  1608. 6, 1, 1, inmix_tlv),
  1609. SOC_SINGLE_TLV("Speaker Boost Volume", WM8962_CLASS_D_CONTROL_2, 0, 7, 0,
  1610. classd_tlv),
  1611. SOC_SINGLE("EQ Switch", WM8962_EQ1, WM8962_EQ_ENA_SHIFT, 1, 0),
  1612. SOC_DOUBLE_R_TLV("EQ1 Volume", WM8962_EQ2, WM8962_EQ22,
  1613. WM8962_EQL_B1_GAIN_SHIFT, 31, 0, eq_tlv),
  1614. SOC_DOUBLE_R_TLV("EQ2 Volume", WM8962_EQ2, WM8962_EQ22,
  1615. WM8962_EQL_B2_GAIN_SHIFT, 31, 0, eq_tlv),
  1616. SOC_DOUBLE_R_TLV("EQ3 Volume", WM8962_EQ2, WM8962_EQ22,
  1617. WM8962_EQL_B3_GAIN_SHIFT, 31, 0, eq_tlv),
  1618. SOC_DOUBLE_R_TLV("EQ4 Volume", WM8962_EQ3, WM8962_EQ23,
  1619. WM8962_EQL_B4_GAIN_SHIFT, 31, 0, eq_tlv),
  1620. SOC_DOUBLE_R_TLV("EQ5 Volume", WM8962_EQ3, WM8962_EQ23,
  1621. WM8962_EQL_B5_GAIN_SHIFT, 31, 0, eq_tlv),
  1622. SOC_SINGLE("3D Switch", WM8962_THREED1, 0, 1, 0),
  1623. SND_SOC_BYTES_MASK("3D Coefficients", WM8962_THREED1, 4, WM8962_THREED_ENA),
  1624. SOC_SINGLE("DF1 Switch", WM8962_DF1, 0, 1, 0),
  1625. SND_SOC_BYTES_MASK("DF1 Coefficients", WM8962_DF1, 7, WM8962_DF1_ENA),
  1626. SOC_SINGLE("DRC Switch", WM8962_DRC_1, 0, 1, 0),
  1627. SND_SOC_BYTES_MASK("DRC Coefficients", WM8962_DRC_1, 5, WM8962_DRC_ENA),
  1628. WM8962_DSP2_ENABLE("VSS Switch", WM8962_VSS_ENA_SHIFT),
  1629. SND_SOC_BYTES("VSS Coefficients", WM8962_VSS_XHD2_1, 148),
  1630. WM8962_DSP2_ENABLE("HPF1 Switch", WM8962_HPF1_ENA_SHIFT),
  1631. WM8962_DSP2_ENABLE("HPF2 Switch", WM8962_HPF2_ENA_SHIFT),
  1632. SND_SOC_BYTES("HPF Coefficients", WM8962_LHPF2, 1),
  1633. WM8962_DSP2_ENABLE("HD Bass Switch", WM8962_HDBASS_ENA_SHIFT),
  1634. SND_SOC_BYTES("HD Bass Coefficients", WM8962_HDBASS_AI_1, 30),
  1635. };
  1636. static const struct snd_kcontrol_new wm8962_spk_mono_controls[] = {
  1637. SOC_SINGLE_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME, 0, 127, 0, out_tlv),
  1638. SOC_SINGLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 1, 1,
  1639. snd_soc_get_volsw, wm8962_put_spk_sw),
  1640. SOC_SINGLE("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, 7, 1, 0),
  1641. SOC_SINGLE("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3, 8, 1, 1),
  1642. SOC_SINGLE_TLV("Speaker Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
  1643. 3, 7, 0, bypass_tlv),
  1644. SOC_SINGLE_TLV("Speaker Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
  1645. 0, 7, 0, bypass_tlv),
  1646. SOC_SINGLE_TLV("Speaker Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
  1647. 7, 1, 1, inmix_tlv),
  1648. SOC_SINGLE_TLV("Speaker Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
  1649. 6, 1, 1, inmix_tlv),
  1650. SOC_SINGLE_TLV("Speaker Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
  1651. 7, 1, 0, inmix_tlv),
  1652. SOC_SINGLE_TLV("Speaker Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
  1653. 6, 1, 0, inmix_tlv),
  1654. };
  1655. static const struct snd_kcontrol_new wm8962_spk_stereo_controls[] = {
  1656. SOC_DOUBLE_R_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME,
  1657. WM8962_SPKOUTR_VOLUME, 0, 127, 0, out_tlv),
  1658. SOC_DOUBLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 0, 1, 1,
  1659. snd_soc_get_volsw, wm8962_put_spk_sw),
  1660. SOC_DOUBLE_R("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, WM8962_SPKOUTR_VOLUME,
  1661. 7, 1, 0),
  1662. SOC_DOUBLE_R("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3,
  1663. WM8962_SPEAKER_MIXER_4, 8, 1, 1),
  1664. SOC_SINGLE_TLV("SPKOUTL Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
  1665. 3, 7, 0, bypass_tlv),
  1666. SOC_SINGLE_TLV("SPKOUTL Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
  1667. 0, 7, 0, bypass_tlv),
  1668. SOC_SINGLE_TLV("SPKOUTL Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
  1669. 7, 1, 1, inmix_tlv),
  1670. SOC_SINGLE_TLV("SPKOUTL Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
  1671. 6, 1, 1, inmix_tlv),
  1672. SOC_SINGLE_TLV("SPKOUTL Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
  1673. 7, 1, 0, inmix_tlv),
  1674. SOC_SINGLE_TLV("SPKOUTL Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
  1675. 6, 1, 0, inmix_tlv),
  1676. SOC_SINGLE_TLV("SPKOUTR Mixer IN4L Volume", WM8962_SPEAKER_MIXER_4,
  1677. 3, 7, 0, bypass_tlv),
  1678. SOC_SINGLE_TLV("SPKOUTR Mixer IN4R Volume", WM8962_SPEAKER_MIXER_4,
  1679. 0, 7, 0, bypass_tlv),
  1680. SOC_SINGLE_TLV("SPKOUTR Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_4,
  1681. 7, 1, 1, inmix_tlv),
  1682. SOC_SINGLE_TLV("SPKOUTR Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_4,
  1683. 6, 1, 1, inmix_tlv),
  1684. SOC_SINGLE_TLV("SPKOUTR Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
  1685. 5, 1, 0, inmix_tlv),
  1686. SOC_SINGLE_TLV("SPKOUTR Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
  1687. 4, 1, 0, inmix_tlv),
  1688. };
  1689. static int cp_event(struct snd_soc_dapm_widget *w,
  1690. struct snd_kcontrol *kcontrol, int event)
  1691. {
  1692. switch (event) {
  1693. case SND_SOC_DAPM_POST_PMU:
  1694. msleep(5);
  1695. break;
  1696. default:
  1697. BUG();
  1698. return -EINVAL;
  1699. }
  1700. return 0;
  1701. }
  1702. static int hp_event(struct snd_soc_dapm_widget *w,
  1703. struct snd_kcontrol *kcontrol, int event)
  1704. {
  1705. struct snd_soc_codec *codec = w->codec;
  1706. int timeout;
  1707. int reg;
  1708. int expected = (WM8962_DCS_STARTUP_DONE_HP1L |
  1709. WM8962_DCS_STARTUP_DONE_HP1R);
  1710. switch (event) {
  1711. case SND_SOC_DAPM_POST_PMU:
  1712. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1713. WM8962_HP1L_ENA | WM8962_HP1R_ENA,
  1714. WM8962_HP1L_ENA | WM8962_HP1R_ENA);
  1715. udelay(20);
  1716. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1717. WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY,
  1718. WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY);
  1719. /* Start the DC servo */
  1720. snd_soc_update_bits(codec, WM8962_DC_SERVO_1,
  1721. WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
  1722. WM8962_HP1L_DCS_STARTUP |
  1723. WM8962_HP1R_DCS_STARTUP,
  1724. WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
  1725. WM8962_HP1L_DCS_STARTUP |
  1726. WM8962_HP1R_DCS_STARTUP);
  1727. /* Wait for it to complete, should be well under 100ms */
  1728. timeout = 0;
  1729. do {
  1730. msleep(1);
  1731. reg = snd_soc_read(codec, WM8962_DC_SERVO_6);
  1732. if (reg < 0) {
  1733. dev_err(codec->dev,
  1734. "Failed to read DCS status: %d\n",
  1735. reg);
  1736. continue;
  1737. }
  1738. dev_dbg(codec->dev, "DCS status: %x\n", reg);
  1739. } while (++timeout < 200 && (reg & expected) != expected);
  1740. if ((reg & expected) != expected)
  1741. dev_err(codec->dev, "DC servo timed out\n");
  1742. else
  1743. dev_dbg(codec->dev, "DC servo complete after %dms\n",
  1744. timeout);
  1745. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1746. WM8962_HP1L_ENA_OUTP |
  1747. WM8962_HP1R_ENA_OUTP,
  1748. WM8962_HP1L_ENA_OUTP |
  1749. WM8962_HP1R_ENA_OUTP);
  1750. udelay(20);
  1751. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1752. WM8962_HP1L_RMV_SHORT |
  1753. WM8962_HP1R_RMV_SHORT,
  1754. WM8962_HP1L_RMV_SHORT |
  1755. WM8962_HP1R_RMV_SHORT);
  1756. break;
  1757. case SND_SOC_DAPM_PRE_PMD:
  1758. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1759. WM8962_HP1L_RMV_SHORT |
  1760. WM8962_HP1R_RMV_SHORT, 0);
  1761. udelay(20);
  1762. snd_soc_update_bits(codec, WM8962_DC_SERVO_1,
  1763. WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
  1764. WM8962_HP1L_DCS_STARTUP |
  1765. WM8962_HP1R_DCS_STARTUP,
  1766. 0);
  1767. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1768. WM8962_HP1L_ENA | WM8962_HP1R_ENA |
  1769. WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY |
  1770. WM8962_HP1L_ENA_OUTP |
  1771. WM8962_HP1R_ENA_OUTP, 0);
  1772. break;
  1773. default:
  1774. BUG();
  1775. return -EINVAL;
  1776. }
  1777. return 0;
  1778. }
  1779. /* VU bits for the output PGAs only take effect while the PGA is powered */
  1780. static int out_pga_event(struct snd_soc_dapm_widget *w,
  1781. struct snd_kcontrol *kcontrol, int event)
  1782. {
  1783. struct snd_soc_codec *codec = w->codec;
  1784. int reg;
  1785. switch (w->shift) {
  1786. case WM8962_HPOUTR_PGA_ENA_SHIFT:
  1787. reg = WM8962_HPOUTR_VOLUME;
  1788. break;
  1789. case WM8962_HPOUTL_PGA_ENA_SHIFT:
  1790. reg = WM8962_HPOUTL_VOLUME;
  1791. break;
  1792. case WM8962_SPKOUTR_PGA_ENA_SHIFT:
  1793. reg = WM8962_SPKOUTR_VOLUME;
  1794. break;
  1795. case WM8962_SPKOUTL_PGA_ENA_SHIFT:
  1796. reg = WM8962_SPKOUTL_VOLUME;
  1797. break;
  1798. default:
  1799. BUG();
  1800. return -EINVAL;
  1801. }
  1802. switch (event) {
  1803. case SND_SOC_DAPM_POST_PMU:
  1804. return snd_soc_write(codec, reg, snd_soc_read(codec, reg));
  1805. default:
  1806. BUG();
  1807. return -EINVAL;
  1808. }
  1809. }
  1810. static int dsp2_event(struct snd_soc_dapm_widget *w,
  1811. struct snd_kcontrol *kcontrol, int event)
  1812. {
  1813. struct snd_soc_codec *codec = w->codec;
  1814. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  1815. switch (event) {
  1816. case SND_SOC_DAPM_POST_PMU:
  1817. if (wm8962->dsp2_ena)
  1818. wm8962_dsp2_start(codec);
  1819. break;
  1820. case SND_SOC_DAPM_PRE_PMD:
  1821. if (wm8962->dsp2_ena)
  1822. wm8962_dsp2_stop(codec);
  1823. break;
  1824. default:
  1825. BUG();
  1826. return -EINVAL;
  1827. }
  1828. return 0;
  1829. }
  1830. static const char *st_text[] = { "None", "Left", "Right" };
  1831. static const struct soc_enum str_enum =
  1832. SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_1, 2, 3, st_text);
  1833. static const struct snd_kcontrol_new str_mux =
  1834. SOC_DAPM_ENUM("Right Sidetone", str_enum);
  1835. static const struct soc_enum stl_enum =
  1836. SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_2, 2, 3, st_text);
  1837. static const struct snd_kcontrol_new stl_mux =
  1838. SOC_DAPM_ENUM("Left Sidetone", stl_enum);
  1839. static const char *outmux_text[] = { "DAC", "Mixer" };
  1840. static const struct soc_enum spkoutr_enum =
  1841. SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_2, 7, 2, outmux_text);
  1842. static const struct snd_kcontrol_new spkoutr_mux =
  1843. SOC_DAPM_ENUM("SPKOUTR Mux", spkoutr_enum);
  1844. static const struct soc_enum spkoutl_enum =
  1845. SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_1, 7, 2, outmux_text);
  1846. static const struct snd_kcontrol_new spkoutl_mux =
  1847. SOC_DAPM_ENUM("SPKOUTL Mux", spkoutl_enum);
  1848. static const struct soc_enum hpoutr_enum =
  1849. SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_2, 7, 2, outmux_text);
  1850. static const struct snd_kcontrol_new hpoutr_mux =
  1851. SOC_DAPM_ENUM("HPOUTR Mux", hpoutr_enum);
  1852. static const struct soc_enum hpoutl_enum =
  1853. SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_1, 7, 2, outmux_text);
  1854. static const struct snd_kcontrol_new hpoutl_mux =
  1855. SOC_DAPM_ENUM("HPOUTL Mux", hpoutl_enum);
  1856. static const struct snd_kcontrol_new inpgal[] = {
  1857. SOC_DAPM_SINGLE("IN1L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 3, 1, 0),
  1858. SOC_DAPM_SINGLE("IN2L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 2, 1, 0),
  1859. SOC_DAPM_SINGLE("IN3L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 1, 1, 0),
  1860. SOC_DAPM_SINGLE("IN4L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 0, 1, 0),
  1861. };
  1862. static const struct snd_kcontrol_new inpgar[] = {
  1863. SOC_DAPM_SINGLE("IN1R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 3, 1, 0),
  1864. SOC_DAPM_SINGLE("IN2R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 2, 1, 0),
  1865. SOC_DAPM_SINGLE("IN3R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 1, 1, 0),
  1866. SOC_DAPM_SINGLE("IN4R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 0, 1, 0),
  1867. };
  1868. static const struct snd_kcontrol_new mixinl[] = {
  1869. SOC_DAPM_SINGLE("IN2L Switch", WM8962_INPUT_MIXER_CONTROL_2, 5, 1, 0),
  1870. SOC_DAPM_SINGLE("IN3L Switch", WM8962_INPUT_MIXER_CONTROL_2, 4, 1, 0),
  1871. SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 3, 1, 0),
  1872. };
  1873. static const struct snd_kcontrol_new mixinr[] = {
  1874. SOC_DAPM_SINGLE("IN2R Switch", WM8962_INPUT_MIXER_CONTROL_2, 2, 1, 0),
  1875. SOC_DAPM_SINGLE("IN3R Switch", WM8962_INPUT_MIXER_CONTROL_2, 1, 1, 0),
  1876. SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 0, 1, 0),
  1877. };
  1878. static const struct snd_kcontrol_new hpmixl[] = {
  1879. SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_1, 5, 1, 0),
  1880. SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_1, 4, 1, 0),
  1881. SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_1, 3, 1, 0),
  1882. SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_1, 2, 1, 0),
  1883. SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_1, 1, 1, 0),
  1884. SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_1, 0, 1, 0),
  1885. };
  1886. static const struct snd_kcontrol_new hpmixr[] = {
  1887. SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_2, 5, 1, 0),
  1888. SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_2, 4, 1, 0),
  1889. SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_2, 3, 1, 0),
  1890. SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_2, 2, 1, 0),
  1891. SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_2, 1, 1, 0),
  1892. SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_2, 0, 1, 0),
  1893. };
  1894. static const struct snd_kcontrol_new spkmixl[] = {
  1895. SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_1, 5, 1, 0),
  1896. SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_1, 4, 1, 0),
  1897. SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_1, 3, 1, 0),
  1898. SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_1, 2, 1, 0),
  1899. SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_1, 1, 1, 0),
  1900. SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_1, 0, 1, 0),
  1901. };
  1902. static const struct snd_kcontrol_new spkmixr[] = {
  1903. SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_2, 5, 1, 0),
  1904. SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_2, 4, 1, 0),
  1905. SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_2, 3, 1, 0),
  1906. SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_2, 2, 1, 0),
  1907. SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_2, 1, 1, 0),
  1908. SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_2, 0, 1, 0),
  1909. };
  1910. static const struct snd_soc_dapm_widget wm8962_dapm_widgets[] = {
  1911. SND_SOC_DAPM_INPUT("IN1L"),
  1912. SND_SOC_DAPM_INPUT("IN1R"),
  1913. SND_SOC_DAPM_INPUT("IN2L"),
  1914. SND_SOC_DAPM_INPUT("IN2R"),
  1915. SND_SOC_DAPM_INPUT("IN3L"),
  1916. SND_SOC_DAPM_INPUT("IN3R"),
  1917. SND_SOC_DAPM_INPUT("IN4L"),
  1918. SND_SOC_DAPM_INPUT("IN4R"),
  1919. SND_SOC_DAPM_SIGGEN("Beep"),
  1920. SND_SOC_DAPM_INPUT("DMICDAT"),
  1921. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8962_PWR_MGMT_1, 1, 0, NULL, 0),
  1922. SND_SOC_DAPM_SUPPLY("Class G", WM8962_CHARGE_PUMP_B, 0, 1, NULL, 0),
  1923. SND_SOC_DAPM_SUPPLY("SYSCLK", WM8962_CLOCKING2, 5, 0, NULL, 0),
  1924. SND_SOC_DAPM_SUPPLY("Charge Pump", WM8962_CHARGE_PUMP_1, 0, 0, cp_event,
  1925. SND_SOC_DAPM_POST_PMU),
  1926. SND_SOC_DAPM_SUPPLY("TOCLK", WM8962_ADDITIONAL_CONTROL_1, 0, 0, NULL, 0),
  1927. SND_SOC_DAPM_SUPPLY_S("DSP2", 1, WM8962_DSP2_POWER_MANAGEMENT,
  1928. WM8962_DSP2_ENA_SHIFT, 0, dsp2_event,
  1929. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1930. SND_SOC_DAPM_SUPPLY("TEMP_HP", WM8962_ADDITIONAL_CONTROL_4, 2, 0, NULL, 0),
  1931. SND_SOC_DAPM_SUPPLY("TEMP_SPK", WM8962_ADDITIONAL_CONTROL_4, 1, 0, NULL, 0),
  1932. SND_SOC_DAPM_MIXER("INPGAL", WM8962_LEFT_INPUT_PGA_CONTROL, 4, 0,
  1933. inpgal, ARRAY_SIZE(inpgal)),
  1934. SND_SOC_DAPM_MIXER("INPGAR", WM8962_RIGHT_INPUT_PGA_CONTROL, 4, 0,
  1935. inpgar, ARRAY_SIZE(inpgar)),
  1936. SND_SOC_DAPM_MIXER("MIXINL", WM8962_PWR_MGMT_1, 5, 0,
  1937. mixinl, ARRAY_SIZE(mixinl)),
  1938. SND_SOC_DAPM_MIXER("MIXINR", WM8962_PWR_MGMT_1, 4, 0,
  1939. mixinr, ARRAY_SIZE(mixinr)),
  1940. SND_SOC_DAPM_AIF_IN("DMIC_ENA", NULL, 0, WM8962_PWR_MGMT_1, 10, 0),
  1941. SND_SOC_DAPM_ADC("ADCL", "Capture", WM8962_PWR_MGMT_1, 3, 0),
  1942. SND_SOC_DAPM_ADC("ADCR", "Capture", WM8962_PWR_MGMT_1, 2, 0),
  1943. SND_SOC_DAPM_MUX("STL", SND_SOC_NOPM, 0, 0, &stl_mux),
  1944. SND_SOC_DAPM_MUX("STR", SND_SOC_NOPM, 0, 0, &str_mux),
  1945. SND_SOC_DAPM_DAC("DACL", "Playback", WM8962_PWR_MGMT_2, 8, 0),
  1946. SND_SOC_DAPM_DAC("DACR", "Playback", WM8962_PWR_MGMT_2, 7, 0),
  1947. SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
  1948. SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
  1949. SND_SOC_DAPM_MIXER("HPMIXL", WM8962_MIXER_ENABLES, 3, 0,
  1950. hpmixl, ARRAY_SIZE(hpmixl)),
  1951. SND_SOC_DAPM_MIXER("HPMIXR", WM8962_MIXER_ENABLES, 2, 0,
  1952. hpmixr, ARRAY_SIZE(hpmixr)),
  1953. SND_SOC_DAPM_MUX_E("HPOUTL PGA", WM8962_PWR_MGMT_2, 6, 0, &hpoutl_mux,
  1954. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1955. SND_SOC_DAPM_MUX_E("HPOUTR PGA", WM8962_PWR_MGMT_2, 5, 0, &hpoutr_mux,
  1956. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1957. SND_SOC_DAPM_PGA_E("HPOUT", SND_SOC_NOPM, 0, 0, NULL, 0, hp_event,
  1958. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1959. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  1960. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  1961. };
  1962. static const struct snd_soc_dapm_widget wm8962_dapm_spk_mono_widgets[] = {
  1963. SND_SOC_DAPM_MIXER("Speaker Mixer", WM8962_MIXER_ENABLES, 1, 0,
  1964. spkmixl, ARRAY_SIZE(spkmixl)),
  1965. SND_SOC_DAPM_MUX_E("Speaker PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
  1966. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1967. SND_SOC_DAPM_PGA("Speaker Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
  1968. SND_SOC_DAPM_OUTPUT("SPKOUT"),
  1969. };
  1970. static const struct snd_soc_dapm_widget wm8962_dapm_spk_stereo_widgets[] = {
  1971. SND_SOC_DAPM_MIXER("SPKOUTL Mixer", WM8962_MIXER_ENABLES, 1, 0,
  1972. spkmixl, ARRAY_SIZE(spkmixl)),
  1973. SND_SOC_DAPM_MIXER("SPKOUTR Mixer", WM8962_MIXER_ENABLES, 0, 0,
  1974. spkmixr, ARRAY_SIZE(spkmixr)),
  1975. SND_SOC_DAPM_MUX_E("SPKOUTL PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
  1976. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1977. SND_SOC_DAPM_MUX_E("SPKOUTR PGA", WM8962_PWR_MGMT_2, 3, 0, &spkoutr_mux,
  1978. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1979. SND_SOC_DAPM_PGA("SPKOUTR Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
  1980. SND_SOC_DAPM_PGA("SPKOUTL Output", WM8962_CLASS_D_CONTROL_1, 6, 0, NULL, 0),
  1981. SND_SOC_DAPM_OUTPUT("SPKOUTL"),
  1982. SND_SOC_DAPM_OUTPUT("SPKOUTR"),
  1983. };
  1984. static const struct snd_soc_dapm_route wm8962_intercon[] = {
  1985. { "INPGAL", "IN1L Switch", "IN1L" },
  1986. { "INPGAL", "IN2L Switch", "IN2L" },
  1987. { "INPGAL", "IN3L Switch", "IN3L" },
  1988. { "INPGAL", "IN4L Switch", "IN4L" },
  1989. { "INPGAR", "IN1R Switch", "IN1R" },
  1990. { "INPGAR", "IN2R Switch", "IN2R" },
  1991. { "INPGAR", "IN3R Switch", "IN3R" },
  1992. { "INPGAR", "IN4R Switch", "IN4R" },
  1993. { "MIXINL", "IN2L Switch", "IN2L" },
  1994. { "MIXINL", "IN3L Switch", "IN3L" },
  1995. { "MIXINL", "PGA Switch", "INPGAL" },
  1996. { "MIXINR", "IN2R Switch", "IN2R" },
  1997. { "MIXINR", "IN3R Switch", "IN3R" },
  1998. { "MIXINR", "PGA Switch", "INPGAR" },
  1999. { "MICBIAS", NULL, "SYSCLK" },
  2000. { "DMIC_ENA", NULL, "DMICDAT" },
  2001. { "ADCL", NULL, "SYSCLK" },
  2002. { "ADCL", NULL, "TOCLK" },
  2003. { "ADCL", NULL, "MIXINL" },
  2004. { "ADCL", NULL, "DMIC_ENA" },
  2005. { "ADCL", NULL, "DSP2" },
  2006. { "ADCR", NULL, "SYSCLK" },
  2007. { "ADCR", NULL, "TOCLK" },
  2008. { "ADCR", NULL, "MIXINR" },
  2009. { "ADCR", NULL, "DMIC_ENA" },
  2010. { "ADCR", NULL, "DSP2" },
  2011. { "STL", "Left", "ADCL" },
  2012. { "STL", "Right", "ADCR" },
  2013. { "STL", NULL, "Class G" },
  2014. { "STR", "Left", "ADCL" },
  2015. { "STR", "Right", "ADCR" },
  2016. { "STR", NULL, "Class G" },
  2017. { "DACL", NULL, "SYSCLK" },
  2018. { "DACL", NULL, "TOCLK" },
  2019. { "DACL", NULL, "Beep" },
  2020. { "DACL", NULL, "STL" },
  2021. { "DACL", NULL, "DSP2" },
  2022. { "DACR", NULL, "SYSCLK" },
  2023. { "DACR", NULL, "TOCLK" },
  2024. { "DACR", NULL, "Beep" },
  2025. { "DACR", NULL, "STR" },
  2026. { "DACR", NULL, "DSP2" },
  2027. { "HPMIXL", "IN4L Switch", "IN4L" },
  2028. { "HPMIXL", "IN4R Switch", "IN4R" },
  2029. { "HPMIXL", "DACL Switch", "DACL" },
  2030. { "HPMIXL", "DACR Switch", "DACR" },
  2031. { "HPMIXL", "MIXINL Switch", "MIXINL" },
  2032. { "HPMIXL", "MIXINR Switch", "MIXINR" },
  2033. { "HPMIXR", "IN4L Switch", "IN4L" },
  2034. { "HPMIXR", "IN4R Switch", "IN4R" },
  2035. { "HPMIXR", "DACL Switch", "DACL" },
  2036. { "HPMIXR", "DACR Switch", "DACR" },
  2037. { "HPMIXR", "MIXINL Switch", "MIXINL" },
  2038. { "HPMIXR", "MIXINR Switch", "MIXINR" },
  2039. { "Left Bypass", NULL, "HPMIXL" },
  2040. { "Left Bypass", NULL, "Class G" },
  2041. { "Right Bypass", NULL, "HPMIXR" },
  2042. { "Right Bypass", NULL, "Class G" },
  2043. { "HPOUTL PGA", "Mixer", "Left Bypass" },
  2044. { "HPOUTL PGA", "DAC", "DACL" },
  2045. { "HPOUTR PGA", "Mixer", "Right Bypass" },
  2046. { "HPOUTR PGA", "DAC", "DACR" },
  2047. { "HPOUT", NULL, "HPOUTL PGA" },
  2048. { "HPOUT", NULL, "HPOUTR PGA" },
  2049. { "HPOUT", NULL, "Charge Pump" },
  2050. { "HPOUT", NULL, "SYSCLK" },
  2051. { "HPOUT", NULL, "TOCLK" },
  2052. { "HPOUTL", NULL, "HPOUT" },
  2053. { "HPOUTR", NULL, "HPOUT" },
  2054. { "HPOUTL", NULL, "TEMP_HP" },
  2055. { "HPOUTR", NULL, "TEMP_HP" },
  2056. };
  2057. static const struct snd_soc_dapm_route wm8962_spk_mono_intercon[] = {
  2058. { "Speaker Mixer", "IN4L Switch", "IN4L" },
  2059. { "Speaker Mixer", "IN4R Switch", "IN4R" },
  2060. { "Speaker Mixer", "DACL Switch", "DACL" },
  2061. { "Speaker Mixer", "DACR Switch", "DACR" },
  2062. { "Speaker Mixer", "MIXINL Switch", "MIXINL" },
  2063. { "Speaker Mixer", "MIXINR Switch", "MIXINR" },
  2064. { "Speaker PGA", "Mixer", "Speaker Mixer" },
  2065. { "Speaker PGA", "DAC", "DACL" },
  2066. { "Speaker Output", NULL, "Speaker PGA" },
  2067. { "Speaker Output", NULL, "SYSCLK" },
  2068. { "Speaker Output", NULL, "TOCLK" },
  2069. { "Speaker Output", NULL, "TEMP_SPK" },
  2070. { "SPKOUT", NULL, "Speaker Output" },
  2071. };
  2072. static const struct snd_soc_dapm_route wm8962_spk_stereo_intercon[] = {
  2073. { "SPKOUTL Mixer", "IN4L Switch", "IN4L" },
  2074. { "SPKOUTL Mixer", "IN4R Switch", "IN4R" },
  2075. { "SPKOUTL Mixer", "DACL Switch", "DACL" },
  2076. { "SPKOUTL Mixer", "DACR Switch", "DACR" },
  2077. { "SPKOUTL Mixer", "MIXINL Switch", "MIXINL" },
  2078. { "SPKOUTL Mixer", "MIXINR Switch", "MIXINR" },
  2079. { "SPKOUTR Mixer", "IN4L Switch", "IN4L" },
  2080. { "SPKOUTR Mixer", "IN4R Switch", "IN4R" },
  2081. { "SPKOUTR Mixer", "DACL Switch", "DACL" },
  2082. { "SPKOUTR Mixer", "DACR Switch", "DACR" },
  2083. { "SPKOUTR Mixer", "MIXINL Switch", "MIXINL" },
  2084. { "SPKOUTR Mixer", "MIXINR Switch", "MIXINR" },
  2085. { "SPKOUTL PGA", "Mixer", "SPKOUTL Mixer" },
  2086. { "SPKOUTL PGA", "DAC", "DACL" },
  2087. { "SPKOUTR PGA", "Mixer", "SPKOUTR Mixer" },
  2088. { "SPKOUTR PGA", "DAC", "DACR" },
  2089. { "SPKOUTL Output", NULL, "SPKOUTL PGA" },
  2090. { "SPKOUTL Output", NULL, "SYSCLK" },
  2091. { "SPKOUTL Output", NULL, "TOCLK" },
  2092. { "SPKOUTL Output", NULL, "TEMP_SPK" },
  2093. { "SPKOUTR Output", NULL, "SPKOUTR PGA" },
  2094. { "SPKOUTR Output", NULL, "SYSCLK" },
  2095. { "SPKOUTR Output", NULL, "TOCLK" },
  2096. { "SPKOUTR Output", NULL, "TEMP_SPK" },
  2097. { "SPKOUTL", NULL, "SPKOUTL Output" },
  2098. { "SPKOUTR", NULL, "SPKOUTR Output" },
  2099. };
  2100. static int wm8962_add_widgets(struct snd_soc_codec *codec)
  2101. {
  2102. struct wm8962_pdata *pdata = dev_get_platdata(codec->dev);
  2103. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2104. snd_soc_add_codec_controls(codec, wm8962_snd_controls,
  2105. ARRAY_SIZE(wm8962_snd_controls));
  2106. if (pdata && pdata->spk_mono)
  2107. snd_soc_add_codec_controls(codec, wm8962_spk_mono_controls,
  2108. ARRAY_SIZE(wm8962_spk_mono_controls));
  2109. else
  2110. snd_soc_add_codec_controls(codec, wm8962_spk_stereo_controls,
  2111. ARRAY_SIZE(wm8962_spk_stereo_controls));
  2112. snd_soc_dapm_new_controls(dapm, wm8962_dapm_widgets,
  2113. ARRAY_SIZE(wm8962_dapm_widgets));
  2114. if (pdata && pdata->spk_mono)
  2115. snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_mono_widgets,
  2116. ARRAY_SIZE(wm8962_dapm_spk_mono_widgets));
  2117. else
  2118. snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_stereo_widgets,
  2119. ARRAY_SIZE(wm8962_dapm_spk_stereo_widgets));
  2120. snd_soc_dapm_add_routes(dapm, wm8962_intercon,
  2121. ARRAY_SIZE(wm8962_intercon));
  2122. if (pdata && pdata->spk_mono)
  2123. snd_soc_dapm_add_routes(dapm, wm8962_spk_mono_intercon,
  2124. ARRAY_SIZE(wm8962_spk_mono_intercon));
  2125. else
  2126. snd_soc_dapm_add_routes(dapm, wm8962_spk_stereo_intercon,
  2127. ARRAY_SIZE(wm8962_spk_stereo_intercon));
  2128. snd_soc_dapm_disable_pin(dapm, "Beep");
  2129. return 0;
  2130. }
  2131. /* -1 for reserved values */
  2132. static const int bclk_divs[] = {
  2133. 1, -1, 2, 3, 4, -1, 6, 8, -1, 12, 16, 24, -1, 32, 32, 32
  2134. };
  2135. static const int sysclk_rates[] = {
  2136. 64, 128, 192, 256, 384, 512, 768, 1024, 1408, 1536, 3072, 6144
  2137. };
  2138. static void wm8962_configure_bclk(struct snd_soc_codec *codec)
  2139. {
  2140. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2141. int dspclk, i;
  2142. int clocking2 = 0;
  2143. int clocking4 = 0;
  2144. int aif2 = 0;
  2145. if (!wm8962->sysclk_rate) {
  2146. dev_dbg(codec->dev, "No SYSCLK configured\n");
  2147. return;
  2148. }
  2149. if (!wm8962->bclk || !wm8962->lrclk) {
  2150. dev_dbg(codec->dev, "No audio clocks configured\n");
  2151. return;
  2152. }
  2153. for (i = 0; i < ARRAY_SIZE(sysclk_rates); i++) {
  2154. if (sysclk_rates[i] == wm8962->sysclk_rate / wm8962->lrclk) {
  2155. clocking4 |= i << WM8962_SYSCLK_RATE_SHIFT;
  2156. break;
  2157. }
  2158. }
  2159. if (i == ARRAY_SIZE(sysclk_rates)) {
  2160. dev_err(codec->dev, "Unsupported sysclk ratio %d\n",
  2161. wm8962->sysclk_rate / wm8962->lrclk);
  2162. return;
  2163. }
  2164. dev_dbg(codec->dev, "Selected sysclk ratio %d\n", sysclk_rates[i]);
  2165. snd_soc_update_bits(codec, WM8962_CLOCKING_4,
  2166. WM8962_SYSCLK_RATE_MASK, clocking4);
  2167. dspclk = snd_soc_read(codec, WM8962_CLOCKING1);
  2168. if (dspclk < 0) {
  2169. dev_err(codec->dev, "Failed to read DSPCLK: %d\n", dspclk);
  2170. return;
  2171. }
  2172. dspclk = (dspclk & WM8962_DSPCLK_DIV_MASK) >> WM8962_DSPCLK_DIV_SHIFT;
  2173. switch (dspclk) {
  2174. case 0:
  2175. dspclk = wm8962->sysclk_rate;
  2176. break;
  2177. case 1:
  2178. dspclk = wm8962->sysclk_rate / 2;
  2179. break;
  2180. case 2:
  2181. dspclk = wm8962->sysclk_rate / 4;
  2182. break;
  2183. default:
  2184. dev_warn(codec->dev, "Unknown DSPCLK divisor read back\n");
  2185. dspclk = wm8962->sysclk;
  2186. }
  2187. dev_dbg(codec->dev, "DSPCLK is %dHz, BCLK %d\n", dspclk, wm8962->bclk);
  2188. /* We're expecting an exact match */
  2189. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2190. if (bclk_divs[i] < 0)
  2191. continue;
  2192. if (dspclk / bclk_divs[i] == wm8962->bclk) {
  2193. dev_dbg(codec->dev, "Selected BCLK_DIV %d for %dHz\n",
  2194. bclk_divs[i], wm8962->bclk);
  2195. clocking2 |= i;
  2196. break;
  2197. }
  2198. }
  2199. if (i == ARRAY_SIZE(bclk_divs)) {
  2200. dev_err(codec->dev, "Unsupported BCLK ratio %d\n",
  2201. dspclk / wm8962->bclk);
  2202. return;
  2203. }
  2204. aif2 |= wm8962->bclk / wm8962->lrclk;
  2205. dev_dbg(codec->dev, "Selected LRCLK divisor %d for %dHz\n",
  2206. wm8962->bclk / wm8962->lrclk, wm8962->lrclk);
  2207. snd_soc_update_bits(codec, WM8962_CLOCKING2,
  2208. WM8962_BCLK_DIV_MASK, clocking2);
  2209. snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_2,
  2210. WM8962_AIF_RATE_MASK, aif2);
  2211. }
  2212. static int wm8962_set_bias_level(struct snd_soc_codec *codec,
  2213. enum snd_soc_bias_level level)
  2214. {
  2215. if (level == codec->dapm.bias_level)
  2216. return 0;
  2217. switch (level) {
  2218. case SND_SOC_BIAS_ON:
  2219. break;
  2220. case SND_SOC_BIAS_PREPARE:
  2221. /* VMID 2*50k */
  2222. snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
  2223. WM8962_VMID_SEL_MASK, 0x80);
  2224. wm8962_configure_bclk(codec);
  2225. break;
  2226. case SND_SOC_BIAS_STANDBY:
  2227. /* VMID 2*250k */
  2228. snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
  2229. WM8962_VMID_SEL_MASK, 0x100);
  2230. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  2231. msleep(100);
  2232. break;
  2233. case SND_SOC_BIAS_OFF:
  2234. break;
  2235. }
  2236. codec->dapm.bias_level = level;
  2237. return 0;
  2238. }
  2239. static const struct {
  2240. int rate;
  2241. int reg;
  2242. } sr_vals[] = {
  2243. { 48000, 0 },
  2244. { 44100, 0 },
  2245. { 32000, 1 },
  2246. { 22050, 2 },
  2247. { 24000, 2 },
  2248. { 16000, 3 },
  2249. { 11025, 4 },
  2250. { 12000, 4 },
  2251. { 8000, 5 },
  2252. { 88200, 6 },
  2253. { 96000, 6 },
  2254. };
  2255. static int wm8962_hw_params(struct snd_pcm_substream *substream,
  2256. struct snd_pcm_hw_params *params,
  2257. struct snd_soc_dai *dai)
  2258. {
  2259. struct snd_soc_codec *codec = dai->codec;
  2260. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2261. int i;
  2262. int aif0 = 0;
  2263. int adctl3 = 0;
  2264. wm8962->bclk = snd_soc_params_to_bclk(params);
  2265. if (params_channels(params) == 1)
  2266. wm8962->bclk *= 2;
  2267. wm8962->lrclk = params_rate(params);
  2268. for (i = 0; i < ARRAY_SIZE(sr_vals); i++) {
  2269. if (sr_vals[i].rate == wm8962->lrclk) {
  2270. adctl3 |= sr_vals[i].reg;
  2271. break;
  2272. }
  2273. }
  2274. if (i == ARRAY_SIZE(sr_vals)) {
  2275. dev_err(codec->dev, "Unsupported rate %dHz\n", wm8962->lrclk);
  2276. return -EINVAL;
  2277. }
  2278. if (wm8962->lrclk % 8000 == 0)
  2279. adctl3 |= WM8962_SAMPLE_RATE_INT_MODE;
  2280. switch (params_format(params)) {
  2281. case SNDRV_PCM_FORMAT_S16_LE:
  2282. break;
  2283. case SNDRV_PCM_FORMAT_S20_3LE:
  2284. aif0 |= 0x4;
  2285. break;
  2286. case SNDRV_PCM_FORMAT_S24_LE:
  2287. aif0 |= 0x8;
  2288. break;
  2289. case SNDRV_PCM_FORMAT_S32_LE:
  2290. aif0 |= 0xc;
  2291. break;
  2292. default:
  2293. return -EINVAL;
  2294. }
  2295. snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0,
  2296. WM8962_WL_MASK, aif0);
  2297. snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_3,
  2298. WM8962_SAMPLE_RATE_INT_MODE |
  2299. WM8962_SAMPLE_RATE_MASK, adctl3);
  2300. dev_dbg(codec->dev, "hw_params set BCLK %dHz LRCLK %dHz\n",
  2301. wm8962->bclk, wm8962->lrclk);
  2302. if (codec->dapm.bias_level == SND_SOC_BIAS_ON)
  2303. wm8962_configure_bclk(codec);
  2304. return 0;
  2305. }
  2306. static int wm8962_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
  2307. unsigned int freq, int dir)
  2308. {
  2309. struct snd_soc_codec *codec = dai->codec;
  2310. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2311. int src;
  2312. switch (clk_id) {
  2313. case WM8962_SYSCLK_MCLK:
  2314. wm8962->sysclk = WM8962_SYSCLK_MCLK;
  2315. src = 0;
  2316. break;
  2317. case WM8962_SYSCLK_FLL:
  2318. wm8962->sysclk = WM8962_SYSCLK_FLL;
  2319. src = 1 << WM8962_SYSCLK_SRC_SHIFT;
  2320. break;
  2321. default:
  2322. return -EINVAL;
  2323. }
  2324. snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_SRC_MASK,
  2325. src);
  2326. wm8962->sysclk_rate = freq;
  2327. wm8962_configure_bclk(codec);
  2328. return 0;
  2329. }
  2330. static int wm8962_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2331. {
  2332. struct snd_soc_codec *codec = dai->codec;
  2333. int aif0 = 0;
  2334. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2335. case SND_SOC_DAIFMT_DSP_B:
  2336. aif0 |= WM8962_LRCLK_INV | 3;
  2337. case SND_SOC_DAIFMT_DSP_A:
  2338. aif0 |= 3;
  2339. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2340. case SND_SOC_DAIFMT_NB_NF:
  2341. case SND_SOC_DAIFMT_IB_NF:
  2342. break;
  2343. default:
  2344. return -EINVAL;
  2345. }
  2346. break;
  2347. case SND_SOC_DAIFMT_RIGHT_J:
  2348. break;
  2349. case SND_SOC_DAIFMT_LEFT_J:
  2350. aif0 |= 1;
  2351. break;
  2352. case SND_SOC_DAIFMT_I2S:
  2353. aif0 |= 2;
  2354. break;
  2355. default:
  2356. return -EINVAL;
  2357. }
  2358. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2359. case SND_SOC_DAIFMT_NB_NF:
  2360. break;
  2361. case SND_SOC_DAIFMT_IB_NF:
  2362. aif0 |= WM8962_BCLK_INV;
  2363. break;
  2364. case SND_SOC_DAIFMT_NB_IF:
  2365. aif0 |= WM8962_LRCLK_INV;
  2366. break;
  2367. case SND_SOC_DAIFMT_IB_IF:
  2368. aif0 |= WM8962_BCLK_INV | WM8962_LRCLK_INV;
  2369. break;
  2370. default:
  2371. return -EINVAL;
  2372. }
  2373. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2374. case SND_SOC_DAIFMT_CBM_CFM:
  2375. aif0 |= WM8962_MSTR;
  2376. break;
  2377. case SND_SOC_DAIFMT_CBS_CFS:
  2378. break;
  2379. default:
  2380. return -EINVAL;
  2381. }
  2382. snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0,
  2383. WM8962_FMT_MASK | WM8962_BCLK_INV | WM8962_MSTR |
  2384. WM8962_LRCLK_INV, aif0);
  2385. return 0;
  2386. }
  2387. struct _fll_div {
  2388. u16 fll_fratio;
  2389. u16 fll_outdiv;
  2390. u16 fll_refclk_div;
  2391. u16 n;
  2392. u16 theta;
  2393. u16 lambda;
  2394. };
  2395. /* The size in bits of the FLL divide multiplied by 10
  2396. * to allow rounding later */
  2397. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  2398. static struct {
  2399. unsigned int min;
  2400. unsigned int max;
  2401. u16 fll_fratio;
  2402. int ratio;
  2403. } fll_fratios[] = {
  2404. { 0, 64000, 4, 16 },
  2405. { 64000, 128000, 3, 8 },
  2406. { 128000, 256000, 2, 4 },
  2407. { 256000, 1000000, 1, 2 },
  2408. { 1000000, 13500000, 0, 1 },
  2409. };
  2410. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  2411. unsigned int Fout)
  2412. {
  2413. unsigned int target;
  2414. unsigned int div;
  2415. unsigned int fratio, gcd_fll;
  2416. int i;
  2417. /* Fref must be <=13.5MHz */
  2418. div = 1;
  2419. fll_div->fll_refclk_div = 0;
  2420. while ((Fref / div) > 13500000) {
  2421. div *= 2;
  2422. fll_div->fll_refclk_div++;
  2423. if (div > 4) {
  2424. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  2425. Fref);
  2426. return -EINVAL;
  2427. }
  2428. }
  2429. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  2430. /* Apply the division for our remaining calculations */
  2431. Fref /= div;
  2432. /* Fvco should be 90-100MHz; don't check the upper bound */
  2433. div = 2;
  2434. while (Fout * div < 90000000) {
  2435. div++;
  2436. if (div > 64) {
  2437. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  2438. Fout);
  2439. return -EINVAL;
  2440. }
  2441. }
  2442. target = Fout * div;
  2443. fll_div->fll_outdiv = div - 1;
  2444. pr_debug("FLL Fvco=%dHz\n", target);
  2445. /* Find an appropriate FLL_FRATIO and factor it out of the target */
  2446. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  2447. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  2448. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  2449. fratio = fll_fratios[i].ratio;
  2450. break;
  2451. }
  2452. }
  2453. if (i == ARRAY_SIZE(fll_fratios)) {
  2454. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  2455. return -EINVAL;
  2456. }
  2457. fll_div->n = target / (fratio * Fref);
  2458. if (target % Fref == 0) {
  2459. fll_div->theta = 0;
  2460. fll_div->lambda = 0;
  2461. } else {
  2462. gcd_fll = gcd(target, fratio * Fref);
  2463. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  2464. / gcd_fll;
  2465. fll_div->lambda = (fratio * Fref) / gcd_fll;
  2466. }
  2467. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  2468. fll_div->n, fll_div->theta, fll_div->lambda);
  2469. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  2470. fll_div->fll_fratio, fll_div->fll_outdiv,
  2471. fll_div->fll_refclk_div);
  2472. return 0;
  2473. }
  2474. static int wm8962_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  2475. unsigned int Fref, unsigned int Fout)
  2476. {
  2477. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2478. struct _fll_div fll_div;
  2479. unsigned long timeout;
  2480. int ret;
  2481. int fll1 = 0;
  2482. /* Any change? */
  2483. if (source == wm8962->fll_src && Fref == wm8962->fll_fref &&
  2484. Fout == wm8962->fll_fout)
  2485. return 0;
  2486. if (Fout == 0) {
  2487. dev_dbg(codec->dev, "FLL disabled\n");
  2488. wm8962->fll_fref = 0;
  2489. wm8962->fll_fout = 0;
  2490. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
  2491. WM8962_FLL_ENA, 0);
  2492. pm_runtime_put(codec->dev);
  2493. return 0;
  2494. }
  2495. ret = fll_factors(&fll_div, Fref, Fout);
  2496. if (ret != 0)
  2497. return ret;
  2498. /* Parameters good, disable so we can reprogram */
  2499. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
  2500. switch (fll_id) {
  2501. case WM8962_FLL_MCLK:
  2502. case WM8962_FLL_BCLK:
  2503. case WM8962_FLL_OSC:
  2504. fll1 |= (fll_id - 1) << WM8962_FLL_REFCLK_SRC_SHIFT;
  2505. break;
  2506. case WM8962_FLL_INT:
  2507. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
  2508. WM8962_FLL_OSC_ENA, WM8962_FLL_OSC_ENA);
  2509. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_5,
  2510. WM8962_FLL_FRC_NCO, WM8962_FLL_FRC_NCO);
  2511. break;
  2512. default:
  2513. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  2514. return -EINVAL;
  2515. }
  2516. if (fll_div.theta || fll_div.lambda)
  2517. fll1 |= WM8962_FLL_FRAC;
  2518. /* Stop the FLL while we reconfigure */
  2519. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
  2520. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_2,
  2521. WM8962_FLL_OUTDIV_MASK |
  2522. WM8962_FLL_REFCLK_DIV_MASK,
  2523. (fll_div.fll_outdiv << WM8962_FLL_OUTDIV_SHIFT) |
  2524. (fll_div.fll_refclk_div));
  2525. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_3,
  2526. WM8962_FLL_FRATIO_MASK, fll_div.fll_fratio);
  2527. snd_soc_write(codec, WM8962_FLL_CONTROL_6, fll_div.theta);
  2528. snd_soc_write(codec, WM8962_FLL_CONTROL_7, fll_div.lambda);
  2529. snd_soc_write(codec, WM8962_FLL_CONTROL_8, fll_div.n);
  2530. try_wait_for_completion(&wm8962->fll_lock);
  2531. pm_runtime_get_sync(codec->dev);
  2532. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
  2533. WM8962_FLL_FRAC | WM8962_FLL_REFCLK_SRC_MASK |
  2534. WM8962_FLL_ENA, fll1 | WM8962_FLL_ENA);
  2535. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  2536. ret = 0;
  2537. /* This should be a massive overestimate but go even
  2538. * higher if we'll error out
  2539. */
  2540. if (wm8962->irq)
  2541. timeout = msecs_to_jiffies(5);
  2542. else
  2543. timeout = msecs_to_jiffies(1);
  2544. timeout = wait_for_completion_timeout(&wm8962->fll_lock,
  2545. timeout);
  2546. if (timeout == 0 && wm8962->irq) {
  2547. dev_err(codec->dev, "FLL lock timed out");
  2548. ret = -ETIMEDOUT;
  2549. }
  2550. wm8962->fll_fref = Fref;
  2551. wm8962->fll_fout = Fout;
  2552. wm8962->fll_src = source;
  2553. return ret;
  2554. }
  2555. static int wm8962_mute(struct snd_soc_dai *dai, int mute)
  2556. {
  2557. struct snd_soc_codec *codec = dai->codec;
  2558. int val;
  2559. if (mute)
  2560. val = WM8962_DAC_MUTE;
  2561. else
  2562. val = 0;
  2563. return snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
  2564. WM8962_DAC_MUTE, val);
  2565. }
  2566. #define WM8962_RATES SNDRV_PCM_RATE_8000_96000
  2567. #define WM8962_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2568. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2569. static const struct snd_soc_dai_ops wm8962_dai_ops = {
  2570. .hw_params = wm8962_hw_params,
  2571. .set_sysclk = wm8962_set_dai_sysclk,
  2572. .set_fmt = wm8962_set_dai_fmt,
  2573. .digital_mute = wm8962_mute,
  2574. };
  2575. static struct snd_soc_dai_driver wm8962_dai = {
  2576. .name = "wm8962",
  2577. .playback = {
  2578. .stream_name = "Playback",
  2579. .channels_min = 1,
  2580. .channels_max = 2,
  2581. .rates = WM8962_RATES,
  2582. .formats = WM8962_FORMATS,
  2583. },
  2584. .capture = {
  2585. .stream_name = "Capture",
  2586. .channels_min = 1,
  2587. .channels_max = 2,
  2588. .rates = WM8962_RATES,
  2589. .formats = WM8962_FORMATS,
  2590. },
  2591. .ops = &wm8962_dai_ops,
  2592. .symmetric_rates = 1,
  2593. };
  2594. static void wm8962_mic_work(struct work_struct *work)
  2595. {
  2596. struct wm8962_priv *wm8962 = container_of(work,
  2597. struct wm8962_priv,
  2598. mic_work.work);
  2599. struct snd_soc_codec *codec = wm8962->codec;
  2600. int status = 0;
  2601. int irq_pol = 0;
  2602. int reg;
  2603. reg = snd_soc_read(codec, WM8962_ADDITIONAL_CONTROL_4);
  2604. if (reg & WM8962_MICDET_STS) {
  2605. status |= SND_JACK_MICROPHONE;
  2606. irq_pol |= WM8962_MICD_IRQ_POL;
  2607. }
  2608. if (reg & WM8962_MICSHORT_STS) {
  2609. status |= SND_JACK_BTN_0;
  2610. irq_pol |= WM8962_MICSCD_IRQ_POL;
  2611. }
  2612. snd_soc_jack_report(wm8962->jack, status,
  2613. SND_JACK_MICROPHONE | SND_JACK_BTN_0);
  2614. snd_soc_update_bits(codec, WM8962_MICINT_SOURCE_POL,
  2615. WM8962_MICSCD_IRQ_POL |
  2616. WM8962_MICD_IRQ_POL, irq_pol);
  2617. }
  2618. static irqreturn_t wm8962_irq(int irq, void *data)
  2619. {
  2620. struct device *dev = data;
  2621. struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
  2622. unsigned int mask;
  2623. unsigned int active;
  2624. int reg, ret;
  2625. ret = regmap_read(wm8962->regmap, WM8962_INTERRUPT_STATUS_2_MASK,
  2626. &mask);
  2627. if (ret != 0) {
  2628. dev_err(dev, "Failed to read interrupt mask: %d\n",
  2629. ret);
  2630. return IRQ_NONE;
  2631. }
  2632. ret = regmap_read(wm8962->regmap, WM8962_INTERRUPT_STATUS_2, &active);
  2633. if (ret != 0) {
  2634. dev_err(dev, "Failed to read interrupt: %d\n", ret);
  2635. return IRQ_NONE;
  2636. }
  2637. active &= ~mask;
  2638. if (!active)
  2639. return IRQ_NONE;
  2640. /* Acknowledge the interrupts */
  2641. ret = regmap_write(wm8962->regmap, WM8962_INTERRUPT_STATUS_2, active);
  2642. if (ret != 0)
  2643. dev_warn(dev, "Failed to ack interrupt: %d\n", ret);
  2644. if (active & WM8962_FLL_LOCK_EINT) {
  2645. dev_dbg(dev, "FLL locked\n");
  2646. complete(&wm8962->fll_lock);
  2647. }
  2648. if (active & WM8962_FIFOS_ERR_EINT)
  2649. dev_err(dev, "FIFO error\n");
  2650. if (active & WM8962_TEMP_SHUT_EINT) {
  2651. dev_crit(dev, "Thermal shutdown\n");
  2652. ret = regmap_read(wm8962->regmap,
  2653. WM8962_THERMAL_SHUTDOWN_STATUS, &reg);
  2654. if (ret != 0) {
  2655. dev_warn(dev, "Failed to read thermal status: %d\n",
  2656. ret);
  2657. reg = 0;
  2658. }
  2659. if (reg & WM8962_TEMP_ERR_HP)
  2660. dev_crit(dev, "Headphone thermal error\n");
  2661. if (reg & WM8962_TEMP_WARN_HP)
  2662. dev_crit(dev, "Headphone thermal warning\n");
  2663. if (reg & WM8962_TEMP_ERR_SPK)
  2664. dev_crit(dev, "Speaker thermal error\n");
  2665. if (reg & WM8962_TEMP_WARN_SPK)
  2666. dev_crit(dev, "Speaker thermal warning\n");
  2667. }
  2668. if (active & (WM8962_MICSCD_EINT | WM8962_MICD_EINT)) {
  2669. dev_dbg(dev, "Microphone event detected\n");
  2670. #ifndef CONFIG_SND_SOC_WM8962_MODULE
  2671. trace_snd_soc_jack_irq(dev_name(dev));
  2672. #endif
  2673. pm_wakeup_event(dev, 300);
  2674. schedule_delayed_work(&wm8962->mic_work,
  2675. msecs_to_jiffies(250));
  2676. }
  2677. return IRQ_HANDLED;
  2678. }
  2679. /**
  2680. * wm8962_mic_detect - Enable microphone detection via the WM8962 IRQ
  2681. *
  2682. * @codec: WM8962 codec
  2683. * @jack: jack to report detection events on
  2684. *
  2685. * Enable microphone detection via IRQ on the WM8962. If GPIOs are
  2686. * being used to bring out signals to the processor then only platform
  2687. * data configuration is needed for WM8962 and processor GPIOs should
  2688. * be configured using snd_soc_jack_add_gpios() instead.
  2689. *
  2690. * If no jack is supplied detection will be disabled.
  2691. */
  2692. int wm8962_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack)
  2693. {
  2694. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2695. int irq_mask, enable;
  2696. wm8962->jack = jack;
  2697. if (jack) {
  2698. irq_mask = 0;
  2699. enable = WM8962_MICDET_ENA;
  2700. } else {
  2701. irq_mask = WM8962_MICD_EINT | WM8962_MICSCD_EINT;
  2702. enable = 0;
  2703. }
  2704. snd_soc_update_bits(codec, WM8962_INTERRUPT_STATUS_2_MASK,
  2705. WM8962_MICD_EINT | WM8962_MICSCD_EINT, irq_mask);
  2706. snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4,
  2707. WM8962_MICDET_ENA, enable);
  2708. /* Send an initial empty report */
  2709. snd_soc_jack_report(wm8962->jack, 0,
  2710. SND_JACK_MICROPHONE | SND_JACK_BTN_0);
  2711. if (jack) {
  2712. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  2713. snd_soc_dapm_force_enable_pin(&codec->dapm, "MICBIAS");
  2714. } else {
  2715. snd_soc_dapm_disable_pin(&codec->dapm, "SYSCLK");
  2716. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS");
  2717. }
  2718. return 0;
  2719. }
  2720. EXPORT_SYMBOL_GPL(wm8962_mic_detect);
  2721. #if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE)
  2722. static int beep_rates[] = {
  2723. 500, 1000, 2000, 4000,
  2724. };
  2725. static void wm8962_beep_work(struct work_struct *work)
  2726. {
  2727. struct wm8962_priv *wm8962 =
  2728. container_of(work, struct wm8962_priv, beep_work);
  2729. struct snd_soc_codec *codec = wm8962->codec;
  2730. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2731. int i;
  2732. int reg = 0;
  2733. int best = 0;
  2734. if (wm8962->beep_rate) {
  2735. for (i = 0; i < ARRAY_SIZE(beep_rates); i++) {
  2736. if (abs(wm8962->beep_rate - beep_rates[i]) <
  2737. abs(wm8962->beep_rate - beep_rates[best]))
  2738. best = i;
  2739. }
  2740. dev_dbg(codec->dev, "Set beep rate %dHz for requested %dHz\n",
  2741. beep_rates[best], wm8962->beep_rate);
  2742. reg = WM8962_BEEP_ENA | (best << WM8962_BEEP_RATE_SHIFT);
  2743. snd_soc_dapm_enable_pin(dapm, "Beep");
  2744. } else {
  2745. dev_dbg(codec->dev, "Disabling beep\n");
  2746. snd_soc_dapm_disable_pin(dapm, "Beep");
  2747. }
  2748. snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1,
  2749. WM8962_BEEP_ENA | WM8962_BEEP_RATE_MASK, reg);
  2750. snd_soc_dapm_sync(dapm);
  2751. }
  2752. /* For usability define a way of injecting beep events for the device -
  2753. * many systems will not have a keyboard.
  2754. */
  2755. static int wm8962_beep_event(struct input_dev *dev, unsigned int type,
  2756. unsigned int code, int hz)
  2757. {
  2758. struct snd_soc_codec *codec = input_get_drvdata(dev);
  2759. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2760. dev_dbg(codec->dev, "Beep event %x %x\n", code, hz);
  2761. switch (code) {
  2762. case SND_BELL:
  2763. if (hz)
  2764. hz = 1000;
  2765. case SND_TONE:
  2766. break;
  2767. default:
  2768. return -1;
  2769. }
  2770. /* Kick the beep from a workqueue */
  2771. wm8962->beep_rate = hz;
  2772. schedule_work(&wm8962->beep_work);
  2773. return 0;
  2774. }
  2775. static ssize_t wm8962_beep_set(struct device *dev,
  2776. struct device_attribute *attr,
  2777. const char *buf, size_t count)
  2778. {
  2779. struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
  2780. long int time;
  2781. int ret;
  2782. ret = strict_strtol(buf, 10, &time);
  2783. if (ret != 0)
  2784. return ret;
  2785. input_event(wm8962->beep, EV_SND, SND_TONE, time);
  2786. return count;
  2787. }
  2788. static DEVICE_ATTR(beep, 0200, NULL, wm8962_beep_set);
  2789. static void wm8962_init_beep(struct snd_soc_codec *codec)
  2790. {
  2791. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2792. int ret;
  2793. wm8962->beep = devm_input_allocate_device(codec->dev);
  2794. if (!wm8962->beep) {
  2795. dev_err(codec->dev, "Failed to allocate beep device\n");
  2796. return;
  2797. }
  2798. INIT_WORK(&wm8962->beep_work, wm8962_beep_work);
  2799. wm8962->beep_rate = 0;
  2800. wm8962->beep->name = "WM8962 Beep Generator";
  2801. wm8962->beep->phys = dev_name(codec->dev);
  2802. wm8962->beep->id.bustype = BUS_I2C;
  2803. wm8962->beep->evbit[0] = BIT_MASK(EV_SND);
  2804. wm8962->beep->sndbit[0] = BIT_MASK(SND_BELL) | BIT_MASK(SND_TONE);
  2805. wm8962->beep->event = wm8962_beep_event;
  2806. wm8962->beep->dev.parent = codec->dev;
  2807. input_set_drvdata(wm8962->beep, codec);
  2808. ret = input_register_device(wm8962->beep);
  2809. if (ret != 0) {
  2810. wm8962->beep = NULL;
  2811. dev_err(codec->dev, "Failed to register beep device\n");
  2812. }
  2813. ret = device_create_file(codec->dev, &dev_attr_beep);
  2814. if (ret != 0) {
  2815. dev_err(codec->dev, "Failed to create keyclick file: %d\n",
  2816. ret);
  2817. }
  2818. }
  2819. static void wm8962_free_beep(struct snd_soc_codec *codec)
  2820. {
  2821. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2822. device_remove_file(codec->dev, &dev_attr_beep);
  2823. cancel_work_sync(&wm8962->beep_work);
  2824. wm8962->beep = NULL;
  2825. snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1, WM8962_BEEP_ENA,0);
  2826. }
  2827. #else
  2828. static void wm8962_init_beep(struct snd_soc_codec *codec)
  2829. {
  2830. }
  2831. static void wm8962_free_beep(struct snd_soc_codec *codec)
  2832. {
  2833. }
  2834. #endif
  2835. static void wm8962_set_gpio_mode(struct snd_soc_codec *codec, int gpio)
  2836. {
  2837. int mask = 0;
  2838. int val = 0;
  2839. /* Some of the GPIOs are behind MFP configuration and need to
  2840. * be put into GPIO mode. */
  2841. switch (gpio) {
  2842. case 2:
  2843. mask = WM8962_CLKOUT2_SEL_MASK;
  2844. val = 1 << WM8962_CLKOUT2_SEL_SHIFT;
  2845. break;
  2846. case 3:
  2847. mask = WM8962_CLKOUT3_SEL_MASK;
  2848. val = 1 << WM8962_CLKOUT3_SEL_SHIFT;
  2849. break;
  2850. default:
  2851. break;
  2852. }
  2853. if (mask)
  2854. snd_soc_update_bits(codec, WM8962_ANALOGUE_CLOCKING1,
  2855. mask, val);
  2856. }
  2857. #ifdef CONFIG_GPIOLIB
  2858. static inline struct wm8962_priv *gpio_to_wm8962(struct gpio_chip *chip)
  2859. {
  2860. return container_of(chip, struct wm8962_priv, gpio_chip);
  2861. }
  2862. static int wm8962_gpio_request(struct gpio_chip *chip, unsigned offset)
  2863. {
  2864. struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
  2865. struct snd_soc_codec *codec = wm8962->codec;
  2866. /* The WM8962 GPIOs aren't linearly numbered. For simplicity
  2867. * we export linear numbers and error out if the unsupported
  2868. * ones are requsted.
  2869. */
  2870. switch (offset + 1) {
  2871. case 2:
  2872. case 3:
  2873. case 5:
  2874. case 6:
  2875. break;
  2876. default:
  2877. return -EINVAL;
  2878. }
  2879. wm8962_set_gpio_mode(codec, offset + 1);
  2880. return 0;
  2881. }
  2882. static void wm8962_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  2883. {
  2884. struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
  2885. struct snd_soc_codec *codec = wm8962->codec;
  2886. snd_soc_update_bits(codec, WM8962_GPIO_BASE + offset,
  2887. WM8962_GP2_LVL, !!value << WM8962_GP2_LVL_SHIFT);
  2888. }
  2889. static int wm8962_gpio_direction_out(struct gpio_chip *chip,
  2890. unsigned offset, int value)
  2891. {
  2892. struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
  2893. struct snd_soc_codec *codec = wm8962->codec;
  2894. int ret, val;
  2895. /* Force function 1 (logic output) */
  2896. val = (1 << WM8962_GP2_FN_SHIFT) | (value << WM8962_GP2_LVL_SHIFT);
  2897. ret = snd_soc_update_bits(codec, WM8962_GPIO_BASE + offset,
  2898. WM8962_GP2_FN_MASK | WM8962_GP2_LVL, val);
  2899. if (ret < 0)
  2900. return ret;
  2901. return 0;
  2902. }
  2903. static struct gpio_chip wm8962_template_chip = {
  2904. .label = "wm8962",
  2905. .owner = THIS_MODULE,
  2906. .request = wm8962_gpio_request,
  2907. .direction_output = wm8962_gpio_direction_out,
  2908. .set = wm8962_gpio_set,
  2909. .can_sleep = 1,
  2910. };
  2911. static void wm8962_init_gpio(struct snd_soc_codec *codec)
  2912. {
  2913. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2914. struct wm8962_pdata *pdata = dev_get_platdata(codec->dev);
  2915. int ret;
  2916. wm8962->gpio_chip = wm8962_template_chip;
  2917. wm8962->gpio_chip.ngpio = WM8962_MAX_GPIO;
  2918. wm8962->gpio_chip.dev = codec->dev;
  2919. if (pdata && pdata->gpio_base)
  2920. wm8962->gpio_chip.base = pdata->gpio_base;
  2921. else
  2922. wm8962->gpio_chip.base = -1;
  2923. ret = gpiochip_add(&wm8962->gpio_chip);
  2924. if (ret != 0)
  2925. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  2926. }
  2927. static void wm8962_free_gpio(struct snd_soc_codec *codec)
  2928. {
  2929. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2930. int ret;
  2931. ret = gpiochip_remove(&wm8962->gpio_chip);
  2932. if (ret != 0)
  2933. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  2934. }
  2935. #else
  2936. static void wm8962_init_gpio(struct snd_soc_codec *codec)
  2937. {
  2938. }
  2939. static void wm8962_free_gpio(struct snd_soc_codec *codec)
  2940. {
  2941. }
  2942. #endif
  2943. static int wm8962_probe(struct snd_soc_codec *codec)
  2944. {
  2945. int ret;
  2946. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2947. struct wm8962_pdata *pdata = dev_get_platdata(codec->dev);
  2948. u16 *reg_cache = codec->reg_cache;
  2949. int i, trigger, irq_pol;
  2950. bool dmicclk, dmicdat;
  2951. wm8962->codec = codec;
  2952. codec->control_data = wm8962->regmap;
  2953. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2954. if (ret != 0) {
  2955. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2956. return ret;
  2957. }
  2958. wm8962->disable_nb[0].notifier_call = wm8962_regulator_event_0;
  2959. wm8962->disable_nb[1].notifier_call = wm8962_regulator_event_1;
  2960. wm8962->disable_nb[2].notifier_call = wm8962_regulator_event_2;
  2961. wm8962->disable_nb[3].notifier_call = wm8962_regulator_event_3;
  2962. wm8962->disable_nb[4].notifier_call = wm8962_regulator_event_4;
  2963. wm8962->disable_nb[5].notifier_call = wm8962_regulator_event_5;
  2964. wm8962->disable_nb[6].notifier_call = wm8962_regulator_event_6;
  2965. wm8962->disable_nb[7].notifier_call = wm8962_regulator_event_7;
  2966. /* This should really be moved into the regulator core */
  2967. for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) {
  2968. ret = regulator_register_notifier(wm8962->supplies[i].consumer,
  2969. &wm8962->disable_nb[i]);
  2970. if (ret != 0) {
  2971. dev_err(codec->dev,
  2972. "Failed to register regulator notifier: %d\n",
  2973. ret);
  2974. }
  2975. }
  2976. /* SYSCLK defaults to on; make sure it is off so we can safely
  2977. * write to registers if the device is declocked.
  2978. */
  2979. snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_ENA, 0);
  2980. /* Ensure we have soft control over all registers */
  2981. snd_soc_update_bits(codec, WM8962_CLOCKING2,
  2982. WM8962_CLKREG_OVD, WM8962_CLKREG_OVD);
  2983. /* Ensure that the oscillator and PLLs are disabled */
  2984. snd_soc_update_bits(codec, WM8962_PLL2,
  2985. WM8962_OSC_ENA | WM8962_PLL2_ENA | WM8962_PLL3_ENA,
  2986. 0);
  2987. if (pdata) {
  2988. /* Apply static configuration for GPIOs */
  2989. for (i = 0; i < ARRAY_SIZE(pdata->gpio_init); i++)
  2990. if (pdata->gpio_init[i]) {
  2991. wm8962_set_gpio_mode(codec, i + 1);
  2992. snd_soc_write(codec, 0x200 + i,
  2993. pdata->gpio_init[i] & 0xffff);
  2994. }
  2995. /* Put the speakers into mono mode? */
  2996. if (pdata->spk_mono)
  2997. reg_cache[WM8962_CLASS_D_CONTROL_2]
  2998. |= WM8962_SPK_MONO;
  2999. /* Micbias setup, detection enable and detection
  3000. * threasholds. */
  3001. if (pdata->mic_cfg)
  3002. snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4,
  3003. WM8962_MICDET_ENA |
  3004. WM8962_MICDET_THR_MASK |
  3005. WM8962_MICSHORT_THR_MASK |
  3006. WM8962_MICBIAS_LVL,
  3007. pdata->mic_cfg);
  3008. }
  3009. /* Latch volume update bits */
  3010. snd_soc_update_bits(codec, WM8962_LEFT_INPUT_VOLUME,
  3011. WM8962_IN_VU, WM8962_IN_VU);
  3012. snd_soc_update_bits(codec, WM8962_RIGHT_INPUT_VOLUME,
  3013. WM8962_IN_VU, WM8962_IN_VU);
  3014. snd_soc_update_bits(codec, WM8962_LEFT_ADC_VOLUME,
  3015. WM8962_ADC_VU, WM8962_ADC_VU);
  3016. snd_soc_update_bits(codec, WM8962_RIGHT_ADC_VOLUME,
  3017. WM8962_ADC_VU, WM8962_ADC_VU);
  3018. snd_soc_update_bits(codec, WM8962_LEFT_DAC_VOLUME,
  3019. WM8962_DAC_VU, WM8962_DAC_VU);
  3020. snd_soc_update_bits(codec, WM8962_RIGHT_DAC_VOLUME,
  3021. WM8962_DAC_VU, WM8962_DAC_VU);
  3022. snd_soc_update_bits(codec, WM8962_SPKOUTL_VOLUME,
  3023. WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
  3024. snd_soc_update_bits(codec, WM8962_SPKOUTR_VOLUME,
  3025. WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
  3026. snd_soc_update_bits(codec, WM8962_HPOUTL_VOLUME,
  3027. WM8962_HPOUT_VU, WM8962_HPOUT_VU);
  3028. snd_soc_update_bits(codec, WM8962_HPOUTR_VOLUME,
  3029. WM8962_HPOUT_VU, WM8962_HPOUT_VU);
  3030. /* Stereo control for EQ */
  3031. snd_soc_update_bits(codec, WM8962_EQ1, WM8962_EQ_SHARED_COEFF, 0);
  3032. /* Don't debouce interrupts so we don't need SYSCLK */
  3033. snd_soc_update_bits(codec, WM8962_IRQ_DEBOUNCE,
  3034. WM8962_FLL_LOCK_DB | WM8962_PLL3_LOCK_DB |
  3035. WM8962_PLL2_LOCK_DB | WM8962_TEMP_SHUT_DB,
  3036. 0);
  3037. wm8962_add_widgets(codec);
  3038. /* Save boards having to disable DMIC when not in use */
  3039. dmicclk = false;
  3040. dmicdat = false;
  3041. for (i = 0; i < WM8962_MAX_GPIO; i++) {
  3042. switch (snd_soc_read(codec, WM8962_GPIO_BASE + i)
  3043. & WM8962_GP2_FN_MASK) {
  3044. case WM8962_GPIO_FN_DMICCLK:
  3045. dmicclk = true;
  3046. break;
  3047. case WM8962_GPIO_FN_DMICDAT:
  3048. dmicdat = true;
  3049. break;
  3050. default:
  3051. break;
  3052. }
  3053. }
  3054. if (!dmicclk || !dmicdat) {
  3055. dev_dbg(codec->dev, "DMIC not in use, disabling\n");
  3056. snd_soc_dapm_nc_pin(&codec->dapm, "DMICDAT");
  3057. }
  3058. if (dmicclk != dmicdat)
  3059. dev_warn(codec->dev, "DMIC GPIOs partially configured\n");
  3060. wm8962_init_beep(codec);
  3061. wm8962_init_gpio(codec);
  3062. if (wm8962->irq) {
  3063. if (pdata && pdata->irq_active_low) {
  3064. trigger = IRQF_TRIGGER_LOW;
  3065. irq_pol = WM8962_IRQ_POL;
  3066. } else {
  3067. trigger = IRQF_TRIGGER_HIGH;
  3068. irq_pol = 0;
  3069. }
  3070. snd_soc_update_bits(codec, WM8962_INTERRUPT_CONTROL,
  3071. WM8962_IRQ_POL, irq_pol);
  3072. ret = request_threaded_irq(wm8962->irq, NULL, wm8962_irq,
  3073. trigger | IRQF_ONESHOT,
  3074. "wm8962", codec->dev);
  3075. if (ret != 0) {
  3076. dev_err(codec->dev, "Failed to request IRQ %d: %d\n",
  3077. wm8962->irq, ret);
  3078. wm8962->irq = 0;
  3079. /* Non-fatal */
  3080. } else {
  3081. /* Enable some IRQs by default */
  3082. snd_soc_update_bits(codec,
  3083. WM8962_INTERRUPT_STATUS_2_MASK,
  3084. WM8962_FLL_LOCK_EINT |
  3085. WM8962_TEMP_SHUT_EINT |
  3086. WM8962_FIFOS_ERR_EINT, 0);
  3087. }
  3088. }
  3089. return 0;
  3090. }
  3091. static int wm8962_remove(struct snd_soc_codec *codec)
  3092. {
  3093. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  3094. int i;
  3095. if (wm8962->irq)
  3096. free_irq(wm8962->irq, codec);
  3097. cancel_delayed_work_sync(&wm8962->mic_work);
  3098. wm8962_free_gpio(codec);
  3099. wm8962_free_beep(codec);
  3100. for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
  3101. regulator_unregister_notifier(wm8962->supplies[i].consumer,
  3102. &wm8962->disable_nb[i]);
  3103. return 0;
  3104. }
  3105. static struct snd_soc_codec_driver soc_codec_dev_wm8962 = {
  3106. .probe = wm8962_probe,
  3107. .remove = wm8962_remove,
  3108. .set_bias_level = wm8962_set_bias_level,
  3109. .set_pll = wm8962_set_fll,
  3110. .idle_bias_off = true,
  3111. };
  3112. /* Improve power consumption for IN4 DC measurement mode */
  3113. static const struct reg_default wm8962_dc_measure[] = {
  3114. { 0xfd, 0x1 },
  3115. { 0xcc, 0x40 },
  3116. { 0xfd, 0 },
  3117. };
  3118. static const struct regmap_config wm8962_regmap = {
  3119. .reg_bits = 16,
  3120. .val_bits = 16,
  3121. .max_register = WM8962_MAX_REGISTER,
  3122. .reg_defaults = wm8962_reg,
  3123. .num_reg_defaults = ARRAY_SIZE(wm8962_reg),
  3124. .volatile_reg = wm8962_volatile_register,
  3125. .readable_reg = wm8962_readable_register,
  3126. .cache_type = REGCACHE_RBTREE,
  3127. };
  3128. static int wm8962_i2c_probe(struct i2c_client *i2c,
  3129. const struct i2c_device_id *id)
  3130. {
  3131. struct wm8962_pdata *pdata = dev_get_platdata(&i2c->dev);
  3132. struct wm8962_priv *wm8962;
  3133. unsigned int reg;
  3134. int ret, i;
  3135. wm8962 = devm_kzalloc(&i2c->dev, sizeof(struct wm8962_priv),
  3136. GFP_KERNEL);
  3137. if (wm8962 == NULL)
  3138. return -ENOMEM;
  3139. i2c_set_clientdata(i2c, wm8962);
  3140. INIT_DELAYED_WORK(&wm8962->mic_work, wm8962_mic_work);
  3141. init_completion(&wm8962->fll_lock);
  3142. wm8962->irq = i2c->irq;
  3143. for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
  3144. wm8962->supplies[i].supply = wm8962_supply_names[i];
  3145. ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8962->supplies),
  3146. wm8962->supplies);
  3147. if (ret != 0) {
  3148. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  3149. goto err;
  3150. }
  3151. ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
  3152. wm8962->supplies);
  3153. if (ret != 0) {
  3154. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  3155. return ret;
  3156. }
  3157. wm8962->regmap = devm_regmap_init_i2c(i2c, &wm8962_regmap);
  3158. if (IS_ERR(wm8962->regmap)) {
  3159. ret = PTR_ERR(wm8962->regmap);
  3160. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  3161. goto err_enable;
  3162. }
  3163. /*
  3164. * We haven't marked the chip revision as volatile due to
  3165. * sharing a register with the right input volume; explicitly
  3166. * bypass the cache to read it.
  3167. */
  3168. regcache_cache_bypass(wm8962->regmap, true);
  3169. ret = regmap_read(wm8962->regmap, WM8962_SOFTWARE_RESET, &reg);
  3170. if (ret < 0) {
  3171. dev_err(&i2c->dev, "Failed to read ID register\n");
  3172. goto err_enable;
  3173. }
  3174. if (reg != 0x6243) {
  3175. dev_err(&i2c->dev,
  3176. "Device is not a WM8962, ID %x != 0x6243\n", reg);
  3177. ret = -EINVAL;
  3178. goto err_enable;
  3179. }
  3180. ret = regmap_read(wm8962->regmap, WM8962_RIGHT_INPUT_VOLUME, &reg);
  3181. if (ret < 0) {
  3182. dev_err(&i2c->dev, "Failed to read device revision: %d\n",
  3183. ret);
  3184. goto err_enable;
  3185. }
  3186. dev_info(&i2c->dev, "customer id %x revision %c\n",
  3187. (reg & WM8962_CUST_ID_MASK) >> WM8962_CUST_ID_SHIFT,
  3188. ((reg & WM8962_CHIP_REV_MASK) >> WM8962_CHIP_REV_SHIFT)
  3189. + 'A');
  3190. regcache_cache_bypass(wm8962->regmap, false);
  3191. ret = wm8962_reset(wm8962);
  3192. if (ret < 0) {
  3193. dev_err(&i2c->dev, "Failed to issue reset\n");
  3194. goto err_enable;
  3195. }
  3196. if (pdata && pdata->in4_dc_measure) {
  3197. ret = regmap_register_patch(wm8962->regmap,
  3198. wm8962_dc_measure,
  3199. ARRAY_SIZE(wm8962_dc_measure));
  3200. if (ret != 0)
  3201. dev_err(&i2c->dev,
  3202. "Failed to configure for DC mesurement: %d\n",
  3203. ret);
  3204. }
  3205. pm_runtime_enable(&i2c->dev);
  3206. pm_request_idle(&i2c->dev);
  3207. ret = snd_soc_register_codec(&i2c->dev,
  3208. &soc_codec_dev_wm8962, &wm8962_dai, 1);
  3209. if (ret < 0)
  3210. goto err_enable;
  3211. /* The drivers should power up as needed */
  3212. regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
  3213. return 0;
  3214. err_enable:
  3215. regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
  3216. err:
  3217. return ret;
  3218. }
  3219. static int wm8962_i2c_remove(struct i2c_client *client)
  3220. {
  3221. snd_soc_unregister_codec(&client->dev);
  3222. return 0;
  3223. }
  3224. #ifdef CONFIG_PM_RUNTIME
  3225. static int wm8962_runtime_resume(struct device *dev)
  3226. {
  3227. struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
  3228. int ret;
  3229. ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
  3230. wm8962->supplies);
  3231. if (ret != 0) {
  3232. dev_err(dev,
  3233. "Failed to enable supplies: %d\n", ret);
  3234. return ret;
  3235. }
  3236. regcache_cache_only(wm8962->regmap, false);
  3237. wm8962_reset(wm8962);
  3238. regcache_sync(wm8962->regmap);
  3239. return 0;
  3240. }
  3241. static int wm8962_runtime_suspend(struct device *dev)
  3242. {
  3243. struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
  3244. regmap_update_bits(wm8962->regmap, WM8962_PWR_MGMT_1,
  3245. WM8962_VMID_SEL_MASK | WM8962_BIAS_ENA, 0);
  3246. regmap_update_bits(wm8962->regmap, WM8962_ANTI_POP,
  3247. WM8962_STARTUP_BIAS_ENA |
  3248. WM8962_VMID_BUF_ENA, 0);
  3249. regcache_cache_only(wm8962->regmap, true);
  3250. regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies),
  3251. wm8962->supplies);
  3252. return 0;
  3253. }
  3254. #endif
  3255. static struct dev_pm_ops wm8962_pm = {
  3256. SET_RUNTIME_PM_OPS(wm8962_runtime_suspend, wm8962_runtime_resume, NULL)
  3257. };
  3258. static const struct i2c_device_id wm8962_i2c_id[] = {
  3259. { "wm8962", 0 },
  3260. { }
  3261. };
  3262. MODULE_DEVICE_TABLE(i2c, wm8962_i2c_id);
  3263. static const struct of_device_id wm8962_of_match[] = {
  3264. { .compatible = "wlf,wm8962", },
  3265. { }
  3266. };
  3267. MODULE_DEVICE_TABLE(of, wm8962_of_match);
  3268. static struct i2c_driver wm8962_i2c_driver = {
  3269. .driver = {
  3270. .name = "wm8962",
  3271. .owner = THIS_MODULE,
  3272. .of_match_table = wm8962_of_match,
  3273. .pm = &wm8962_pm,
  3274. },
  3275. .probe = wm8962_i2c_probe,
  3276. .remove = wm8962_i2c_remove,
  3277. .id_table = wm8962_i2c_id,
  3278. };
  3279. module_i2c_driver(wm8962_i2c_driver);
  3280. MODULE_DESCRIPTION("ASoC WM8962 driver");
  3281. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3282. MODULE_LICENSE("GPL");