wm8580.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027
  1. /*
  2. * wm8580.c -- WM8580 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008-12 Wolfson Microelectronics PLC.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Notes:
  12. * The WM8580 is a multichannel codec with S/PDIF support, featuring six
  13. * DAC channels and two ADC channels.
  14. *
  15. * Currently only the primary audio interface is supported - S/PDIF and
  16. * the secondary audio interfaces are not.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/regmap.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <linux/slab.h>
  28. #include <linux/of_device.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/soc.h>
  33. #include <sound/tlv.h>
  34. #include <sound/initval.h>
  35. #include <asm/div64.h>
  36. #include "wm8580.h"
  37. /* WM8580 register space */
  38. #define WM8580_PLLA1 0x00
  39. #define WM8580_PLLA2 0x01
  40. #define WM8580_PLLA3 0x02
  41. #define WM8580_PLLA4 0x03
  42. #define WM8580_PLLB1 0x04
  43. #define WM8580_PLLB2 0x05
  44. #define WM8580_PLLB3 0x06
  45. #define WM8580_PLLB4 0x07
  46. #define WM8580_CLKSEL 0x08
  47. #define WM8580_PAIF1 0x09
  48. #define WM8580_PAIF2 0x0A
  49. #define WM8580_SAIF1 0x0B
  50. #define WM8580_PAIF3 0x0C
  51. #define WM8580_PAIF4 0x0D
  52. #define WM8580_SAIF2 0x0E
  53. #define WM8580_DAC_CONTROL1 0x0F
  54. #define WM8580_DAC_CONTROL2 0x10
  55. #define WM8580_DAC_CONTROL3 0x11
  56. #define WM8580_DAC_CONTROL4 0x12
  57. #define WM8580_DAC_CONTROL5 0x13
  58. #define WM8580_DIGITAL_ATTENUATION_DACL1 0x14
  59. #define WM8580_DIGITAL_ATTENUATION_DACR1 0x15
  60. #define WM8580_DIGITAL_ATTENUATION_DACL2 0x16
  61. #define WM8580_DIGITAL_ATTENUATION_DACR2 0x17
  62. #define WM8580_DIGITAL_ATTENUATION_DACL3 0x18
  63. #define WM8580_DIGITAL_ATTENUATION_DACR3 0x19
  64. #define WM8580_MASTER_DIGITAL_ATTENUATION 0x1C
  65. #define WM8580_ADC_CONTROL1 0x1D
  66. #define WM8580_SPDTXCHAN0 0x1E
  67. #define WM8580_SPDTXCHAN1 0x1F
  68. #define WM8580_SPDTXCHAN2 0x20
  69. #define WM8580_SPDTXCHAN3 0x21
  70. #define WM8580_SPDTXCHAN4 0x22
  71. #define WM8580_SPDTXCHAN5 0x23
  72. #define WM8580_SPDMODE 0x24
  73. #define WM8580_INTMASK 0x25
  74. #define WM8580_GPO1 0x26
  75. #define WM8580_GPO2 0x27
  76. #define WM8580_GPO3 0x28
  77. #define WM8580_GPO4 0x29
  78. #define WM8580_GPO5 0x2A
  79. #define WM8580_INTSTAT 0x2B
  80. #define WM8580_SPDRXCHAN1 0x2C
  81. #define WM8580_SPDRXCHAN2 0x2D
  82. #define WM8580_SPDRXCHAN3 0x2E
  83. #define WM8580_SPDRXCHAN4 0x2F
  84. #define WM8580_SPDRXCHAN5 0x30
  85. #define WM8580_SPDSTAT 0x31
  86. #define WM8580_PWRDN1 0x32
  87. #define WM8580_PWRDN2 0x33
  88. #define WM8580_READBACK 0x34
  89. #define WM8580_RESET 0x35
  90. #define WM8580_MAX_REGISTER 0x35
  91. #define WM8580_DACOSR 0x40
  92. /* PLLB4 (register 7h) */
  93. #define WM8580_PLLB4_MCLKOUTSRC_MASK 0x60
  94. #define WM8580_PLLB4_MCLKOUTSRC_PLLA 0x20
  95. #define WM8580_PLLB4_MCLKOUTSRC_PLLB 0x40
  96. #define WM8580_PLLB4_MCLKOUTSRC_OSC 0x60
  97. #define WM8580_PLLB4_CLKOUTSRC_MASK 0x180
  98. #define WM8580_PLLB4_CLKOUTSRC_PLLACLK 0x080
  99. #define WM8580_PLLB4_CLKOUTSRC_PLLBCLK 0x100
  100. #define WM8580_PLLB4_CLKOUTSRC_OSCCLK 0x180
  101. /* CLKSEL (register 8h) */
  102. #define WM8580_CLKSEL_DAC_CLKSEL_MASK 0x03
  103. #define WM8580_CLKSEL_DAC_CLKSEL_PLLA 0x01
  104. #define WM8580_CLKSEL_DAC_CLKSEL_PLLB 0x02
  105. /* AIF control 1 (registers 9h-bh) */
  106. #define WM8580_AIF_RATE_MASK 0x7
  107. #define WM8580_AIF_BCLKSEL_MASK 0x18
  108. #define WM8580_AIF_MS 0x20
  109. #define WM8580_AIF_CLKSRC_MASK 0xc0
  110. #define WM8580_AIF_CLKSRC_PLLA 0x40
  111. #define WM8580_AIF_CLKSRC_PLLB 0x40
  112. #define WM8580_AIF_CLKSRC_MCLK 0xc0
  113. /* AIF control 2 (registers ch-eh) */
  114. #define WM8580_AIF_FMT_MASK 0x03
  115. #define WM8580_AIF_FMT_RIGHTJ 0x00
  116. #define WM8580_AIF_FMT_LEFTJ 0x01
  117. #define WM8580_AIF_FMT_I2S 0x02
  118. #define WM8580_AIF_FMT_DSP 0x03
  119. #define WM8580_AIF_LENGTH_MASK 0x0c
  120. #define WM8580_AIF_LENGTH_16 0x00
  121. #define WM8580_AIF_LENGTH_20 0x04
  122. #define WM8580_AIF_LENGTH_24 0x08
  123. #define WM8580_AIF_LENGTH_32 0x0c
  124. #define WM8580_AIF_LRP 0x10
  125. #define WM8580_AIF_BCP 0x20
  126. /* Powerdown Register 1 (register 32h) */
  127. #define WM8580_PWRDN1_PWDN 0x001
  128. #define WM8580_PWRDN1_ALLDACPD 0x040
  129. /* Powerdown Register 2 (register 33h) */
  130. #define WM8580_PWRDN2_OSSCPD 0x001
  131. #define WM8580_PWRDN2_PLLAPD 0x002
  132. #define WM8580_PWRDN2_PLLBPD 0x004
  133. #define WM8580_PWRDN2_SPDIFPD 0x008
  134. #define WM8580_PWRDN2_SPDIFTXD 0x010
  135. #define WM8580_PWRDN2_SPDIFRXD 0x020
  136. #define WM8580_DAC_CONTROL5_MUTEALL 0x10
  137. /*
  138. * wm8580 register cache
  139. * We can't read the WM8580 register space when we
  140. * are using 2 wire for device control, so we cache them instead.
  141. */
  142. static const struct reg_default wm8580_reg_defaults[] = {
  143. { 0, 0x0121 },
  144. { 1, 0x017e },
  145. { 2, 0x007d },
  146. { 3, 0x0014 },
  147. { 4, 0x0121 },
  148. { 5, 0x017e },
  149. { 6, 0x007d },
  150. { 7, 0x0194 },
  151. { 8, 0x0010 },
  152. { 9, 0x0002 },
  153. { 10, 0x0002 },
  154. { 11, 0x00c2 },
  155. { 12, 0x0182 },
  156. { 13, 0x0082 },
  157. { 14, 0x000a },
  158. { 15, 0x0024 },
  159. { 16, 0x0009 },
  160. { 17, 0x0000 },
  161. { 18, 0x00ff },
  162. { 19, 0x0000 },
  163. { 20, 0x00ff },
  164. { 21, 0x00ff },
  165. { 22, 0x00ff },
  166. { 23, 0x00ff },
  167. { 24, 0x00ff },
  168. { 25, 0x00ff },
  169. { 26, 0x00ff },
  170. { 27, 0x00ff },
  171. { 28, 0x01f0 },
  172. { 29, 0x0040 },
  173. { 30, 0x0000 },
  174. { 31, 0x0000 },
  175. { 32, 0x0000 },
  176. { 33, 0x0000 },
  177. { 34, 0x0031 },
  178. { 35, 0x000b },
  179. { 36, 0x0039 },
  180. { 37, 0x0000 },
  181. { 38, 0x0010 },
  182. { 39, 0x0032 },
  183. { 40, 0x0054 },
  184. { 41, 0x0076 },
  185. { 42, 0x0098 },
  186. { 43, 0x0000 },
  187. { 44, 0x0000 },
  188. { 45, 0x0000 },
  189. { 46, 0x0000 },
  190. { 47, 0x0000 },
  191. { 48, 0x0000 },
  192. { 49, 0x0000 },
  193. { 50, 0x005e },
  194. { 51, 0x003e },
  195. { 52, 0x0000 },
  196. };
  197. static bool wm8580_volatile(struct device *dev, unsigned int reg)
  198. {
  199. switch (reg) {
  200. case WM8580_RESET:
  201. return true;
  202. default:
  203. return false;
  204. }
  205. }
  206. struct pll_state {
  207. unsigned int in;
  208. unsigned int out;
  209. };
  210. #define WM8580_NUM_SUPPLIES 3
  211. static const char *wm8580_supply_names[WM8580_NUM_SUPPLIES] = {
  212. "AVDD",
  213. "DVDD",
  214. "PVDD",
  215. };
  216. /* codec private data */
  217. struct wm8580_priv {
  218. struct regmap *regmap;
  219. struct regulator_bulk_data supplies[WM8580_NUM_SUPPLIES];
  220. struct pll_state a;
  221. struct pll_state b;
  222. int sysclk[2];
  223. };
  224. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
  225. static int wm8580_out_vu(struct snd_kcontrol *kcontrol,
  226. struct snd_ctl_elem_value *ucontrol)
  227. {
  228. struct soc_mixer_control *mc =
  229. (struct soc_mixer_control *)kcontrol->private_value;
  230. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  231. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  232. unsigned int reg = mc->reg;
  233. unsigned int reg2 = mc->rreg;
  234. int ret;
  235. /* Clear the register cache VU so we write without VU set */
  236. regcache_cache_only(wm8580->regmap, true);
  237. regmap_update_bits(wm8580->regmap, reg, 0x100, 0x000);
  238. regmap_update_bits(wm8580->regmap, reg2, 0x100, 0x000);
  239. regcache_cache_only(wm8580->regmap, false);
  240. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  241. if (ret < 0)
  242. return ret;
  243. /* Now write again with the volume update bit set */
  244. snd_soc_update_bits(codec, reg, 0x100, 0x100);
  245. snd_soc_update_bits(codec, reg2, 0x100, 0x100);
  246. return 0;
  247. }
  248. static const struct snd_kcontrol_new wm8580_snd_controls[] = {
  249. SOC_DOUBLE_R_EXT_TLV("DAC1 Playback Volume",
  250. WM8580_DIGITAL_ATTENUATION_DACL1,
  251. WM8580_DIGITAL_ATTENUATION_DACR1,
  252. 0, 0xff, 0, snd_soc_get_volsw, wm8580_out_vu, dac_tlv),
  253. SOC_DOUBLE_R_EXT_TLV("DAC2 Playback Volume",
  254. WM8580_DIGITAL_ATTENUATION_DACL2,
  255. WM8580_DIGITAL_ATTENUATION_DACR2,
  256. 0, 0xff, 0, snd_soc_get_volsw, wm8580_out_vu, dac_tlv),
  257. SOC_DOUBLE_R_EXT_TLV("DAC3 Playback Volume",
  258. WM8580_DIGITAL_ATTENUATION_DACL3,
  259. WM8580_DIGITAL_ATTENUATION_DACR3,
  260. 0, 0xff, 0, snd_soc_get_volsw, wm8580_out_vu, dac_tlv),
  261. SOC_SINGLE("DAC1 Deemphasis Switch", WM8580_DAC_CONTROL3, 0, 1, 0),
  262. SOC_SINGLE("DAC2 Deemphasis Switch", WM8580_DAC_CONTROL3, 1, 1, 0),
  263. SOC_SINGLE("DAC3 Deemphasis Switch", WM8580_DAC_CONTROL3, 2, 1, 0),
  264. SOC_DOUBLE("DAC1 Invert Switch", WM8580_DAC_CONTROL4, 0, 1, 1, 0),
  265. SOC_DOUBLE("DAC2 Invert Switch", WM8580_DAC_CONTROL4, 2, 3, 1, 0),
  266. SOC_DOUBLE("DAC3 Invert Switch", WM8580_DAC_CONTROL4, 4, 5, 1, 0),
  267. SOC_SINGLE("DAC ZC Switch", WM8580_DAC_CONTROL5, 5, 1, 0),
  268. SOC_SINGLE("DAC1 Switch", WM8580_DAC_CONTROL5, 0, 1, 1),
  269. SOC_SINGLE("DAC2 Switch", WM8580_DAC_CONTROL5, 1, 1, 1),
  270. SOC_SINGLE("DAC3 Switch", WM8580_DAC_CONTROL5, 2, 1, 1),
  271. SOC_DOUBLE("Capture Switch", WM8580_ADC_CONTROL1, 0, 1, 1, 1),
  272. SOC_SINGLE("Capture High-Pass Filter Switch", WM8580_ADC_CONTROL1, 4, 1, 0),
  273. };
  274. static const struct snd_soc_dapm_widget wm8580_dapm_widgets[] = {
  275. SND_SOC_DAPM_DAC("DAC1", "Playback", WM8580_PWRDN1, 2, 1),
  276. SND_SOC_DAPM_DAC("DAC2", "Playback", WM8580_PWRDN1, 3, 1),
  277. SND_SOC_DAPM_DAC("DAC3", "Playback", WM8580_PWRDN1, 4, 1),
  278. SND_SOC_DAPM_OUTPUT("VOUT1L"),
  279. SND_SOC_DAPM_OUTPUT("VOUT1R"),
  280. SND_SOC_DAPM_OUTPUT("VOUT2L"),
  281. SND_SOC_DAPM_OUTPUT("VOUT2R"),
  282. SND_SOC_DAPM_OUTPUT("VOUT3L"),
  283. SND_SOC_DAPM_OUTPUT("VOUT3R"),
  284. SND_SOC_DAPM_ADC("ADC", "Capture", WM8580_PWRDN1, 1, 1),
  285. SND_SOC_DAPM_INPUT("AINL"),
  286. SND_SOC_DAPM_INPUT("AINR"),
  287. };
  288. static const struct snd_soc_dapm_route wm8580_dapm_routes[] = {
  289. { "VOUT1L", NULL, "DAC1" },
  290. { "VOUT1R", NULL, "DAC1" },
  291. { "VOUT2L", NULL, "DAC2" },
  292. { "VOUT2R", NULL, "DAC2" },
  293. { "VOUT3L", NULL, "DAC3" },
  294. { "VOUT3R", NULL, "DAC3" },
  295. { "ADC", NULL, "AINL" },
  296. { "ADC", NULL, "AINR" },
  297. };
  298. /* PLL divisors */
  299. struct _pll_div {
  300. u32 prescale:1;
  301. u32 postscale:1;
  302. u32 freqmode:2;
  303. u32 n:4;
  304. u32 k:24;
  305. };
  306. /* The size in bits of the pll divide */
  307. #define FIXED_PLL_SIZE (1 << 22)
  308. /* PLL rate to output rate divisions */
  309. static struct {
  310. unsigned int div;
  311. unsigned int freqmode;
  312. unsigned int postscale;
  313. } post_table[] = {
  314. { 2, 0, 0 },
  315. { 4, 0, 1 },
  316. { 4, 1, 0 },
  317. { 8, 1, 1 },
  318. { 8, 2, 0 },
  319. { 16, 2, 1 },
  320. { 12, 3, 0 },
  321. { 24, 3, 1 }
  322. };
  323. static int pll_factors(struct _pll_div *pll_div, unsigned int target,
  324. unsigned int source)
  325. {
  326. u64 Kpart;
  327. unsigned int K, Ndiv, Nmod;
  328. int i;
  329. pr_debug("wm8580: PLL %uHz->%uHz\n", source, target);
  330. /* Scale the output frequency up; the PLL should run in the
  331. * region of 90-100MHz.
  332. */
  333. for (i = 0; i < ARRAY_SIZE(post_table); i++) {
  334. if (target * post_table[i].div >= 90000000 &&
  335. target * post_table[i].div <= 100000000) {
  336. pll_div->freqmode = post_table[i].freqmode;
  337. pll_div->postscale = post_table[i].postscale;
  338. target *= post_table[i].div;
  339. break;
  340. }
  341. }
  342. if (i == ARRAY_SIZE(post_table)) {
  343. printk(KERN_ERR "wm8580: Unable to scale output frequency "
  344. "%u\n", target);
  345. return -EINVAL;
  346. }
  347. Ndiv = target / source;
  348. if (Ndiv < 5) {
  349. source /= 2;
  350. pll_div->prescale = 1;
  351. Ndiv = target / source;
  352. } else
  353. pll_div->prescale = 0;
  354. if ((Ndiv < 5) || (Ndiv > 13)) {
  355. printk(KERN_ERR
  356. "WM8580 N=%u outside supported range\n", Ndiv);
  357. return -EINVAL;
  358. }
  359. pll_div->n = Ndiv;
  360. Nmod = target % source;
  361. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  362. do_div(Kpart, source);
  363. K = Kpart & 0xFFFFFFFF;
  364. pll_div->k = K;
  365. pr_debug("PLL %x.%x prescale %d freqmode %d postscale %d\n",
  366. pll_div->n, pll_div->k, pll_div->prescale, pll_div->freqmode,
  367. pll_div->postscale);
  368. return 0;
  369. }
  370. static int wm8580_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  371. int source, unsigned int freq_in, unsigned int freq_out)
  372. {
  373. int offset;
  374. struct snd_soc_codec *codec = codec_dai->codec;
  375. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  376. struct pll_state *state;
  377. struct _pll_div pll_div;
  378. unsigned int reg;
  379. unsigned int pwr_mask;
  380. int ret;
  381. /* GCC isn't able to work out the ifs below for initialising/using
  382. * pll_div so suppress warnings.
  383. */
  384. memset(&pll_div, 0, sizeof(pll_div));
  385. switch (pll_id) {
  386. case WM8580_PLLA:
  387. state = &wm8580->a;
  388. offset = 0;
  389. pwr_mask = WM8580_PWRDN2_PLLAPD;
  390. break;
  391. case WM8580_PLLB:
  392. state = &wm8580->b;
  393. offset = 4;
  394. pwr_mask = WM8580_PWRDN2_PLLBPD;
  395. break;
  396. default:
  397. return -ENODEV;
  398. }
  399. if (freq_in && freq_out) {
  400. ret = pll_factors(&pll_div, freq_out, freq_in);
  401. if (ret != 0)
  402. return ret;
  403. }
  404. state->in = freq_in;
  405. state->out = freq_out;
  406. /* Always disable the PLL - it is not safe to leave it running
  407. * while reprogramming it.
  408. */
  409. snd_soc_update_bits(codec, WM8580_PWRDN2, pwr_mask, pwr_mask);
  410. if (!freq_in || !freq_out)
  411. return 0;
  412. snd_soc_write(codec, WM8580_PLLA1 + offset, pll_div.k & 0x1ff);
  413. snd_soc_write(codec, WM8580_PLLA2 + offset, (pll_div.k >> 9) & 0x1ff);
  414. snd_soc_write(codec, WM8580_PLLA3 + offset,
  415. (pll_div.k >> 18 & 0xf) | (pll_div.n << 4));
  416. reg = snd_soc_read(codec, WM8580_PLLA4 + offset);
  417. reg &= ~0x1b;
  418. reg |= pll_div.prescale | pll_div.postscale << 1 |
  419. pll_div.freqmode << 3;
  420. snd_soc_write(codec, WM8580_PLLA4 + offset, reg);
  421. /* All done, turn it on */
  422. snd_soc_update_bits(codec, WM8580_PWRDN2, pwr_mask, 0);
  423. return 0;
  424. }
  425. static const int wm8580_sysclk_ratios[] = {
  426. 128, 192, 256, 384, 512, 768, 1152,
  427. };
  428. /*
  429. * Set PCM DAI bit size and sample rate.
  430. */
  431. static int wm8580_paif_hw_params(struct snd_pcm_substream *substream,
  432. struct snd_pcm_hw_params *params,
  433. struct snd_soc_dai *dai)
  434. {
  435. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  436. struct snd_soc_codec *codec = rtd->codec;
  437. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  438. u16 paifa = 0;
  439. u16 paifb = 0;
  440. int i, ratio, osr;
  441. /* bit size */
  442. switch (params_format(params)) {
  443. case SNDRV_PCM_FORMAT_S16_LE:
  444. paifa |= 0x8;
  445. break;
  446. case SNDRV_PCM_FORMAT_S20_3LE:
  447. paifa |= 0x0;
  448. paifb |= WM8580_AIF_LENGTH_20;
  449. break;
  450. case SNDRV_PCM_FORMAT_S24_LE:
  451. paifa |= 0x0;
  452. paifb |= WM8580_AIF_LENGTH_24;
  453. break;
  454. case SNDRV_PCM_FORMAT_S32_LE:
  455. paifa |= 0x0;
  456. paifb |= WM8580_AIF_LENGTH_32;
  457. break;
  458. default:
  459. return -EINVAL;
  460. }
  461. /* Look up the SYSCLK ratio; accept only exact matches */
  462. ratio = wm8580->sysclk[dai->driver->id] / params_rate(params);
  463. for (i = 0; i < ARRAY_SIZE(wm8580_sysclk_ratios); i++)
  464. if (ratio == wm8580_sysclk_ratios[i])
  465. break;
  466. if (i == ARRAY_SIZE(wm8580_sysclk_ratios)) {
  467. dev_err(codec->dev, "Invalid clock ratio %d/%d\n",
  468. wm8580->sysclk[dai->driver->id], params_rate(params));
  469. return -EINVAL;
  470. }
  471. paifa |= i;
  472. dev_dbg(codec->dev, "Running at %dfs with %dHz clock\n",
  473. wm8580_sysclk_ratios[i], wm8580->sysclk[dai->driver->id]);
  474. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  475. switch (ratio) {
  476. case 128:
  477. case 192:
  478. osr = WM8580_DACOSR;
  479. dev_dbg(codec->dev, "Selecting 64x OSR\n");
  480. break;
  481. default:
  482. osr = 0;
  483. dev_dbg(codec->dev, "Selecting 128x OSR\n");
  484. break;
  485. }
  486. snd_soc_update_bits(codec, WM8580_PAIF3, WM8580_DACOSR, osr);
  487. }
  488. snd_soc_update_bits(codec, WM8580_PAIF1 + dai->driver->id,
  489. WM8580_AIF_RATE_MASK | WM8580_AIF_BCLKSEL_MASK,
  490. paifa);
  491. snd_soc_update_bits(codec, WM8580_PAIF3 + dai->driver->id,
  492. WM8580_AIF_LENGTH_MASK, paifb);
  493. return 0;
  494. }
  495. static int wm8580_set_paif_dai_fmt(struct snd_soc_dai *codec_dai,
  496. unsigned int fmt)
  497. {
  498. struct snd_soc_codec *codec = codec_dai->codec;
  499. unsigned int aifa;
  500. unsigned int aifb;
  501. int can_invert_lrclk;
  502. aifa = snd_soc_read(codec, WM8580_PAIF1 + codec_dai->driver->id);
  503. aifb = snd_soc_read(codec, WM8580_PAIF3 + codec_dai->driver->id);
  504. aifb &= ~(WM8580_AIF_FMT_MASK | WM8580_AIF_LRP | WM8580_AIF_BCP);
  505. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  506. case SND_SOC_DAIFMT_CBS_CFS:
  507. aifa &= ~WM8580_AIF_MS;
  508. break;
  509. case SND_SOC_DAIFMT_CBM_CFM:
  510. aifa |= WM8580_AIF_MS;
  511. break;
  512. default:
  513. return -EINVAL;
  514. }
  515. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  516. case SND_SOC_DAIFMT_I2S:
  517. can_invert_lrclk = 1;
  518. aifb |= WM8580_AIF_FMT_I2S;
  519. break;
  520. case SND_SOC_DAIFMT_RIGHT_J:
  521. can_invert_lrclk = 1;
  522. aifb |= WM8580_AIF_FMT_RIGHTJ;
  523. break;
  524. case SND_SOC_DAIFMT_LEFT_J:
  525. can_invert_lrclk = 1;
  526. aifb |= WM8580_AIF_FMT_LEFTJ;
  527. break;
  528. case SND_SOC_DAIFMT_DSP_A:
  529. can_invert_lrclk = 0;
  530. aifb |= WM8580_AIF_FMT_DSP;
  531. break;
  532. case SND_SOC_DAIFMT_DSP_B:
  533. can_invert_lrclk = 0;
  534. aifb |= WM8580_AIF_FMT_DSP;
  535. aifb |= WM8580_AIF_LRP;
  536. break;
  537. default:
  538. return -EINVAL;
  539. }
  540. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  541. case SND_SOC_DAIFMT_NB_NF:
  542. break;
  543. case SND_SOC_DAIFMT_IB_IF:
  544. if (!can_invert_lrclk)
  545. return -EINVAL;
  546. aifb |= WM8580_AIF_BCP;
  547. aifb |= WM8580_AIF_LRP;
  548. break;
  549. case SND_SOC_DAIFMT_IB_NF:
  550. aifb |= WM8580_AIF_BCP;
  551. break;
  552. case SND_SOC_DAIFMT_NB_IF:
  553. if (!can_invert_lrclk)
  554. return -EINVAL;
  555. aifb |= WM8580_AIF_LRP;
  556. break;
  557. default:
  558. return -EINVAL;
  559. }
  560. snd_soc_write(codec, WM8580_PAIF1 + codec_dai->driver->id, aifa);
  561. snd_soc_write(codec, WM8580_PAIF3 + codec_dai->driver->id, aifb);
  562. return 0;
  563. }
  564. static int wm8580_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  565. int div_id, int div)
  566. {
  567. struct snd_soc_codec *codec = codec_dai->codec;
  568. unsigned int reg;
  569. switch (div_id) {
  570. case WM8580_MCLK:
  571. reg = snd_soc_read(codec, WM8580_PLLB4);
  572. reg &= ~WM8580_PLLB4_MCLKOUTSRC_MASK;
  573. switch (div) {
  574. case WM8580_CLKSRC_MCLK:
  575. /* Input */
  576. break;
  577. case WM8580_CLKSRC_PLLA:
  578. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLA;
  579. break;
  580. case WM8580_CLKSRC_PLLB:
  581. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLB;
  582. break;
  583. case WM8580_CLKSRC_OSC:
  584. reg |= WM8580_PLLB4_MCLKOUTSRC_OSC;
  585. break;
  586. default:
  587. return -EINVAL;
  588. }
  589. snd_soc_write(codec, WM8580_PLLB4, reg);
  590. break;
  591. case WM8580_CLKOUTSRC:
  592. reg = snd_soc_read(codec, WM8580_PLLB4);
  593. reg &= ~WM8580_PLLB4_CLKOUTSRC_MASK;
  594. switch (div) {
  595. case WM8580_CLKSRC_NONE:
  596. break;
  597. case WM8580_CLKSRC_PLLA:
  598. reg |= WM8580_PLLB4_CLKOUTSRC_PLLACLK;
  599. break;
  600. case WM8580_CLKSRC_PLLB:
  601. reg |= WM8580_PLLB4_CLKOUTSRC_PLLBCLK;
  602. break;
  603. case WM8580_CLKSRC_OSC:
  604. reg |= WM8580_PLLB4_CLKOUTSRC_OSCCLK;
  605. break;
  606. default:
  607. return -EINVAL;
  608. }
  609. snd_soc_write(codec, WM8580_PLLB4, reg);
  610. break;
  611. default:
  612. return -EINVAL;
  613. }
  614. return 0;
  615. }
  616. static int wm8580_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  617. unsigned int freq, int dir)
  618. {
  619. struct snd_soc_codec *codec = dai->codec;
  620. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  621. int ret, sel, sel_mask, sel_shift;
  622. switch (dai->driver->id) {
  623. case WM8580_DAI_PAIFRX:
  624. sel_mask = 0x3;
  625. sel_shift = 0;
  626. break;
  627. case WM8580_DAI_PAIFTX:
  628. sel_mask = 0xc;
  629. sel_shift = 2;
  630. break;
  631. default:
  632. BUG_ON("Unknown DAI driver ID\n");
  633. return -EINVAL;
  634. }
  635. switch (clk_id) {
  636. case WM8580_CLKSRC_ADCMCLK:
  637. if (dai->driver->id != WM8580_DAI_PAIFTX)
  638. return -EINVAL;
  639. sel = 0 << sel_shift;
  640. break;
  641. case WM8580_CLKSRC_PLLA:
  642. sel = 1 << sel_shift;
  643. break;
  644. case WM8580_CLKSRC_PLLB:
  645. sel = 2 << sel_shift;
  646. break;
  647. case WM8580_CLKSRC_MCLK:
  648. sel = 3 << sel_shift;
  649. break;
  650. default:
  651. dev_err(codec->dev, "Unknown clock %d\n", clk_id);
  652. return -EINVAL;
  653. }
  654. /* We really should validate PLL settings but not yet */
  655. wm8580->sysclk[dai->driver->id] = freq;
  656. ret = snd_soc_update_bits(codec, WM8580_CLKSEL, sel_mask, sel);
  657. if (ret < 0)
  658. return ret;
  659. return 0;
  660. }
  661. static int wm8580_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  662. {
  663. struct snd_soc_codec *codec = codec_dai->codec;
  664. unsigned int reg;
  665. reg = snd_soc_read(codec, WM8580_DAC_CONTROL5);
  666. if (mute)
  667. reg |= WM8580_DAC_CONTROL5_MUTEALL;
  668. else
  669. reg &= ~WM8580_DAC_CONTROL5_MUTEALL;
  670. snd_soc_write(codec, WM8580_DAC_CONTROL5, reg);
  671. return 0;
  672. }
  673. static int wm8580_set_bias_level(struct snd_soc_codec *codec,
  674. enum snd_soc_bias_level level)
  675. {
  676. switch (level) {
  677. case SND_SOC_BIAS_ON:
  678. case SND_SOC_BIAS_PREPARE:
  679. break;
  680. case SND_SOC_BIAS_STANDBY:
  681. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  682. /* Power up and get individual control of the DACs */
  683. snd_soc_update_bits(codec, WM8580_PWRDN1,
  684. WM8580_PWRDN1_PWDN |
  685. WM8580_PWRDN1_ALLDACPD, 0);
  686. /* Make VMID high impedance */
  687. snd_soc_update_bits(codec, WM8580_ADC_CONTROL1,
  688. 0x100, 0);
  689. }
  690. break;
  691. case SND_SOC_BIAS_OFF:
  692. snd_soc_update_bits(codec, WM8580_PWRDN1,
  693. WM8580_PWRDN1_PWDN, WM8580_PWRDN1_PWDN);
  694. break;
  695. }
  696. codec->dapm.bias_level = level;
  697. return 0;
  698. }
  699. #define WM8580_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  700. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  701. static const struct snd_soc_dai_ops wm8580_dai_ops_playback = {
  702. .set_sysclk = wm8580_set_sysclk,
  703. .hw_params = wm8580_paif_hw_params,
  704. .set_fmt = wm8580_set_paif_dai_fmt,
  705. .set_clkdiv = wm8580_set_dai_clkdiv,
  706. .set_pll = wm8580_set_dai_pll,
  707. .digital_mute = wm8580_digital_mute,
  708. };
  709. static const struct snd_soc_dai_ops wm8580_dai_ops_capture = {
  710. .set_sysclk = wm8580_set_sysclk,
  711. .hw_params = wm8580_paif_hw_params,
  712. .set_fmt = wm8580_set_paif_dai_fmt,
  713. .set_clkdiv = wm8580_set_dai_clkdiv,
  714. .set_pll = wm8580_set_dai_pll,
  715. };
  716. static struct snd_soc_dai_driver wm8580_dai[] = {
  717. {
  718. .name = "wm8580-hifi-playback",
  719. .id = WM8580_DAI_PAIFRX,
  720. .playback = {
  721. .stream_name = "Playback",
  722. .channels_min = 1,
  723. .channels_max = 6,
  724. .rates = SNDRV_PCM_RATE_8000_192000,
  725. .formats = WM8580_FORMATS,
  726. },
  727. .ops = &wm8580_dai_ops_playback,
  728. },
  729. {
  730. .name = "wm8580-hifi-capture",
  731. .id = WM8580_DAI_PAIFTX,
  732. .capture = {
  733. .stream_name = "Capture",
  734. .channels_min = 2,
  735. .channels_max = 2,
  736. .rates = SNDRV_PCM_RATE_8000_192000,
  737. .formats = WM8580_FORMATS,
  738. },
  739. .ops = &wm8580_dai_ops_capture,
  740. },
  741. };
  742. static int wm8580_probe(struct snd_soc_codec *codec)
  743. {
  744. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  745. int ret = 0;
  746. ret = snd_soc_codec_set_cache_io(codec, 7, 9, SND_SOC_REGMAP);
  747. if (ret < 0) {
  748. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  749. return ret;
  750. }
  751. ret = regulator_bulk_enable(ARRAY_SIZE(wm8580->supplies),
  752. wm8580->supplies);
  753. if (ret != 0) {
  754. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  755. goto err_regulator_get;
  756. }
  757. /* Get the codec into a known state */
  758. ret = snd_soc_write(codec, WM8580_RESET, 0);
  759. if (ret != 0) {
  760. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  761. goto err_regulator_enable;
  762. }
  763. wm8580_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  764. return 0;
  765. err_regulator_enable:
  766. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  767. err_regulator_get:
  768. return ret;
  769. }
  770. /* power down chip */
  771. static int wm8580_remove(struct snd_soc_codec *codec)
  772. {
  773. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  774. wm8580_set_bias_level(codec, SND_SOC_BIAS_OFF);
  775. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  776. return 0;
  777. }
  778. static struct snd_soc_codec_driver soc_codec_dev_wm8580 = {
  779. .probe = wm8580_probe,
  780. .remove = wm8580_remove,
  781. .set_bias_level = wm8580_set_bias_level,
  782. .controls = wm8580_snd_controls,
  783. .num_controls = ARRAY_SIZE(wm8580_snd_controls),
  784. .dapm_widgets = wm8580_dapm_widgets,
  785. .num_dapm_widgets = ARRAY_SIZE(wm8580_dapm_widgets),
  786. .dapm_routes = wm8580_dapm_routes,
  787. .num_dapm_routes = ARRAY_SIZE(wm8580_dapm_routes),
  788. };
  789. static const struct of_device_id wm8580_of_match[] = {
  790. { .compatible = "wlf,wm8580" },
  791. { },
  792. };
  793. static const struct regmap_config wm8580_regmap = {
  794. .reg_bits = 7,
  795. .val_bits = 9,
  796. .max_register = WM8580_MAX_REGISTER,
  797. .reg_defaults = wm8580_reg_defaults,
  798. .num_reg_defaults = ARRAY_SIZE(wm8580_reg_defaults),
  799. .cache_type = REGCACHE_RBTREE,
  800. .volatile_reg = wm8580_volatile,
  801. };
  802. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  803. static int wm8580_i2c_probe(struct i2c_client *i2c,
  804. const struct i2c_device_id *id)
  805. {
  806. struct wm8580_priv *wm8580;
  807. int ret, i;
  808. wm8580 = devm_kzalloc(&i2c->dev, sizeof(struct wm8580_priv),
  809. GFP_KERNEL);
  810. if (wm8580 == NULL)
  811. return -ENOMEM;
  812. wm8580->regmap = devm_regmap_init_i2c(i2c, &wm8580_regmap);
  813. if (IS_ERR(wm8580->regmap))
  814. return PTR_ERR(wm8580->regmap);
  815. for (i = 0; i < ARRAY_SIZE(wm8580->supplies); i++)
  816. wm8580->supplies[i].supply = wm8580_supply_names[i];
  817. ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8580->supplies),
  818. wm8580->supplies);
  819. if (ret != 0) {
  820. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  821. return ret;
  822. }
  823. i2c_set_clientdata(i2c, wm8580);
  824. ret = snd_soc_register_codec(&i2c->dev,
  825. &soc_codec_dev_wm8580, wm8580_dai, ARRAY_SIZE(wm8580_dai));
  826. return ret;
  827. }
  828. static int wm8580_i2c_remove(struct i2c_client *client)
  829. {
  830. snd_soc_unregister_codec(&client->dev);
  831. return 0;
  832. }
  833. static const struct i2c_device_id wm8580_i2c_id[] = {
  834. { "wm8580", 0 },
  835. { }
  836. };
  837. MODULE_DEVICE_TABLE(i2c, wm8580_i2c_id);
  838. static struct i2c_driver wm8580_i2c_driver = {
  839. .driver = {
  840. .name = "wm8580",
  841. .owner = THIS_MODULE,
  842. .of_match_table = wm8580_of_match,
  843. },
  844. .probe = wm8580_i2c_probe,
  845. .remove = wm8580_i2c_remove,
  846. .id_table = wm8580_i2c_id,
  847. };
  848. #endif
  849. static int __init wm8580_modinit(void)
  850. {
  851. int ret = 0;
  852. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  853. ret = i2c_add_driver(&wm8580_i2c_driver);
  854. if (ret != 0) {
  855. pr_err("Failed to register WM8580 I2C driver: %d\n", ret);
  856. }
  857. #endif
  858. return ret;
  859. }
  860. module_init(wm8580_modinit);
  861. static void __exit wm8580_exit(void)
  862. {
  863. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  864. i2c_del_driver(&wm8580_i2c_driver);
  865. #endif
  866. }
  867. module_exit(wm8580_exit);
  868. MODULE_DESCRIPTION("ASoC WM8580 driver");
  869. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  870. MODULE_LICENSE("GPL");