wm8350.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007-12 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/mfd/wm8350/audio.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <trace/events/asoc.h>
  29. #include "wm8350.h"
  30. #define WM8350_OUTn_0dB 0x39
  31. #define WM8350_RAMP_NONE 0
  32. #define WM8350_RAMP_UP 1
  33. #define WM8350_RAMP_DOWN 2
  34. /* We only include the analogue supplies here; the digital supplies
  35. * need to be available well before this driver can be probed.
  36. */
  37. static const char *supply_names[] = {
  38. "AVDD",
  39. "HPVDD",
  40. };
  41. struct wm8350_output {
  42. u16 active;
  43. u16 left_vol;
  44. u16 right_vol;
  45. u16 ramp;
  46. u16 mute;
  47. };
  48. struct wm8350_jack_data {
  49. struct snd_soc_jack *jack;
  50. struct delayed_work work;
  51. int report;
  52. int short_report;
  53. };
  54. struct wm8350_data {
  55. struct wm8350 *wm8350;
  56. struct wm8350_output out1;
  57. struct wm8350_output out2;
  58. struct wm8350_jack_data hpl;
  59. struct wm8350_jack_data hpr;
  60. struct wm8350_jack_data mic;
  61. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  62. int fll_freq_out;
  63. int fll_freq_in;
  64. };
  65. /*
  66. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  67. */
  68. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  69. {
  70. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  71. struct wm8350_output *out1 = &wm8350_data->out1;
  72. struct wm8350 *wm8350 = wm8350_data->wm8350;
  73. int left_complete = 0, right_complete = 0;
  74. u16 reg, val;
  75. /* left channel */
  76. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  77. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  78. if (out1->ramp == WM8350_RAMP_UP) {
  79. /* ramp step up */
  80. if (val < out1->left_vol) {
  81. val++;
  82. reg &= ~WM8350_OUT1L_VOL_MASK;
  83. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  84. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  85. } else
  86. left_complete = 1;
  87. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  88. /* ramp step down */
  89. if (val > 0) {
  90. val--;
  91. reg &= ~WM8350_OUT1L_VOL_MASK;
  92. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  93. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  94. } else
  95. left_complete = 1;
  96. } else
  97. return 1;
  98. /* right channel */
  99. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  100. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  101. if (out1->ramp == WM8350_RAMP_UP) {
  102. /* ramp step up */
  103. if (val < out1->right_vol) {
  104. val++;
  105. reg &= ~WM8350_OUT1R_VOL_MASK;
  106. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  107. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  108. } else
  109. right_complete = 1;
  110. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  111. /* ramp step down */
  112. if (val > 0) {
  113. val--;
  114. reg &= ~WM8350_OUT1R_VOL_MASK;
  115. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  116. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  117. } else
  118. right_complete = 1;
  119. }
  120. /* only hit the update bit if either volume has changed this step */
  121. if (!left_complete || !right_complete)
  122. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  123. return left_complete & right_complete;
  124. }
  125. /*
  126. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  127. */
  128. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  129. {
  130. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  131. struct wm8350_output *out2 = &wm8350_data->out2;
  132. struct wm8350 *wm8350 = wm8350_data->wm8350;
  133. int left_complete = 0, right_complete = 0;
  134. u16 reg, val;
  135. /* left channel */
  136. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  137. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  138. if (out2->ramp == WM8350_RAMP_UP) {
  139. /* ramp step up */
  140. if (val < out2->left_vol) {
  141. val++;
  142. reg &= ~WM8350_OUT2L_VOL_MASK;
  143. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  144. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  145. } else
  146. left_complete = 1;
  147. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  148. /* ramp step down */
  149. if (val > 0) {
  150. val--;
  151. reg &= ~WM8350_OUT2L_VOL_MASK;
  152. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  153. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  154. } else
  155. left_complete = 1;
  156. } else
  157. return 1;
  158. /* right channel */
  159. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  160. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  161. if (out2->ramp == WM8350_RAMP_UP) {
  162. /* ramp step up */
  163. if (val < out2->right_vol) {
  164. val++;
  165. reg &= ~WM8350_OUT2R_VOL_MASK;
  166. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  167. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  168. } else
  169. right_complete = 1;
  170. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  171. /* ramp step down */
  172. if (val > 0) {
  173. val--;
  174. reg &= ~WM8350_OUT2R_VOL_MASK;
  175. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  176. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  177. } else
  178. right_complete = 1;
  179. }
  180. /* only hit the update bit if either volume has changed this step */
  181. if (!left_complete || !right_complete)
  182. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  183. return left_complete & right_complete;
  184. }
  185. /*
  186. * This work ramps both output PGAs at stream start/stop time to
  187. * minimise pop associated with DAPM power switching.
  188. * It's best to enable Zero Cross when ramping occurs to minimise any
  189. * zipper noises.
  190. */
  191. static void wm8350_pga_work(struct work_struct *work)
  192. {
  193. struct snd_soc_dapm_context *dapm =
  194. container_of(work, struct snd_soc_dapm_context, delayed_work.work);
  195. struct snd_soc_codec *codec = dapm->codec;
  196. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  197. struct wm8350_output *out1 = &wm8350_data->out1,
  198. *out2 = &wm8350_data->out2;
  199. int i, out1_complete, out2_complete;
  200. /* do we need to ramp at all ? */
  201. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  202. return;
  203. /* PGA volumes have 6 bits of resolution to ramp */
  204. for (i = 0; i <= 63; i++) {
  205. out1_complete = 1, out2_complete = 1;
  206. if (out1->ramp != WM8350_RAMP_NONE)
  207. out1_complete = wm8350_out1_ramp_step(codec);
  208. if (out2->ramp != WM8350_RAMP_NONE)
  209. out2_complete = wm8350_out2_ramp_step(codec);
  210. /* ramp finished ? */
  211. if (out1_complete && out2_complete)
  212. break;
  213. /* we need to delay longer on the up ramp */
  214. if (out1->ramp == WM8350_RAMP_UP ||
  215. out2->ramp == WM8350_RAMP_UP) {
  216. /* delay is longer over 0dB as increases are larger */
  217. if (i >= WM8350_OUTn_0dB)
  218. schedule_timeout_interruptible(msecs_to_jiffies
  219. (2));
  220. else
  221. schedule_timeout_interruptible(msecs_to_jiffies
  222. (1));
  223. } else
  224. udelay(50); /* doesn't matter if we delay longer */
  225. }
  226. out1->ramp = WM8350_RAMP_NONE;
  227. out2->ramp = WM8350_RAMP_NONE;
  228. }
  229. /*
  230. * WM8350 Controls
  231. */
  232. static int pga_event(struct snd_soc_dapm_widget *w,
  233. struct snd_kcontrol *kcontrol, int event)
  234. {
  235. struct snd_soc_codec *codec = w->codec;
  236. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  237. struct wm8350_output *out;
  238. switch (w->shift) {
  239. case 0:
  240. case 1:
  241. out = &wm8350_data->out1;
  242. break;
  243. case 2:
  244. case 3:
  245. out = &wm8350_data->out2;
  246. break;
  247. default:
  248. BUG();
  249. return -1;
  250. }
  251. switch (event) {
  252. case SND_SOC_DAPM_POST_PMU:
  253. out->ramp = WM8350_RAMP_UP;
  254. out->active = 1;
  255. schedule_delayed_work(&codec->dapm.delayed_work,
  256. msecs_to_jiffies(1));
  257. break;
  258. case SND_SOC_DAPM_PRE_PMD:
  259. out->ramp = WM8350_RAMP_DOWN;
  260. out->active = 0;
  261. schedule_delayed_work(&codec->dapm.delayed_work,
  262. msecs_to_jiffies(1));
  263. break;
  264. }
  265. return 0;
  266. }
  267. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  268. struct snd_ctl_elem_value *ucontrol)
  269. {
  270. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  271. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  272. struct wm8350_output *out = NULL;
  273. struct soc_mixer_control *mc =
  274. (struct soc_mixer_control *)kcontrol->private_value;
  275. int ret;
  276. unsigned int reg = mc->reg;
  277. u16 val;
  278. /* For OUT1 and OUT2 we shadow the values and only actually write
  279. * them out when active in order to ensure the amplifier comes on
  280. * as quietly as possible. */
  281. switch (reg) {
  282. case WM8350_LOUT1_VOLUME:
  283. out = &wm8350_priv->out1;
  284. break;
  285. case WM8350_LOUT2_VOLUME:
  286. out = &wm8350_priv->out2;
  287. break;
  288. default:
  289. break;
  290. }
  291. if (out) {
  292. out->left_vol = ucontrol->value.integer.value[0];
  293. out->right_vol = ucontrol->value.integer.value[1];
  294. if (!out->active)
  295. return 1;
  296. }
  297. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  298. if (ret < 0)
  299. return ret;
  300. /* now hit the volume update bits (always bit 8) */
  301. val = snd_soc_read(codec, reg);
  302. snd_soc_write(codec, reg, val | WM8350_OUT1_VU);
  303. return 1;
  304. }
  305. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  306. struct snd_ctl_elem_value *ucontrol)
  307. {
  308. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  309. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  310. struct wm8350_output *out1 = &wm8350_priv->out1;
  311. struct wm8350_output *out2 = &wm8350_priv->out2;
  312. struct soc_mixer_control *mc =
  313. (struct soc_mixer_control *)kcontrol->private_value;
  314. unsigned int reg = mc->reg;
  315. /* If these are cached registers use the cache */
  316. switch (reg) {
  317. case WM8350_LOUT1_VOLUME:
  318. ucontrol->value.integer.value[0] = out1->left_vol;
  319. ucontrol->value.integer.value[1] = out1->right_vol;
  320. return 0;
  321. case WM8350_LOUT2_VOLUME:
  322. ucontrol->value.integer.value[0] = out2->left_vol;
  323. ucontrol->value.integer.value[1] = out2->right_vol;
  324. return 0;
  325. default:
  326. break;
  327. }
  328. return snd_soc_get_volsw(kcontrol, ucontrol);
  329. }
  330. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  331. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  332. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  333. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  334. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  335. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  336. static const char *wm8350_lr[] = { "Left", "Right" };
  337. static const struct soc_enum wm8350_enum[] = {
  338. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  339. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  340. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  341. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  342. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  343. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  344. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  345. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  346. };
  347. static DECLARE_TLV_DB_SCALE(pre_amp_tlv, -1200, 3525, 0);
  348. static DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 600, 0);
  349. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  350. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  351. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  352. static const unsigned int capture_sd_tlv[] = {
  353. TLV_DB_RANGE_HEAD(2),
  354. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  355. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  356. };
  357. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  358. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  359. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  360. SOC_DOUBLE_R_EXT_TLV("Playback PCM Volume",
  361. WM8350_DAC_DIGITAL_VOLUME_L,
  362. WM8350_DAC_DIGITAL_VOLUME_R,
  363. 0, 255, 0, wm8350_get_volsw_2r,
  364. wm8350_put_volsw_2r_vu, dac_pcm_tlv),
  365. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  366. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  367. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  368. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  369. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  370. SOC_DOUBLE_R_EXT_TLV("Capture PCM Volume",
  371. WM8350_ADC_DIGITAL_VOLUME_L,
  372. WM8350_ADC_DIGITAL_VOLUME_R,
  373. 0, 255, 0, wm8350_get_volsw_2r,
  374. wm8350_put_volsw_2r_vu, adc_pcm_tlv),
  375. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  376. WM8350_ADC_DIVIDER,
  377. 8, 4, 15, 1, capture_sd_tlv),
  378. SOC_DOUBLE_R_EXT_TLV("Capture Volume",
  379. WM8350_LEFT_INPUT_VOLUME,
  380. WM8350_RIGHT_INPUT_VOLUME,
  381. 2, 63, 0, wm8350_get_volsw_2r,
  382. wm8350_put_volsw_2r_vu, pre_amp_tlv),
  383. SOC_DOUBLE_R("Capture ZC Switch",
  384. WM8350_LEFT_INPUT_VOLUME,
  385. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  386. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  387. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  388. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  389. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  390. 5, 7, 0, out_mix_tlv),
  391. SOC_SINGLE_TLV("Left Input Bypass Volume",
  392. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  393. 9, 7, 0, out_mix_tlv),
  394. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  395. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  396. 1, 7, 0, out_mix_tlv),
  397. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  398. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  399. 5, 7, 0, out_mix_tlv),
  400. SOC_SINGLE_TLV("Right Input Bypass Volume",
  401. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  402. 13, 7, 0, out_mix_tlv),
  403. SOC_SINGLE("Left Input Mixer +20dB Switch",
  404. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  405. SOC_SINGLE("Right Input Mixer +20dB Switch",
  406. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  407. SOC_SINGLE_TLV("Out4 Capture Volume",
  408. WM8350_INPUT_MIXER_VOLUME,
  409. 1, 7, 0, out_mix_tlv),
  410. SOC_DOUBLE_R_EXT_TLV("Out1 Playback Volume",
  411. WM8350_LOUT1_VOLUME,
  412. WM8350_ROUT1_VOLUME,
  413. 2, 63, 0, wm8350_get_volsw_2r,
  414. wm8350_put_volsw_2r_vu, out_pga_tlv),
  415. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  416. WM8350_LOUT1_VOLUME,
  417. WM8350_ROUT1_VOLUME, 13, 1, 0),
  418. SOC_DOUBLE_R_EXT_TLV("Out2 Playback Volume",
  419. WM8350_LOUT2_VOLUME,
  420. WM8350_ROUT2_VOLUME,
  421. 2, 63, 0, wm8350_get_volsw_2r,
  422. wm8350_put_volsw_2r_vu, out_pga_tlv),
  423. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  424. WM8350_ROUT2_VOLUME, 13, 1, 0),
  425. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  426. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  427. 5, 7, 0, out_mix_tlv),
  428. SOC_DOUBLE_R("Out1 Playback Switch",
  429. WM8350_LOUT1_VOLUME,
  430. WM8350_ROUT1_VOLUME,
  431. 14, 1, 1),
  432. SOC_DOUBLE_R("Out2 Playback Switch",
  433. WM8350_LOUT2_VOLUME,
  434. WM8350_ROUT2_VOLUME,
  435. 14, 1, 1),
  436. };
  437. /*
  438. * DAPM Controls
  439. */
  440. /* Left Playback Mixer */
  441. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  442. SOC_DAPM_SINGLE("Playback Switch",
  443. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  444. SOC_DAPM_SINGLE("Left Bypass Switch",
  445. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  446. SOC_DAPM_SINGLE("Right Playback Switch",
  447. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  448. SOC_DAPM_SINGLE("Left Sidetone Switch",
  449. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  450. SOC_DAPM_SINGLE("Right Sidetone Switch",
  451. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  452. };
  453. /* Right Playback Mixer */
  454. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  455. SOC_DAPM_SINGLE("Playback Switch",
  456. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  457. SOC_DAPM_SINGLE("Right Bypass Switch",
  458. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  459. SOC_DAPM_SINGLE("Left Playback Switch",
  460. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  461. SOC_DAPM_SINGLE("Left Sidetone Switch",
  462. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  463. SOC_DAPM_SINGLE("Right Sidetone Switch",
  464. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  465. };
  466. /* Out4 Mixer */
  467. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  468. SOC_DAPM_SINGLE("Right Playback Switch",
  469. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  470. SOC_DAPM_SINGLE("Left Playback Switch",
  471. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  472. SOC_DAPM_SINGLE("Right Capture Switch",
  473. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  474. SOC_DAPM_SINGLE("Out3 Playback Switch",
  475. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  476. SOC_DAPM_SINGLE("Right Mixer Switch",
  477. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  478. SOC_DAPM_SINGLE("Left Mixer Switch",
  479. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  480. };
  481. /* Out3 Mixer */
  482. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  483. SOC_DAPM_SINGLE("Left Playback Switch",
  484. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  485. SOC_DAPM_SINGLE("Left Capture Switch",
  486. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  487. SOC_DAPM_SINGLE("Out4 Playback Switch",
  488. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  489. SOC_DAPM_SINGLE("Left Mixer Switch",
  490. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  491. };
  492. /* Left Input Mixer */
  493. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  494. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  495. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  496. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  497. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  498. SOC_DAPM_SINGLE("PGA Capture Switch",
  499. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  500. };
  501. /* Right Input Mixer */
  502. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  503. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  504. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  505. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  506. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  507. SOC_DAPM_SINGLE("PGA Capture Switch",
  508. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  509. };
  510. /* Left Mic Mixer */
  511. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  512. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  513. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  514. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  515. };
  516. /* Right Mic Mixer */
  517. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  518. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  519. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  520. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  521. };
  522. /* Beep Switch */
  523. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  524. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  525. /* Out4 Capture Mux */
  526. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  527. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  528. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  529. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  530. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  531. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  532. 0, pga_event,
  533. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  534. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  535. pga_event,
  536. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  537. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  538. 0, pga_event,
  539. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  540. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  541. pga_event,
  542. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  543. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  544. 7, 0, &wm8350_right_capt_mixer_controls[0],
  545. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  546. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  547. 6, 0, &wm8350_left_capt_mixer_controls[0],
  548. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  549. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  550. &wm8350_out4_mixer_controls[0],
  551. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  552. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  553. &wm8350_out3_mixer_controls[0],
  554. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  555. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  556. &wm8350_right_play_mixer_controls[0],
  557. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  558. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  559. &wm8350_left_play_mixer_controls[0],
  560. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  561. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  562. &wm8350_left_mic_mixer_controls[0],
  563. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  564. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  565. &wm8350_right_mic_mixer_controls[0],
  566. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  567. /* virtual mixer for Beep and Out2R */
  568. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  569. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  570. &wm8350_beep_switch_controls),
  571. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  572. WM8350_POWER_MGMT_4, 3, 0),
  573. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  574. WM8350_POWER_MGMT_4, 2, 0),
  575. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  576. WM8350_POWER_MGMT_4, 5, 0),
  577. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  578. WM8350_POWER_MGMT_4, 4, 0),
  579. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  580. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  581. &wm8350_out4_capture_controls),
  582. SND_SOC_DAPM_OUTPUT("OUT1R"),
  583. SND_SOC_DAPM_OUTPUT("OUT1L"),
  584. SND_SOC_DAPM_OUTPUT("OUT2R"),
  585. SND_SOC_DAPM_OUTPUT("OUT2L"),
  586. SND_SOC_DAPM_OUTPUT("OUT3"),
  587. SND_SOC_DAPM_OUTPUT("OUT4"),
  588. SND_SOC_DAPM_INPUT("IN1RN"),
  589. SND_SOC_DAPM_INPUT("IN1RP"),
  590. SND_SOC_DAPM_INPUT("IN2R"),
  591. SND_SOC_DAPM_INPUT("IN1LP"),
  592. SND_SOC_DAPM_INPUT("IN1LN"),
  593. SND_SOC_DAPM_INPUT("IN2L"),
  594. SND_SOC_DAPM_INPUT("IN3R"),
  595. SND_SOC_DAPM_INPUT("IN3L"),
  596. };
  597. static const struct snd_soc_dapm_route wm8350_dapm_routes[] = {
  598. /* left playback mixer */
  599. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  600. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  601. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  602. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  603. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  604. /* right playback mixer */
  605. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  606. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  607. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  608. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  609. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  610. /* out4 playback mixer */
  611. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  612. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  613. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  614. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  615. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  616. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  617. {"OUT4", NULL, "Out4 Mixer"},
  618. /* out3 playback mixer */
  619. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  620. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  621. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  622. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  623. {"OUT3", NULL, "Out3 Mixer"},
  624. /* out2 */
  625. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  626. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  627. {"OUT2L", NULL, "Left Out2 PGA"},
  628. {"OUT2R", NULL, "Right Out2 PGA"},
  629. /* out1 */
  630. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  631. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  632. {"OUT1L", NULL, "Left Out1 PGA"},
  633. {"OUT1R", NULL, "Right Out1 PGA"},
  634. /* ADCs */
  635. {"Left ADC", NULL, "Left Capture Mixer"},
  636. {"Right ADC", NULL, "Right Capture Mixer"},
  637. /* Left capture mixer */
  638. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  639. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  640. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  641. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  642. /* Right capture mixer */
  643. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  644. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  645. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  646. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  647. /* L3 Inputs */
  648. {"IN3L PGA", NULL, "IN3L"},
  649. {"IN3R PGA", NULL, "IN3R"},
  650. /* Left Mic mixer */
  651. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  652. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  653. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  654. /* Right Mic mixer */
  655. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  656. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  657. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  658. /* out 4 capture */
  659. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  660. /* Beep */
  661. {"Beep", NULL, "IN3R PGA"},
  662. };
  663. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  664. int clk_id, unsigned int freq, int dir)
  665. {
  666. struct snd_soc_codec *codec = codec_dai->codec;
  667. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  668. struct wm8350 *wm8350 = wm8350_data->wm8350;
  669. u16 fll_4;
  670. switch (clk_id) {
  671. case WM8350_MCLK_SEL_MCLK:
  672. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  673. WM8350_MCLK_SEL);
  674. break;
  675. case WM8350_MCLK_SEL_PLL_MCLK:
  676. case WM8350_MCLK_SEL_PLL_DAC:
  677. case WM8350_MCLK_SEL_PLL_ADC:
  678. case WM8350_MCLK_SEL_PLL_32K:
  679. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  680. WM8350_MCLK_SEL);
  681. fll_4 = snd_soc_read(codec, WM8350_FLL_CONTROL_4) &
  682. ~WM8350_FLL_CLK_SRC_MASK;
  683. snd_soc_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  684. break;
  685. }
  686. /* MCLK direction */
  687. if (dir == SND_SOC_CLOCK_OUT)
  688. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  689. WM8350_MCLK_DIR);
  690. else
  691. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  692. WM8350_MCLK_DIR);
  693. return 0;
  694. }
  695. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  696. {
  697. struct snd_soc_codec *codec = codec_dai->codec;
  698. u16 val;
  699. switch (div_id) {
  700. case WM8350_ADC_CLKDIV:
  701. val = snd_soc_read(codec, WM8350_ADC_DIVIDER) &
  702. ~WM8350_ADC_CLKDIV_MASK;
  703. snd_soc_write(codec, WM8350_ADC_DIVIDER, val | div);
  704. break;
  705. case WM8350_DAC_CLKDIV:
  706. val = snd_soc_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  707. ~WM8350_DAC_CLKDIV_MASK;
  708. snd_soc_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  709. break;
  710. case WM8350_BCLK_CLKDIV:
  711. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  712. ~WM8350_BCLK_DIV_MASK;
  713. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  714. break;
  715. case WM8350_OPCLK_CLKDIV:
  716. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  717. ~WM8350_OPCLK_DIV_MASK;
  718. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  719. break;
  720. case WM8350_SYS_CLKDIV:
  721. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  722. ~WM8350_MCLK_DIV_MASK;
  723. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  724. break;
  725. case WM8350_DACLR_CLKDIV:
  726. val = snd_soc_read(codec, WM8350_DAC_LR_RATE) &
  727. ~WM8350_DACLRC_RATE_MASK;
  728. snd_soc_write(codec, WM8350_DAC_LR_RATE, val | div);
  729. break;
  730. case WM8350_ADCLR_CLKDIV:
  731. val = snd_soc_read(codec, WM8350_ADC_LR_RATE) &
  732. ~WM8350_ADCLRC_RATE_MASK;
  733. snd_soc_write(codec, WM8350_ADC_LR_RATE, val | div);
  734. break;
  735. default:
  736. return -EINVAL;
  737. }
  738. return 0;
  739. }
  740. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  741. {
  742. struct snd_soc_codec *codec = codec_dai->codec;
  743. u16 iface = snd_soc_read(codec, WM8350_AI_FORMATING) &
  744. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  745. u16 master = snd_soc_read(codec, WM8350_AI_DAC_CONTROL) &
  746. ~WM8350_BCLK_MSTR;
  747. u16 dac_lrc = snd_soc_read(codec, WM8350_DAC_LR_RATE) &
  748. ~WM8350_DACLRC_ENA;
  749. u16 adc_lrc = snd_soc_read(codec, WM8350_ADC_LR_RATE) &
  750. ~WM8350_ADCLRC_ENA;
  751. /* set master/slave audio interface */
  752. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  753. case SND_SOC_DAIFMT_CBM_CFM:
  754. master |= WM8350_BCLK_MSTR;
  755. dac_lrc |= WM8350_DACLRC_ENA;
  756. adc_lrc |= WM8350_ADCLRC_ENA;
  757. break;
  758. case SND_SOC_DAIFMT_CBS_CFS:
  759. break;
  760. default:
  761. return -EINVAL;
  762. }
  763. /* interface format */
  764. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  765. case SND_SOC_DAIFMT_I2S:
  766. iface |= 0x2 << 8;
  767. break;
  768. case SND_SOC_DAIFMT_RIGHT_J:
  769. break;
  770. case SND_SOC_DAIFMT_LEFT_J:
  771. iface |= 0x1 << 8;
  772. break;
  773. case SND_SOC_DAIFMT_DSP_A:
  774. iface |= 0x3 << 8;
  775. break;
  776. case SND_SOC_DAIFMT_DSP_B:
  777. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  778. break;
  779. default:
  780. return -EINVAL;
  781. }
  782. /* clock inversion */
  783. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  784. case SND_SOC_DAIFMT_NB_NF:
  785. break;
  786. case SND_SOC_DAIFMT_IB_IF:
  787. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  788. break;
  789. case SND_SOC_DAIFMT_IB_NF:
  790. iface |= WM8350_AIF_BCLK_INV;
  791. break;
  792. case SND_SOC_DAIFMT_NB_IF:
  793. iface |= WM8350_AIF_LRCLK_INV;
  794. break;
  795. default:
  796. return -EINVAL;
  797. }
  798. snd_soc_write(codec, WM8350_AI_FORMATING, iface);
  799. snd_soc_write(codec, WM8350_AI_DAC_CONTROL, master);
  800. snd_soc_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  801. snd_soc_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  802. return 0;
  803. }
  804. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  805. struct snd_pcm_hw_params *params,
  806. struct snd_soc_dai *codec_dai)
  807. {
  808. struct snd_soc_codec *codec = codec_dai->codec;
  809. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  810. struct wm8350 *wm8350 = wm8350_data->wm8350;
  811. u16 iface = snd_soc_read(codec, WM8350_AI_FORMATING) &
  812. ~WM8350_AIF_WL_MASK;
  813. /* bit size */
  814. switch (params_format(params)) {
  815. case SNDRV_PCM_FORMAT_S16_LE:
  816. break;
  817. case SNDRV_PCM_FORMAT_S20_3LE:
  818. iface |= 0x1 << 10;
  819. break;
  820. case SNDRV_PCM_FORMAT_S24_LE:
  821. iface |= 0x2 << 10;
  822. break;
  823. case SNDRV_PCM_FORMAT_S32_LE:
  824. iface |= 0x3 << 10;
  825. break;
  826. }
  827. snd_soc_write(codec, WM8350_AI_FORMATING, iface);
  828. /* The sloping stopband filter is recommended for use with
  829. * lower sample rates to improve performance.
  830. */
  831. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  832. if (params_rate(params) < 24000)
  833. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  834. WM8350_DAC_SB_FILT);
  835. else
  836. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  837. WM8350_DAC_SB_FILT);
  838. }
  839. return 0;
  840. }
  841. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  842. {
  843. struct snd_soc_codec *codec = dai->codec;
  844. unsigned int val;
  845. if (mute)
  846. val = WM8350_DAC_MUTE_ENA;
  847. else
  848. val = 0;
  849. snd_soc_update_bits(codec, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA, val);
  850. return 0;
  851. }
  852. /* FLL divisors */
  853. struct _fll_div {
  854. int div; /* FLL_OUTDIV */
  855. int n;
  856. int k;
  857. int ratio; /* FLL_FRATIO */
  858. };
  859. /* The size in bits of the fll divide multiplied by 10
  860. * to allow rounding later */
  861. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  862. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  863. unsigned int output)
  864. {
  865. u64 Kpart;
  866. unsigned int t1, t2, K, Nmod;
  867. if (output >= 2815250 && output <= 3125000)
  868. fll_div->div = 0x4;
  869. else if (output >= 5625000 && output <= 6250000)
  870. fll_div->div = 0x3;
  871. else if (output >= 11250000 && output <= 12500000)
  872. fll_div->div = 0x2;
  873. else if (output >= 22500000 && output <= 25000000)
  874. fll_div->div = 0x1;
  875. else {
  876. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  877. return -EINVAL;
  878. }
  879. if (input > 48000)
  880. fll_div->ratio = 1;
  881. else
  882. fll_div->ratio = 8;
  883. t1 = output * (1 << (fll_div->div + 1));
  884. t2 = input * fll_div->ratio;
  885. fll_div->n = t1 / t2;
  886. Nmod = t1 % t2;
  887. if (Nmod) {
  888. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  889. do_div(Kpart, t2);
  890. K = Kpart & 0xFFFFFFFF;
  891. /* Check if we need to round */
  892. if ((K % 10) >= 5)
  893. K += 5;
  894. /* Move down to proper range now rounding is done */
  895. K /= 10;
  896. fll_div->k = K;
  897. } else
  898. fll_div->k = 0;
  899. return 0;
  900. }
  901. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  902. int pll_id, int source, unsigned int freq_in,
  903. unsigned int freq_out)
  904. {
  905. struct snd_soc_codec *codec = codec_dai->codec;
  906. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  907. struct wm8350 *wm8350 = priv->wm8350;
  908. struct _fll_div fll_div;
  909. int ret = 0;
  910. u16 fll_1, fll_4;
  911. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  912. return 0;
  913. /* power down FLL - we need to do this for reconfiguration */
  914. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  915. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  916. if (freq_out == 0 || freq_in == 0)
  917. return ret;
  918. ret = fll_factors(&fll_div, freq_in, freq_out);
  919. if (ret < 0)
  920. return ret;
  921. dev_dbg(wm8350->dev,
  922. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  923. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  924. fll_div.ratio);
  925. /* set up N.K & dividers */
  926. fll_1 = snd_soc_read(codec, WM8350_FLL_CONTROL_1) &
  927. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  928. snd_soc_write(codec, WM8350_FLL_CONTROL_1,
  929. fll_1 | (fll_div.div << 8) | 0x50);
  930. snd_soc_write(codec, WM8350_FLL_CONTROL_2,
  931. (fll_div.ratio << 11) | (fll_div.
  932. n & WM8350_FLL_N_MASK));
  933. snd_soc_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  934. fll_4 = snd_soc_read(codec, WM8350_FLL_CONTROL_4) &
  935. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  936. snd_soc_write(codec, WM8350_FLL_CONTROL_4,
  937. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  938. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  939. /* power FLL on */
  940. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  941. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  942. priv->fll_freq_out = freq_out;
  943. priv->fll_freq_in = freq_in;
  944. return 0;
  945. }
  946. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  947. enum snd_soc_bias_level level)
  948. {
  949. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  950. struct wm8350 *wm8350 = priv->wm8350;
  951. struct wm8350_audio_platform_data *platform =
  952. wm8350->codec.platform_data;
  953. u16 pm1;
  954. int ret;
  955. switch (level) {
  956. case SND_SOC_BIAS_ON:
  957. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  958. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  959. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  960. pm1 | WM8350_VMID_50K |
  961. platform->codec_current_on << 14);
  962. break;
  963. case SND_SOC_BIAS_PREPARE:
  964. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  965. pm1 &= ~WM8350_VMID_MASK;
  966. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  967. pm1 | WM8350_VMID_50K);
  968. break;
  969. case SND_SOC_BIAS_STANDBY:
  970. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  971. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  972. priv->supplies);
  973. if (ret != 0)
  974. return ret;
  975. /* Enable the system clock */
  976. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  977. WM8350_SYSCLK_ENA);
  978. /* mute DAC & outputs */
  979. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  980. WM8350_DAC_MUTE_ENA);
  981. /* discharge cap memory */
  982. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  983. platform->dis_out1 |
  984. (platform->dis_out2 << 2) |
  985. (platform->dis_out3 << 4) |
  986. (platform->dis_out4 << 6));
  987. /* wait for discharge */
  988. schedule_timeout_interruptible(msecs_to_jiffies
  989. (platform->
  990. cap_discharge_msecs));
  991. /* enable antipop */
  992. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  993. (platform->vmid_s_curve << 8));
  994. /* ramp up vmid */
  995. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  996. (platform->
  997. codec_current_charge << 14) |
  998. WM8350_VMID_5K | WM8350_VMIDEN |
  999. WM8350_VBUFEN);
  1000. /* wait for vmid */
  1001. schedule_timeout_interruptible(msecs_to_jiffies
  1002. (platform->
  1003. vmid_charge_msecs));
  1004. /* turn on vmid 300k */
  1005. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1006. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1007. pm1 |= WM8350_VMID_300K |
  1008. (platform->codec_current_standby << 14);
  1009. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1010. pm1);
  1011. /* enable analogue bias */
  1012. pm1 |= WM8350_BIASEN;
  1013. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1014. /* disable antipop */
  1015. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1016. } else {
  1017. /* turn on vmid 300k and reduce current */
  1018. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1019. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1020. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1021. pm1 | WM8350_VMID_300K |
  1022. (platform->
  1023. codec_current_standby << 14));
  1024. }
  1025. break;
  1026. case SND_SOC_BIAS_OFF:
  1027. /* mute DAC & enable outputs */
  1028. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1029. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1030. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1031. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1032. /* enable anti pop S curve */
  1033. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1034. (platform->vmid_s_curve << 8));
  1035. /* turn off vmid */
  1036. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1037. ~WM8350_VMIDEN;
  1038. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1039. /* wait */
  1040. schedule_timeout_interruptible(msecs_to_jiffies
  1041. (platform->
  1042. vmid_discharge_msecs));
  1043. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1044. (platform->vmid_s_curve << 8) |
  1045. platform->dis_out1 |
  1046. (platform->dis_out2 << 2) |
  1047. (platform->dis_out3 << 4) |
  1048. (platform->dis_out4 << 6));
  1049. /* turn off VBuf and drain */
  1050. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1051. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1052. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1053. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1054. /* wait */
  1055. schedule_timeout_interruptible(msecs_to_jiffies
  1056. (platform->drain_msecs));
  1057. pm1 &= ~WM8350_BIASEN;
  1058. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1059. /* disable anti-pop */
  1060. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1061. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1062. WM8350_OUT1L_ENA);
  1063. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1064. WM8350_OUT1R_ENA);
  1065. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1066. WM8350_OUT2L_ENA);
  1067. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1068. WM8350_OUT2R_ENA);
  1069. /* disable clock gen */
  1070. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1071. WM8350_SYSCLK_ENA);
  1072. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1073. priv->supplies);
  1074. break;
  1075. }
  1076. codec->dapm.bias_level = level;
  1077. return 0;
  1078. }
  1079. static int wm8350_suspend(struct snd_soc_codec *codec)
  1080. {
  1081. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1082. return 0;
  1083. }
  1084. static int wm8350_resume(struct snd_soc_codec *codec)
  1085. {
  1086. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1087. return 0;
  1088. }
  1089. static void wm8350_hp_work(struct wm8350_data *priv,
  1090. struct wm8350_jack_data *jack,
  1091. u16 mask)
  1092. {
  1093. struct wm8350 *wm8350 = priv->wm8350;
  1094. u16 reg;
  1095. int report;
  1096. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1097. if (reg & mask)
  1098. report = jack->report;
  1099. else
  1100. report = 0;
  1101. snd_soc_jack_report(jack->jack, report, jack->report);
  1102. }
  1103. static void wm8350_hpl_work(struct work_struct *work)
  1104. {
  1105. struct wm8350_data *priv =
  1106. container_of(work, struct wm8350_data, hpl.work.work);
  1107. wm8350_hp_work(priv, &priv->hpl, WM8350_JACK_L_LVL);
  1108. }
  1109. static void wm8350_hpr_work(struct work_struct *work)
  1110. {
  1111. struct wm8350_data *priv =
  1112. container_of(work, struct wm8350_data, hpr.work.work);
  1113. wm8350_hp_work(priv, &priv->hpr, WM8350_JACK_R_LVL);
  1114. }
  1115. static irqreturn_t wm8350_hpl_jack_handler(int irq, void *data)
  1116. {
  1117. struct wm8350_data *priv = data;
  1118. struct wm8350 *wm8350 = priv->wm8350;
  1119. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1120. trace_snd_soc_jack_irq("WM8350 HPL");
  1121. #endif
  1122. if (device_may_wakeup(wm8350->dev))
  1123. pm_wakeup_event(wm8350->dev, 250);
  1124. schedule_delayed_work(&priv->hpl.work, msecs_to_jiffies(200));
  1125. return IRQ_HANDLED;
  1126. }
  1127. static irqreturn_t wm8350_hpr_jack_handler(int irq, void *data)
  1128. {
  1129. struct wm8350_data *priv = data;
  1130. struct wm8350 *wm8350 = priv->wm8350;
  1131. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1132. trace_snd_soc_jack_irq("WM8350 HPR");
  1133. #endif
  1134. if (device_may_wakeup(wm8350->dev))
  1135. pm_wakeup_event(wm8350->dev, 250);
  1136. schedule_delayed_work(&priv->hpr.work, msecs_to_jiffies(200));
  1137. return IRQ_HANDLED;
  1138. }
  1139. /**
  1140. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1141. *
  1142. * @codec: WM8350 codec
  1143. * @which: left or right jack detect signal
  1144. * @jack: jack to report detection events on
  1145. * @report: value to report
  1146. *
  1147. * Enables the headphone jack detection of the WM8350. If no report
  1148. * is specified then detection is disabled.
  1149. */
  1150. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1151. struct snd_soc_jack *jack, int report)
  1152. {
  1153. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1154. struct wm8350 *wm8350 = priv->wm8350;
  1155. int irq;
  1156. int ena;
  1157. switch (which) {
  1158. case WM8350_JDL:
  1159. priv->hpl.jack = jack;
  1160. priv->hpl.report = report;
  1161. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1162. ena = WM8350_JDL_ENA;
  1163. break;
  1164. case WM8350_JDR:
  1165. priv->hpr.jack = jack;
  1166. priv->hpr.report = report;
  1167. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1168. ena = WM8350_JDR_ENA;
  1169. break;
  1170. default:
  1171. return -EINVAL;
  1172. }
  1173. if (report) {
  1174. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1175. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1176. } else {
  1177. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT, ena);
  1178. }
  1179. /* Sync status */
  1180. switch (which) {
  1181. case WM8350_JDL:
  1182. wm8350_hpl_jack_handler(0, priv);
  1183. break;
  1184. case WM8350_JDR:
  1185. wm8350_hpr_jack_handler(0, priv);
  1186. break;
  1187. }
  1188. return 0;
  1189. }
  1190. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1191. static irqreturn_t wm8350_mic_handler(int irq, void *data)
  1192. {
  1193. struct wm8350_data *priv = data;
  1194. struct wm8350 *wm8350 = priv->wm8350;
  1195. u16 reg;
  1196. int report = 0;
  1197. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1198. trace_snd_soc_jack_irq("WM8350 mic");
  1199. #endif
  1200. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1201. if (reg & WM8350_JACK_MICSCD_LVL)
  1202. report |= priv->mic.short_report;
  1203. if (reg & WM8350_JACK_MICSD_LVL)
  1204. report |= priv->mic.report;
  1205. snd_soc_jack_report(priv->mic.jack, report,
  1206. priv->mic.report | priv->mic.short_report);
  1207. return IRQ_HANDLED;
  1208. }
  1209. /**
  1210. * wm8350_mic_jack_detect - Enable microphone jack detection.
  1211. *
  1212. * @codec: WM8350 codec
  1213. * @jack: jack to report detection events on
  1214. * @detect_report: value to report when presence detected
  1215. * @short_report: value to report when microphone short detected
  1216. *
  1217. * Enables the microphone jack detection of the WM8350. If both reports
  1218. * are specified as zero then detection is disabled.
  1219. */
  1220. int wm8350_mic_jack_detect(struct snd_soc_codec *codec,
  1221. struct snd_soc_jack *jack,
  1222. int detect_report, int short_report)
  1223. {
  1224. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1225. struct wm8350 *wm8350 = priv->wm8350;
  1226. priv->mic.jack = jack;
  1227. priv->mic.report = detect_report;
  1228. priv->mic.short_report = short_report;
  1229. if (detect_report || short_report) {
  1230. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1231. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_1,
  1232. WM8350_MIC_DET_ENA);
  1233. } else {
  1234. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_1,
  1235. WM8350_MIC_DET_ENA);
  1236. }
  1237. return 0;
  1238. }
  1239. EXPORT_SYMBOL_GPL(wm8350_mic_jack_detect);
  1240. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1241. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1242. SNDRV_PCM_FMTBIT_S20_3LE |\
  1243. SNDRV_PCM_FMTBIT_S24_LE)
  1244. static const struct snd_soc_dai_ops wm8350_dai_ops = {
  1245. .hw_params = wm8350_pcm_hw_params,
  1246. .digital_mute = wm8350_mute,
  1247. .set_fmt = wm8350_set_dai_fmt,
  1248. .set_sysclk = wm8350_set_dai_sysclk,
  1249. .set_pll = wm8350_set_fll,
  1250. .set_clkdiv = wm8350_set_clkdiv,
  1251. };
  1252. static struct snd_soc_dai_driver wm8350_dai = {
  1253. .name = "wm8350-hifi",
  1254. .playback = {
  1255. .stream_name = "Playback",
  1256. .channels_min = 1,
  1257. .channels_max = 2,
  1258. .rates = WM8350_RATES,
  1259. .formats = WM8350_FORMATS,
  1260. },
  1261. .capture = {
  1262. .stream_name = "Capture",
  1263. .channels_min = 1,
  1264. .channels_max = 2,
  1265. .rates = WM8350_RATES,
  1266. .formats = WM8350_FORMATS,
  1267. },
  1268. .ops = &wm8350_dai_ops,
  1269. };
  1270. static int wm8350_codec_probe(struct snd_soc_codec *codec)
  1271. {
  1272. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1273. struct wm8350_data *priv;
  1274. struct wm8350_output *out1;
  1275. struct wm8350_output *out2;
  1276. int ret, i;
  1277. if (wm8350->codec.platform_data == NULL) {
  1278. dev_err(codec->dev, "No audio platform data supplied\n");
  1279. return -EINVAL;
  1280. }
  1281. priv = devm_kzalloc(codec->dev, sizeof(struct wm8350_data),
  1282. GFP_KERNEL);
  1283. if (priv == NULL)
  1284. return -ENOMEM;
  1285. snd_soc_codec_set_drvdata(codec, priv);
  1286. priv->wm8350 = wm8350;
  1287. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1288. priv->supplies[i].supply = supply_names[i];
  1289. ret = devm_regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1290. priv->supplies);
  1291. if (ret != 0)
  1292. return ret;
  1293. codec->control_data = wm8350->regmap;
  1294. snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_REGMAP);
  1295. /* Put the codec into reset if it wasn't already */
  1296. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1297. INIT_DELAYED_WORK(&codec->dapm.delayed_work, wm8350_pga_work);
  1298. INIT_DELAYED_WORK(&priv->hpl.work, wm8350_hpl_work);
  1299. INIT_DELAYED_WORK(&priv->hpr.work, wm8350_hpr_work);
  1300. /* Enable the codec */
  1301. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1302. /* Enable robust clocking mode in ADC */
  1303. snd_soc_write(codec, WM8350_SECURITY, 0xa7);
  1304. snd_soc_write(codec, 0xde, 0x13);
  1305. snd_soc_write(codec, WM8350_SECURITY, 0);
  1306. /* read OUT1 & OUT2 volumes */
  1307. out1 = &priv->out1;
  1308. out2 = &priv->out2;
  1309. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1310. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1311. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1312. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1313. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1314. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1315. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1316. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1317. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1318. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1319. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1320. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1321. /* Latch VU bits & mute */
  1322. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1323. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1324. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1325. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1326. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1327. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1328. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1329. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1330. /* Make sure AIF tristating is disabled by default */
  1331. wm8350_clear_bits(wm8350, WM8350_AI_FORMATING, WM8350_AIF_TRI);
  1332. /* Make sure we've got a sane companding setup too */
  1333. wm8350_clear_bits(wm8350, WM8350_ADC_DAC_COMP,
  1334. WM8350_DAC_COMP | WM8350_LOOPBACK);
  1335. /* Make sure jack detect is disabled to start off with */
  1336. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1337. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1338. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1339. wm8350_hpl_jack_handler, 0, "Left jack detect",
  1340. priv);
  1341. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1342. wm8350_hpr_jack_handler, 0, "Right jack detect",
  1343. priv);
  1344. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICSCD,
  1345. wm8350_mic_handler, 0, "Microphone short", priv);
  1346. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICD,
  1347. wm8350_mic_handler, 0, "Microphone detect", priv);
  1348. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1349. return 0;
  1350. }
  1351. static int wm8350_codec_remove(struct snd_soc_codec *codec)
  1352. {
  1353. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1354. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1355. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1356. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1357. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1358. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICD, priv);
  1359. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICSCD, priv);
  1360. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L, priv);
  1361. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R, priv);
  1362. priv->hpl.jack = NULL;
  1363. priv->hpr.jack = NULL;
  1364. priv->mic.jack = NULL;
  1365. cancel_delayed_work_sync(&priv->hpl.work);
  1366. cancel_delayed_work_sync(&priv->hpr.work);
  1367. /* if there was any work waiting then we run it now and
  1368. * wait for its completion */
  1369. flush_delayed_work(&codec->dapm.delayed_work);
  1370. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1371. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1372. return 0;
  1373. }
  1374. static struct snd_soc_codec_driver soc_codec_dev_wm8350 = {
  1375. .probe = wm8350_codec_probe,
  1376. .remove = wm8350_codec_remove,
  1377. .suspend = wm8350_suspend,
  1378. .resume = wm8350_resume,
  1379. .set_bias_level = wm8350_set_bias_level,
  1380. .controls = wm8350_snd_controls,
  1381. .num_controls = ARRAY_SIZE(wm8350_snd_controls),
  1382. .dapm_widgets = wm8350_dapm_widgets,
  1383. .num_dapm_widgets = ARRAY_SIZE(wm8350_dapm_widgets),
  1384. .dapm_routes = wm8350_dapm_routes,
  1385. .num_dapm_routes = ARRAY_SIZE(wm8350_dapm_routes),
  1386. };
  1387. static int wm8350_probe(struct platform_device *pdev)
  1388. {
  1389. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8350,
  1390. &wm8350_dai, 1);
  1391. }
  1392. static int wm8350_remove(struct platform_device *pdev)
  1393. {
  1394. snd_soc_unregister_codec(&pdev->dev);
  1395. return 0;
  1396. }
  1397. static struct platform_driver wm8350_codec_driver = {
  1398. .driver = {
  1399. .name = "wm8350-codec",
  1400. .owner = THIS_MODULE,
  1401. },
  1402. .probe = wm8350_probe,
  1403. .remove = wm8350_remove,
  1404. };
  1405. module_platform_driver(wm8350_codec_driver);
  1406. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1407. MODULE_AUTHOR("Liam Girdwood");
  1408. MODULE_LICENSE("GPL");
  1409. MODULE_ALIAS("platform:wm8350-codec");