max98090.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398
  1. /*
  2. * max98090.c -- MAX98090 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011-2012 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/i2c.h>
  12. #include <linux/module.h>
  13. #include <linux/pm.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/regmap.h>
  16. #include <linux/slab.h>
  17. #include <sound/jack.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc.h>
  21. #include <sound/tlv.h>
  22. #include <sound/max98090.h>
  23. #include "max98090.h"
  24. #include <linux/version.h>
  25. #define DEBUG
  26. #define EXTMIC_METHOD
  27. #define EXTMIC_METHOD_TEST
  28. /* Allows for sparsely populated register maps */
  29. static struct reg_default max98090_reg[] = {
  30. { 0x00, 0x00 }, /* 00 Software Reset */
  31. { 0x03, 0x04 }, /* 03 Interrupt Masks */
  32. { 0x04, 0x00 }, /* 04 System Clock Quick */
  33. { 0x05, 0x00 }, /* 05 Sample Rate Quick */
  34. { 0x06, 0x00 }, /* 06 DAI Interface Quick */
  35. { 0x07, 0x00 }, /* 07 DAC Path Quick */
  36. { 0x08, 0x00 }, /* 08 Mic/Direct to ADC Quick */
  37. { 0x09, 0x00 }, /* 09 Line to ADC Quick */
  38. { 0x0A, 0x00 }, /* 0A Analog Mic Loop Quick */
  39. { 0x0B, 0x00 }, /* 0B Analog Line Loop Quick */
  40. { 0x0C, 0x00 }, /* 0C Reserved */
  41. { 0x0D, 0x00 }, /* 0D Input Config */
  42. { 0x0E, 0x1B }, /* 0E Line Input Level */
  43. { 0x0F, 0x00 }, /* 0F Line Config */
  44. { 0x10, 0x14 }, /* 10 Mic1 Input Level */
  45. { 0x11, 0x14 }, /* 11 Mic2 Input Level */
  46. { 0x12, 0x00 }, /* 12 Mic Bias Voltage */
  47. { 0x13, 0x00 }, /* 13 Digital Mic Config */
  48. { 0x14, 0x00 }, /* 14 Digital Mic Mode */
  49. { 0x15, 0x00 }, /* 15 Left ADC Mixer */
  50. { 0x16, 0x00 }, /* 16 Right ADC Mixer */
  51. { 0x17, 0x03 }, /* 17 Left ADC Level */
  52. { 0x18, 0x03 }, /* 18 Right ADC Level */
  53. { 0x19, 0x00 }, /* 19 ADC Biquad Level */
  54. { 0x1A, 0x00 }, /* 1A ADC Sidetone */
  55. { 0x1B, 0x00 }, /* 1B System Clock */
  56. { 0x1C, 0x00 }, /* 1C Clock Mode */
  57. { 0x1D, 0x00 }, /* 1D Any Clock 1 */
  58. { 0x1E, 0x00 }, /* 1E Any Clock 2 */
  59. { 0x1F, 0x00 }, /* 1F Any Clock 3 */
  60. { 0x20, 0x00 }, /* 20 Any Clock 4 */
  61. { 0x21, 0x00 }, /* 21 Master Mode */
  62. { 0x22, 0x00 }, /* 22 Interface Format */
  63. { 0x23, 0x00 }, /* 23 TDM Format 1*/
  64. { 0x24, 0x00 }, /* 24 TDM Format 2*/
  65. { 0x25, 0x00 }, /* 25 I/O Configuration */
  66. { 0x26, 0x80 }, /* 26 Filter Config */
  67. { 0x27, 0x00 }, /* 27 DAI Playback Level */
  68. { 0x28, 0x00 }, /* 28 EQ Playback Level */
  69. { 0x29, 0x00 }, /* 29 Left HP Mixer */
  70. { 0x2A, 0x00 }, /* 2A Right HP Mixer */
  71. { 0x2B, 0x00 }, /* 2B HP Control */
  72. { 0x2C, 0x1A }, /* 2C Left HP Volume */
  73. { 0x2D, 0x1A }, /* 2D Right HP Volume */
  74. { 0x2E, 0x00 }, /* 2E Left Spk Mixer */
  75. { 0x2F, 0x00 }, /* 2F Right Spk Mixer */
  76. { 0x30, 0x00 }, /* 30 Spk Control */
  77. { 0x31, 0x2C }, /* 31 Left Spk Volume */
  78. { 0x32, 0x2C }, /* 32 Right Spk Volume */
  79. { 0x33, 0x00 }, /* 33 ALC Timing */
  80. { 0x34, 0x00 }, /* 34 ALC Compressor */
  81. { 0x35, 0x00 }, /* 35 ALC Expander */
  82. { 0x36, 0x00 }, /* 36 ALC Gain */
  83. { 0x37, 0x00 }, /* 37 Rcv/Line OutL Mixer */
  84. { 0x38, 0x00 }, /* 38 Rcv/Line OutL Control */
  85. { 0x39, 0x15 }, /* 39 Rcv/Line OutL Volume */
  86. { 0x3A, 0x00 }, /* 3A Line OutR Mixer */
  87. { 0x3B, 0x00 }, /* 3B Line OutR Control */
  88. { 0x3C, 0x15 }, /* 3C Line OutR Volume */
  89. { 0x3D, 0x00 }, /* 3D Jack Detect */
  90. { 0x3E, 0x00 }, /* 3E Input Enable */
  91. { 0x3F, 0x00 }, /* 3F Output Enable */
  92. { 0x40, 0x00 }, /* 40 Level Control */
  93. { 0x41, 0x00 }, /* 41 DSP Filter Enable */
  94. { 0x42, 0x00 }, /* 42 Bias Control */
  95. { 0x43, 0x00 }, /* 43 DAC Control */
  96. { 0x44, 0x06 }, /* 44 ADC Control */
  97. { 0x45, 0x00 }, /* 45 Device Shutdown */
  98. { 0x46, 0x00 }, /* 46 Equalizer Band 1 Coefficient B0 */
  99. { 0x47, 0x00 }, /* 47 Equalizer Band 1 Coefficient B0 */
  100. { 0x48, 0x00 }, /* 48 Equalizer Band 1 Coefficient B0 */
  101. { 0x49, 0x00 }, /* 49 Equalizer Band 1 Coefficient B1 */
  102. { 0x4A, 0x00 }, /* 4A Equalizer Band 1 Coefficient B1 */
  103. { 0x4B, 0x00 }, /* 4B Equalizer Band 1 Coefficient B1 */
  104. { 0x4C, 0x00 }, /* 4C Equalizer Band 1 Coefficient B2 */
  105. { 0x4D, 0x00 }, /* 4D Equalizer Band 1 Coefficient B2 */
  106. { 0x4E, 0x00 }, /* 4E Equalizer Band 1 Coefficient B2 */
  107. { 0x4F, 0x00 }, /* 4F Equalizer Band 1 Coefficient A1 */
  108. { 0x50, 0x00 }, /* 50 Equalizer Band 1 Coefficient A1 */
  109. { 0x51, 0x00 }, /* 51 Equalizer Band 1 Coefficient A1 */
  110. { 0x52, 0x00 }, /* 52 Equalizer Band 1 Coefficient A2 */
  111. { 0x53, 0x00 }, /* 53 Equalizer Band 1 Coefficient A2 */
  112. { 0x54, 0x00 }, /* 54 Equalizer Band 1 Coefficient A2 */
  113. { 0x55, 0x00 }, /* 55 Equalizer Band 2 Coefficient B0 */
  114. { 0x56, 0x00 }, /* 56 Equalizer Band 2 Coefficient B0 */
  115. { 0x57, 0x00 }, /* 57 Equalizer Band 2 Coefficient B0 */
  116. { 0x58, 0x00 }, /* 58 Equalizer Band 2 Coefficient B1 */
  117. { 0x59, 0x00 }, /* 59 Equalizer Band 2 Coefficient B1 */
  118. { 0x5A, 0x00 }, /* 5A Equalizer Band 2 Coefficient B1 */
  119. { 0x5B, 0x00 }, /* 5B Equalizer Band 2 Coefficient B2 */
  120. { 0x5C, 0x00 }, /* 5C Equalizer Band 2 Coefficient B2 */
  121. { 0x5D, 0x00 }, /* 5D Equalizer Band 2 Coefficient B2 */
  122. { 0x5E, 0x00 }, /* 5E Equalizer Band 2 Coefficient A1 */
  123. { 0x5F, 0x00 }, /* 5F Equalizer Band 2 Coefficient A1 */
  124. { 0x60, 0x00 }, /* 60 Equalizer Band 2 Coefficient A1 */
  125. { 0x61, 0x00 }, /* 61 Equalizer Band 2 Coefficient A2 */
  126. { 0x62, 0x00 }, /* 62 Equalizer Band 2 Coefficient A2 */
  127. { 0x63, 0x00 }, /* 63 Equalizer Band 2 Coefficient A2 */
  128. { 0x64, 0x00 }, /* 64 Equalizer Band 3 Coefficient B0 */
  129. { 0x65, 0x00 }, /* 65 Equalizer Band 3 Coefficient B0 */
  130. { 0x66, 0x00 }, /* 66 Equalizer Band 3 Coefficient B0 */
  131. { 0x67, 0x00 }, /* 67 Equalizer Band 3 Coefficient B1 */
  132. { 0x68, 0x00 }, /* 68 Equalizer Band 3 Coefficient B1 */
  133. { 0x69, 0x00 }, /* 69 Equalizer Band 3 Coefficient B1 */
  134. { 0x6A, 0x00 }, /* 6A Equalizer Band 3 Coefficient B2 */
  135. { 0x6B, 0x00 }, /* 6B Equalizer Band 3 Coefficient B2 */
  136. { 0x6C, 0x00 }, /* 6C Equalizer Band 3 Coefficient B2 */
  137. { 0x6D, 0x00 }, /* 6D Equalizer Band 3 Coefficient A1 */
  138. { 0x6E, 0x00 }, /* 6E Equalizer Band 3 Coefficient A1 */
  139. { 0x6F, 0x00 }, /* 6F Equalizer Band 3 Coefficient A1 */
  140. { 0x70, 0x00 }, /* 70 Equalizer Band 3 Coefficient A2 */
  141. { 0x71, 0x00 }, /* 71 Equalizer Band 3 Coefficient A2 */
  142. { 0x72, 0x00 }, /* 72 Equalizer Band 3 Coefficient A2 */
  143. { 0x73, 0x00 }, /* 73 Equalizer Band 4 Coefficient B0 */
  144. { 0x74, 0x00 }, /* 74 Equalizer Band 4 Coefficient B0 */
  145. { 0x75, 0x00 }, /* 75 Equalizer Band 4 Coefficient B0 */
  146. { 0x76, 0x00 }, /* 76 Equalizer Band 4 Coefficient B1 */
  147. { 0x77, 0x00 }, /* 77 Equalizer Band 4 Coefficient B1 */
  148. { 0x78, 0x00 }, /* 78 Equalizer Band 4 Coefficient B1 */
  149. { 0x79, 0x00 }, /* 79 Equalizer Band 4 Coefficient B2 */
  150. { 0x7A, 0x00 }, /* 7A Equalizer Band 4 Coefficient B2 */
  151. { 0x7B, 0x00 }, /* 7B Equalizer Band 4 Coefficient B2 */
  152. { 0x7C, 0x00 }, /* 7C Equalizer Band 4 Coefficient A1 */
  153. { 0x7D, 0x00 }, /* 7D Equalizer Band 4 Coefficient A1 */
  154. { 0x7E, 0x00 }, /* 7E Equalizer Band 4 Coefficient A1 */
  155. { 0x7F, 0x00 }, /* 7F Equalizer Band 4 Coefficient A2 */
  156. { 0x80, 0x00 }, /* 80 Equalizer Band 4 Coefficient A2 */
  157. { 0x81, 0x00 }, /* 81 Equalizer Band 4 Coefficient A2 */
  158. { 0x82, 0x00 }, /* 82 Equalizer Band 5 Coefficient B0 */
  159. { 0x83, 0x00 }, /* 83 Equalizer Band 5 Coefficient B0 */
  160. { 0x84, 0x00 }, /* 84 Equalizer Band 5 Coefficient B0 */
  161. { 0x85, 0x00 }, /* 85 Equalizer Band 5 Coefficient B1 */
  162. { 0x86, 0x00 }, /* 86 Equalizer Band 5 Coefficient B1 */
  163. { 0x87, 0x00 }, /* 87 Equalizer Band 5 Coefficient B1 */
  164. { 0x88, 0x00 }, /* 88 Equalizer Band 5 Coefficient B2 */
  165. { 0x89, 0x00 }, /* 89 Equalizer Band 5 Coefficient B2 */
  166. { 0x8A, 0x00 }, /* 8A Equalizer Band 5 Coefficient B2 */
  167. { 0x8B, 0x00 }, /* 8B Equalizer Band 5 Coefficient A1 */
  168. { 0x8C, 0x00 }, /* 8C Equalizer Band 5 Coefficient A1 */
  169. { 0x8D, 0x00 }, /* 8D Equalizer Band 5 Coefficient A1 */
  170. { 0x8E, 0x00 }, /* 8E Equalizer Band 5 Coefficient A2 */
  171. { 0x8F, 0x00 }, /* 8F Equalizer Band 5 Coefficient A2 */
  172. { 0x90, 0x00 }, /* 90 Equalizer Band 5 Coefficient A2 */
  173. { 0x91, 0x00 }, /* 91 Equalizer Band 6 Coefficient B0 */
  174. { 0x92, 0x00 }, /* 92 Equalizer Band 6 Coefficient B0 */
  175. { 0x93, 0x00 }, /* 93 Equalizer Band 6 Coefficient B0 */
  176. { 0x94, 0x00 }, /* 94 Equalizer Band 6 Coefficient B1 */
  177. { 0x95, 0x00 }, /* 95 Equalizer Band 6 Coefficient B1 */
  178. { 0x96, 0x00 }, /* 96 Equalizer Band 6 Coefficient B1 */
  179. { 0x97, 0x00 }, /* 97 Equalizer Band 6 Coefficient B2 */
  180. { 0x98, 0x00 }, /* 98 Equalizer Band 6 Coefficient B2 */
  181. { 0x99, 0x00 }, /* 99 Equalizer Band 6 Coefficient B2 */
  182. { 0x9A, 0x00 }, /* 9A Equalizer Band 6 Coefficient A1 */
  183. { 0x9B, 0x00 }, /* 9B Equalizer Band 6 Coefficient A1 */
  184. { 0x9C, 0x00 }, /* 9C Equalizer Band 6 Coefficient A1 */
  185. { 0x9D, 0x00 }, /* 9D Equalizer Band 6 Coefficient A2 */
  186. { 0x9E, 0x00 }, /* 9E Equalizer Band 6 Coefficient A2 */
  187. { 0x9F, 0x00 }, /* 9F Equalizer Band 6 Coefficient A2 */
  188. { 0xA0, 0x00 }, /* A0 Equalizer Band 7 Coefficient B0 */
  189. { 0xA1, 0x00 }, /* A1 Equalizer Band 7 Coefficient B0 */
  190. { 0xA2, 0x00 }, /* A2 Equalizer Band 7 Coefficient B0 */
  191. { 0xA3, 0x00 }, /* A3 Equalizer Band 7 Coefficient B1 */
  192. { 0xA4, 0x00 }, /* A4 Equalizer Band 7 Coefficient B1 */
  193. { 0xA5, 0x00 }, /* A5 Equalizer Band 7 Coefficient B1 */
  194. { 0xA6, 0x00 }, /* A6 Equalizer Band 7 Coefficient B2 */
  195. { 0xA7, 0x00 }, /* A7 Equalizer Band 7 Coefficient B2 */
  196. { 0xA8, 0x00 }, /* A8 Equalizer Band 7 Coefficient B2 */
  197. { 0xA9, 0x00 }, /* A9 Equalizer Band 7 Coefficient A1 */
  198. { 0xAA, 0x00 }, /* AA Equalizer Band 7 Coefficient A1 */
  199. { 0xAB, 0x00 }, /* AB Equalizer Band 7 Coefficient A1 */
  200. { 0xAC, 0x00 }, /* AC Equalizer Band 7 Coefficient A2 */
  201. { 0xAD, 0x00 }, /* AD Equalizer Band 7 Coefficient A2 */
  202. { 0xAE, 0x00 }, /* AE Equalizer Band 7 Coefficient A2 */
  203. { 0xAF, 0x00 }, /* AF ADC Biquad Coefficient B0 */
  204. { 0xB0, 0x00 }, /* B0 ADC Biquad Coefficient B0 */
  205. { 0xB1, 0x00 }, /* B1 ADC Biquad Coefficient B0 */
  206. { 0xB2, 0x00 }, /* B2 ADC Biquad Coefficient B1 */
  207. { 0xB3, 0x00 }, /* B3 ADC Biquad Coefficient B1 */
  208. { 0xB4, 0x00 }, /* B4 ADC Biquad Coefficient B1 */
  209. { 0xB5, 0x00 }, /* B5 ADC Biquad Coefficient B2 */
  210. { 0xB6, 0x00 }, /* B6 ADC Biquad Coefficient B2 */
  211. { 0xB7, 0x00 }, /* B7 ADC Biquad Coefficient B2 */
  212. { 0xB8, 0x00 }, /* B8 ADC Biquad Coefficient A1 */
  213. { 0xB9, 0x00 }, /* B9 ADC Biquad Coefficient A1 */
  214. { 0xBA, 0x00 }, /* BA ADC Biquad Coefficient A1 */
  215. { 0xBB, 0x00 }, /* BB ADC Biquad Coefficient A2 */
  216. { 0xBC, 0x00 }, /* BC ADC Biquad Coefficient A2 */
  217. { 0xBD, 0x00 }, /* BD ADC Biquad Coefficient A2 */
  218. { 0xBE, 0x00 }, /* BE Digital Mic 3 Volume */
  219. { 0xBF, 0x00 }, /* BF Digital Mic 4 Volume */
  220. { 0xC0, 0x00 }, /* C0 Digital Mic 34 Biquad Pre Atten */
  221. { 0xC1, 0x00 }, /* C1 Record TDM Slot */
  222. { 0xC2, 0x00 }, /* C2 Sample Rate */
  223. { 0xC3, 0x00 }, /* C3 Digital Mic 34 Biquad Coefficient C3 */
  224. { 0xC4, 0x00 }, /* C4 Digital Mic 34 Biquad Coefficient C4 */
  225. { 0xC5, 0x00 }, /* C5 Digital Mic 34 Biquad Coefficient C5 */
  226. { 0xC6, 0x00 }, /* C6 Digital Mic 34 Biquad Coefficient C6 */
  227. { 0xC7, 0x00 }, /* C7 Digital Mic 34 Biquad Coefficient C7 */
  228. { 0xC8, 0x00 }, /* C8 Digital Mic 34 Biquad Coefficient C8 */
  229. { 0xC9, 0x00 }, /* C9 Digital Mic 34 Biquad Coefficient C9 */
  230. { 0xCA, 0x00 }, /* CA Digital Mic 34 Biquad Coefficient CA */
  231. { 0xCB, 0x00 }, /* CB Digital Mic 34 Biquad Coefficient CB */
  232. { 0xCC, 0x00 }, /* CC Digital Mic 34 Biquad Coefficient CC */
  233. { 0xCD, 0x00 }, /* CD Digital Mic 34 Biquad Coefficient CD */
  234. { 0xCE, 0x00 }, /* CE Digital Mic 34 Biquad Coefficient CE */
  235. { 0xCF, 0x00 }, /* CF Digital Mic 34 Biquad Coefficient CF */
  236. { 0xD0, 0x00 }, /* D0 Digital Mic 34 Biquad Coefficient D0 */
  237. { 0xD1, 0x00 }, /* D1 Digital Mic 34 Biquad Coefficient D1 */
  238. };
  239. static bool max98090_volatile_register(struct device *dev, unsigned int reg)
  240. {
  241. switch (reg) {
  242. case M98090_REG_DEVICE_STATUS:
  243. case M98090_REG_JACK_STATUS:
  244. case M98090_REG_REVISION_ID:
  245. return true;
  246. default:
  247. return false;
  248. }
  249. }
  250. static bool max98090_readable_register(struct device *dev, unsigned int reg)
  251. {
  252. switch (reg) {
  253. case M98090_REG_DEVICE_STATUS:
  254. case M98090_REG_JACK_STATUS:
  255. case M98090_REG_INTERRUPT_S:
  256. case M98090_REG_RESERVED:
  257. case M98090_REG_LINE_INPUT_CONFIG:
  258. case M98090_REG_LINE_INPUT_LEVEL:
  259. case M98090_REG_INPUT_MODE:
  260. case M98090_REG_MIC1_INPUT_LEVEL:
  261. case M98090_REG_MIC2_INPUT_LEVEL:
  262. case M98090_REG_MIC_BIAS_VOLTAGE:
  263. case M98090_REG_DIGITAL_MIC_ENABLE:
  264. case M98090_REG_DIGITAL_MIC_CONFIG:
  265. case M98090_REG_LEFT_ADC_MIXER:
  266. case M98090_REG_RIGHT_ADC_MIXER:
  267. case M98090_REG_LEFT_ADC_LEVEL:
  268. case M98090_REG_RIGHT_ADC_LEVEL:
  269. case M98090_REG_ADC_BIQUAD_LEVEL:
  270. case M98090_REG_ADC_SIDETONE:
  271. case M98090_REG_SYSTEM_CLOCK:
  272. case M98090_REG_CLOCK_MODE:
  273. case M98090_REG_CLOCK_RATIO_NI_MSB:
  274. case M98090_REG_CLOCK_RATIO_NI_LSB:
  275. case M98090_REG_CLOCK_RATIO_MI_MSB:
  276. case M98090_REG_CLOCK_RATIO_MI_LSB:
  277. case M98090_REG_MASTER_MODE:
  278. case M98090_REG_INTERFACE_FORMAT:
  279. case M98090_REG_TDM_CONTROL:
  280. case M98090_REG_TDM_FORMAT:
  281. case M98090_REG_IO_CONFIGURATION:
  282. case M98090_REG_FILTER_CONFIG:
  283. case M98090_REG_DAI_PLAYBACK_LEVEL:
  284. case M98090_REG_DAI_PLAYBACK_LEVEL_EQ:
  285. case M98090_REG_LEFT_HP_MIXER:
  286. case M98090_REG_RIGHT_HP_MIXER:
  287. case M98090_REG_HP_CONTROL:
  288. case M98090_REG_LEFT_HP_VOLUME:
  289. case M98090_REG_RIGHT_HP_VOLUME:
  290. case M98090_REG_LEFT_SPK_MIXER:
  291. case M98090_REG_RIGHT_SPK_MIXER:
  292. case M98090_REG_SPK_CONTROL:
  293. case M98090_REG_LEFT_SPK_VOLUME:
  294. case M98090_REG_RIGHT_SPK_VOLUME:
  295. case M98090_REG_DRC_TIMING:
  296. case M98090_REG_DRC_COMPRESSOR:
  297. case M98090_REG_DRC_EXPANDER:
  298. case M98090_REG_DRC_GAIN:
  299. case M98090_REG_RCV_LOUTL_MIXER:
  300. case M98090_REG_RCV_LOUTL_CONTROL:
  301. case M98090_REG_RCV_LOUTL_VOLUME:
  302. case M98090_REG_LOUTR_MIXER:
  303. case M98090_REG_LOUTR_CONTROL:
  304. case M98090_REG_LOUTR_VOLUME:
  305. case M98090_REG_JACK_DETECT:
  306. case M98090_REG_INPUT_ENABLE:
  307. case M98090_REG_OUTPUT_ENABLE:
  308. case M98090_REG_LEVEL_CONTROL:
  309. case M98090_REG_DSP_FILTER_ENABLE:
  310. case M98090_REG_BIAS_CONTROL:
  311. case M98090_REG_DAC_CONTROL:
  312. case M98090_REG_ADC_CONTROL:
  313. case M98090_REG_DEVICE_SHUTDOWN:
  314. case M98090_REG_EQUALIZER_BASE ... M98090_REG_EQUALIZER_BASE + 0x68:
  315. case M98090_REG_RECORD_BIQUAD_BASE ... M98090_REG_RECORD_BIQUAD_BASE + 0x0E:
  316. case M98090_REG_DMIC3_VOLUME:
  317. case M98090_REG_DMIC4_VOLUME:
  318. case M98090_REG_DMIC34_BQ_PREATTEN:
  319. case M98090_REG_RECORD_TDM_SLOT:
  320. case M98090_REG_SAMPLE_RATE:
  321. case M98090_REG_DMIC34_BIQUAD_BASE ... M98090_REG_DMIC34_BIQUAD_BASE + 0x0E:
  322. return true;
  323. default:
  324. return false;
  325. }
  326. }
  327. static int max98090_reset(struct max98090_priv *max98090)
  328. {
  329. int ret;
  330. /* Reset the codec by writing to this write-only reset register */
  331. ret = regmap_write(max98090->regmap, M98090_REG_SOFTWARE_RESET,
  332. M98090_SWRESET_MASK);
  333. if (ret < 0) {
  334. dev_err(max98090->codec->dev,
  335. "Failed to reset codec: %d\n", ret);
  336. return ret;
  337. }
  338. msleep(20);
  339. return ret;
  340. }
  341. static const unsigned int max98090_micboost_tlv[] = {
  342. TLV_DB_RANGE_HEAD(2),
  343. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  344. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  345. };
  346. static const DECLARE_TLV_DB_SCALE(max98090_mic_tlv, 0, 100, 0);
  347. static const DECLARE_TLV_DB_SCALE(max98090_line_single_ended_tlv,
  348. -600, 600, 0);
  349. static const unsigned int max98090_line_tlv[] = {
  350. TLV_DB_RANGE_HEAD(2),
  351. 0, 3, TLV_DB_SCALE_ITEM(-600, 300, 0),
  352. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
  353. };
  354. static const DECLARE_TLV_DB_SCALE(max98090_avg_tlv, 0, 600, 0);
  355. static const DECLARE_TLV_DB_SCALE(max98090_av_tlv, -1200, 100, 0);
  356. static const DECLARE_TLV_DB_SCALE(max98090_dvg_tlv, 0, 600, 0);
  357. static const DECLARE_TLV_DB_SCALE(max98090_dv_tlv, -1500, 100, 0);
  358. static const DECLARE_TLV_DB_SCALE(max98090_sidetone_tlv, -6050, 200, 0);
  359. static const DECLARE_TLV_DB_SCALE(max98090_alc_tlv, -1500, 100, 0);
  360. static const DECLARE_TLV_DB_SCALE(max98090_alcmakeup_tlv, 0, 100, 0);
  361. static const DECLARE_TLV_DB_SCALE(max98090_alccomp_tlv, -3100, 100, 0);
  362. static const DECLARE_TLV_DB_SCALE(max98090_drcexp_tlv, -6600, 100, 0);
  363. static const unsigned int max98090_mixout_tlv[] = {
  364. TLV_DB_RANGE_HEAD(2),
  365. 0, 1, TLV_DB_SCALE_ITEM(-1200, 250, 0),
  366. 2, 3, TLV_DB_SCALE_ITEM(-600, 600, 0),
  367. };
  368. static const unsigned int max98090_hp_tlv[] = {
  369. TLV_DB_RANGE_HEAD(5),
  370. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  371. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  372. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  373. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  374. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  375. };
  376. static const unsigned int max98090_spk_tlv[] = {
  377. TLV_DB_RANGE_HEAD(5),
  378. 0, 4, TLV_DB_SCALE_ITEM(-4800, 400, 0),
  379. 5, 10, TLV_DB_SCALE_ITEM(-2900, 300, 0),
  380. 11, 14, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  381. 15, 29, TLV_DB_SCALE_ITEM(-500, 100, 0),
  382. 30, 39, TLV_DB_SCALE_ITEM(950, 50, 0),
  383. };
  384. static const unsigned int max98090_rcv_lout_tlv[] = {
  385. TLV_DB_RANGE_HEAD(5),
  386. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  387. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  388. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  389. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  390. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  391. };
  392. static int max98090_get_enab_tlv(struct snd_kcontrol *kcontrol,
  393. struct snd_ctl_elem_value *ucontrol)
  394. {
  395. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  396. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  397. struct soc_mixer_control *mc =
  398. (struct soc_mixer_control *)kcontrol->private_value;
  399. unsigned int mask = (1 << fls(mc->max)) - 1;
  400. unsigned int val = snd_soc_read(codec, mc->reg);
  401. unsigned int *select;
  402. switch (mc->reg) {
  403. case M98090_REG_MIC1_INPUT_LEVEL:
  404. select = &(max98090->pa1en);
  405. break;
  406. case M98090_REG_MIC2_INPUT_LEVEL:
  407. select = &(max98090->pa2en);
  408. break;
  409. case M98090_REG_ADC_SIDETONE:
  410. select = &(max98090->sidetone);
  411. break;
  412. default:
  413. return -EINVAL;
  414. }
  415. val = (val >> mc->shift) & mask;
  416. if (val >= 1) {
  417. /* If on, return the volume */
  418. val = val - 1;
  419. *select = val;
  420. } else {
  421. /* If off, return last stored value */
  422. val = *select;
  423. }
  424. ucontrol->value.integer.value[0] = val;
  425. return 0;
  426. }
  427. static int max98090_put_enab_tlv(struct snd_kcontrol *kcontrol,
  428. struct snd_ctl_elem_value *ucontrol)
  429. {
  430. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  431. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  432. struct soc_mixer_control *mc =
  433. (struct soc_mixer_control *)kcontrol->private_value;
  434. unsigned int mask = (1 << fls(mc->max)) - 1;
  435. unsigned int sel = ucontrol->value.integer.value[0];
  436. unsigned int val = snd_soc_read(codec, mc->reg);
  437. unsigned int *select;
  438. switch (mc->reg) {
  439. case M98090_REG_MIC1_INPUT_LEVEL:
  440. select = &(max98090->pa1en);
  441. break;
  442. case M98090_REG_MIC2_INPUT_LEVEL:
  443. select = &(max98090->pa2en);
  444. break;
  445. case M98090_REG_ADC_SIDETONE:
  446. select = &(max98090->sidetone);
  447. break;
  448. default:
  449. return -EINVAL;
  450. }
  451. val = (val >> mc->shift) & mask;
  452. *select = sel;
  453. /* Setting a volume is only valid if it is already On */
  454. if (val >= 1) {
  455. sel = sel + 1;
  456. } else {
  457. /* Write what was already there */
  458. sel = val;
  459. }
  460. snd_soc_update_bits(codec, mc->reg,
  461. mask << mc->shift,
  462. sel << mc->shift);
  463. return 0;
  464. }
  465. static const char * max98090_perf_pwr_text[] =
  466. { "High Performance", "Low Power" };
  467. static const char * max98090_pwr_perf_text[] =
  468. { "Low Power", "High Performance" };
  469. static const struct soc_enum max98090_vcmbandgap_enum =
  470. SOC_ENUM_SINGLE(M98090_REG_BIAS_CONTROL, M98090_VCM_MODE_SHIFT,
  471. ARRAY_SIZE(max98090_pwr_perf_text), max98090_pwr_perf_text);
  472. static const char * max98090_osr128_text[] = { "64*fs", "128*fs" };
  473. static const struct soc_enum max98090_osr128_enum =
  474. SOC_ENUM_SINGLE(M98090_REG_ADC_CONTROL, M98090_OSR128_SHIFT,
  475. ARRAY_SIZE(max98090_osr128_text), max98090_osr128_text);
  476. static const char *max98090_mode_text[] = { "Voice", "Music" };
  477. static const struct soc_enum max98090_mode_enum =
  478. SOC_ENUM_SINGLE(M98090_REG_FILTER_CONFIG, M98090_MODE_SHIFT,
  479. ARRAY_SIZE(max98090_mode_text), max98090_mode_text);
  480. static const struct soc_enum max98090_filter_dmic34mode_enum =
  481. SOC_ENUM_SINGLE(M98090_REG_FILTER_CONFIG,
  482. M98090_FLT_DMIC34MODE_SHIFT,
  483. ARRAY_SIZE(max98090_mode_text), max98090_mode_text);
  484. static const char * max98090_drcatk_text[] =
  485. { "0.5ms", "1ms", "5ms", "10ms", "25ms", "50ms", "100ms", "200ms" };
  486. static const struct soc_enum max98090_drcatk_enum =
  487. SOC_ENUM_SINGLE(M98090_REG_DRC_TIMING, M98090_DRCATK_SHIFT,
  488. ARRAY_SIZE(max98090_drcatk_text), max98090_drcatk_text);
  489. static const char * max98090_drcrls_text[] =
  490. { "8s", "4s", "2s", "1s", "0.5s", "0.25s", "0.125s", "0.0625s" };
  491. static const struct soc_enum max98090_drcrls_enum =
  492. SOC_ENUM_SINGLE(M98090_REG_DRC_TIMING, M98090_DRCRLS_SHIFT,
  493. ARRAY_SIZE(max98090_drcrls_text), max98090_drcrls_text);
  494. static const char * max98090_alccmp_text[] =
  495. { "1:1", "1:1.5", "1:2", "1:4", "1:INF" };
  496. static const struct soc_enum max98090_alccmp_enum =
  497. SOC_ENUM_SINGLE(M98090_REG_DRC_COMPRESSOR, M98090_DRCCMP_SHIFT,
  498. ARRAY_SIZE(max98090_alccmp_text), max98090_alccmp_text);
  499. static const char * max98090_drcexp_text[] = { "1:1", "2:1", "3:1" };
  500. static const struct soc_enum max98090_drcexp_enum =
  501. SOC_ENUM_SINGLE(M98090_REG_DRC_EXPANDER, M98090_DRCEXP_SHIFT,
  502. ARRAY_SIZE(max98090_drcexp_text), max98090_drcexp_text);
  503. static const struct soc_enum max98090_dac_perfmode_enum =
  504. SOC_ENUM_SINGLE(M98090_REG_DAC_CONTROL, M98090_PERFMODE_SHIFT,
  505. ARRAY_SIZE(max98090_perf_pwr_text), max98090_perf_pwr_text);
  506. static const struct soc_enum max98090_dachp_enum =
  507. SOC_ENUM_SINGLE(M98090_REG_DAC_CONTROL, M98090_DACHP_SHIFT,
  508. ARRAY_SIZE(max98090_pwr_perf_text), max98090_pwr_perf_text);
  509. static const struct soc_enum max98090_adchp_enum =
  510. SOC_ENUM_SINGLE(M98090_REG_ADC_CONTROL, M98090_ADCHP_SHIFT,
  511. ARRAY_SIZE(max98090_pwr_perf_text), max98090_pwr_perf_text);
  512. static const struct snd_kcontrol_new max98090_snd_controls[] = {
  513. SOC_ENUM("MIC Bias VCM Bandgap", max98090_vcmbandgap_enum),
  514. SOC_SINGLE("DMIC MIC Comp Filter Config", M98090_REG_DIGITAL_MIC_CONFIG,
  515. M98090_DMIC_COMP_SHIFT, M98090_DMIC_COMP_NUM - 1, 0),
  516. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  517. M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
  518. M98090_MIC_PA1EN_NUM - 1, 0, max98090_get_enab_tlv,
  519. max98090_put_enab_tlv, max98090_micboost_tlv),
  520. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  521. M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
  522. M98090_MIC_PA2EN_NUM - 1, 0, max98090_get_enab_tlv,
  523. max98090_put_enab_tlv, max98090_micboost_tlv),
  524. SOC_SINGLE_TLV("MIC1 Volume", M98090_REG_MIC1_INPUT_LEVEL,
  525. M98090_MIC_PGAM1_SHIFT, M98090_MIC_PGAM1_NUM - 1, 1,
  526. max98090_mic_tlv),
  527. SOC_SINGLE_TLV("MIC2 Volume", M98090_REG_MIC2_INPUT_LEVEL,
  528. M98090_MIC_PGAM2_SHIFT, M98090_MIC_PGAM2_NUM - 1, 1,
  529. max98090_mic_tlv),
  530. SOC_SINGLE_RANGE_TLV("LINEA Single Ended Volume",
  531. M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG135_SHIFT, 0,
  532. M98090_MIXG135_NUM - 1, 1, max98090_line_single_ended_tlv),
  533. SOC_SINGLE_RANGE_TLV("LINEB Single Ended Volume",
  534. M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG246_SHIFT, 0,
  535. M98090_MIXG246_NUM - 1, 1, max98090_line_single_ended_tlv),
  536. SOC_SINGLE_RANGE_TLV("LINEA Volume", M98090_REG_LINE_INPUT_LEVEL,
  537. M98090_LINAPGA_SHIFT, 0, M98090_LINAPGA_NUM - 1, 1,
  538. max98090_line_tlv),
  539. SOC_SINGLE_RANGE_TLV("LINEB Volume", M98090_REG_LINE_INPUT_LEVEL,
  540. M98090_LINBPGA_SHIFT, 0, M98090_LINBPGA_NUM - 1, 1,
  541. max98090_line_tlv),
  542. SOC_SINGLE("LINEA Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
  543. M98090_EXTBUFA_SHIFT, M98090_EXTBUFA_NUM - 1, 0),
  544. SOC_SINGLE("LINEB Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
  545. M98090_EXTBUFB_SHIFT, M98090_EXTBUFB_NUM - 1, 0),
  546. SOC_SINGLE_TLV("ADCL Boost Volume", M98090_REG_LEFT_ADC_LEVEL,
  547. M98090_AVLG_SHIFT, M98090_AVLG_NUM - 1, 0,
  548. max98090_avg_tlv),
  549. SOC_SINGLE_TLV("ADCR Boost Volume", M98090_REG_RIGHT_ADC_LEVEL,
  550. M98090_AVRG_SHIFT, M98090_AVLG_NUM - 1, 0,
  551. max98090_avg_tlv),
  552. SOC_SINGLE_TLV("ADCL Volume", M98090_REG_LEFT_ADC_LEVEL,
  553. M98090_AVL_SHIFT, M98090_AVL_NUM - 1, 1,
  554. max98090_av_tlv),
  555. SOC_SINGLE_TLV("ADCR Volume", M98090_REG_RIGHT_ADC_LEVEL,
  556. M98090_AVR_SHIFT, M98090_AVR_NUM - 1, 1,
  557. max98090_av_tlv),
  558. SOC_ENUM("ADC Oversampling Rate", max98090_osr128_enum),
  559. SOC_SINGLE("ADC Quantizer Dither", M98090_REG_ADC_CONTROL,
  560. M98090_ADCDITHER_SHIFT, M98090_ADCDITHER_NUM - 1, 0),
  561. SOC_ENUM("ADC High Performance Mode", max98090_adchp_enum),
  562. SOC_SINGLE("DAC Mono Mode", M98090_REG_IO_CONFIGURATION,
  563. M98090_DMONO_SHIFT, M98090_DMONO_NUM - 1, 0),
  564. SOC_SINGLE("SDIN Mode", M98090_REG_IO_CONFIGURATION,
  565. M98090_SDIEN_SHIFT, M98090_SDIEN_NUM - 1, 0),
  566. SOC_SINGLE("SDOUT Mode", M98090_REG_IO_CONFIGURATION,
  567. M98090_SDOEN_SHIFT, M98090_SDOEN_NUM - 1, 0),
  568. SOC_SINGLE("SDOUT Hi-Z Mode", M98090_REG_IO_CONFIGURATION,
  569. M98090_HIZOFF_SHIFT, M98090_HIZOFF_NUM - 1, 1),
  570. SOC_ENUM("Filter Mode", max98090_mode_enum),
  571. SOC_SINGLE("Record Path DC Blocking", M98090_REG_FILTER_CONFIG,
  572. M98090_AHPF_SHIFT, M98090_AHPF_NUM - 1, 0),
  573. SOC_SINGLE("Playback Path DC Blocking", M98090_REG_FILTER_CONFIG,
  574. M98090_DHPF_SHIFT, M98090_DHPF_NUM - 1, 0),
  575. SOC_SINGLE_TLV("Digital BQ Volume", M98090_REG_ADC_BIQUAD_LEVEL,
  576. M98090_AVBQ_SHIFT, M98090_AVBQ_NUM - 1, 1, max98090_dv_tlv),
  577. SOC_SINGLE_EXT_TLV("Digital Sidetone Volume",
  578. M98090_REG_ADC_SIDETONE, M98090_DVST_SHIFT,
  579. M98090_DVST_NUM - 1, 1, max98090_get_enab_tlv,
  580. max98090_put_enab_tlv, max98090_micboost_tlv),
  581. SOC_SINGLE_TLV("Digital Coarse Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
  582. M98090_DVG_SHIFT, M98090_DVG_NUM - 1, 0,
  583. max98090_dvg_tlv),
  584. SOC_SINGLE_TLV("Digital Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
  585. M98090_DV_SHIFT, M98090_DV_NUM - 1, 1,
  586. max98090_dv_tlv),
  587. SND_SOC_BYTES("EQ Coefficients", M98090_REG_EQUALIZER_BASE, 105),
  588. SOC_SINGLE("Digital EQ 3 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  589. M98090_EQ3BANDEN_SHIFT, M98090_EQ3BANDEN_NUM - 1, 0),
  590. SOC_SINGLE("Digital EQ 5 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  591. M98090_EQ5BANDEN_SHIFT, M98090_EQ5BANDEN_NUM - 1, 0),
  592. SOC_SINGLE("Digital EQ 7 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  593. M98090_EQ7BANDEN_SHIFT, M98090_EQ7BANDEN_NUM - 1, 0),
  594. SOC_SINGLE("Digital EQ Clipping Detection", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
  595. M98090_EQCLPN_SHIFT, M98090_EQCLPN_NUM - 1,
  596. 1),
  597. SOC_SINGLE_TLV("Digital EQ Volume", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
  598. M98090_DVEQ_SHIFT, M98090_DVEQ_NUM - 1, 1,
  599. max98090_dv_tlv),
  600. SOC_SINGLE("ALC Enable", M98090_REG_DRC_TIMING,
  601. M98090_DRCEN_SHIFT, M98090_DRCEN_NUM - 1, 0),
  602. SOC_ENUM("ALC Attack Time", max98090_drcatk_enum),
  603. SOC_ENUM("ALC Release Time", max98090_drcrls_enum),
  604. SOC_SINGLE_TLV("ALC Make Up Volume", M98090_REG_DRC_GAIN,
  605. M98090_DRCG_SHIFT, M98090_DRCG_NUM - 1, 0,
  606. max98090_alcmakeup_tlv),
  607. SOC_ENUM("ALC Compression Ratio", max98090_alccmp_enum),
  608. SOC_ENUM("ALC Expansion Ratio", max98090_drcexp_enum),
  609. SOC_SINGLE_TLV("ALC Compression Threshold Volume",
  610. M98090_REG_DRC_COMPRESSOR, M98090_DRCTHC_SHIFT,
  611. M98090_DRCTHC_NUM - 1, 1, max98090_alccomp_tlv),
  612. SOC_SINGLE_TLV("ALC Expansion Threshold Volume",
  613. M98090_REG_DRC_EXPANDER, M98090_DRCTHE_SHIFT,
  614. M98090_DRCTHE_NUM - 1, 1, max98090_drcexp_tlv),
  615. SOC_ENUM("DAC HP Playback Performance Mode",
  616. max98090_dac_perfmode_enum),
  617. SOC_ENUM("DAC High Performance Mode", max98090_dachp_enum),
  618. SOC_SINGLE_TLV("Headphone Left Mixer Volume",
  619. M98090_REG_HP_CONTROL, M98090_MIXHPLG_SHIFT,
  620. M98090_MIXHPLG_NUM - 1, 1, max98090_mixout_tlv),
  621. SOC_SINGLE_TLV("Headphone Right Mixer Volume",
  622. M98090_REG_HP_CONTROL, M98090_MIXHPRG_SHIFT,
  623. M98090_MIXHPRG_NUM - 1, 1, max98090_mixout_tlv),
  624. SOC_SINGLE_TLV("Speaker Left Mixer Volume",
  625. M98090_REG_SPK_CONTROL, M98090_MIXSPLG_SHIFT,
  626. M98090_MIXSPLG_NUM - 1, 1, max98090_mixout_tlv),
  627. SOC_SINGLE_TLV("Speaker Right Mixer Volume",
  628. M98090_REG_SPK_CONTROL, M98090_MIXSPRG_SHIFT,
  629. M98090_MIXSPRG_NUM - 1, 1, max98090_mixout_tlv),
  630. SOC_SINGLE_TLV("Receiver Left Mixer Volume",
  631. M98090_REG_RCV_LOUTL_CONTROL, M98090_MIXRCVLG_SHIFT,
  632. M98090_MIXRCVLG_NUM - 1, 1, max98090_mixout_tlv),
  633. SOC_SINGLE_TLV("Receiver Right Mixer Volume",
  634. M98090_REG_LOUTR_CONTROL, M98090_MIXRCVRG_SHIFT,
  635. M98090_MIXRCVRG_NUM - 1, 1, max98090_mixout_tlv),
  636. SOC_DOUBLE_R_TLV("Headphone Volume", M98090_REG_LEFT_HP_VOLUME,
  637. M98090_REG_RIGHT_HP_VOLUME, M98090_HPVOLL_SHIFT,
  638. M98090_HPVOLL_NUM - 1, 0, max98090_hp_tlv),
  639. SOC_DOUBLE_R_RANGE_TLV("Speaker Volume",
  640. M98090_REG_LEFT_SPK_VOLUME, M98090_REG_RIGHT_SPK_VOLUME,
  641. M98090_SPVOLL_SHIFT, 24, M98090_SPVOLL_NUM - 1 + 24,
  642. 0, max98090_spk_tlv),
  643. SOC_DOUBLE_R_TLV("Receiver Volume", M98090_REG_RCV_LOUTL_VOLUME,
  644. M98090_REG_LOUTR_VOLUME, M98090_RCVLVOL_SHIFT,
  645. M98090_RCVLVOL_NUM - 1, 0, max98090_rcv_lout_tlv),
  646. SOC_SINGLE("Headphone Left Switch", M98090_REG_LEFT_HP_VOLUME,
  647. M98090_HPLM_SHIFT, 1, 1),
  648. SOC_SINGLE("Headphone Right Switch", M98090_REG_RIGHT_HP_VOLUME,
  649. M98090_HPRM_SHIFT, 1, 1),
  650. SOC_SINGLE("Speaker Left Switch", M98090_REG_LEFT_SPK_VOLUME,
  651. M98090_SPLM_SHIFT, 1, 1),
  652. SOC_SINGLE("Speaker Right Switch", M98090_REG_RIGHT_SPK_VOLUME,
  653. M98090_SPRM_SHIFT, 1, 1),
  654. SOC_SINGLE("Receiver Left Switch", M98090_REG_RCV_LOUTL_VOLUME,
  655. M98090_RCVLM_SHIFT, 1, 1),
  656. SOC_SINGLE("Receiver Right Switch", M98090_REG_LOUTR_VOLUME,
  657. M98090_RCVRM_SHIFT, 1, 1),
  658. SOC_SINGLE("Zero-Crossing Detection", M98090_REG_LEVEL_CONTROL,
  659. M98090_ZDENN_SHIFT, M98090_ZDENN_NUM - 1, 1),
  660. SOC_SINGLE("Enhanced Vol Smoothing", M98090_REG_LEVEL_CONTROL,
  661. M98090_VS2ENN_SHIFT, M98090_VS2ENN_NUM - 1, 1),
  662. SOC_SINGLE("Volume Adjustment Smoothing", M98090_REG_LEVEL_CONTROL,
  663. M98090_VSENN_SHIFT, M98090_VSENN_NUM - 1, 1),
  664. SND_SOC_BYTES("Biquad Coefficients", M98090_REG_RECORD_BIQUAD_BASE, 15),
  665. SOC_SINGLE("Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
  666. M98090_ADCBQEN_SHIFT, M98090_ADCBQEN_NUM - 1, 0),
  667. };
  668. static const struct snd_kcontrol_new max98091_snd_controls[] = {
  669. SOC_SINGLE("DMIC34 Zeropad", M98090_REG_SAMPLE_RATE,
  670. M98090_DMIC34_ZEROPAD_SHIFT,
  671. M98090_DMIC34_ZEROPAD_NUM - 1, 0),
  672. SOC_ENUM("Filter DMIC34 Mode", max98090_filter_dmic34mode_enum),
  673. SOC_SINGLE("DMIC34 DC Blocking", M98090_REG_FILTER_CONFIG,
  674. M98090_FLT_DMIC34HPF_SHIFT,
  675. M98090_FLT_DMIC34HPF_NUM - 1, 0),
  676. SOC_SINGLE_TLV("DMIC3 Boost Volume", M98090_REG_DMIC3_VOLUME,
  677. M98090_DMIC_AV3G_SHIFT, M98090_DMIC_AV3G_NUM - 1, 0,
  678. max98090_avg_tlv),
  679. SOC_SINGLE_TLV("DMIC4 Boost Volume", M98090_REG_DMIC4_VOLUME,
  680. M98090_DMIC_AV4G_SHIFT, M98090_DMIC_AV4G_NUM - 1, 0,
  681. max98090_avg_tlv),
  682. SOC_SINGLE_TLV("DMIC3 Volume", M98090_REG_DMIC3_VOLUME,
  683. M98090_DMIC_AV3_SHIFT, M98090_DMIC_AV3_NUM - 1, 1,
  684. max98090_av_tlv),
  685. SOC_SINGLE_TLV("DMIC4 Volume", M98090_REG_DMIC4_VOLUME,
  686. M98090_DMIC_AV4_SHIFT, M98090_DMIC_AV4_NUM - 1, 1,
  687. max98090_av_tlv),
  688. SND_SOC_BYTES("DMIC34 Biquad Coefficients",
  689. M98090_REG_DMIC34_BIQUAD_BASE, 15),
  690. SOC_SINGLE("DMIC34 Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
  691. M98090_DMIC34BQEN_SHIFT, M98090_DMIC34BQEN_NUM - 1, 0),
  692. SOC_SINGLE_TLV("DMIC34 BQ PreAttenuation Volume",
  693. M98090_REG_DMIC34_BQ_PREATTEN, M98090_AV34BQ_SHIFT,
  694. M98090_AV34BQ_NUM - 1, 1, max98090_dv_tlv),
  695. };
  696. static int max98090_micinput_event(struct snd_soc_dapm_widget *w,
  697. struct snd_kcontrol *kcontrol, int event)
  698. {
  699. struct snd_soc_codec *codec = w->codec;
  700. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  701. unsigned int val = snd_soc_read(codec, w->reg);
  702. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  703. val = (val & M98090_MIC_PA1EN_MASK) >> M98090_MIC_PA1EN_SHIFT;
  704. else
  705. val = (val & M98090_MIC_PA2EN_MASK) >> M98090_MIC_PA2EN_SHIFT;
  706. if (val >= 1) {
  707. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL) {
  708. max98090->pa1en = val - 1; /* Update for volatile */
  709. } else {
  710. max98090->pa2en = val - 1; /* Update for volatile */
  711. }
  712. }
  713. switch (event) {
  714. case SND_SOC_DAPM_POST_PMU:
  715. /* If turning on, set to most recently selected volume */
  716. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  717. val = max98090->pa1en + 1;
  718. else
  719. val = max98090->pa2en + 1;
  720. break;
  721. case SND_SOC_DAPM_POST_PMD:
  722. /* If turning off, turn off */
  723. val = 0;
  724. break;
  725. default:
  726. return -EINVAL;
  727. }
  728. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  729. snd_soc_update_bits(codec, w->reg, M98090_MIC_PA1EN_MASK,
  730. val << M98090_MIC_PA1EN_SHIFT);
  731. else
  732. snd_soc_update_bits(codec, w->reg, M98090_MIC_PA2EN_MASK,
  733. val << M98090_MIC_PA2EN_SHIFT);
  734. return 0;
  735. }
  736. static const char *mic1_mux_text[] = { "IN12", "IN56" };
  737. static const struct soc_enum mic1_mux_enum =
  738. SOC_ENUM_SINGLE(M98090_REG_INPUT_MODE, M98090_EXTMIC1_SHIFT,
  739. ARRAY_SIZE(mic1_mux_text), mic1_mux_text);
  740. static const struct snd_kcontrol_new max98090_mic1_mux =
  741. SOC_DAPM_ENUM("MIC1 Mux", mic1_mux_enum);
  742. static const char *mic2_mux_text[] = { "IN34", "IN56" };
  743. static const struct soc_enum mic2_mux_enum =
  744. SOC_ENUM_SINGLE(M98090_REG_INPUT_MODE, M98090_EXTMIC2_SHIFT,
  745. ARRAY_SIZE(mic2_mux_text), mic2_mux_text);
  746. static const struct snd_kcontrol_new max98090_mic2_mux =
  747. SOC_DAPM_ENUM("MIC2 Mux", mic2_mux_enum);
  748. static const char * max98090_micpre_text[] = { "Off", "On" };
  749. static const struct soc_enum max98090_pa1en_enum =
  750. SOC_ENUM_SINGLE(M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
  751. ARRAY_SIZE(max98090_micpre_text), max98090_micpre_text);
  752. static const struct soc_enum max98090_pa2en_enum =
  753. SOC_ENUM_SINGLE(M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
  754. ARRAY_SIZE(max98090_micpre_text), max98090_micpre_text);
  755. /* LINEA mixer switch */
  756. static const struct snd_kcontrol_new max98090_linea_mixer_controls[] = {
  757. SOC_DAPM_SINGLE("IN1 Switch", M98090_REG_LINE_INPUT_CONFIG,
  758. M98090_IN1SEEN_SHIFT, 1, 0),
  759. SOC_DAPM_SINGLE("IN3 Switch", M98090_REG_LINE_INPUT_CONFIG,
  760. M98090_IN3SEEN_SHIFT, 1, 0),
  761. SOC_DAPM_SINGLE("IN5 Switch", M98090_REG_LINE_INPUT_CONFIG,
  762. M98090_IN5SEEN_SHIFT, 1, 0),
  763. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LINE_INPUT_CONFIG,
  764. M98090_IN34DIFF_SHIFT, 1, 0),
  765. };
  766. /* LINEB mixer switch */
  767. static const struct snd_kcontrol_new max98090_lineb_mixer_controls[] = {
  768. SOC_DAPM_SINGLE("IN2 Switch", M98090_REG_LINE_INPUT_CONFIG,
  769. M98090_IN2SEEN_SHIFT, 1, 0),
  770. SOC_DAPM_SINGLE("IN4 Switch", M98090_REG_LINE_INPUT_CONFIG,
  771. M98090_IN4SEEN_SHIFT, 1, 0),
  772. SOC_DAPM_SINGLE("IN6 Switch", M98090_REG_LINE_INPUT_CONFIG,
  773. M98090_IN6SEEN_SHIFT, 1, 0),
  774. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LINE_INPUT_CONFIG,
  775. M98090_IN56DIFF_SHIFT, 1, 0),
  776. };
  777. /* Left ADC mixer switch */
  778. static const struct snd_kcontrol_new max98090_left_adc_mixer_controls[] = {
  779. SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_LEFT_ADC_MIXER,
  780. M98090_MIXADL_IN12DIFF_SHIFT, 1, 0),
  781. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LEFT_ADC_MIXER,
  782. M98090_MIXADL_IN34DIFF_SHIFT, 1, 0),
  783. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LEFT_ADC_MIXER,
  784. M98090_MIXADL_IN65DIFF_SHIFT, 1, 0),
  785. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_ADC_MIXER,
  786. M98090_MIXADL_LINEA_SHIFT, 1, 0),
  787. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_ADC_MIXER,
  788. M98090_MIXADL_LINEB_SHIFT, 1, 0),
  789. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_ADC_MIXER,
  790. M98090_MIXADL_MIC1_SHIFT, 1, 0),
  791. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_ADC_MIXER,
  792. M98090_MIXADL_MIC2_SHIFT, 1, 0),
  793. };
  794. /* Right ADC mixer switch */
  795. static const struct snd_kcontrol_new max98090_right_adc_mixer_controls[] = {
  796. SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_RIGHT_ADC_MIXER,
  797. M98090_MIXADR_IN12DIFF_SHIFT, 1, 0),
  798. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_RIGHT_ADC_MIXER,
  799. M98090_MIXADR_IN34DIFF_SHIFT, 1, 0),
  800. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_RIGHT_ADC_MIXER,
  801. M98090_MIXADR_IN65DIFF_SHIFT, 1, 0),
  802. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_ADC_MIXER,
  803. M98090_MIXADR_LINEA_SHIFT, 1, 0),
  804. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_ADC_MIXER,
  805. M98090_MIXADR_LINEB_SHIFT, 1, 0),
  806. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_ADC_MIXER,
  807. M98090_MIXADR_MIC1_SHIFT, 1, 0),
  808. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_ADC_MIXER,
  809. M98090_MIXADR_MIC2_SHIFT, 1, 0),
  810. };
  811. static const char *lten_mux_text[] = { "Normal", "Loopthrough" };
  812. static const struct soc_enum ltenl_mux_enum =
  813. SOC_ENUM_SINGLE(M98090_REG_IO_CONFIGURATION, M98090_LTEN_SHIFT,
  814. ARRAY_SIZE(lten_mux_text), lten_mux_text);
  815. static const struct soc_enum ltenr_mux_enum =
  816. SOC_ENUM_SINGLE(M98090_REG_IO_CONFIGURATION, M98090_LTEN_SHIFT,
  817. ARRAY_SIZE(lten_mux_text), lten_mux_text);
  818. static const struct snd_kcontrol_new max98090_ltenl_mux =
  819. SOC_DAPM_ENUM("LTENL Mux", ltenl_mux_enum);
  820. static const struct snd_kcontrol_new max98090_ltenr_mux =
  821. SOC_DAPM_ENUM("LTENR Mux", ltenr_mux_enum);
  822. static const char *lben_mux_text[] = { "Normal", "Loopback" };
  823. static const struct soc_enum lbenl_mux_enum =
  824. SOC_ENUM_SINGLE(M98090_REG_IO_CONFIGURATION, M98090_LBEN_SHIFT,
  825. ARRAY_SIZE(lben_mux_text), lben_mux_text);
  826. static const struct soc_enum lbenr_mux_enum =
  827. SOC_ENUM_SINGLE(M98090_REG_IO_CONFIGURATION, M98090_LBEN_SHIFT,
  828. ARRAY_SIZE(lben_mux_text), lben_mux_text);
  829. static const struct snd_kcontrol_new max98090_lbenl_mux =
  830. SOC_DAPM_ENUM("LBENL Mux", lbenl_mux_enum);
  831. static const struct snd_kcontrol_new max98090_lbenr_mux =
  832. SOC_DAPM_ENUM("LBENR Mux", lbenr_mux_enum);
  833. static const char *stenl_mux_text[] = { "Normal", "Sidetone Left" };
  834. static const char *stenr_mux_text[] = { "Normal", "Sidetone Right" };
  835. static const struct soc_enum stenl_mux_enum =
  836. SOC_ENUM_SINGLE(M98090_REG_ADC_SIDETONE, M98090_DSTSL_SHIFT,
  837. ARRAY_SIZE(stenl_mux_text), stenl_mux_text);
  838. static const struct soc_enum stenr_mux_enum =
  839. SOC_ENUM_SINGLE(M98090_REG_ADC_SIDETONE, M98090_DSTSR_SHIFT,
  840. ARRAY_SIZE(stenr_mux_text), stenr_mux_text);
  841. static const struct snd_kcontrol_new max98090_stenl_mux =
  842. SOC_DAPM_ENUM("STENL Mux", stenl_mux_enum);
  843. static const struct snd_kcontrol_new max98090_stenr_mux =
  844. SOC_DAPM_ENUM("STENR Mux", stenr_mux_enum);
  845. /* Left speaker mixer switch */
  846. static const struct
  847. snd_kcontrol_new max98090_left_speaker_mixer_controls[] = {
  848. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_SPK_MIXER,
  849. M98090_MIXSPL_DACL_SHIFT, 1, 0),
  850. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_SPK_MIXER,
  851. M98090_MIXSPL_DACR_SHIFT, 1, 0),
  852. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_SPK_MIXER,
  853. M98090_MIXSPL_LINEA_SHIFT, 1, 0),
  854. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_SPK_MIXER,
  855. M98090_MIXSPL_LINEB_SHIFT, 1, 0),
  856. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_SPK_MIXER,
  857. M98090_MIXSPL_MIC1_SHIFT, 1, 0),
  858. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_SPK_MIXER,
  859. M98090_MIXSPL_MIC2_SHIFT, 1, 0),
  860. };
  861. /* Right speaker mixer switch */
  862. static const struct
  863. snd_kcontrol_new max98090_right_speaker_mixer_controls[] = {
  864. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
  865. M98090_MIXSPR_DACL_SHIFT, 1, 0),
  866. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
  867. M98090_MIXSPR_DACR_SHIFT, 1, 0),
  868. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_SPK_MIXER,
  869. M98090_MIXSPR_LINEA_SHIFT, 1, 0),
  870. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_SPK_MIXER,
  871. M98090_MIXSPR_LINEB_SHIFT, 1, 0),
  872. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_SPK_MIXER,
  873. M98090_MIXSPR_MIC1_SHIFT, 1, 0),
  874. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_SPK_MIXER,
  875. M98090_MIXSPR_MIC2_SHIFT, 1, 0),
  876. };
  877. /* Left headphone mixer switch */
  878. static const struct snd_kcontrol_new max98090_left_hp_mixer_controls[] = {
  879. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_HP_MIXER,
  880. M98090_MIXHPL_DACL_SHIFT, 1, 0),
  881. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_HP_MIXER,
  882. M98090_MIXHPL_DACR_SHIFT, 1, 0),
  883. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_HP_MIXER,
  884. M98090_MIXHPL_LINEA_SHIFT, 1, 0),
  885. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_HP_MIXER,
  886. M98090_MIXHPL_LINEB_SHIFT, 1, 0),
  887. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_HP_MIXER,
  888. M98090_MIXHPL_MIC1_SHIFT, 1, 0),
  889. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_HP_MIXER,
  890. M98090_MIXHPL_MIC2_SHIFT, 1, 0),
  891. };
  892. /* Right headphone mixer switch */
  893. static const struct snd_kcontrol_new max98090_right_hp_mixer_controls[] = {
  894. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_HP_MIXER,
  895. M98090_MIXHPR_DACL_SHIFT, 1, 0),
  896. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_HP_MIXER,
  897. M98090_MIXHPR_DACR_SHIFT, 1, 0),
  898. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_HP_MIXER,
  899. M98090_MIXHPR_LINEA_SHIFT, 1, 0),
  900. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_HP_MIXER,
  901. M98090_MIXHPR_LINEB_SHIFT, 1, 0),
  902. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_HP_MIXER,
  903. M98090_MIXHPR_MIC1_SHIFT, 1, 0),
  904. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_HP_MIXER,
  905. M98090_MIXHPR_MIC2_SHIFT, 1, 0),
  906. };
  907. /* Left receiver mixer switch */
  908. static const struct snd_kcontrol_new max98090_left_rcv_mixer_controls[] = {
  909. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
  910. M98090_MIXRCVL_DACL_SHIFT, 1, 0),
  911. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
  912. M98090_MIXRCVL_DACR_SHIFT, 1, 0),
  913. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RCV_LOUTL_MIXER,
  914. M98090_MIXRCVL_LINEA_SHIFT, 1, 0),
  915. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RCV_LOUTL_MIXER,
  916. M98090_MIXRCVL_LINEB_SHIFT, 1, 0),
  917. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RCV_LOUTL_MIXER,
  918. M98090_MIXRCVL_MIC1_SHIFT, 1, 0),
  919. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RCV_LOUTL_MIXER,
  920. M98090_MIXRCVL_MIC2_SHIFT, 1, 0),
  921. };
  922. /* Right receiver mixer switch */
  923. static const struct snd_kcontrol_new max98090_right_rcv_mixer_controls[] = {
  924. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LOUTR_MIXER,
  925. M98090_MIXRCVR_DACL_SHIFT, 1, 0),
  926. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LOUTR_MIXER,
  927. M98090_MIXRCVR_DACR_SHIFT, 1, 0),
  928. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LOUTR_MIXER,
  929. M98090_MIXRCVR_LINEA_SHIFT, 1, 0),
  930. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LOUTR_MIXER,
  931. M98090_MIXRCVR_LINEB_SHIFT, 1, 0),
  932. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LOUTR_MIXER,
  933. M98090_MIXRCVR_MIC1_SHIFT, 1, 0),
  934. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LOUTR_MIXER,
  935. M98090_MIXRCVR_MIC2_SHIFT, 1, 0),
  936. };
  937. static const char *linmod_mux_text[] = { "Left Only", "Left and Right" };
  938. static const struct soc_enum linmod_mux_enum =
  939. SOC_ENUM_SINGLE(M98090_REG_LOUTR_MIXER, M98090_LINMOD_SHIFT,
  940. ARRAY_SIZE(linmod_mux_text), linmod_mux_text);
  941. static const struct snd_kcontrol_new max98090_linmod_mux =
  942. SOC_DAPM_ENUM("LINMOD Mux", linmod_mux_enum);
  943. static const char *mixhpsel_mux_text[] = { "DAC Only", "HP Mixer" };
  944. /*
  945. * This is a mux as it selects the HP output, but to DAPM it is a Mixer enable
  946. */
  947. static const struct soc_enum mixhplsel_mux_enum =
  948. SOC_ENUM_SINGLE(M98090_REG_HP_CONTROL, M98090_MIXHPLSEL_SHIFT,
  949. ARRAY_SIZE(mixhpsel_mux_text), mixhpsel_mux_text);
  950. static const struct snd_kcontrol_new max98090_mixhplsel_mux =
  951. SOC_DAPM_ENUM("MIXHPLSEL Mux", mixhplsel_mux_enum);
  952. static const struct soc_enum mixhprsel_mux_enum =
  953. SOC_ENUM_SINGLE(M98090_REG_HP_CONTROL, M98090_MIXHPRSEL_SHIFT,
  954. ARRAY_SIZE(mixhpsel_mux_text), mixhpsel_mux_text);
  955. static const struct snd_kcontrol_new max98090_mixhprsel_mux =
  956. SOC_DAPM_ENUM("MIXHPRSEL Mux", mixhprsel_mux_enum);
  957. static const struct snd_soc_dapm_widget max98090_dapm_widgets[] = {
  958. SND_SOC_DAPM_INPUT("MIC1"),
  959. SND_SOC_DAPM_INPUT("MIC2"),
  960. SND_SOC_DAPM_INPUT("DMICL"),
  961. SND_SOC_DAPM_INPUT("DMICR"),
  962. SND_SOC_DAPM_INPUT("IN1"),
  963. SND_SOC_DAPM_INPUT("IN2"),
  964. SND_SOC_DAPM_INPUT("IN3"),
  965. SND_SOC_DAPM_INPUT("IN4"),
  966. SND_SOC_DAPM_INPUT("IN5"),
  967. SND_SOC_DAPM_INPUT("IN6"),
  968. SND_SOC_DAPM_INPUT("IN12"),
  969. SND_SOC_DAPM_INPUT("IN34"),
  970. SND_SOC_DAPM_INPUT("IN56"),
  971. SND_SOC_DAPM_SUPPLY("MICBIAS", M98090_REG_INPUT_ENABLE,
  972. M98090_MBEN_SHIFT, 0, NULL, 0),
  973. SND_SOC_DAPM_SUPPLY("SHDN", M98090_REG_DEVICE_SHUTDOWN,
  974. M98090_SHDNN_SHIFT, 0, NULL, 0),
  975. SND_SOC_DAPM_SUPPLY("SDIEN", M98090_REG_IO_CONFIGURATION,
  976. M98090_SDIEN_SHIFT, 0, NULL, 0),
  977. SND_SOC_DAPM_SUPPLY("SDOEN", M98090_REG_IO_CONFIGURATION,
  978. M98090_SDOEN_SHIFT, 0, NULL, 0),
  979. SND_SOC_DAPM_SUPPLY("DMICL_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  980. M98090_DIGMICL_SHIFT, 0, NULL, 0),
  981. SND_SOC_DAPM_SUPPLY("DMICR_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  982. M98090_DIGMICR_SHIFT, 0, NULL, 0),
  983. SND_SOC_DAPM_SUPPLY("AHPF", M98090_REG_FILTER_CONFIG,
  984. M98090_AHPF_SHIFT, 0, NULL, 0),
  985. /*
  986. * Note: Sysclk and misc power supplies are taken care of by SHDN
  987. */
  988. SND_SOC_DAPM_MUX("MIC1 Mux", SND_SOC_NOPM,
  989. 0, 0, &max98090_mic1_mux),
  990. SND_SOC_DAPM_MUX("MIC2 Mux", SND_SOC_NOPM,
  991. 0, 0, &max98090_mic2_mux),
  992. SND_SOC_DAPM_PGA_E("MIC1 Input", M98090_REG_MIC1_INPUT_LEVEL,
  993. M98090_MIC_PA1EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
  994. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  995. SND_SOC_DAPM_PGA_E("MIC2 Input", M98090_REG_MIC2_INPUT_LEVEL,
  996. M98090_MIC_PA2EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
  997. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  998. SND_SOC_DAPM_MIXER("LINEA Mixer", SND_SOC_NOPM, 0, 0,
  999. &max98090_linea_mixer_controls[0],
  1000. ARRAY_SIZE(max98090_linea_mixer_controls)),
  1001. SND_SOC_DAPM_MIXER("LINEB Mixer", SND_SOC_NOPM, 0, 0,
  1002. &max98090_lineb_mixer_controls[0],
  1003. ARRAY_SIZE(max98090_lineb_mixer_controls)),
  1004. SND_SOC_DAPM_PGA("LINEA Input", M98090_REG_INPUT_ENABLE,
  1005. M98090_LINEAEN_SHIFT, 0, NULL, 0),
  1006. SND_SOC_DAPM_PGA("LINEB Input", M98090_REG_INPUT_ENABLE,
  1007. M98090_LINEBEN_SHIFT, 0, NULL, 0),
  1008. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  1009. &max98090_left_adc_mixer_controls[0],
  1010. ARRAY_SIZE(max98090_left_adc_mixer_controls)),
  1011. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  1012. &max98090_right_adc_mixer_controls[0],
  1013. ARRAY_SIZE(max98090_right_adc_mixer_controls)),
  1014. SND_SOC_DAPM_ADC("ADCL", NULL, M98090_REG_INPUT_ENABLE,
  1015. M98090_ADLEN_SHIFT, 0),
  1016. SND_SOC_DAPM_ADC("ADCR", NULL, M98090_REG_INPUT_ENABLE,
  1017. M98090_ADREN_SHIFT, 0),
  1018. SND_SOC_DAPM_AIF_OUT("AIFOUTL", "HiFi Capture", 0,
  1019. SND_SOC_NOPM, 0, 0),
  1020. SND_SOC_DAPM_AIF_OUT("AIFOUTR", "HiFi Capture", 1,
  1021. SND_SOC_NOPM, 0, 0),
  1022. SND_SOC_DAPM_MUX("LBENL Mux", SND_SOC_NOPM,
  1023. 0, 0, &max98090_lbenl_mux),
  1024. SND_SOC_DAPM_MUX("LBENR Mux", SND_SOC_NOPM,
  1025. 0, 0, &max98090_lbenr_mux),
  1026. SND_SOC_DAPM_MUX("LTENL Mux", SND_SOC_NOPM,
  1027. 0, 0, &max98090_ltenl_mux),
  1028. SND_SOC_DAPM_MUX("LTENR Mux", SND_SOC_NOPM,
  1029. 0, 0, &max98090_ltenr_mux),
  1030. SND_SOC_DAPM_MUX("STENL Mux", SND_SOC_NOPM,
  1031. 0, 0, &max98090_stenl_mux),
  1032. SND_SOC_DAPM_MUX("STENR Mux", SND_SOC_NOPM,
  1033. 0, 0, &max98090_stenr_mux),
  1034. SND_SOC_DAPM_AIF_IN("AIFINL", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
  1035. SND_SOC_DAPM_AIF_IN("AIFINR", "HiFi Playback", 1, SND_SOC_NOPM, 0, 0),
  1036. SND_SOC_DAPM_DAC("DACL", NULL, M98090_REG_OUTPUT_ENABLE,
  1037. M98090_DALEN_SHIFT, 0),
  1038. SND_SOC_DAPM_DAC("DACR", NULL, M98090_REG_OUTPUT_ENABLE,
  1039. M98090_DAREN_SHIFT, 0),
  1040. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1041. &max98090_left_hp_mixer_controls[0],
  1042. ARRAY_SIZE(max98090_left_hp_mixer_controls)),
  1043. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1044. &max98090_right_hp_mixer_controls[0],
  1045. ARRAY_SIZE(max98090_right_hp_mixer_controls)),
  1046. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1047. &max98090_left_speaker_mixer_controls[0],
  1048. ARRAY_SIZE(max98090_left_speaker_mixer_controls)),
  1049. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1050. &max98090_right_speaker_mixer_controls[0],
  1051. ARRAY_SIZE(max98090_right_speaker_mixer_controls)),
  1052. SND_SOC_DAPM_MIXER("Left Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1053. &max98090_left_rcv_mixer_controls[0],
  1054. ARRAY_SIZE(max98090_left_rcv_mixer_controls)),
  1055. SND_SOC_DAPM_MIXER("Right Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1056. &max98090_right_rcv_mixer_controls[0],
  1057. ARRAY_SIZE(max98090_right_rcv_mixer_controls)),
  1058. SND_SOC_DAPM_MUX("LINMOD Mux", M98090_REG_LOUTR_MIXER,
  1059. M98090_LINMOD_SHIFT, 0, &max98090_linmod_mux),
  1060. SND_SOC_DAPM_MUX("MIXHPLSEL Mux", M98090_REG_HP_CONTROL,
  1061. M98090_MIXHPLSEL_SHIFT, 0, &max98090_mixhplsel_mux),
  1062. SND_SOC_DAPM_MUX("MIXHPRSEL Mux", M98090_REG_HP_CONTROL,
  1063. M98090_MIXHPRSEL_SHIFT, 0, &max98090_mixhprsel_mux),
  1064. SND_SOC_DAPM_PGA("HP Left Out", M98090_REG_OUTPUT_ENABLE,
  1065. M98090_HPLEN_SHIFT, 0, NULL, 0),
  1066. SND_SOC_DAPM_PGA("HP Right Out", M98090_REG_OUTPUT_ENABLE,
  1067. M98090_HPREN_SHIFT, 0, NULL, 0),
  1068. SND_SOC_DAPM_PGA("SPK Left Out", M98090_REG_OUTPUT_ENABLE,
  1069. M98090_SPLEN_SHIFT, 0, NULL, 0),
  1070. SND_SOC_DAPM_PGA("SPK Right Out", M98090_REG_OUTPUT_ENABLE,
  1071. M98090_SPREN_SHIFT, 0, NULL, 0),
  1072. SND_SOC_DAPM_PGA("RCV Left Out", M98090_REG_OUTPUT_ENABLE,
  1073. M98090_RCVLEN_SHIFT, 0, NULL, 0),
  1074. SND_SOC_DAPM_PGA("RCV Right Out", M98090_REG_OUTPUT_ENABLE,
  1075. M98090_RCVREN_SHIFT, 0, NULL, 0),
  1076. SND_SOC_DAPM_OUTPUT("HPL"),
  1077. SND_SOC_DAPM_OUTPUT("HPR"),
  1078. SND_SOC_DAPM_OUTPUT("SPKL"),
  1079. SND_SOC_DAPM_OUTPUT("SPKR"),
  1080. SND_SOC_DAPM_OUTPUT("RCVL"),
  1081. SND_SOC_DAPM_OUTPUT("RCVR"),
  1082. };
  1083. static const struct snd_soc_dapm_widget max98091_dapm_widgets[] = {
  1084. SND_SOC_DAPM_INPUT("DMIC3"),
  1085. SND_SOC_DAPM_INPUT("DMIC4"),
  1086. SND_SOC_DAPM_SUPPLY("DMIC3_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1087. M98090_DIGMIC3_SHIFT, 0, NULL, 0),
  1088. SND_SOC_DAPM_SUPPLY("DMIC4_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1089. M98090_DIGMIC4_SHIFT, 0, NULL, 0),
  1090. };
  1091. static const struct snd_soc_dapm_route max98090_dapm_routes[] = {
  1092. {"MIC1 Input", NULL, "MIC1"},
  1093. {"MIC2 Input", NULL, "MIC2"},
  1094. {"DMICL", NULL, "DMICL_ENA"},
  1095. {"DMICR", NULL, "DMICR_ENA"},
  1096. {"DMICL", NULL, "AHPF"},
  1097. {"DMICR", NULL, "AHPF"},
  1098. /* MIC1 input mux */
  1099. {"MIC1 Mux", "IN12", "IN12"},
  1100. {"MIC1 Mux", "IN56", "IN56"},
  1101. /* MIC2 input mux */
  1102. {"MIC2 Mux", "IN34", "IN34"},
  1103. {"MIC2 Mux", "IN56", "IN56"},
  1104. {"MIC1 Input", NULL, "MIC1 Mux"},
  1105. {"MIC2 Input", NULL, "MIC2 Mux"},
  1106. /* Left ADC input mixer */
  1107. {"Left ADC Mixer", "IN12 Switch", "IN12"},
  1108. {"Left ADC Mixer", "IN34 Switch", "IN34"},
  1109. {"Left ADC Mixer", "IN56 Switch", "IN56"},
  1110. {"Left ADC Mixer", "LINEA Switch", "LINEA Input"},
  1111. {"Left ADC Mixer", "LINEB Switch", "LINEB Input"},
  1112. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1113. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1114. /* Right ADC input mixer */
  1115. {"Right ADC Mixer", "IN12 Switch", "IN12"},
  1116. {"Right ADC Mixer", "IN34 Switch", "IN34"},
  1117. {"Right ADC Mixer", "IN56 Switch", "IN56"},
  1118. {"Right ADC Mixer", "LINEA Switch", "LINEA Input"},
  1119. {"Right ADC Mixer", "LINEB Switch", "LINEB Input"},
  1120. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1121. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1122. /* Line A input mixer */
  1123. {"LINEA Mixer", "IN1 Switch", "IN1"},
  1124. {"LINEA Mixer", "IN3 Switch", "IN3"},
  1125. {"LINEA Mixer", "IN5 Switch", "IN5"},
  1126. {"LINEA Mixer", "IN34 Switch", "IN34"},
  1127. /* Line B input mixer */
  1128. {"LINEB Mixer", "IN2 Switch", "IN2"},
  1129. {"LINEB Mixer", "IN4 Switch", "IN4"},
  1130. {"LINEB Mixer", "IN6 Switch", "IN6"},
  1131. {"LINEB Mixer", "IN56 Switch", "IN56"},
  1132. {"LINEA Input", NULL, "LINEA Mixer"},
  1133. {"LINEB Input", NULL, "LINEB Mixer"},
  1134. /* Inputs */
  1135. {"ADCL", NULL, "Left ADC Mixer"},
  1136. {"ADCR", NULL, "Right ADC Mixer"},
  1137. {"ADCL", NULL, "SHDN"},
  1138. {"ADCR", NULL, "SHDN"},
  1139. {"LBENL Mux", "Normal", "ADCL"},
  1140. {"LBENL Mux", "Normal", "DMICL"},
  1141. {"LBENL Mux", "Loopback", "LTENL Mux"},
  1142. {"LBENR Mux", "Normal", "ADCR"},
  1143. {"LBENR Mux", "Normal", "DMICR"},
  1144. {"LBENR Mux", "Loopback", "LTENR Mux"},
  1145. {"AIFOUTL", NULL, "LBENL Mux"},
  1146. {"AIFOUTR", NULL, "LBENR Mux"},
  1147. {"AIFOUTL", NULL, "SHDN"},
  1148. {"AIFOUTR", NULL, "SHDN"},
  1149. {"AIFOUTL", NULL, "SDOEN"},
  1150. {"AIFOUTR", NULL, "SDOEN"},
  1151. {"LTENL Mux", "Normal", "AIFINL"},
  1152. {"LTENL Mux", "Loopthrough", "LBENL Mux"},
  1153. {"LTENR Mux", "Normal", "AIFINR"},
  1154. {"LTENR Mux", "Loopthrough", "LBENR Mux"},
  1155. {"DACL", NULL, "LTENL Mux"},
  1156. {"DACR", NULL, "LTENR Mux"},
  1157. {"STENL Mux", "Sidetone Left", "ADCL"},
  1158. {"STENL Mux", "Sidetone Left", "DMICL"},
  1159. {"STENR Mux", "Sidetone Right", "ADCR"},
  1160. {"STENR Mux", "Sidetone Right", "DMICR"},
  1161. {"DACL", "NULL", "STENL Mux"},
  1162. {"DACR", "NULL", "STENL Mux"},
  1163. {"AIFINL", NULL, "SHDN"},
  1164. {"AIFINR", NULL, "SHDN"},
  1165. {"AIFINL", NULL, "SDIEN"},
  1166. {"AIFINR", NULL, "SDIEN"},
  1167. {"DACL", NULL, "SHDN"},
  1168. {"DACR", NULL, "SHDN"},
  1169. /* Left headphone output mixer */
  1170. {"Left Headphone Mixer", "Left DAC Switch", "DACL"},
  1171. {"Left Headphone Mixer", "Right DAC Switch", "DACR"},
  1172. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1173. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1174. {"Left Headphone Mixer", "LINEA Switch", "LINEA Input"},
  1175. {"Left Headphone Mixer", "LINEB Switch", "LINEB Input"},
  1176. /* Right headphone output mixer */
  1177. {"Right Headphone Mixer", "Left DAC Switch", "DACL"},
  1178. {"Right Headphone Mixer", "Right DAC Switch", "DACR"},
  1179. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1180. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1181. {"Right Headphone Mixer", "LINEA Switch", "LINEA Input"},
  1182. {"Right Headphone Mixer", "LINEB Switch", "LINEB Input"},
  1183. /* Left speaker output mixer */
  1184. {"Left Speaker Mixer", "Left DAC Switch", "DACL"},
  1185. {"Left Speaker Mixer", "Right DAC Switch", "DACR"},
  1186. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1187. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1188. {"Left Speaker Mixer", "LINEA Switch", "LINEA Input"},
  1189. {"Left Speaker Mixer", "LINEB Switch", "LINEB Input"},
  1190. /* Right speaker output mixer */
  1191. {"Right Speaker Mixer", "Left DAC Switch", "DACL"},
  1192. {"Right Speaker Mixer", "Right DAC Switch", "DACR"},
  1193. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1194. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1195. {"Right Speaker Mixer", "LINEA Switch", "LINEA Input"},
  1196. {"Right Speaker Mixer", "LINEB Switch", "LINEB Input"},
  1197. /* Left Receiver output mixer */
  1198. {"Left Receiver Mixer", "Left DAC Switch", "DACL"},
  1199. {"Left Receiver Mixer", "Right DAC Switch", "DACR"},
  1200. {"Left Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1201. {"Left Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1202. {"Left Receiver Mixer", "LINEA Switch", "LINEA Input"},
  1203. {"Left Receiver Mixer", "LINEB Switch", "LINEB Input"},
  1204. /* Right Receiver output mixer */
  1205. {"Right Receiver Mixer", "Left DAC Switch", "DACL"},
  1206. {"Right Receiver Mixer", "Right DAC Switch", "DACR"},
  1207. {"Right Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1208. {"Right Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1209. {"Right Receiver Mixer", "LINEA Switch", "LINEA Input"},
  1210. {"Right Receiver Mixer", "LINEB Switch", "LINEB Input"},
  1211. {"MIXHPLSEL Mux", "HP Mixer", "Left Headphone Mixer"},
  1212. /*
  1213. * Disable this for lowest power if bypassing
  1214. * the DAC with an analog signal
  1215. */
  1216. {"HP Left Out", NULL, "DACL"},
  1217. {"HP Left Out", NULL, "MIXHPLSEL Mux"},
  1218. {"MIXHPRSEL Mux", "HP Mixer", "Right Headphone Mixer"},
  1219. /*
  1220. * Disable this for lowest power if bypassing
  1221. * the DAC with an analog signal
  1222. */
  1223. {"HP Right Out", NULL, "DACR"},
  1224. {"HP Right Out", NULL, "MIXHPRSEL Mux"},
  1225. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  1226. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  1227. {"RCV Left Out", NULL, "Left Receiver Mixer"},
  1228. {"LINMOD Mux", "Left and Right", "Right Receiver Mixer"},
  1229. {"LINMOD Mux", "Left Only", "Left Receiver Mixer"},
  1230. {"RCV Right Out", NULL, "LINMOD Mux"},
  1231. {"HPL", NULL, "HP Left Out"},
  1232. {"HPR", NULL, "HP Right Out"},
  1233. {"SPKL", NULL, "SPK Left Out"},
  1234. {"SPKR", NULL, "SPK Right Out"},
  1235. {"RCVL", NULL, "RCV Left Out"},
  1236. {"RCVR", NULL, "RCV Right Out"},
  1237. };
  1238. static const struct snd_soc_dapm_route max98091_dapm_routes[] = {
  1239. /* DMIC inputs */
  1240. {"DMIC3", NULL, "DMIC3_ENA"},
  1241. {"DMIC4", NULL, "DMIC4_ENA"},
  1242. {"DMIC3", NULL, "AHPF"},
  1243. {"DMIC4", NULL, "AHPF"},
  1244. };
  1245. static int max98090_add_widgets(struct snd_soc_codec *codec)
  1246. {
  1247. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1248. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1249. snd_soc_add_codec_controls(codec, max98090_snd_controls,
  1250. ARRAY_SIZE(max98090_snd_controls));
  1251. if (max98090->devtype == MAX98091) {
  1252. snd_soc_add_codec_controls(codec, max98091_snd_controls,
  1253. ARRAY_SIZE(max98091_snd_controls));
  1254. }
  1255. snd_soc_dapm_new_controls(dapm, max98090_dapm_widgets,
  1256. ARRAY_SIZE(max98090_dapm_widgets));
  1257. snd_soc_dapm_add_routes(dapm, max98090_dapm_routes,
  1258. ARRAY_SIZE(max98090_dapm_routes));
  1259. if (max98090->devtype == MAX98091) {
  1260. snd_soc_dapm_new_controls(dapm, max98091_dapm_widgets,
  1261. ARRAY_SIZE(max98091_dapm_widgets));
  1262. snd_soc_dapm_add_routes(dapm, max98091_dapm_routes,
  1263. ARRAY_SIZE(max98091_dapm_routes));
  1264. }
  1265. return 0;
  1266. }
  1267. static const int pclk_rates[] = {
  1268. 12000000, 12000000, 13000000, 13000000,
  1269. 16000000, 16000000, 19200000, 19200000
  1270. };
  1271. static const int lrclk_rates[] = {
  1272. 8000, 16000, 8000, 16000,
  1273. 8000, 16000, 8000, 16000
  1274. };
  1275. static const int user_pclk_rates[] = {
  1276. 13000000, 13000000
  1277. };
  1278. static const int user_lrclk_rates[] = {
  1279. 44100, 48000
  1280. };
  1281. static const unsigned long long ni_value[] = {
  1282. 3528, 768
  1283. };
  1284. static const unsigned long long mi_value[] = {
  1285. 8125, 1625
  1286. };
  1287. static void max98090_configure_bclk(struct snd_soc_codec *codec)
  1288. {
  1289. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1290. unsigned long long ni;
  1291. int i;
  1292. if (!max98090->sysclk) {
  1293. dev_err(codec->dev, "No SYSCLK configured\n");
  1294. return;
  1295. }
  1296. if (!max98090->bclk || !max98090->lrclk) {
  1297. dev_err(codec->dev, "No audio clocks configured\n");
  1298. return;
  1299. }
  1300. /* Skip configuration when operating as slave */
  1301. if (!(snd_soc_read(codec, M98090_REG_MASTER_MODE) &
  1302. M98090_MAS_MASK)) {
  1303. return;
  1304. }
  1305. /* Check for supported PCLK to LRCLK ratios */
  1306. for (i = 0; i < ARRAY_SIZE(pclk_rates); i++) {
  1307. if ((pclk_rates[i] == max98090->sysclk) &&
  1308. (lrclk_rates[i] == max98090->lrclk)) {
  1309. dev_dbg(codec->dev,
  1310. "Found supported PCLK to LRCLK rates 0x%x\n",
  1311. i + 0x8);
  1312. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1313. M98090_FREQ_MASK,
  1314. (i + 0x8) << M98090_FREQ_SHIFT);
  1315. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1316. M98090_USE_M1_MASK, 0);
  1317. return;
  1318. }
  1319. }
  1320. /* Check for user calculated MI and NI ratios */
  1321. for (i = 0; i < ARRAY_SIZE(user_pclk_rates); i++) {
  1322. if ((user_pclk_rates[i] == max98090->sysclk) &&
  1323. (user_lrclk_rates[i] == max98090->lrclk)) {
  1324. dev_dbg(codec->dev,
  1325. "Found user supported PCLK to LRCLK rates\n");
  1326. dev_dbg(codec->dev, "i %d ni %lld mi %lld\n",
  1327. i, ni_value[i], mi_value[i]);
  1328. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1329. M98090_FREQ_MASK, 0);
  1330. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1331. M98090_USE_M1_MASK,
  1332. 1 << M98090_USE_M1_SHIFT);
  1333. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
  1334. (ni_value[i] >> 8) & 0x7F);
  1335. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB,
  1336. ni_value[i] & 0xFF);
  1337. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_MSB,
  1338. (mi_value[i] >> 8) & 0x7F);
  1339. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_LSB,
  1340. mi_value[i] & 0xFF);
  1341. return;
  1342. }
  1343. }
  1344. /*
  1345. * Calculate based on MI = 65536 (not as good as either method above)
  1346. */
  1347. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1348. M98090_FREQ_MASK, 0);
  1349. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1350. M98090_USE_M1_MASK, 0);
  1351. /*
  1352. * Configure NI when operating as master
  1353. * Note: There is a small, but significant audio quality improvement
  1354. * by calculating ni and mi.
  1355. */
  1356. ni = 65536ULL * (max98090->lrclk < 50000 ? 96ULL : 48ULL)
  1357. * (unsigned long long int)max98090->lrclk;
  1358. do_div(ni, (unsigned long long int)max98090->sysclk);
  1359. dev_info(codec->dev, "No better method found\n");
  1360. dev_info(codec->dev, "Calculating ni %lld with mi 65536\n", ni);
  1361. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
  1362. (ni >> 8) & 0x7F);
  1363. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB, ni & 0xFF);
  1364. }
  1365. static int max98090_dai_set_fmt(struct snd_soc_dai *codec_dai,
  1366. unsigned int fmt)
  1367. {
  1368. struct snd_soc_codec *codec = codec_dai->codec;
  1369. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1370. struct max98090_cdata *cdata;
  1371. u8 regval;
  1372. max98090->dai_fmt = fmt;
  1373. cdata = &max98090->dai[0];
  1374. if (fmt != cdata->fmt) {
  1375. cdata->fmt = fmt;
  1376. regval = 0;
  1377. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1378. case SND_SOC_DAIFMT_CBS_CFS:
  1379. /* Set to slave mode PLL - MAS mode off */
  1380. snd_soc_write(codec,
  1381. M98090_REG_CLOCK_RATIO_NI_MSB, 0x00);
  1382. snd_soc_write(codec,
  1383. M98090_REG_CLOCK_RATIO_NI_LSB, 0x00);
  1384. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1385. M98090_USE_M1_MASK, 0);
  1386. break;
  1387. case SND_SOC_DAIFMT_CBM_CFM:
  1388. /* Set to master mode */
  1389. if (max98090->tdm_slots == 4) {
  1390. /* TDM */
  1391. regval |= M98090_MAS_MASK |
  1392. M98090_BSEL_64;
  1393. } else if (max98090->tdm_slots == 3) {
  1394. /* TDM */
  1395. regval |= M98090_MAS_MASK |
  1396. M98090_BSEL_48;
  1397. } else {
  1398. /* Few TDM slots, or No TDM */
  1399. regval |= M98090_MAS_MASK |
  1400. M98090_BSEL_32;
  1401. }
  1402. break;
  1403. case SND_SOC_DAIFMT_CBS_CFM:
  1404. case SND_SOC_DAIFMT_CBM_CFS:
  1405. default:
  1406. dev_err(codec->dev, "DAI clock mode unsupported");
  1407. return -EINVAL;
  1408. }
  1409. snd_soc_write(codec, M98090_REG_MASTER_MODE, regval);
  1410. regval = 0;
  1411. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1412. case SND_SOC_DAIFMT_I2S:
  1413. regval |= M98090_DLY_MASK;
  1414. break;
  1415. case SND_SOC_DAIFMT_LEFT_J:
  1416. break;
  1417. case SND_SOC_DAIFMT_RIGHT_J:
  1418. regval |= M98090_RJ_MASK;
  1419. break;
  1420. case SND_SOC_DAIFMT_DSP_A:
  1421. /* Not supported mode */
  1422. default:
  1423. dev_err(codec->dev, "DAI format unsupported");
  1424. return -EINVAL;
  1425. }
  1426. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1427. case SND_SOC_DAIFMT_NB_NF:
  1428. break;
  1429. case SND_SOC_DAIFMT_NB_IF:
  1430. regval |= M98090_WCI_MASK;
  1431. break;
  1432. case SND_SOC_DAIFMT_IB_NF:
  1433. regval |= M98090_BCI_MASK;
  1434. break;
  1435. case SND_SOC_DAIFMT_IB_IF:
  1436. regval |= M98090_BCI_MASK|M98090_WCI_MASK;
  1437. break;
  1438. default:
  1439. dev_err(codec->dev, "DAI invert mode unsupported");
  1440. return -EINVAL;
  1441. }
  1442. /*
  1443. * This accommodates an inverted logic in the MAX98090 chip
  1444. * for Bit Clock Invert (BCI). The inverted logic is only
  1445. * seen for the case of TDM mode. The remaining cases have
  1446. * normal logic.
  1447. */
  1448. if (max98090->tdm_slots > 1) {
  1449. regval ^= M98090_BCI_MASK;
  1450. }
  1451. snd_soc_write(codec,
  1452. M98090_REG_INTERFACE_FORMAT, regval);
  1453. }
  1454. return 0;
  1455. }
  1456. static int max98090_set_tdm_slot(struct snd_soc_dai *codec_dai,
  1457. unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
  1458. {
  1459. struct snd_soc_codec *codec = codec_dai->codec;
  1460. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1461. struct max98090_cdata *cdata;
  1462. cdata = &max98090->dai[0];
  1463. if (slots < 0 || slots > 4)
  1464. return -EINVAL;
  1465. max98090->tdm_slots = slots;
  1466. max98090->tdm_width = slot_width;
  1467. if (max98090->tdm_slots > 1) {
  1468. /* SLOTL SLOTR SLOTDLY */
  1469. snd_soc_write(codec, M98090_REG_TDM_FORMAT,
  1470. 0 << M98090_TDM_SLOTL_SHIFT |
  1471. 1 << M98090_TDM_SLOTR_SHIFT |
  1472. 0 << M98090_TDM_SLOTDLY_SHIFT);
  1473. /* FSW TDM */
  1474. snd_soc_update_bits(codec, M98090_REG_TDM_CONTROL,
  1475. M98090_TDM_MASK,
  1476. M98090_TDM_MASK);
  1477. }
  1478. /*
  1479. * Normally advisable to set TDM first, but this permits either order
  1480. */
  1481. cdata->fmt = 0;
  1482. max98090_dai_set_fmt(codec_dai, max98090->dai_fmt);
  1483. return 0;
  1484. }
  1485. static int max98090_set_bias_level(struct snd_soc_codec *codec,
  1486. enum snd_soc_bias_level level)
  1487. {
  1488. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1489. int ret;
  1490. switch (level) {
  1491. case SND_SOC_BIAS_ON:
  1492. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1493. ret = regcache_sync(max98090->regmap);
  1494. if (ret != 0) {
  1495. dev_err(codec->dev,
  1496. "Failed to sync cache: %d\n", ret);
  1497. return ret;
  1498. }
  1499. }
  1500. if (max98090->jack_state == M98090_JACK_STATE_HEADSET) {
  1501. /*
  1502. * Set to normal bias level.
  1503. */
  1504. snd_soc_update_bits(codec, M98090_REG_MIC_BIAS_VOLTAGE,
  1505. M98090_MBVSEL_MASK, M98090_MBVSEL_2V8);
  1506. }
  1507. break;
  1508. case SND_SOC_BIAS_PREPARE:
  1509. break;
  1510. case SND_SOC_BIAS_STANDBY:
  1511. case SND_SOC_BIAS_OFF:
  1512. /* Set internal pull-up to lowest power mode */
  1513. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1514. M98090_JDWK_MASK, M98090_JDWK_MASK);
  1515. regcache_mark_dirty(max98090->regmap);
  1516. break;
  1517. }
  1518. codec->dapm.bias_level = level;
  1519. return 0;
  1520. }
  1521. static const int comp_pclk_rates[] = {
  1522. 11289600, 12288000, 12000000, 13000000, 19200000
  1523. };
  1524. static const int dmic_micclk[] = {
  1525. 2, 2, 2, 2, 4, 2
  1526. };
  1527. static const int comp_lrclk_rates[] = {
  1528. 8000, 16000, 32000, 44100, 48000, 96000
  1529. };
  1530. static const int dmic_comp[6][6] = {
  1531. {7, 8, 3, 3, 3, 3},
  1532. {7, 8, 3, 3, 3, 3},
  1533. {7, 8, 3, 3, 3, 3},
  1534. {7, 8, 3, 1, 1, 1},
  1535. {7, 8, 3, 1, 2, 2},
  1536. {7, 8, 3, 3, 3, 3}
  1537. };
  1538. static int max98090_dai_hw_params(struct snd_pcm_substream *substream,
  1539. struct snd_pcm_hw_params *params,
  1540. struct snd_soc_dai *dai)
  1541. {
  1542. struct snd_soc_codec *codec = dai->codec;
  1543. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1544. struct max98090_cdata *cdata;
  1545. int i, j;
  1546. cdata = &max98090->dai[0];
  1547. max98090->bclk = snd_soc_params_to_bclk(params);
  1548. if (params_channels(params) == 1)
  1549. max98090->bclk *= 2;
  1550. max98090->lrclk = params_rate(params);
  1551. switch (params_format(params)) {
  1552. case SNDRV_PCM_FORMAT_S16_LE:
  1553. snd_soc_update_bits(codec, M98090_REG_INTERFACE_FORMAT,
  1554. M98090_WS_MASK, 0);
  1555. break;
  1556. default:
  1557. return -EINVAL;
  1558. }
  1559. max98090_configure_bclk(codec);
  1560. cdata->rate = max98090->lrclk;
  1561. /* Update filter mode */
  1562. if (max98090->lrclk < 24000)
  1563. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1564. M98090_MODE_MASK, 0);
  1565. else
  1566. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1567. M98090_MODE_MASK, M98090_MODE_MASK);
  1568. /* Update sample rate mode */
  1569. if (max98090->lrclk < 50000)
  1570. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1571. M98090_DHF_MASK, 0);
  1572. else
  1573. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1574. M98090_DHF_MASK, M98090_DHF_MASK);
  1575. /* Check for supported PCLK to LRCLK ratios */
  1576. for (j = 0; j < ARRAY_SIZE(comp_pclk_rates); j++) {
  1577. if (comp_pclk_rates[j] == max98090->sysclk) {
  1578. break;
  1579. }
  1580. }
  1581. for (i = 0; i < ARRAY_SIZE(comp_lrclk_rates) - 1; i++) {
  1582. if (max98090->lrclk <= (comp_lrclk_rates[i] +
  1583. comp_lrclk_rates[i + 1]) / 2) {
  1584. break;
  1585. }
  1586. }
  1587. snd_soc_update_bits(codec, M98090_REG_DIGITAL_MIC_ENABLE,
  1588. M98090_MICCLK_MASK,
  1589. dmic_micclk[j] << M98090_MICCLK_SHIFT);
  1590. snd_soc_update_bits(codec, M98090_REG_DIGITAL_MIC_CONFIG,
  1591. M98090_DMIC_COMP_MASK,
  1592. dmic_comp[j][i] << M98090_DMIC_COMP_SHIFT);
  1593. return 0;
  1594. }
  1595. /*
  1596. * PLL / Sysclk
  1597. */
  1598. static int max98090_dai_set_sysclk(struct snd_soc_dai *dai,
  1599. int clk_id, unsigned int freq, int dir)
  1600. {
  1601. struct snd_soc_codec *codec = dai->codec;
  1602. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1603. /* Requested clock frequency is already setup */
  1604. if (freq == max98090->sysclk)
  1605. return 0;
  1606. /* Setup clocks for slave mode, and using the PLL
  1607. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1608. * 0x02 (when master clk is 20MHz to 40MHz)..
  1609. * 0x03 (when master clk is 40MHz to 60MHz)..
  1610. */
  1611. if ((freq >= 10000000) && (freq < 20000000)) {
  1612. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1613. M98090_PSCLK_DIV1);
  1614. } else if ((freq >= 20000000) && (freq < 40000000)) {
  1615. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1616. M98090_PSCLK_DIV2);
  1617. } else if ((freq >= 40000000) && (freq < 60000000)) {
  1618. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1619. M98090_PSCLK_DIV4);
  1620. } else {
  1621. dev_err(codec->dev, "Invalid master clock frequency\n");
  1622. return -EINVAL;
  1623. }
  1624. max98090->sysclk = freq;
  1625. max98090_configure_bclk(codec);
  1626. return 0;
  1627. }
  1628. static int max98090_dai_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1629. {
  1630. struct snd_soc_codec *codec = codec_dai->codec;
  1631. int regval;
  1632. regval = mute ? M98090_DVM_MASK : 0;
  1633. snd_soc_update_bits(codec, M98090_REG_DAI_PLAYBACK_LEVEL,
  1634. M98090_DVM_MASK, regval);
  1635. return 0;
  1636. }
  1637. static void max98090_jack_work(struct work_struct *work)
  1638. {
  1639. struct max98090_priv *max98090 = container_of(work,
  1640. struct max98090_priv,
  1641. jack_work.work);
  1642. struct snd_soc_codec *codec = max98090->codec;
  1643. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1644. int status = 0;
  1645. int reg;
  1646. /* Read a second time */
  1647. if (max98090->jack_state == M98090_JACK_STATE_NO_HEADSET) {
  1648. /* Strong pull up allows mic detection */
  1649. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1650. M98090_JDWK_MASK, 0);
  1651. msleep(50);
  1652. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1653. /* Weak pull up allows only insertion detection */
  1654. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1655. M98090_JDWK_MASK, M98090_JDWK_MASK);
  1656. } else {
  1657. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1658. }
  1659. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1660. switch (reg & (M98090_LSNS_MASK | M98090_JKSNS_MASK)) {
  1661. case M98090_LSNS_MASK | M98090_JKSNS_MASK:
  1662. dev_dbg(codec->dev, "No Headset Detected\n");
  1663. max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
  1664. status |= 0;
  1665. break;
  1666. case 0:
  1667. if (max98090->jack_state ==
  1668. M98090_JACK_STATE_HEADSET) {
  1669. dev_dbg(codec->dev,
  1670. "Headset Button Down Detected\n");
  1671. /*
  1672. * max98090_headset_button_event(codec)
  1673. * could be defined, then called here.
  1674. */
  1675. status |= SND_JACK_HEADSET;
  1676. status |= SND_JACK_BTN_0;
  1677. break;
  1678. }
  1679. /* Line is reported as Headphone */
  1680. /* Nokia Headset is reported as Headphone */
  1681. /* Mono Headphone is reported as Headphone */
  1682. dev_dbg(codec->dev, "Headphone Detected\n");
  1683. max98090->jack_state = M98090_JACK_STATE_HEADPHONE;
  1684. status |= SND_JACK_HEADPHONE;
  1685. break;
  1686. case M98090_JKSNS_MASK:
  1687. dev_dbg(codec->dev, "Headset Detected\n");
  1688. max98090->jack_state = M98090_JACK_STATE_HEADSET;
  1689. status |= SND_JACK_HEADSET;
  1690. break;
  1691. default:
  1692. dev_dbg(codec->dev, "Unrecognized Jack Status\n");
  1693. break;
  1694. }
  1695. snd_soc_jack_report(max98090->jack, status,
  1696. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1697. snd_soc_dapm_sync(dapm);
  1698. }
  1699. static irqreturn_t max98090_interrupt(int irq, void *data)
  1700. {
  1701. struct snd_soc_codec *codec = data;
  1702. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1703. int ret;
  1704. unsigned int mask;
  1705. unsigned int active;
  1706. dev_dbg(codec->dev, "***** max98090_interrupt *****\n");
  1707. ret = regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
  1708. if (ret != 0) {
  1709. dev_err(codec->dev,
  1710. "failed to read M98090_REG_INTERRUPT_S: %d\n",
  1711. ret);
  1712. return IRQ_NONE;
  1713. }
  1714. ret = regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &active);
  1715. if (ret != 0) {
  1716. dev_err(codec->dev,
  1717. "failed to read M98090_REG_DEVICE_STATUS: %d\n",
  1718. ret);
  1719. return IRQ_NONE;
  1720. }
  1721. dev_dbg(codec->dev, "active=0x%02x mask=0x%02x -> active=0x%02x\n",
  1722. active, mask, active & mask);
  1723. active &= mask;
  1724. if (!active)
  1725. return IRQ_NONE;
  1726. if (active & M98090_CLD_MASK) {
  1727. dev_err(codec->dev, "M98090_CLD_MASK\n");
  1728. }
  1729. if (active & M98090_SLD_MASK) {
  1730. dev_dbg(codec->dev, "M98090_SLD_MASK\n");
  1731. }
  1732. if (active & M98090_ULK_MASK) {
  1733. dev_err(codec->dev, "M98090_ULK_MASK\n");
  1734. }
  1735. if (active & M98090_JDET_MASK) {
  1736. dev_dbg(codec->dev, "M98090_JDET_MASK\n");
  1737. pm_wakeup_event(codec->dev, 100);
  1738. schedule_delayed_work(&max98090->jack_work,
  1739. msecs_to_jiffies(100));
  1740. }
  1741. if (active & M98090_DRCACT_MASK) {
  1742. dev_dbg(codec->dev, "M98090_DRCACT_MASK\n");
  1743. }
  1744. if (active & M98090_DRCCLP_MASK) {
  1745. dev_err(codec->dev, "M98090_DRCCLP_MASK\n");
  1746. }
  1747. return IRQ_HANDLED;
  1748. }
  1749. /**
  1750. * max98090_mic_detect - Enable microphone detection via the MAX98090 IRQ
  1751. *
  1752. * @codec: MAX98090 codec
  1753. * @jack: jack to report detection events on
  1754. *
  1755. * Enable microphone detection via IRQ on the MAX98090. If GPIOs are
  1756. * being used to bring out signals to the processor then only platform
  1757. * data configuration is needed for MAX98090 and processor GPIOs should
  1758. * be configured using snd_soc_jack_add_gpios() instead.
  1759. *
  1760. * If no jack is supplied detection will be disabled.
  1761. */
  1762. int max98090_mic_detect(struct snd_soc_codec *codec,
  1763. struct snd_soc_jack *jack)
  1764. {
  1765. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1766. dev_dbg(codec->dev, "max98090_mic_detect\n");
  1767. max98090->jack = jack;
  1768. if (jack) {
  1769. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1770. M98090_IJDET_MASK,
  1771. 1 << M98090_IJDET_SHIFT);
  1772. } else {
  1773. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1774. M98090_IJDET_MASK,
  1775. 0);
  1776. }
  1777. /* Send an initial empty report */
  1778. snd_soc_jack_report(max98090->jack, 0,
  1779. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1780. schedule_delayed_work(&max98090->jack_work,
  1781. msecs_to_jiffies(100));
  1782. return 0;
  1783. }
  1784. EXPORT_SYMBOL_GPL(max98090_mic_detect);
  1785. #define MAX98090_RATES SNDRV_PCM_RATE_8000_96000
  1786. #define MAX98090_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1787. static struct snd_soc_dai_ops max98090_dai_ops = {
  1788. .set_sysclk = max98090_dai_set_sysclk,
  1789. .set_fmt = max98090_dai_set_fmt,
  1790. .set_tdm_slot = max98090_set_tdm_slot,
  1791. .hw_params = max98090_dai_hw_params,
  1792. .digital_mute = max98090_dai_digital_mute,
  1793. };
  1794. static struct snd_soc_dai_driver max98090_dai[] = {
  1795. {
  1796. .name = "HiFi",
  1797. .playback = {
  1798. .stream_name = "HiFi Playback",
  1799. .channels_min = 2,
  1800. .channels_max = 2,
  1801. .rates = MAX98090_RATES,
  1802. .formats = MAX98090_FORMATS,
  1803. },
  1804. .capture = {
  1805. .stream_name = "HiFi Capture",
  1806. .channels_min = 1,
  1807. .channels_max = 2,
  1808. .rates = MAX98090_RATES,
  1809. .formats = MAX98090_FORMATS,
  1810. },
  1811. .ops = &max98090_dai_ops,
  1812. }
  1813. };
  1814. static void max98090_handle_pdata(struct snd_soc_codec *codec)
  1815. {
  1816. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1817. struct max98090_pdata *pdata = max98090->pdata;
  1818. if (!pdata) {
  1819. dev_err(codec->dev, "No platform data\n");
  1820. return;
  1821. }
  1822. }
  1823. static int max98090_probe(struct snd_soc_codec *codec)
  1824. {
  1825. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1826. struct max98090_cdata *cdata;
  1827. int ret = 0;
  1828. dev_dbg(codec->dev, "max98090_probe\n");
  1829. max98090->codec = codec;
  1830. codec->control_data = max98090->regmap;
  1831. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1832. if (ret != 0) {
  1833. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1834. return ret;
  1835. }
  1836. /* Reset the codec, the DSP core, and disable all interrupts */
  1837. max98090_reset(max98090);
  1838. /* Initialize private data */
  1839. max98090->sysclk = (unsigned)-1;
  1840. cdata = &max98090->dai[0];
  1841. cdata->rate = (unsigned)-1;
  1842. cdata->fmt = (unsigned)-1;
  1843. max98090->lin_state = 0;
  1844. max98090->pa1en = 0;
  1845. max98090->pa2en = 0;
  1846. max98090->extmic_mux = 0;
  1847. ret = snd_soc_read(codec, M98090_REG_REVISION_ID);
  1848. if (ret < 0) {
  1849. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1850. ret);
  1851. goto err_access;
  1852. }
  1853. if ((ret >= M98090_REVA) && (ret <= M98090_REVA + 0x0f)) {
  1854. max98090->devtype = MAX98090;
  1855. dev_info(codec->dev, "MAX98090 REVID=0x%02x\n", ret);
  1856. } else if ((ret >= M98091_REVA) && (ret <= M98091_REVA + 0x0f)) {
  1857. max98090->devtype = MAX98091;
  1858. dev_info(codec->dev, "MAX98091 REVID=0x%02x\n", ret);
  1859. } else {
  1860. max98090->devtype = MAX98090;
  1861. dev_err(codec->dev, "Unrecognized revision 0x%02x\n", ret);
  1862. }
  1863. max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
  1864. INIT_DELAYED_WORK(&max98090->jack_work, max98090_jack_work);
  1865. /* Enable jack detection */
  1866. snd_soc_write(codec, M98090_REG_JACK_DETECT,
  1867. M98090_JDETEN_MASK | M98090_JDEB_25MS);
  1868. /* Register for interrupts */
  1869. dev_dbg(codec->dev, "irq = %d\n", max98090->irq);
  1870. ret = request_threaded_irq(max98090->irq, NULL,
  1871. max98090_interrupt, IRQF_TRIGGER_FALLING,
  1872. "max98090_interrupt", codec);
  1873. if (ret < 0) {
  1874. dev_err(codec->dev, "request_irq failed: %d\n",
  1875. ret);
  1876. }
  1877. /*
  1878. * Clear any old interrupts.
  1879. * An old interrupt ocurring prior to installing the ISR
  1880. * can keep a new interrupt from generating a trigger.
  1881. */
  1882. snd_soc_read(codec, M98090_REG_DEVICE_STATUS);
  1883. /* High Performance is default */
  1884. snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
  1885. M98090_DACHP_MASK,
  1886. 1 << M98090_DACHP_SHIFT);
  1887. snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
  1888. M98090_PERFMODE_MASK,
  1889. 0 << M98090_PERFMODE_SHIFT);
  1890. snd_soc_update_bits(codec, M98090_REG_ADC_CONTROL,
  1891. M98090_ADCHP_MASK,
  1892. 1 << M98090_ADCHP_SHIFT);
  1893. /* Turn on VCM bandgap reference */
  1894. snd_soc_write(codec, M98090_REG_BIAS_CONTROL,
  1895. M98090_VCM_MODE_MASK);
  1896. max98090_handle_pdata(codec);
  1897. max98090_add_widgets(codec);
  1898. err_access:
  1899. return ret;
  1900. }
  1901. static int max98090_remove(struct snd_soc_codec *codec)
  1902. {
  1903. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1904. cancel_delayed_work_sync(&max98090->jack_work);
  1905. return 0;
  1906. }
  1907. static struct snd_soc_codec_driver soc_codec_dev_max98090 = {
  1908. .probe = max98090_probe,
  1909. .remove = max98090_remove,
  1910. .set_bias_level = max98090_set_bias_level,
  1911. };
  1912. static const struct regmap_config max98090_regmap = {
  1913. .reg_bits = 8,
  1914. .val_bits = 8,
  1915. .max_register = MAX98090_MAX_REGISTER,
  1916. .reg_defaults = max98090_reg,
  1917. .num_reg_defaults = ARRAY_SIZE(max98090_reg),
  1918. .volatile_reg = max98090_volatile_register,
  1919. .readable_reg = max98090_readable_register,
  1920. .cache_type = REGCACHE_RBTREE,
  1921. };
  1922. static int max98090_i2c_probe(struct i2c_client *i2c,
  1923. const struct i2c_device_id *id)
  1924. {
  1925. struct max98090_priv *max98090;
  1926. int ret;
  1927. pr_debug("max98090_i2c_probe\n");
  1928. max98090 = devm_kzalloc(&i2c->dev, sizeof(struct max98090_priv),
  1929. GFP_KERNEL);
  1930. if (max98090 == NULL)
  1931. return -ENOMEM;
  1932. max98090->devtype = id->driver_data;
  1933. i2c_set_clientdata(i2c, max98090);
  1934. max98090->control_data = i2c;
  1935. max98090->pdata = i2c->dev.platform_data;
  1936. max98090->irq = i2c->irq;
  1937. max98090->regmap = regmap_init_i2c(i2c, &max98090_regmap);
  1938. if (IS_ERR(max98090->regmap)) {
  1939. ret = PTR_ERR(max98090->regmap);
  1940. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  1941. goto err_enable;
  1942. }
  1943. ret = snd_soc_register_codec(&i2c->dev,
  1944. &soc_codec_dev_max98090, max98090_dai,
  1945. ARRAY_SIZE(max98090_dai));
  1946. if (ret < 0)
  1947. regmap_exit(max98090->regmap);
  1948. err_enable:
  1949. return ret;
  1950. }
  1951. static int max98090_i2c_remove(struct i2c_client *client)
  1952. {
  1953. struct max98090_priv *max98090 = dev_get_drvdata(&client->dev);
  1954. snd_soc_unregister_codec(&client->dev);
  1955. regmap_exit(max98090->regmap);
  1956. return 0;
  1957. }
  1958. static int max98090_runtime_resume(struct device *dev)
  1959. {
  1960. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  1961. regcache_cache_only(max98090->regmap, false);
  1962. regcache_sync(max98090->regmap);
  1963. return 0;
  1964. }
  1965. static int max98090_runtime_suspend(struct device *dev)
  1966. {
  1967. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  1968. regcache_cache_only(max98090->regmap, true);
  1969. return 0;
  1970. }
  1971. static struct dev_pm_ops max98090_pm = {
  1972. SET_RUNTIME_PM_OPS(max98090_runtime_suspend,
  1973. max98090_runtime_resume, NULL)
  1974. };
  1975. static const struct i2c_device_id max98090_i2c_id[] = {
  1976. { "max98090", MAX98090 },
  1977. { }
  1978. };
  1979. MODULE_DEVICE_TABLE(i2c, max98090_i2c_id);
  1980. static struct i2c_driver max98090_i2c_driver = {
  1981. .driver = {
  1982. .name = "max98090",
  1983. .owner = THIS_MODULE,
  1984. .pm = &max98090_pm,
  1985. },
  1986. .probe = max98090_i2c_probe,
  1987. .remove = max98090_i2c_remove,
  1988. .id_table = max98090_i2c_id,
  1989. };
  1990. module_i2c_driver(max98090_i2c_driver);
  1991. MODULE_DESCRIPTION("ALSA SoC MAX98090 driver");
  1992. MODULE_AUTHOR("Peter Hsiang, Jesse Marroqin, Jerry Wong");
  1993. MODULE_LICENSE("GPL");