da9055.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547
  1. /*
  2. * DA9055 ALSA Soc codec driver
  3. *
  4. * Copyright (c) 2012 Dialog Semiconductor
  5. *
  6. * Tested on (Samsung SMDK6410 board + DA9055 EVB) using I2S and I2C
  7. * Written by David Chen <david.chen@diasemi.com> and
  8. * Ashish Chavan <ashish.chavan@kpitcummins.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/i2c.h>
  17. #include <linux/regmap.h>
  18. #include <linux/slab.h>
  19. #include <linux/module.h>
  20. #include <sound/pcm.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #include <sound/initval.h>
  24. #include <sound/tlv.h>
  25. #include <sound/da9055.h>
  26. /* DA9055 register space */
  27. /* Status Registers */
  28. #define DA9055_STATUS1 0x02
  29. #define DA9055_PLL_STATUS 0x03
  30. #define DA9055_AUX_L_GAIN_STATUS 0x04
  31. #define DA9055_AUX_R_GAIN_STATUS 0x05
  32. #define DA9055_MIC_L_GAIN_STATUS 0x06
  33. #define DA9055_MIC_R_GAIN_STATUS 0x07
  34. #define DA9055_MIXIN_L_GAIN_STATUS 0x08
  35. #define DA9055_MIXIN_R_GAIN_STATUS 0x09
  36. #define DA9055_ADC_L_GAIN_STATUS 0x0A
  37. #define DA9055_ADC_R_GAIN_STATUS 0x0B
  38. #define DA9055_DAC_L_GAIN_STATUS 0x0C
  39. #define DA9055_DAC_R_GAIN_STATUS 0x0D
  40. #define DA9055_HP_L_GAIN_STATUS 0x0E
  41. #define DA9055_HP_R_GAIN_STATUS 0x0F
  42. #define DA9055_LINE_GAIN_STATUS 0x10
  43. /* System Initialisation Registers */
  44. #define DA9055_CIF_CTRL 0x20
  45. #define DA9055_DIG_ROUTING_AIF 0X21
  46. #define DA9055_SR 0x22
  47. #define DA9055_REFERENCES 0x23
  48. #define DA9055_PLL_FRAC_TOP 0x24
  49. #define DA9055_PLL_FRAC_BOT 0x25
  50. #define DA9055_PLL_INTEGER 0x26
  51. #define DA9055_PLL_CTRL 0x27
  52. #define DA9055_AIF_CLK_MODE 0x28
  53. #define DA9055_AIF_CTRL 0x29
  54. #define DA9055_DIG_ROUTING_DAC 0x2A
  55. #define DA9055_ALC_CTRL1 0x2B
  56. /* Input - Gain, Select and Filter Registers */
  57. #define DA9055_AUX_L_GAIN 0x30
  58. #define DA9055_AUX_R_GAIN 0x31
  59. #define DA9055_MIXIN_L_SELECT 0x32
  60. #define DA9055_MIXIN_R_SELECT 0x33
  61. #define DA9055_MIXIN_L_GAIN 0x34
  62. #define DA9055_MIXIN_R_GAIN 0x35
  63. #define DA9055_ADC_L_GAIN 0x36
  64. #define DA9055_ADC_R_GAIN 0x37
  65. #define DA9055_ADC_FILTERS1 0x38
  66. #define DA9055_MIC_L_GAIN 0x39
  67. #define DA9055_MIC_R_GAIN 0x3A
  68. /* Output - Gain, Select and Filter Registers */
  69. #define DA9055_DAC_FILTERS5 0x40
  70. #define DA9055_DAC_FILTERS2 0x41
  71. #define DA9055_DAC_FILTERS3 0x42
  72. #define DA9055_DAC_FILTERS4 0x43
  73. #define DA9055_DAC_FILTERS1 0x44
  74. #define DA9055_DAC_L_GAIN 0x45
  75. #define DA9055_DAC_R_GAIN 0x46
  76. #define DA9055_CP_CTRL 0x47
  77. #define DA9055_HP_L_GAIN 0x48
  78. #define DA9055_HP_R_GAIN 0x49
  79. #define DA9055_LINE_GAIN 0x4A
  80. #define DA9055_MIXOUT_L_SELECT 0x4B
  81. #define DA9055_MIXOUT_R_SELECT 0x4C
  82. /* System Controller Registers */
  83. #define DA9055_SYSTEM_MODES_INPUT 0x50
  84. #define DA9055_SYSTEM_MODES_OUTPUT 0x51
  85. /* Control Registers */
  86. #define DA9055_AUX_L_CTRL 0x60
  87. #define DA9055_AUX_R_CTRL 0x61
  88. #define DA9055_MIC_BIAS_CTRL 0x62
  89. #define DA9055_MIC_L_CTRL 0x63
  90. #define DA9055_MIC_R_CTRL 0x64
  91. #define DA9055_MIXIN_L_CTRL 0x65
  92. #define DA9055_MIXIN_R_CTRL 0x66
  93. #define DA9055_ADC_L_CTRL 0x67
  94. #define DA9055_ADC_R_CTRL 0x68
  95. #define DA9055_DAC_L_CTRL 0x69
  96. #define DA9055_DAC_R_CTRL 0x6A
  97. #define DA9055_HP_L_CTRL 0x6B
  98. #define DA9055_HP_R_CTRL 0x6C
  99. #define DA9055_LINE_CTRL 0x6D
  100. #define DA9055_MIXOUT_L_CTRL 0x6E
  101. #define DA9055_MIXOUT_R_CTRL 0x6F
  102. /* Configuration Registers */
  103. #define DA9055_LDO_CTRL 0x90
  104. #define DA9055_IO_CTRL 0x91
  105. #define DA9055_GAIN_RAMP_CTRL 0x92
  106. #define DA9055_MIC_CONFIG 0x93
  107. #define DA9055_PC_COUNT 0x94
  108. #define DA9055_CP_VOL_THRESHOLD1 0x95
  109. #define DA9055_CP_DELAY 0x96
  110. #define DA9055_CP_DETECTOR 0x97
  111. #define DA9055_AIF_OFFSET 0x98
  112. #define DA9055_DIG_CTRL 0x99
  113. #define DA9055_ALC_CTRL2 0x9A
  114. #define DA9055_ALC_CTRL3 0x9B
  115. #define DA9055_ALC_NOISE 0x9C
  116. #define DA9055_ALC_TARGET_MIN 0x9D
  117. #define DA9055_ALC_TARGET_MAX 0x9E
  118. #define DA9055_ALC_GAIN_LIMITS 0x9F
  119. #define DA9055_ALC_ANA_GAIN_LIMITS 0xA0
  120. #define DA9055_ALC_ANTICLIP_CTRL 0xA1
  121. #define DA9055_ALC_ANTICLIP_LEVEL 0xA2
  122. #define DA9055_ALC_OFFSET_OP2M_L 0xA6
  123. #define DA9055_ALC_OFFSET_OP2U_L 0xA7
  124. #define DA9055_ALC_OFFSET_OP2M_R 0xAB
  125. #define DA9055_ALC_OFFSET_OP2U_R 0xAC
  126. #define DA9055_ALC_CIC_OP_LVL_CTRL 0xAD
  127. #define DA9055_ALC_CIC_OP_LVL_DATA 0xAE
  128. #define DA9055_DAC_NG_SETUP_TIME 0xAF
  129. #define DA9055_DAC_NG_OFF_THRESHOLD 0xB0
  130. #define DA9055_DAC_NG_ON_THRESHOLD 0xB1
  131. #define DA9055_DAC_NG_CTRL 0xB2
  132. /* SR bit fields */
  133. #define DA9055_SR_8000 (0x1 << 0)
  134. #define DA9055_SR_11025 (0x2 << 0)
  135. #define DA9055_SR_12000 (0x3 << 0)
  136. #define DA9055_SR_16000 (0x5 << 0)
  137. #define DA9055_SR_22050 (0x6 << 0)
  138. #define DA9055_SR_24000 (0x7 << 0)
  139. #define DA9055_SR_32000 (0x9 << 0)
  140. #define DA9055_SR_44100 (0xA << 0)
  141. #define DA9055_SR_48000 (0xB << 0)
  142. #define DA9055_SR_88200 (0xE << 0)
  143. #define DA9055_SR_96000 (0xF << 0)
  144. /* REFERENCES bit fields */
  145. #define DA9055_BIAS_EN (1 << 3)
  146. #define DA9055_VMID_EN (1 << 7)
  147. /* PLL_CTRL bit fields */
  148. #define DA9055_PLL_INDIV_10_20_MHZ (1 << 2)
  149. #define DA9055_PLL_SRM_EN (1 << 6)
  150. #define DA9055_PLL_EN (1 << 7)
  151. /* AIF_CLK_MODE bit fields */
  152. #define DA9055_AIF_BCLKS_PER_WCLK_32 (0 << 0)
  153. #define DA9055_AIF_BCLKS_PER_WCLK_64 (1 << 0)
  154. #define DA9055_AIF_BCLKS_PER_WCLK_128 (2 << 0)
  155. #define DA9055_AIF_BCLKS_PER_WCLK_256 (3 << 0)
  156. #define DA9055_AIF_CLK_EN_SLAVE_MODE (0 << 7)
  157. #define DA9055_AIF_CLK_EN_MASTER_MODE (1 << 7)
  158. /* AIF_CTRL bit fields */
  159. #define DA9055_AIF_FORMAT_I2S_MODE (0 << 0)
  160. #define DA9055_AIF_FORMAT_LEFT_J (1 << 0)
  161. #define DA9055_AIF_FORMAT_RIGHT_J (2 << 0)
  162. #define DA9055_AIF_FORMAT_DSP (3 << 0)
  163. #define DA9055_AIF_WORD_S16_LE (0 << 2)
  164. #define DA9055_AIF_WORD_S20_3LE (1 << 2)
  165. #define DA9055_AIF_WORD_S24_LE (2 << 2)
  166. #define DA9055_AIF_WORD_S32_LE (3 << 2)
  167. /* MIC_L_CTRL bit fields */
  168. #define DA9055_MIC_L_MUTE_EN (1 << 6)
  169. /* MIC_R_CTRL bit fields */
  170. #define DA9055_MIC_R_MUTE_EN (1 << 6)
  171. /* MIXIN_L_CTRL bit fields */
  172. #define DA9055_MIXIN_L_MIX_EN (1 << 3)
  173. /* MIXIN_R_CTRL bit fields */
  174. #define DA9055_MIXIN_R_MIX_EN (1 << 3)
  175. /* ADC_L_CTRL bit fields */
  176. #define DA9055_ADC_L_EN (1 << 7)
  177. /* ADC_R_CTRL bit fields */
  178. #define DA9055_ADC_R_EN (1 << 7)
  179. /* DAC_L_CTRL bit fields */
  180. #define DA9055_DAC_L_MUTE_EN (1 << 6)
  181. /* DAC_R_CTRL bit fields */
  182. #define DA9055_DAC_R_MUTE_EN (1 << 6)
  183. /* HP_L_CTRL bit fields */
  184. #define DA9055_HP_L_AMP_OE (1 << 3)
  185. /* HP_R_CTRL bit fields */
  186. #define DA9055_HP_R_AMP_OE (1 << 3)
  187. /* LINE_CTRL bit fields */
  188. #define DA9055_LINE_AMP_OE (1 << 3)
  189. /* MIXOUT_L_CTRL bit fields */
  190. #define DA9055_MIXOUT_L_MIX_EN (1 << 3)
  191. /* MIXOUT_R_CTRL bit fields */
  192. #define DA9055_MIXOUT_R_MIX_EN (1 << 3)
  193. /* MIC bias select bit fields */
  194. #define DA9055_MICBIAS2_EN (1 << 6)
  195. /* ALC_CIC_OP_LEVEL_CTRL bit fields */
  196. #define DA9055_ALC_DATA_MIDDLE (2 << 0)
  197. #define DA9055_ALC_DATA_TOP (3 << 0)
  198. #define DA9055_ALC_CIC_OP_CHANNEL_LEFT (0 << 7)
  199. #define DA9055_ALC_CIC_OP_CHANNEL_RIGHT (1 << 7)
  200. #define DA9055_AIF_BCLK_MASK (3 << 0)
  201. #define DA9055_AIF_CLK_MODE_MASK (1 << 7)
  202. #define DA9055_AIF_FORMAT_MASK (3 << 0)
  203. #define DA9055_AIF_WORD_LENGTH_MASK (3 << 2)
  204. #define DA9055_GAIN_RAMPING_EN (1 << 5)
  205. #define DA9055_MICBIAS_LEVEL_MASK (3 << 4)
  206. #define DA9055_ALC_OFFSET_15_8 0x00FF00
  207. #define DA9055_ALC_OFFSET_17_16 0x030000
  208. #define DA9055_ALC_AVG_ITERATIONS 5
  209. struct pll_div {
  210. int fref;
  211. int fout;
  212. u8 frac_top;
  213. u8 frac_bot;
  214. u8 integer;
  215. u8 mode; /* 0 = slave, 1 = master */
  216. };
  217. /* PLL divisor table */
  218. static const struct pll_div da9055_pll_div[] = {
  219. /* for MASTER mode, fs = 44.1Khz and its harmonics */
  220. {11289600, 2822400, 0x00, 0x00, 0x20, 1}, /* MCLK=11.2896Mhz */
  221. {12000000, 2822400, 0x03, 0x61, 0x1E, 1}, /* MCLK=12Mhz */
  222. {12288000, 2822400, 0x0C, 0xCC, 0x1D, 1}, /* MCLK=12.288Mhz */
  223. {13000000, 2822400, 0x19, 0x45, 0x1B, 1}, /* MCLK=13Mhz */
  224. {13500000, 2822400, 0x18, 0x56, 0x1A, 1}, /* MCLK=13.5Mhz */
  225. {14400000, 2822400, 0x02, 0xD0, 0x19, 1}, /* MCLK=14.4Mhz */
  226. {19200000, 2822400, 0x1A, 0x1C, 0x12, 1}, /* MCLK=19.2Mhz */
  227. {19680000, 2822400, 0x0B, 0x6D, 0x12, 1}, /* MCLK=19.68Mhz */
  228. {19800000, 2822400, 0x07, 0xDD, 0x12, 1}, /* MCLK=19.8Mhz */
  229. /* for MASTER mode, fs = 48Khz and its harmonics */
  230. {11289600, 3072000, 0x1A, 0x8E, 0x22, 1}, /* MCLK=11.2896Mhz */
  231. {12000000, 3072000, 0x18, 0x93, 0x20, 1}, /* MCLK=12Mhz */
  232. {12288000, 3072000, 0x00, 0x00, 0x20, 1}, /* MCLK=12.288Mhz */
  233. {13000000, 3072000, 0x07, 0xEA, 0x1E, 1}, /* MCLK=13Mhz */
  234. {13500000, 3072000, 0x04, 0x11, 0x1D, 1}, /* MCLK=13.5Mhz */
  235. {14400000, 3072000, 0x09, 0xD0, 0x1B, 1}, /* MCLK=14.4Mhz */
  236. {19200000, 3072000, 0x0F, 0x5C, 0x14, 1}, /* MCLK=19.2Mhz */
  237. {19680000, 3072000, 0x1F, 0x60, 0x13, 1}, /* MCLK=19.68Mhz */
  238. {19800000, 3072000, 0x1B, 0x80, 0x13, 1}, /* MCLK=19.8Mhz */
  239. /* for SLAVE mode with SRM */
  240. {11289600, 2822400, 0x0D, 0x47, 0x21, 0}, /* MCLK=11.2896Mhz */
  241. {12000000, 2822400, 0x0D, 0xFA, 0x1F, 0}, /* MCLK=12Mhz */
  242. {12288000, 2822400, 0x16, 0x66, 0x1E, 0}, /* MCLK=12.288Mhz */
  243. {13000000, 2822400, 0x00, 0x98, 0x1D, 0}, /* MCLK=13Mhz */
  244. {13500000, 2822400, 0x1E, 0x33, 0x1B, 0}, /* MCLK=13.5Mhz */
  245. {14400000, 2822400, 0x06, 0x50, 0x1A, 0}, /* MCLK=14.4Mhz */
  246. {19200000, 2822400, 0x14, 0xBC, 0x13, 0}, /* MCLK=19.2Mhz */
  247. {19680000, 2822400, 0x05, 0x66, 0x13, 0}, /* MCLK=19.68Mhz */
  248. {19800000, 2822400, 0x01, 0xAE, 0x13, 0}, /* MCLK=19.8Mhz */
  249. };
  250. enum clk_src {
  251. DA9055_CLKSRC_MCLK
  252. };
  253. /* Gain and Volume */
  254. static const unsigned int aux_vol_tlv[] = {
  255. TLV_DB_RANGE_HEAD(2),
  256. 0x0, 0x10, TLV_DB_SCALE_ITEM(-5400, 0, 0),
  257. /* -54dB to 15dB */
  258. 0x11, 0x3f, TLV_DB_SCALE_ITEM(-5400, 150, 0)
  259. };
  260. static const unsigned int digital_gain_tlv[] = {
  261. TLV_DB_RANGE_HEAD(2),
  262. 0x0, 0x07, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
  263. /* -78dB to 12dB */
  264. 0x08, 0x7f, TLV_DB_SCALE_ITEM(-7800, 75, 0)
  265. };
  266. static const unsigned int alc_analog_gain_tlv[] = {
  267. TLV_DB_RANGE_HEAD(2),
  268. 0x0, 0x0, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
  269. /* 0dB to 36dB */
  270. 0x01, 0x07, TLV_DB_SCALE_ITEM(0, 600, 0)
  271. };
  272. static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, -600, 600, 0);
  273. static const DECLARE_TLV_DB_SCALE(mixin_gain_tlv, -450, 150, 0);
  274. static const DECLARE_TLV_DB_SCALE(eq_gain_tlv, -1050, 150, 0);
  275. static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -5700, 100, 0);
  276. static const DECLARE_TLV_DB_SCALE(lineout_vol_tlv, -4800, 100, 0);
  277. static const DECLARE_TLV_DB_SCALE(alc_threshold_tlv, -9450, 150, 0);
  278. static const DECLARE_TLV_DB_SCALE(alc_gain_tlv, 0, 600, 0);
  279. /* ADC and DAC high pass filter cutoff value */
  280. static const char * const da9055_hpf_cutoff_txt[] = {
  281. "Fs/24000", "Fs/12000", "Fs/6000", "Fs/3000"
  282. };
  283. static const struct soc_enum da9055_dac_hpf_cutoff =
  284. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
  285. static const struct soc_enum da9055_adc_hpf_cutoff =
  286. SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
  287. /* ADC and DAC voice mode (8kHz) high pass cutoff value */
  288. static const char * const da9055_vf_cutoff_txt[] = {
  289. "2.5Hz", "25Hz", "50Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  290. };
  291. static const struct soc_enum da9055_dac_vf_cutoff =
  292. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
  293. static const struct soc_enum da9055_adc_vf_cutoff =
  294. SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
  295. /* Gain ramping rate value */
  296. static const char * const da9055_gain_ramping_txt[] = {
  297. "nominal rate", "nominal rate * 4", "nominal rate * 8",
  298. "nominal rate / 8"
  299. };
  300. static const struct soc_enum da9055_gain_ramping_rate =
  301. SOC_ENUM_SINGLE(DA9055_GAIN_RAMP_CTRL, 0, 4, da9055_gain_ramping_txt);
  302. /* DAC noise gate setup time value */
  303. static const char * const da9055_dac_ng_setup_time_txt[] = {
  304. "256 samples", "512 samples", "1024 samples", "2048 samples"
  305. };
  306. static const struct soc_enum da9055_dac_ng_setup_time =
  307. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 0, 4,
  308. da9055_dac_ng_setup_time_txt);
  309. /* DAC noise gate rampup rate value */
  310. static const char * const da9055_dac_ng_rampup_txt[] = {
  311. "0.02 ms/dB", "0.16 ms/dB"
  312. };
  313. static const struct soc_enum da9055_dac_ng_rampup_rate =
  314. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 2, 2,
  315. da9055_dac_ng_rampup_txt);
  316. /* DAC noise gate rampdown rate value */
  317. static const char * const da9055_dac_ng_rampdown_txt[] = {
  318. "0.64 ms/dB", "20.48 ms/dB"
  319. };
  320. static const struct soc_enum da9055_dac_ng_rampdown_rate =
  321. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 3, 2,
  322. da9055_dac_ng_rampdown_txt);
  323. /* DAC soft mute rate value */
  324. static const char * const da9055_dac_soft_mute_rate_txt[] = {
  325. "1", "2", "4", "8", "16", "32", "64"
  326. };
  327. static const struct soc_enum da9055_dac_soft_mute_rate =
  328. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS5, 4, 7,
  329. da9055_dac_soft_mute_rate_txt);
  330. /* DAC routing select */
  331. static const char * const da9055_dac_src_txt[] = {
  332. "ADC output left", "ADC output right", "AIF input left",
  333. "AIF input right"
  334. };
  335. static const struct soc_enum da9055_dac_l_src =
  336. SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 0, 4, da9055_dac_src_txt);
  337. static const struct soc_enum da9055_dac_r_src =
  338. SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 4, 4, da9055_dac_src_txt);
  339. /* MIC PGA Left source select */
  340. static const char * const da9055_mic_l_src_txt[] = {
  341. "MIC1_P_N", "MIC1_P", "MIC1_N", "MIC2_L"
  342. };
  343. static const struct soc_enum da9055_mic_l_src =
  344. SOC_ENUM_SINGLE(DA9055_MIXIN_L_SELECT, 4, 4, da9055_mic_l_src_txt);
  345. /* MIC PGA Right source select */
  346. static const char * const da9055_mic_r_src_txt[] = {
  347. "MIC2_R_L", "MIC2_R", "MIC2_L"
  348. };
  349. static const struct soc_enum da9055_mic_r_src =
  350. SOC_ENUM_SINGLE(DA9055_MIXIN_R_SELECT, 4, 3, da9055_mic_r_src_txt);
  351. /* ALC Input Signal Tracking rate select */
  352. static const char * const da9055_signal_tracking_rate_txt[] = {
  353. "1/4", "1/16", "1/256", "1/65536"
  354. };
  355. static const struct soc_enum da9055_integ_attack_rate =
  356. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 4, 4,
  357. da9055_signal_tracking_rate_txt);
  358. static const struct soc_enum da9055_integ_release_rate =
  359. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 6, 4,
  360. da9055_signal_tracking_rate_txt);
  361. /* ALC Attack Rate select */
  362. static const char * const da9055_attack_rate_txt[] = {
  363. "44/fs", "88/fs", "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs",
  364. "5632/fs", "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
  365. };
  366. static const struct soc_enum da9055_attack_rate =
  367. SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 0, 13, da9055_attack_rate_txt);
  368. /* ALC Release Rate select */
  369. static const char * const da9055_release_rate_txt[] = {
  370. "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs", "5632/fs",
  371. "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
  372. };
  373. static const struct soc_enum da9055_release_rate =
  374. SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 4, 11, da9055_release_rate_txt);
  375. /* ALC Hold Time select */
  376. static const char * const da9055_hold_time_txt[] = {
  377. "62/fs", "124/fs", "248/fs", "496/fs", "992/fs", "1984/fs", "3968/fs",
  378. "7936/fs", "15872/fs", "31744/fs", "63488/fs", "126976/fs",
  379. "253952/fs", "507904/fs", "1015808/fs", "2031616/fs"
  380. };
  381. static const struct soc_enum da9055_hold_time =
  382. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 0, 16, da9055_hold_time_txt);
  383. static int da9055_get_alc_data(struct snd_soc_codec *codec, u8 reg_val)
  384. {
  385. int mid_data, top_data;
  386. int sum = 0;
  387. u8 iteration;
  388. for (iteration = 0; iteration < DA9055_ALC_AVG_ITERATIONS;
  389. iteration++) {
  390. /* Select the left or right channel and capture data */
  391. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL, reg_val);
  392. /* Select middle 8 bits for read back from data register */
  393. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
  394. reg_val | DA9055_ALC_DATA_MIDDLE);
  395. mid_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
  396. /* Select top 8 bits for read back from data register */
  397. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
  398. reg_val | DA9055_ALC_DATA_TOP);
  399. top_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
  400. sum += ((mid_data << 8) | (top_data << 16));
  401. }
  402. return sum / DA9055_ALC_AVG_ITERATIONS;
  403. }
  404. static int da9055_put_alc_sw(struct snd_kcontrol *kcontrol,
  405. struct snd_ctl_elem_value *ucontrol)
  406. {
  407. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  408. u8 reg_val, adc_left, adc_right, mic_left, mic_right;
  409. int avg_left_data, avg_right_data, offset_l, offset_r;
  410. if (ucontrol->value.integer.value[0]) {
  411. /*
  412. * While enabling ALC (or ALC sync mode), calibration of the DC
  413. * offsets must be done first
  414. */
  415. /* Save current values from Mic control registers */
  416. mic_left = snd_soc_read(codec, DA9055_MIC_L_CTRL);
  417. mic_right = snd_soc_read(codec, DA9055_MIC_R_CTRL);
  418. /* Mute Mic PGA Left and Right */
  419. snd_soc_update_bits(codec, DA9055_MIC_L_CTRL,
  420. DA9055_MIC_L_MUTE_EN, DA9055_MIC_L_MUTE_EN);
  421. snd_soc_update_bits(codec, DA9055_MIC_R_CTRL,
  422. DA9055_MIC_R_MUTE_EN, DA9055_MIC_R_MUTE_EN);
  423. /* Save current values from ADC control registers */
  424. adc_left = snd_soc_read(codec, DA9055_ADC_L_CTRL);
  425. adc_right = snd_soc_read(codec, DA9055_ADC_R_CTRL);
  426. /* Enable ADC Left and Right */
  427. snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
  428. DA9055_ADC_L_EN, DA9055_ADC_L_EN);
  429. snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
  430. DA9055_ADC_R_EN, DA9055_ADC_R_EN);
  431. /* Calculate average for Left and Right data */
  432. /* Left Data */
  433. avg_left_data = da9055_get_alc_data(codec,
  434. DA9055_ALC_CIC_OP_CHANNEL_LEFT);
  435. /* Right Data */
  436. avg_right_data = da9055_get_alc_data(codec,
  437. DA9055_ALC_CIC_OP_CHANNEL_RIGHT);
  438. /* Calculate DC offset */
  439. offset_l = -avg_left_data;
  440. offset_r = -avg_right_data;
  441. reg_val = (offset_l & DA9055_ALC_OFFSET_15_8) >> 8;
  442. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_L, reg_val);
  443. reg_val = (offset_l & DA9055_ALC_OFFSET_17_16) >> 16;
  444. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_L, reg_val);
  445. reg_val = (offset_r & DA9055_ALC_OFFSET_15_8) >> 8;
  446. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_R, reg_val);
  447. reg_val = (offset_r & DA9055_ALC_OFFSET_17_16) >> 16;
  448. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_R, reg_val);
  449. /* Restore original values of ADC control registers */
  450. snd_soc_write(codec, DA9055_ADC_L_CTRL, adc_left);
  451. snd_soc_write(codec, DA9055_ADC_R_CTRL, adc_right);
  452. /* Restore original values of Mic control registers */
  453. snd_soc_write(codec, DA9055_MIC_L_CTRL, mic_left);
  454. snd_soc_write(codec, DA9055_MIC_R_CTRL, mic_right);
  455. }
  456. return snd_soc_put_volsw(kcontrol, ucontrol);
  457. }
  458. static const struct snd_kcontrol_new da9055_snd_controls[] = {
  459. /* Volume controls */
  460. SOC_DOUBLE_R_TLV("Mic Volume",
  461. DA9055_MIC_L_GAIN, DA9055_MIC_R_GAIN,
  462. 0, 0x7, 0, mic_vol_tlv),
  463. SOC_DOUBLE_R_TLV("Aux Volume",
  464. DA9055_AUX_L_GAIN, DA9055_AUX_R_GAIN,
  465. 0, 0x3f, 0, aux_vol_tlv),
  466. SOC_DOUBLE_R_TLV("Mixin PGA Volume",
  467. DA9055_MIXIN_L_GAIN, DA9055_MIXIN_R_GAIN,
  468. 0, 0xf, 0, mixin_gain_tlv),
  469. SOC_DOUBLE_R_TLV("ADC Volume",
  470. DA9055_ADC_L_GAIN, DA9055_ADC_R_GAIN,
  471. 0, 0x7f, 0, digital_gain_tlv),
  472. SOC_DOUBLE_R_TLV("DAC Volume",
  473. DA9055_DAC_L_GAIN, DA9055_DAC_R_GAIN,
  474. 0, 0x7f, 0, digital_gain_tlv),
  475. SOC_DOUBLE_R_TLV("Headphone Volume",
  476. DA9055_HP_L_GAIN, DA9055_HP_R_GAIN,
  477. 0, 0x3f, 0, hp_vol_tlv),
  478. SOC_SINGLE_TLV("Lineout Volume", DA9055_LINE_GAIN, 0, 0x3f, 0,
  479. lineout_vol_tlv),
  480. /* DAC Equalizer controls */
  481. SOC_SINGLE("DAC EQ Switch", DA9055_DAC_FILTERS4, 7, 1, 0),
  482. SOC_SINGLE_TLV("DAC EQ1 Volume", DA9055_DAC_FILTERS2, 0, 0xf, 0,
  483. eq_gain_tlv),
  484. SOC_SINGLE_TLV("DAC EQ2 Volume", DA9055_DAC_FILTERS2, 4, 0xf, 0,
  485. eq_gain_tlv),
  486. SOC_SINGLE_TLV("DAC EQ3 Volume", DA9055_DAC_FILTERS3, 0, 0xf, 0,
  487. eq_gain_tlv),
  488. SOC_SINGLE_TLV("DAC EQ4 Volume", DA9055_DAC_FILTERS3, 4, 0xf, 0,
  489. eq_gain_tlv),
  490. SOC_SINGLE_TLV("DAC EQ5 Volume", DA9055_DAC_FILTERS4, 0, 0xf, 0,
  491. eq_gain_tlv),
  492. /* High Pass Filter and Voice Mode controls */
  493. SOC_SINGLE("ADC HPF Switch", DA9055_ADC_FILTERS1, 7, 1, 0),
  494. SOC_ENUM("ADC HPF Cutoff", da9055_adc_hpf_cutoff),
  495. SOC_SINGLE("ADC Voice Mode Switch", DA9055_ADC_FILTERS1, 3, 1, 0),
  496. SOC_ENUM("ADC Voice Cutoff", da9055_adc_vf_cutoff),
  497. SOC_SINGLE("DAC HPF Switch", DA9055_DAC_FILTERS1, 7, 1, 0),
  498. SOC_ENUM("DAC HPF Cutoff", da9055_dac_hpf_cutoff),
  499. SOC_SINGLE("DAC Voice Mode Switch", DA9055_DAC_FILTERS1, 3, 1, 0),
  500. SOC_ENUM("DAC Voice Cutoff", da9055_dac_vf_cutoff),
  501. /* Mute controls */
  502. SOC_DOUBLE_R("Mic Switch", DA9055_MIC_L_CTRL,
  503. DA9055_MIC_R_CTRL, 6, 1, 0),
  504. SOC_DOUBLE_R("Aux Switch", DA9055_AUX_L_CTRL,
  505. DA9055_AUX_R_CTRL, 6, 1, 0),
  506. SOC_DOUBLE_R("Mixin PGA Switch", DA9055_MIXIN_L_CTRL,
  507. DA9055_MIXIN_R_CTRL, 6, 1, 0),
  508. SOC_DOUBLE_R("ADC Switch", DA9055_ADC_L_CTRL,
  509. DA9055_ADC_R_CTRL, 6, 1, 0),
  510. SOC_DOUBLE_R("Headphone Switch", DA9055_HP_L_CTRL,
  511. DA9055_HP_R_CTRL, 6, 1, 0),
  512. SOC_SINGLE("Lineout Switch", DA9055_LINE_CTRL, 6, 1, 0),
  513. SOC_SINGLE("DAC Soft Mute Switch", DA9055_DAC_FILTERS5, 7, 1, 0),
  514. SOC_ENUM("DAC Soft Mute Rate", da9055_dac_soft_mute_rate),
  515. /* Zero Cross controls */
  516. SOC_DOUBLE_R("Aux ZC Switch", DA9055_AUX_L_CTRL,
  517. DA9055_AUX_R_CTRL, 4, 1, 0),
  518. SOC_DOUBLE_R("Mixin PGA ZC Switch", DA9055_MIXIN_L_CTRL,
  519. DA9055_MIXIN_R_CTRL, 4, 1, 0),
  520. SOC_DOUBLE_R("Headphone ZC Switch", DA9055_HP_L_CTRL,
  521. DA9055_HP_R_CTRL, 4, 1, 0),
  522. SOC_SINGLE("Lineout ZC Switch", DA9055_LINE_CTRL, 4, 1, 0),
  523. /* Gain Ramping controls */
  524. SOC_DOUBLE_R("Aux Gain Ramping Switch", DA9055_AUX_L_CTRL,
  525. DA9055_AUX_R_CTRL, 5, 1, 0),
  526. SOC_DOUBLE_R("Mixin Gain Ramping Switch", DA9055_MIXIN_L_CTRL,
  527. DA9055_MIXIN_R_CTRL, 5, 1, 0),
  528. SOC_DOUBLE_R("ADC Gain Ramping Switch", DA9055_ADC_L_CTRL,
  529. DA9055_ADC_R_CTRL, 5, 1, 0),
  530. SOC_DOUBLE_R("DAC Gain Ramping Switch", DA9055_DAC_L_CTRL,
  531. DA9055_DAC_R_CTRL, 5, 1, 0),
  532. SOC_DOUBLE_R("Headphone Gain Ramping Switch", DA9055_HP_L_CTRL,
  533. DA9055_HP_R_CTRL, 5, 1, 0),
  534. SOC_SINGLE("Lineout Gain Ramping Switch", DA9055_LINE_CTRL, 5, 1, 0),
  535. SOC_ENUM("Gain Ramping Rate", da9055_gain_ramping_rate),
  536. /* DAC Noise Gate controls */
  537. SOC_SINGLE("DAC NG Switch", DA9055_DAC_NG_CTRL, 7, 1, 0),
  538. SOC_SINGLE("DAC NG ON Threshold", DA9055_DAC_NG_ON_THRESHOLD,
  539. 0, 0x7, 0),
  540. SOC_SINGLE("DAC NG OFF Threshold", DA9055_DAC_NG_OFF_THRESHOLD,
  541. 0, 0x7, 0),
  542. SOC_ENUM("DAC NG Setup Time", da9055_dac_ng_setup_time),
  543. SOC_ENUM("DAC NG Rampup Rate", da9055_dac_ng_rampup_rate),
  544. SOC_ENUM("DAC NG Rampdown Rate", da9055_dac_ng_rampdown_rate),
  545. /* DAC Invertion control */
  546. SOC_SINGLE("DAC Left Invert", DA9055_DIG_CTRL, 3, 1, 0),
  547. SOC_SINGLE("DAC Right Invert", DA9055_DIG_CTRL, 7, 1, 0),
  548. /* DMIC controls */
  549. SOC_DOUBLE_R("DMIC Switch", DA9055_MIXIN_L_SELECT,
  550. DA9055_MIXIN_R_SELECT, 7, 1, 0),
  551. /* ALC Controls */
  552. SOC_DOUBLE_EXT("ALC Switch", DA9055_ALC_CTRL1, 3, 7, 1, 0,
  553. snd_soc_get_volsw, da9055_put_alc_sw),
  554. SOC_SINGLE_EXT("ALC Sync Mode Switch", DA9055_ALC_CTRL1, 1, 1, 0,
  555. snd_soc_get_volsw, da9055_put_alc_sw),
  556. SOC_SINGLE("ALC Offset Switch", DA9055_ALC_CTRL1, 0, 1, 0),
  557. SOC_SINGLE("ALC Anticlip Mode Switch", DA9055_ALC_ANTICLIP_CTRL,
  558. 7, 1, 0),
  559. SOC_SINGLE("ALC Anticlip Level", DA9055_ALC_ANTICLIP_LEVEL,
  560. 0, 0x7f, 0),
  561. SOC_SINGLE_TLV("ALC Min Threshold Volume", DA9055_ALC_TARGET_MIN,
  562. 0, 0x3f, 1, alc_threshold_tlv),
  563. SOC_SINGLE_TLV("ALC Max Threshold Volume", DA9055_ALC_TARGET_MAX,
  564. 0, 0x3f, 1, alc_threshold_tlv),
  565. SOC_SINGLE_TLV("ALC Noise Threshold Volume", DA9055_ALC_NOISE,
  566. 0, 0x3f, 1, alc_threshold_tlv),
  567. SOC_SINGLE_TLV("ALC Max Gain Volume", DA9055_ALC_GAIN_LIMITS,
  568. 4, 0xf, 0, alc_gain_tlv),
  569. SOC_SINGLE_TLV("ALC Max Attenuation Volume", DA9055_ALC_GAIN_LIMITS,
  570. 0, 0xf, 0, alc_gain_tlv),
  571. SOC_SINGLE_TLV("ALC Min Analog Gain Volume",
  572. DA9055_ALC_ANA_GAIN_LIMITS,
  573. 0, 0x7, 0, alc_analog_gain_tlv),
  574. SOC_SINGLE_TLV("ALC Max Analog Gain Volume",
  575. DA9055_ALC_ANA_GAIN_LIMITS,
  576. 4, 0x7, 0, alc_analog_gain_tlv),
  577. SOC_ENUM("ALC Attack Rate", da9055_attack_rate),
  578. SOC_ENUM("ALC Release Rate", da9055_release_rate),
  579. SOC_ENUM("ALC Hold Time", da9055_hold_time),
  580. /*
  581. * Rate at which input signal envelope is tracked as the signal gets
  582. * larger
  583. */
  584. SOC_ENUM("ALC Integ Attack Rate", da9055_integ_attack_rate),
  585. /*
  586. * Rate at which input signal envelope is tracked as the signal gets
  587. * smaller
  588. */
  589. SOC_ENUM("ALC Integ Release Rate", da9055_integ_release_rate),
  590. };
  591. /* DAPM Controls */
  592. /* Mic PGA Left Source */
  593. static const struct snd_kcontrol_new da9055_mic_l_mux_controls =
  594. SOC_DAPM_ENUM("Route", da9055_mic_l_src);
  595. /* Mic PGA Right Source */
  596. static const struct snd_kcontrol_new da9055_mic_r_mux_controls =
  597. SOC_DAPM_ENUM("Route", da9055_mic_r_src);
  598. /* In Mixer Left */
  599. static const struct snd_kcontrol_new da9055_dapm_mixinl_controls[] = {
  600. SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXIN_L_SELECT, 0, 1, 0),
  601. SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_L_SELECT, 1, 1, 0),
  602. SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_L_SELECT, 2, 1, 0),
  603. };
  604. /* In Mixer Right */
  605. static const struct snd_kcontrol_new da9055_dapm_mixinr_controls[] = {
  606. SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXIN_R_SELECT, 0, 1, 0),
  607. SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_R_SELECT, 1, 1, 0),
  608. SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_R_SELECT, 2, 1, 0),
  609. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXIN_R_SELECT, 3, 1, 0),
  610. };
  611. /* DAC Left Source */
  612. static const struct snd_kcontrol_new da9055_dac_l_mux_controls =
  613. SOC_DAPM_ENUM("Route", da9055_dac_l_src);
  614. /* DAC Right Source */
  615. static const struct snd_kcontrol_new da9055_dac_r_mux_controls =
  616. SOC_DAPM_ENUM("Route", da9055_dac_r_src);
  617. /* Out Mixer Left */
  618. static const struct snd_kcontrol_new da9055_dapm_mixoutl_controls[] = {
  619. SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXOUT_L_SELECT, 0, 1, 0),
  620. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_L_SELECT, 1, 1, 0),
  621. SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_L_SELECT, 2, 1, 0),
  622. SOC_DAPM_SINGLE("DAC Left Switch", DA9055_MIXOUT_L_SELECT, 3, 1, 0),
  623. SOC_DAPM_SINGLE("Aux Left Invert Switch", DA9055_MIXOUT_L_SELECT,
  624. 4, 1, 0),
  625. SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_L_SELECT,
  626. 5, 1, 0),
  627. SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_L_SELECT,
  628. 6, 1, 0),
  629. };
  630. /* Out Mixer Right */
  631. static const struct snd_kcontrol_new da9055_dapm_mixoutr_controls[] = {
  632. SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXOUT_R_SELECT, 0, 1, 0),
  633. SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_R_SELECT, 1, 1, 0),
  634. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_R_SELECT, 2, 1, 0),
  635. SOC_DAPM_SINGLE("DAC Right Switch", DA9055_MIXOUT_R_SELECT, 3, 1, 0),
  636. SOC_DAPM_SINGLE("Aux Right Invert Switch", DA9055_MIXOUT_R_SELECT,
  637. 4, 1, 0),
  638. SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_R_SELECT,
  639. 5, 1, 0),
  640. SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_R_SELECT,
  641. 6, 1, 0),
  642. };
  643. /* Headphone Output Enable */
  644. static const struct snd_kcontrol_new da9055_dapm_hp_l_control =
  645. SOC_DAPM_SINGLE("Switch", DA9055_HP_L_CTRL, 3, 1, 0);
  646. static const struct snd_kcontrol_new da9055_dapm_hp_r_control =
  647. SOC_DAPM_SINGLE("Switch", DA9055_HP_R_CTRL, 3, 1, 0);
  648. /* Lineout Output Enable */
  649. static const struct snd_kcontrol_new da9055_dapm_lineout_control =
  650. SOC_DAPM_SINGLE("Switch", DA9055_LINE_CTRL, 3, 1, 0);
  651. /* DAPM widgets */
  652. static const struct snd_soc_dapm_widget da9055_dapm_widgets[] = {
  653. /* Input Side */
  654. /* Input Lines */
  655. SND_SOC_DAPM_INPUT("MIC1"),
  656. SND_SOC_DAPM_INPUT("MIC2"),
  657. SND_SOC_DAPM_INPUT("AUXL"),
  658. SND_SOC_DAPM_INPUT("AUXR"),
  659. /* MUXs for Mic PGA source selection */
  660. SND_SOC_DAPM_MUX("Mic Left Source", SND_SOC_NOPM, 0, 0,
  661. &da9055_mic_l_mux_controls),
  662. SND_SOC_DAPM_MUX("Mic Right Source", SND_SOC_NOPM, 0, 0,
  663. &da9055_mic_r_mux_controls),
  664. /* Input PGAs */
  665. SND_SOC_DAPM_PGA("Mic Left", DA9055_MIC_L_CTRL, 7, 0, NULL, 0),
  666. SND_SOC_DAPM_PGA("Mic Right", DA9055_MIC_R_CTRL, 7, 0, NULL, 0),
  667. SND_SOC_DAPM_PGA("Aux Left", DA9055_AUX_L_CTRL, 7, 0, NULL, 0),
  668. SND_SOC_DAPM_PGA("Aux Right", DA9055_AUX_R_CTRL, 7, 0, NULL, 0),
  669. SND_SOC_DAPM_PGA("MIXIN Left", DA9055_MIXIN_L_CTRL, 7, 0, NULL, 0),
  670. SND_SOC_DAPM_PGA("MIXIN Right", DA9055_MIXIN_R_CTRL, 7, 0, NULL, 0),
  671. SND_SOC_DAPM_SUPPLY("Mic Bias", DA9055_MIC_BIAS_CTRL, 7, 0, NULL, 0),
  672. SND_SOC_DAPM_SUPPLY("AIF", DA9055_AIF_CTRL, 7, 0, NULL, 0),
  673. SND_SOC_DAPM_SUPPLY("Charge Pump", DA9055_CP_CTRL, 7, 0, NULL, 0),
  674. /* Input Mixers */
  675. SND_SOC_DAPM_MIXER("In Mixer Left", SND_SOC_NOPM, 0, 0,
  676. &da9055_dapm_mixinl_controls[0],
  677. ARRAY_SIZE(da9055_dapm_mixinl_controls)),
  678. SND_SOC_DAPM_MIXER("In Mixer Right", SND_SOC_NOPM, 0, 0,
  679. &da9055_dapm_mixinr_controls[0],
  680. ARRAY_SIZE(da9055_dapm_mixinr_controls)),
  681. /* ADCs */
  682. SND_SOC_DAPM_ADC("ADC Left", "Capture", DA9055_ADC_L_CTRL, 7, 0),
  683. SND_SOC_DAPM_ADC("ADC Right", "Capture", DA9055_ADC_R_CTRL, 7, 0),
  684. /* Output Side */
  685. /* MUXs for DAC source selection */
  686. SND_SOC_DAPM_MUX("DAC Left Source", SND_SOC_NOPM, 0, 0,
  687. &da9055_dac_l_mux_controls),
  688. SND_SOC_DAPM_MUX("DAC Right Source", SND_SOC_NOPM, 0, 0,
  689. &da9055_dac_r_mux_controls),
  690. /* AIF input */
  691. SND_SOC_DAPM_AIF_IN("AIFIN Left", "Playback", 0, SND_SOC_NOPM, 0, 0),
  692. SND_SOC_DAPM_AIF_IN("AIFIN Right", "Playback", 0, SND_SOC_NOPM, 0, 0),
  693. /* DACs */
  694. SND_SOC_DAPM_DAC("DAC Left", "Playback", DA9055_DAC_L_CTRL, 7, 0),
  695. SND_SOC_DAPM_DAC("DAC Right", "Playback", DA9055_DAC_R_CTRL, 7, 0),
  696. /* Output Mixers */
  697. SND_SOC_DAPM_MIXER("Out Mixer Left", SND_SOC_NOPM, 0, 0,
  698. &da9055_dapm_mixoutl_controls[0],
  699. ARRAY_SIZE(da9055_dapm_mixoutl_controls)),
  700. SND_SOC_DAPM_MIXER("Out Mixer Right", SND_SOC_NOPM, 0, 0,
  701. &da9055_dapm_mixoutr_controls[0],
  702. ARRAY_SIZE(da9055_dapm_mixoutr_controls)),
  703. /* Output Enable Switches */
  704. SND_SOC_DAPM_SWITCH("Headphone Left Enable", SND_SOC_NOPM, 0, 0,
  705. &da9055_dapm_hp_l_control),
  706. SND_SOC_DAPM_SWITCH("Headphone Right Enable", SND_SOC_NOPM, 0, 0,
  707. &da9055_dapm_hp_r_control),
  708. SND_SOC_DAPM_SWITCH("Lineout Enable", SND_SOC_NOPM, 0, 0,
  709. &da9055_dapm_lineout_control),
  710. /* Output PGAs */
  711. SND_SOC_DAPM_PGA("MIXOUT Left", DA9055_MIXOUT_L_CTRL, 7, 0, NULL, 0),
  712. SND_SOC_DAPM_PGA("MIXOUT Right", DA9055_MIXOUT_R_CTRL, 7, 0, NULL, 0),
  713. SND_SOC_DAPM_PGA("Lineout", DA9055_LINE_CTRL, 7, 0, NULL, 0),
  714. SND_SOC_DAPM_PGA("Headphone Left", DA9055_HP_L_CTRL, 7, 0, NULL, 0),
  715. SND_SOC_DAPM_PGA("Headphone Right", DA9055_HP_R_CTRL, 7, 0, NULL, 0),
  716. /* Output Lines */
  717. SND_SOC_DAPM_OUTPUT("HPL"),
  718. SND_SOC_DAPM_OUTPUT("HPR"),
  719. SND_SOC_DAPM_OUTPUT("LINE"),
  720. };
  721. /* DAPM audio route definition */
  722. static const struct snd_soc_dapm_route da9055_audio_map[] = {
  723. /* Dest Connecting Widget source */
  724. /* Input path */
  725. {"Mic Left Source", "MIC1_P_N", "MIC1"},
  726. {"Mic Left Source", "MIC1_P", "MIC1"},
  727. {"Mic Left Source", "MIC1_N", "MIC1"},
  728. {"Mic Left Source", "MIC2_L", "MIC2"},
  729. {"Mic Right Source", "MIC2_R_L", "MIC2"},
  730. {"Mic Right Source", "MIC2_R", "MIC2"},
  731. {"Mic Right Source", "MIC2_L", "MIC2"},
  732. {"Mic Left", NULL, "Mic Left Source"},
  733. {"Mic Right", NULL, "Mic Right Source"},
  734. {"Aux Left", NULL, "AUXL"},
  735. {"Aux Right", NULL, "AUXR"},
  736. {"In Mixer Left", "Mic Left Switch", "Mic Left"},
  737. {"In Mixer Left", "Mic Right Switch", "Mic Right"},
  738. {"In Mixer Left", "Aux Left Switch", "Aux Left"},
  739. {"In Mixer Right", "Mic Right Switch", "Mic Right"},
  740. {"In Mixer Right", "Mic Left Switch", "Mic Left"},
  741. {"In Mixer Right", "Aux Right Switch", "Aux Right"},
  742. {"In Mixer Right", "Mixin Left Switch", "MIXIN Left"},
  743. {"MIXIN Left", NULL, "In Mixer Left"},
  744. {"ADC Left", NULL, "MIXIN Left"},
  745. {"MIXIN Right", NULL, "In Mixer Right"},
  746. {"ADC Right", NULL, "MIXIN Right"},
  747. {"ADC Left", NULL, "AIF"},
  748. {"ADC Right", NULL, "AIF"},
  749. /* Output path */
  750. {"AIFIN Left", NULL, "AIF"},
  751. {"AIFIN Right", NULL, "AIF"},
  752. {"DAC Left Source", "ADC output left", "ADC Left"},
  753. {"DAC Left Source", "ADC output right", "ADC Right"},
  754. {"DAC Left Source", "AIF input left", "AIFIN Left"},
  755. {"DAC Left Source", "AIF input right", "AIFIN Right"},
  756. {"DAC Right Source", "ADC output left", "ADC Left"},
  757. {"DAC Right Source", "ADC output right", "ADC Right"},
  758. {"DAC Right Source", "AIF input left", "AIFIN Left"},
  759. {"DAC Right Source", "AIF input right", "AIFIN Right"},
  760. {"DAC Left", NULL, "DAC Left Source"},
  761. {"DAC Right", NULL, "DAC Right Source"},
  762. {"Out Mixer Left", "Aux Left Switch", "Aux Left"},
  763. {"Out Mixer Left", "Mixin Left Switch", "MIXIN Left"},
  764. {"Out Mixer Left", "Mixin Right Switch", "MIXIN Right"},
  765. {"Out Mixer Left", "Aux Left Invert Switch", "Aux Left"},
  766. {"Out Mixer Left", "Mixin Left Invert Switch", "MIXIN Left"},
  767. {"Out Mixer Left", "Mixin Right Invert Switch", "MIXIN Right"},
  768. {"Out Mixer Left", "DAC Left Switch", "DAC Left"},
  769. {"Out Mixer Right", "Aux Right Switch", "Aux Right"},
  770. {"Out Mixer Right", "Mixin Right Switch", "MIXIN Right"},
  771. {"Out Mixer Right", "Mixin Left Switch", "MIXIN Left"},
  772. {"Out Mixer Right", "Aux Right Invert Switch", "Aux Right"},
  773. {"Out Mixer Right", "Mixin Right Invert Switch", "MIXIN Right"},
  774. {"Out Mixer Right", "Mixin Left Invert Switch", "MIXIN Left"},
  775. {"Out Mixer Right", "DAC Right Switch", "DAC Right"},
  776. {"MIXOUT Left", NULL, "Out Mixer Left"},
  777. {"Headphone Left Enable", "Switch", "MIXOUT Left"},
  778. {"Headphone Left", NULL, "Headphone Left Enable"},
  779. {"Headphone Left", NULL, "Charge Pump"},
  780. {"HPL", NULL, "Headphone Left"},
  781. {"MIXOUT Right", NULL, "Out Mixer Right"},
  782. {"Headphone Right Enable", "Switch", "MIXOUT Right"},
  783. {"Headphone Right", NULL, "Headphone Right Enable"},
  784. {"Headphone Right", NULL, "Charge Pump"},
  785. {"HPR", NULL, "Headphone Right"},
  786. {"MIXOUT Right", NULL, "Out Mixer Right"},
  787. {"Lineout Enable", "Switch", "MIXOUT Right"},
  788. {"Lineout", NULL, "Lineout Enable"},
  789. {"LINE", NULL, "Lineout"},
  790. };
  791. /* Codec private data */
  792. struct da9055_priv {
  793. struct regmap *regmap;
  794. unsigned int mclk_rate;
  795. int master;
  796. struct da9055_platform_data *pdata;
  797. };
  798. static struct reg_default da9055_reg_defaults[] = {
  799. { 0x21, 0x10 },
  800. { 0x22, 0x0A },
  801. { 0x23, 0x00 },
  802. { 0x24, 0x00 },
  803. { 0x25, 0x00 },
  804. { 0x26, 0x00 },
  805. { 0x27, 0x0C },
  806. { 0x28, 0x01 },
  807. { 0x29, 0x08 },
  808. { 0x2A, 0x32 },
  809. { 0x2B, 0x00 },
  810. { 0x30, 0x35 },
  811. { 0x31, 0x35 },
  812. { 0x32, 0x00 },
  813. { 0x33, 0x00 },
  814. { 0x34, 0x03 },
  815. { 0x35, 0x03 },
  816. { 0x36, 0x6F },
  817. { 0x37, 0x6F },
  818. { 0x38, 0x80 },
  819. { 0x39, 0x01 },
  820. { 0x3A, 0x01 },
  821. { 0x40, 0x00 },
  822. { 0x41, 0x88 },
  823. { 0x42, 0x88 },
  824. { 0x43, 0x08 },
  825. { 0x44, 0x80 },
  826. { 0x45, 0x6F },
  827. { 0x46, 0x6F },
  828. { 0x47, 0x61 },
  829. { 0x48, 0x35 },
  830. { 0x49, 0x35 },
  831. { 0x4A, 0x35 },
  832. { 0x4B, 0x00 },
  833. { 0x4C, 0x00 },
  834. { 0x60, 0x44 },
  835. { 0x61, 0x44 },
  836. { 0x62, 0x00 },
  837. { 0x63, 0x40 },
  838. { 0x64, 0x40 },
  839. { 0x65, 0x40 },
  840. { 0x66, 0x40 },
  841. { 0x67, 0x40 },
  842. { 0x68, 0x40 },
  843. { 0x69, 0x48 },
  844. { 0x6A, 0x40 },
  845. { 0x6B, 0x41 },
  846. { 0x6C, 0x40 },
  847. { 0x6D, 0x40 },
  848. { 0x6E, 0x10 },
  849. { 0x6F, 0x10 },
  850. { 0x90, 0x80 },
  851. { 0x92, 0x02 },
  852. { 0x93, 0x00 },
  853. { 0x99, 0x00 },
  854. { 0x9A, 0x00 },
  855. { 0x9B, 0x00 },
  856. { 0x9C, 0x3F },
  857. { 0x9D, 0x00 },
  858. { 0x9E, 0x3F },
  859. { 0x9F, 0xFF },
  860. { 0xA0, 0x71 },
  861. { 0xA1, 0x00 },
  862. { 0xA2, 0x00 },
  863. { 0xA6, 0x00 },
  864. { 0xA7, 0x00 },
  865. { 0xAB, 0x00 },
  866. { 0xAC, 0x00 },
  867. { 0xAD, 0x00 },
  868. { 0xAF, 0x08 },
  869. { 0xB0, 0x00 },
  870. { 0xB1, 0x00 },
  871. { 0xB2, 0x00 },
  872. };
  873. static bool da9055_volatile_register(struct device *dev,
  874. unsigned int reg)
  875. {
  876. switch (reg) {
  877. case DA9055_STATUS1:
  878. case DA9055_PLL_STATUS:
  879. case DA9055_AUX_L_GAIN_STATUS:
  880. case DA9055_AUX_R_GAIN_STATUS:
  881. case DA9055_MIC_L_GAIN_STATUS:
  882. case DA9055_MIC_R_GAIN_STATUS:
  883. case DA9055_MIXIN_L_GAIN_STATUS:
  884. case DA9055_MIXIN_R_GAIN_STATUS:
  885. case DA9055_ADC_L_GAIN_STATUS:
  886. case DA9055_ADC_R_GAIN_STATUS:
  887. case DA9055_DAC_L_GAIN_STATUS:
  888. case DA9055_DAC_R_GAIN_STATUS:
  889. case DA9055_HP_L_GAIN_STATUS:
  890. case DA9055_HP_R_GAIN_STATUS:
  891. case DA9055_LINE_GAIN_STATUS:
  892. case DA9055_ALC_CIC_OP_LVL_DATA:
  893. return 1;
  894. default:
  895. return 0;
  896. }
  897. }
  898. /* Set DAI word length */
  899. static int da9055_hw_params(struct snd_pcm_substream *substream,
  900. struct snd_pcm_hw_params *params,
  901. struct snd_soc_dai *dai)
  902. {
  903. struct snd_soc_codec *codec = dai->codec;
  904. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  905. u8 aif_ctrl, fs;
  906. u32 sysclk;
  907. switch (params_format(params)) {
  908. case SNDRV_PCM_FORMAT_S16_LE:
  909. aif_ctrl = DA9055_AIF_WORD_S16_LE;
  910. break;
  911. case SNDRV_PCM_FORMAT_S20_3LE:
  912. aif_ctrl = DA9055_AIF_WORD_S20_3LE;
  913. break;
  914. case SNDRV_PCM_FORMAT_S24_LE:
  915. aif_ctrl = DA9055_AIF_WORD_S24_LE;
  916. break;
  917. case SNDRV_PCM_FORMAT_S32_LE:
  918. aif_ctrl = DA9055_AIF_WORD_S32_LE;
  919. break;
  920. default:
  921. return -EINVAL;
  922. }
  923. /* Set AIF format */
  924. snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_WORD_LENGTH_MASK,
  925. aif_ctrl);
  926. switch (params_rate(params)) {
  927. case 8000:
  928. fs = DA9055_SR_8000;
  929. sysclk = 3072000;
  930. break;
  931. case 11025:
  932. fs = DA9055_SR_11025;
  933. sysclk = 2822400;
  934. break;
  935. case 12000:
  936. fs = DA9055_SR_12000;
  937. sysclk = 3072000;
  938. break;
  939. case 16000:
  940. fs = DA9055_SR_16000;
  941. sysclk = 3072000;
  942. break;
  943. case 22050:
  944. fs = DA9055_SR_22050;
  945. sysclk = 2822400;
  946. break;
  947. case 32000:
  948. fs = DA9055_SR_32000;
  949. sysclk = 3072000;
  950. break;
  951. case 44100:
  952. fs = DA9055_SR_44100;
  953. sysclk = 2822400;
  954. break;
  955. case 48000:
  956. fs = DA9055_SR_48000;
  957. sysclk = 3072000;
  958. break;
  959. case 88200:
  960. fs = DA9055_SR_88200;
  961. sysclk = 2822400;
  962. break;
  963. case 96000:
  964. fs = DA9055_SR_96000;
  965. sysclk = 3072000;
  966. break;
  967. default:
  968. return -EINVAL;
  969. }
  970. if (da9055->mclk_rate) {
  971. /* PLL Mode, Write actual FS */
  972. snd_soc_write(codec, DA9055_SR, fs);
  973. } else {
  974. /*
  975. * Non-PLL Mode
  976. * When PLL is bypassed, chip assumes constant MCLK of
  977. * 12.288MHz and uses sample rate value to divide this MCLK
  978. * to derive its sys clk. As sys clk has to be 256 * Fs, we
  979. * need to write constant sample rate i.e. 48KHz.
  980. */
  981. snd_soc_write(codec, DA9055_SR, DA9055_SR_48000);
  982. }
  983. if (da9055->mclk_rate && (da9055->mclk_rate != sysclk)) {
  984. /* PLL Mode */
  985. if (!da9055->master) {
  986. /* PLL slave mode, enable PLL and also SRM */
  987. snd_soc_update_bits(codec, DA9055_PLL_CTRL,
  988. DA9055_PLL_EN | DA9055_PLL_SRM_EN,
  989. DA9055_PLL_EN | DA9055_PLL_SRM_EN);
  990. } else {
  991. /* PLL master mode, only enable PLL */
  992. snd_soc_update_bits(codec, DA9055_PLL_CTRL,
  993. DA9055_PLL_EN, DA9055_PLL_EN);
  994. }
  995. } else {
  996. /* Non PLL Mode, disable PLL */
  997. snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
  998. }
  999. return 0;
  1000. }
  1001. /* Set DAI mode and Format */
  1002. static int da9055_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  1003. {
  1004. struct snd_soc_codec *codec = codec_dai->codec;
  1005. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1006. u8 aif_clk_mode, aif_ctrl, mode;
  1007. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1008. case SND_SOC_DAIFMT_CBM_CFM:
  1009. /* DA9055 in I2S Master Mode */
  1010. mode = 1;
  1011. aif_clk_mode = DA9055_AIF_CLK_EN_MASTER_MODE;
  1012. break;
  1013. case SND_SOC_DAIFMT_CBS_CFS:
  1014. /* DA9055 in I2S Slave Mode */
  1015. mode = 0;
  1016. aif_clk_mode = DA9055_AIF_CLK_EN_SLAVE_MODE;
  1017. break;
  1018. default:
  1019. return -EINVAL;
  1020. }
  1021. /* Don't allow change of mode if PLL is enabled */
  1022. if ((snd_soc_read(codec, DA9055_PLL_CTRL) & DA9055_PLL_EN) &&
  1023. (da9055->master != mode))
  1024. return -EINVAL;
  1025. da9055->master = mode;
  1026. /* Only I2S is supported */
  1027. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1028. case SND_SOC_DAIFMT_I2S:
  1029. aif_ctrl = DA9055_AIF_FORMAT_I2S_MODE;
  1030. break;
  1031. case SND_SOC_DAIFMT_LEFT_J:
  1032. aif_ctrl = DA9055_AIF_FORMAT_LEFT_J;
  1033. break;
  1034. case SND_SOC_DAIFMT_RIGHT_J:
  1035. aif_ctrl = DA9055_AIF_FORMAT_RIGHT_J;
  1036. break;
  1037. case SND_SOC_DAIFMT_DSP_A:
  1038. aif_ctrl = DA9055_AIF_FORMAT_DSP;
  1039. break;
  1040. default:
  1041. return -EINVAL;
  1042. }
  1043. /* By default only 32 BCLK per WCLK is supported */
  1044. aif_clk_mode |= DA9055_AIF_BCLKS_PER_WCLK_32;
  1045. snd_soc_update_bits(codec, DA9055_AIF_CLK_MODE,
  1046. (DA9055_AIF_CLK_MODE_MASK | DA9055_AIF_BCLK_MASK),
  1047. aif_clk_mode);
  1048. snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_FORMAT_MASK,
  1049. aif_ctrl);
  1050. return 0;
  1051. }
  1052. static int da9055_mute(struct snd_soc_dai *dai, int mute)
  1053. {
  1054. struct snd_soc_codec *codec = dai->codec;
  1055. if (mute) {
  1056. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1057. DA9055_DAC_L_MUTE_EN, DA9055_DAC_L_MUTE_EN);
  1058. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1059. DA9055_DAC_R_MUTE_EN, DA9055_DAC_R_MUTE_EN);
  1060. } else {
  1061. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1062. DA9055_DAC_L_MUTE_EN, 0);
  1063. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1064. DA9055_DAC_R_MUTE_EN, 0);
  1065. }
  1066. return 0;
  1067. }
  1068. #define DA9055_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1069. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1070. static int da9055_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1071. int clk_id, unsigned int freq, int dir)
  1072. {
  1073. struct snd_soc_codec *codec = codec_dai->codec;
  1074. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1075. switch (clk_id) {
  1076. case DA9055_CLKSRC_MCLK:
  1077. switch (freq) {
  1078. case 11289600:
  1079. case 12000000:
  1080. case 12288000:
  1081. case 13000000:
  1082. case 13500000:
  1083. case 14400000:
  1084. case 19200000:
  1085. case 19680000:
  1086. case 19800000:
  1087. da9055->mclk_rate = freq;
  1088. return 0;
  1089. default:
  1090. dev_err(codec_dai->dev, "Unsupported MCLK value %d\n",
  1091. freq);
  1092. return -EINVAL;
  1093. }
  1094. break;
  1095. default:
  1096. dev_err(codec_dai->dev, "Unknown clock source %d\n", clk_id);
  1097. return -EINVAL;
  1098. }
  1099. }
  1100. /*
  1101. * da9055_set_dai_pll : Configure the codec PLL
  1102. * @param codec_dai : Pointer to codec DAI
  1103. * @param pll_id : da9055 has only one pll, so pll_id is always zero
  1104. * @param fref : Input MCLK frequency
  1105. * @param fout : FsDM value
  1106. * @return int : Zero for success, negative error code for error
  1107. *
  1108. * Note: Supported PLL input frequencies are 11.2896MHz, 12MHz, 12.288MHz,
  1109. * 13MHz, 13.5MHz, 14.4MHz, 19.2MHz, 19.6MHz and 19.8MHz
  1110. */
  1111. static int da9055_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  1112. int source, unsigned int fref, unsigned int fout)
  1113. {
  1114. struct snd_soc_codec *codec = codec_dai->codec;
  1115. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1116. u8 pll_frac_top, pll_frac_bot, pll_integer, cnt;
  1117. /* Disable PLL before setting the divisors */
  1118. snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
  1119. /* In slave mode, there is only one set of divisors */
  1120. if (!da9055->master && (fout != 2822400))
  1121. goto pll_err;
  1122. /* Search pll div array for correct divisors */
  1123. for (cnt = 0; cnt < ARRAY_SIZE(da9055_pll_div); cnt++) {
  1124. /* Check fref, mode and fout */
  1125. if ((fref == da9055_pll_div[cnt].fref) &&
  1126. (da9055->master == da9055_pll_div[cnt].mode) &&
  1127. (fout == da9055_pll_div[cnt].fout)) {
  1128. /* All match, pick up divisors */
  1129. pll_frac_top = da9055_pll_div[cnt].frac_top;
  1130. pll_frac_bot = da9055_pll_div[cnt].frac_bot;
  1131. pll_integer = da9055_pll_div[cnt].integer;
  1132. break;
  1133. }
  1134. }
  1135. if (cnt >= ARRAY_SIZE(da9055_pll_div))
  1136. goto pll_err;
  1137. /* Write PLL dividers */
  1138. snd_soc_write(codec, DA9055_PLL_FRAC_TOP, pll_frac_top);
  1139. snd_soc_write(codec, DA9055_PLL_FRAC_BOT, pll_frac_bot);
  1140. snd_soc_write(codec, DA9055_PLL_INTEGER, pll_integer);
  1141. return 0;
  1142. pll_err:
  1143. dev_err(codec_dai->dev, "Error in setting up PLL\n");
  1144. return -EINVAL;
  1145. }
  1146. /* DAI operations */
  1147. static const struct snd_soc_dai_ops da9055_dai_ops = {
  1148. .hw_params = da9055_hw_params,
  1149. .set_fmt = da9055_set_dai_fmt,
  1150. .set_sysclk = da9055_set_dai_sysclk,
  1151. .set_pll = da9055_set_dai_pll,
  1152. .digital_mute = da9055_mute,
  1153. };
  1154. static struct snd_soc_dai_driver da9055_dai = {
  1155. .name = "da9055-hifi",
  1156. /* Playback Capabilities */
  1157. .playback = {
  1158. .stream_name = "Playback",
  1159. .channels_min = 1,
  1160. .channels_max = 2,
  1161. .rates = SNDRV_PCM_RATE_8000_96000,
  1162. .formats = DA9055_FORMATS,
  1163. },
  1164. /* Capture Capabilities */
  1165. .capture = {
  1166. .stream_name = "Capture",
  1167. .channels_min = 1,
  1168. .channels_max = 2,
  1169. .rates = SNDRV_PCM_RATE_8000_96000,
  1170. .formats = DA9055_FORMATS,
  1171. },
  1172. .ops = &da9055_dai_ops,
  1173. .symmetric_rates = 1,
  1174. };
  1175. static int da9055_set_bias_level(struct snd_soc_codec *codec,
  1176. enum snd_soc_bias_level level)
  1177. {
  1178. switch (level) {
  1179. case SND_SOC_BIAS_ON:
  1180. case SND_SOC_BIAS_PREPARE:
  1181. break;
  1182. case SND_SOC_BIAS_STANDBY:
  1183. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1184. /* Enable VMID reference & master bias */
  1185. snd_soc_update_bits(codec, DA9055_REFERENCES,
  1186. DA9055_VMID_EN | DA9055_BIAS_EN,
  1187. DA9055_VMID_EN | DA9055_BIAS_EN);
  1188. }
  1189. break;
  1190. case SND_SOC_BIAS_OFF:
  1191. /* Disable VMID reference & master bias */
  1192. snd_soc_update_bits(codec, DA9055_REFERENCES,
  1193. DA9055_VMID_EN | DA9055_BIAS_EN, 0);
  1194. break;
  1195. }
  1196. codec->dapm.bias_level = level;
  1197. return 0;
  1198. }
  1199. static int da9055_probe(struct snd_soc_codec *codec)
  1200. {
  1201. int ret;
  1202. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1203. codec->control_data = da9055->regmap;
  1204. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1205. if (ret < 0) {
  1206. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1207. return ret;
  1208. }
  1209. /* Enable all Gain Ramps */
  1210. snd_soc_update_bits(codec, DA9055_AUX_L_CTRL,
  1211. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1212. snd_soc_update_bits(codec, DA9055_AUX_R_CTRL,
  1213. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1214. snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
  1215. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1216. snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
  1217. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1218. snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
  1219. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1220. snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
  1221. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1222. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1223. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1224. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1225. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1226. snd_soc_update_bits(codec, DA9055_HP_L_CTRL,
  1227. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1228. snd_soc_update_bits(codec, DA9055_HP_R_CTRL,
  1229. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1230. snd_soc_update_bits(codec, DA9055_LINE_CTRL,
  1231. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1232. /*
  1233. * There are two separate control bits for input and output mixers.
  1234. * One to enable corresponding amplifier and other to enable its
  1235. * output. As amplifier bits are related to power control, they are
  1236. * being managed by DAPM while other (non power related) bits are
  1237. * enabled here
  1238. */
  1239. snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
  1240. DA9055_MIXIN_L_MIX_EN, DA9055_MIXIN_L_MIX_EN);
  1241. snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
  1242. DA9055_MIXIN_R_MIX_EN, DA9055_MIXIN_R_MIX_EN);
  1243. snd_soc_update_bits(codec, DA9055_MIXOUT_L_CTRL,
  1244. DA9055_MIXOUT_L_MIX_EN, DA9055_MIXOUT_L_MIX_EN);
  1245. snd_soc_update_bits(codec, DA9055_MIXOUT_R_CTRL,
  1246. DA9055_MIXOUT_R_MIX_EN, DA9055_MIXOUT_R_MIX_EN);
  1247. /* Set this as per your system configuration */
  1248. snd_soc_write(codec, DA9055_PLL_CTRL, DA9055_PLL_INDIV_10_20_MHZ);
  1249. /* Set platform data values */
  1250. if (da9055->pdata) {
  1251. /* set mic bias source */
  1252. if (da9055->pdata->micbias_source) {
  1253. snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
  1254. DA9055_MICBIAS2_EN,
  1255. DA9055_MICBIAS2_EN);
  1256. } else {
  1257. snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
  1258. DA9055_MICBIAS2_EN, 0);
  1259. }
  1260. /* set mic bias voltage */
  1261. switch (da9055->pdata->micbias) {
  1262. case DA9055_MICBIAS_2_2V:
  1263. case DA9055_MICBIAS_2_1V:
  1264. case DA9055_MICBIAS_1_8V:
  1265. case DA9055_MICBIAS_1_6V:
  1266. snd_soc_update_bits(codec, DA9055_MIC_CONFIG,
  1267. DA9055_MICBIAS_LEVEL_MASK,
  1268. (da9055->pdata->micbias) << 4);
  1269. break;
  1270. }
  1271. }
  1272. return 0;
  1273. }
  1274. static struct snd_soc_codec_driver soc_codec_dev_da9055 = {
  1275. .probe = da9055_probe,
  1276. .set_bias_level = da9055_set_bias_level,
  1277. .controls = da9055_snd_controls,
  1278. .num_controls = ARRAY_SIZE(da9055_snd_controls),
  1279. .dapm_widgets = da9055_dapm_widgets,
  1280. .num_dapm_widgets = ARRAY_SIZE(da9055_dapm_widgets),
  1281. .dapm_routes = da9055_audio_map,
  1282. .num_dapm_routes = ARRAY_SIZE(da9055_audio_map),
  1283. };
  1284. static const struct regmap_config da9055_regmap_config = {
  1285. .reg_bits = 8,
  1286. .val_bits = 8,
  1287. .reg_defaults = da9055_reg_defaults,
  1288. .num_reg_defaults = ARRAY_SIZE(da9055_reg_defaults),
  1289. .volatile_reg = da9055_volatile_register,
  1290. .cache_type = REGCACHE_RBTREE,
  1291. };
  1292. static int da9055_i2c_probe(struct i2c_client *i2c,
  1293. const struct i2c_device_id *id)
  1294. {
  1295. struct da9055_priv *da9055;
  1296. struct da9055_platform_data *pdata = dev_get_platdata(&i2c->dev);
  1297. int ret;
  1298. da9055 = devm_kzalloc(&i2c->dev, sizeof(struct da9055_priv),
  1299. GFP_KERNEL);
  1300. if (!da9055)
  1301. return -ENOMEM;
  1302. if (pdata)
  1303. da9055->pdata = pdata;
  1304. i2c_set_clientdata(i2c, da9055);
  1305. da9055->regmap = devm_regmap_init_i2c(i2c, &da9055_regmap_config);
  1306. if (IS_ERR(da9055->regmap)) {
  1307. ret = PTR_ERR(da9055->regmap);
  1308. dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
  1309. return ret;
  1310. }
  1311. ret = snd_soc_register_codec(&i2c->dev,
  1312. &soc_codec_dev_da9055, &da9055_dai, 1);
  1313. if (ret < 0) {
  1314. dev_err(&i2c->dev, "Failed to register da9055 codec: %d\n",
  1315. ret);
  1316. }
  1317. return ret;
  1318. }
  1319. static int da9055_remove(struct i2c_client *client)
  1320. {
  1321. snd_soc_unregister_codec(&client->dev);
  1322. return 0;
  1323. }
  1324. static const struct i2c_device_id da9055_i2c_id[] = {
  1325. { "da9055", 0 },
  1326. { }
  1327. };
  1328. MODULE_DEVICE_TABLE(i2c, da9055_i2c_id);
  1329. /* I2C codec control layer */
  1330. static struct i2c_driver da9055_i2c_driver = {
  1331. .driver = {
  1332. .name = "da9055",
  1333. .owner = THIS_MODULE,
  1334. },
  1335. .probe = da9055_i2c_probe,
  1336. .remove = da9055_remove,
  1337. .id_table = da9055_i2c_id,
  1338. };
  1339. module_i2c_driver(da9055_i2c_driver);
  1340. MODULE_DESCRIPTION("ASoC DA9055 Codec driver");
  1341. MODULE_AUTHOR("David Chen, Ashish Chavan");
  1342. MODULE_LICENSE("GPL");