rme96.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pci.h>
  29. #include <linux/module.h>
  30. #include <sound/core.h>
  31. #include <sound/info.h>
  32. #include <sound/control.h>
  33. #include <sound/pcm.h>
  34. #include <sound/pcm_params.h>
  35. #include <sound/asoundef.h>
  36. #include <sound/initval.h>
  37. #include <asm/io.h>
  38. /* note, two last pcis should be equal, it is not a bug */
  39. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  40. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  41. "Digi96/8 PAD");
  42. MODULE_LICENSE("GPL");
  43. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  44. "{RME,Digi96/8},"
  45. "{RME,Digi96/8 PRO},"
  46. "{RME,Digi96/8 PST},"
  47. "{RME,Digi96/8 PAD}}");
  48. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  49. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  50. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  51. module_param_array(index, int, NULL, 0444);
  52. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  53. module_param_array(id, charp, NULL, 0444);
  54. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  55. module_param_array(enable, bool, NULL, 0444);
  56. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  57. /*
  58. * Defines for RME Digi96 series, from internal RME reference documents
  59. * dated 12.01.00
  60. */
  61. #define RME96_SPDIF_NCHANNELS 2
  62. /* Playback and capture buffer size */
  63. #define RME96_BUFFER_SIZE 0x10000
  64. /* IO area size */
  65. #define RME96_IO_SIZE 0x60000
  66. /* IO area offsets */
  67. #define RME96_IO_PLAY_BUFFER 0x0
  68. #define RME96_IO_REC_BUFFER 0x10000
  69. #define RME96_IO_CONTROL_REGISTER 0x20000
  70. #define RME96_IO_ADDITIONAL_REG 0x20004
  71. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  72. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  73. #define RME96_IO_SET_PLAY_POS 0x40000
  74. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  75. #define RME96_IO_SET_REC_POS 0x50000
  76. #define RME96_IO_RESET_REC_POS 0x5FFFC
  77. #define RME96_IO_GET_PLAY_POS 0x20000
  78. #define RME96_IO_GET_REC_POS 0x30000
  79. /* Write control register bits */
  80. #define RME96_WCR_START (1 << 0)
  81. #define RME96_WCR_START_2 (1 << 1)
  82. #define RME96_WCR_GAIN_0 (1 << 2)
  83. #define RME96_WCR_GAIN_1 (1 << 3)
  84. #define RME96_WCR_MODE24 (1 << 4)
  85. #define RME96_WCR_MODE24_2 (1 << 5)
  86. #define RME96_WCR_BM (1 << 6)
  87. #define RME96_WCR_BM_2 (1 << 7)
  88. #define RME96_WCR_ADAT (1 << 8)
  89. #define RME96_WCR_FREQ_0 (1 << 9)
  90. #define RME96_WCR_FREQ_1 (1 << 10)
  91. #define RME96_WCR_DS (1 << 11)
  92. #define RME96_WCR_PRO (1 << 12)
  93. #define RME96_WCR_EMP (1 << 13)
  94. #define RME96_WCR_SEL (1 << 14)
  95. #define RME96_WCR_MASTER (1 << 15)
  96. #define RME96_WCR_PD (1 << 16)
  97. #define RME96_WCR_INP_0 (1 << 17)
  98. #define RME96_WCR_INP_1 (1 << 18)
  99. #define RME96_WCR_THRU_0 (1 << 19)
  100. #define RME96_WCR_THRU_1 (1 << 20)
  101. #define RME96_WCR_THRU_2 (1 << 21)
  102. #define RME96_WCR_THRU_3 (1 << 22)
  103. #define RME96_WCR_THRU_4 (1 << 23)
  104. #define RME96_WCR_THRU_5 (1 << 24)
  105. #define RME96_WCR_THRU_6 (1 << 25)
  106. #define RME96_WCR_THRU_7 (1 << 26)
  107. #define RME96_WCR_DOLBY (1 << 27)
  108. #define RME96_WCR_MONITOR_0 (1 << 28)
  109. #define RME96_WCR_MONITOR_1 (1 << 29)
  110. #define RME96_WCR_ISEL (1 << 30)
  111. #define RME96_WCR_IDIS (1 << 31)
  112. #define RME96_WCR_BITPOS_GAIN_0 2
  113. #define RME96_WCR_BITPOS_GAIN_1 3
  114. #define RME96_WCR_BITPOS_FREQ_0 9
  115. #define RME96_WCR_BITPOS_FREQ_1 10
  116. #define RME96_WCR_BITPOS_INP_0 17
  117. #define RME96_WCR_BITPOS_INP_1 18
  118. #define RME96_WCR_BITPOS_MONITOR_0 28
  119. #define RME96_WCR_BITPOS_MONITOR_1 29
  120. /* Read control register bits */
  121. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  122. #define RME96_RCR_IRQ_2 (1 << 16)
  123. #define RME96_RCR_T_OUT (1 << 17)
  124. #define RME96_RCR_DEV_ID_0 (1 << 21)
  125. #define RME96_RCR_DEV_ID_1 (1 << 22)
  126. #define RME96_RCR_LOCK (1 << 23)
  127. #define RME96_RCR_VERF (1 << 26)
  128. #define RME96_RCR_F0 (1 << 27)
  129. #define RME96_RCR_F1 (1 << 28)
  130. #define RME96_RCR_F2 (1 << 29)
  131. #define RME96_RCR_AUTOSYNC (1 << 30)
  132. #define RME96_RCR_IRQ (1 << 31)
  133. #define RME96_RCR_BITPOS_F0 27
  134. #define RME96_RCR_BITPOS_F1 28
  135. #define RME96_RCR_BITPOS_F2 29
  136. /* Additional register bits */
  137. #define RME96_AR_WSEL (1 << 0)
  138. #define RME96_AR_ANALOG (1 << 1)
  139. #define RME96_AR_FREQPAD_0 (1 << 2)
  140. #define RME96_AR_FREQPAD_1 (1 << 3)
  141. #define RME96_AR_FREQPAD_2 (1 << 4)
  142. #define RME96_AR_PD2 (1 << 5)
  143. #define RME96_AR_DAC_EN (1 << 6)
  144. #define RME96_AR_CLATCH (1 << 7)
  145. #define RME96_AR_CCLK (1 << 8)
  146. #define RME96_AR_CDATA (1 << 9)
  147. #define RME96_AR_BITPOS_F0 2
  148. #define RME96_AR_BITPOS_F1 3
  149. #define RME96_AR_BITPOS_F2 4
  150. /* Monitor tracks */
  151. #define RME96_MONITOR_TRACKS_1_2 0
  152. #define RME96_MONITOR_TRACKS_3_4 1
  153. #define RME96_MONITOR_TRACKS_5_6 2
  154. #define RME96_MONITOR_TRACKS_7_8 3
  155. /* Attenuation */
  156. #define RME96_ATTENUATION_0 0
  157. #define RME96_ATTENUATION_6 1
  158. #define RME96_ATTENUATION_12 2
  159. #define RME96_ATTENUATION_18 3
  160. /* Input types */
  161. #define RME96_INPUT_OPTICAL 0
  162. #define RME96_INPUT_COAXIAL 1
  163. #define RME96_INPUT_INTERNAL 2
  164. #define RME96_INPUT_XLR 3
  165. #define RME96_INPUT_ANALOG 4
  166. /* Clock modes */
  167. #define RME96_CLOCKMODE_SLAVE 0
  168. #define RME96_CLOCKMODE_MASTER 1
  169. #define RME96_CLOCKMODE_WORDCLOCK 2
  170. /* Block sizes in bytes */
  171. #define RME96_SMALL_BLOCK_SIZE 2048
  172. #define RME96_LARGE_BLOCK_SIZE 8192
  173. /* Volume control */
  174. #define RME96_AD1852_VOL_BITS 14
  175. #define RME96_AD1855_VOL_BITS 10
  176. struct rme96 {
  177. spinlock_t lock;
  178. int irq;
  179. unsigned long port;
  180. void __iomem *iobase;
  181. u32 wcreg; /* cached write control register value */
  182. u32 wcreg_spdif; /* S/PDIF setup */
  183. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  184. u32 rcreg; /* cached read control register value */
  185. u32 areg; /* cached additional register value */
  186. u16 vol[2]; /* cached volume of analog output */
  187. u8 rev; /* card revision number */
  188. struct snd_pcm_substream *playback_substream;
  189. struct snd_pcm_substream *capture_substream;
  190. int playback_frlog; /* log2 of framesize */
  191. int capture_frlog;
  192. size_t playback_periodsize; /* in bytes, zero if not used */
  193. size_t capture_periodsize; /* in bytes, zero if not used */
  194. struct snd_card *card;
  195. struct snd_pcm *spdif_pcm;
  196. struct snd_pcm *adat_pcm;
  197. struct pci_dev *pci;
  198. struct snd_kcontrol *spdif_ctl;
  199. };
  200. static DEFINE_PCI_DEVICE_TABLE(snd_rme96_ids) = {
  201. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96), 0, },
  202. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8), 0, },
  203. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO), 0, },
  204. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST), 0, },
  205. { 0, }
  206. };
  207. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  208. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  209. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  210. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  211. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  212. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  213. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  214. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  215. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  216. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  217. static int
  218. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  219. static int
  220. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  221. static int
  222. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  223. int cmd);
  224. static int
  225. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  226. int cmd);
  227. static snd_pcm_uframes_t
  228. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  229. static snd_pcm_uframes_t
  230. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  231. static void snd_rme96_proc_init(struct rme96 *rme96);
  232. static int
  233. snd_rme96_create_switches(struct snd_card *card,
  234. struct rme96 *rme96);
  235. static int
  236. snd_rme96_getinputtype(struct rme96 *rme96);
  237. static inline unsigned int
  238. snd_rme96_playback_ptr(struct rme96 *rme96)
  239. {
  240. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  241. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  242. }
  243. static inline unsigned int
  244. snd_rme96_capture_ptr(struct rme96 *rme96)
  245. {
  246. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  247. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  248. }
  249. static int
  250. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  251. int channel, /* not used (interleaved data) */
  252. snd_pcm_uframes_t pos,
  253. snd_pcm_uframes_t count)
  254. {
  255. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  256. count <<= rme96->playback_frlog;
  257. pos <<= rme96->playback_frlog;
  258. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  259. 0, count);
  260. return 0;
  261. }
  262. static int
  263. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  264. int channel, /* not used (interleaved data) */
  265. snd_pcm_uframes_t pos,
  266. void __user *src,
  267. snd_pcm_uframes_t count)
  268. {
  269. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  270. count <<= rme96->playback_frlog;
  271. pos <<= rme96->playback_frlog;
  272. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  273. count);
  274. return 0;
  275. }
  276. static int
  277. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  278. int channel, /* not used (interleaved data) */
  279. snd_pcm_uframes_t pos,
  280. void __user *dst,
  281. snd_pcm_uframes_t count)
  282. {
  283. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  284. count <<= rme96->capture_frlog;
  285. pos <<= rme96->capture_frlog;
  286. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  287. count);
  288. return 0;
  289. }
  290. /*
  291. * Digital output capabilities (S/PDIF)
  292. */
  293. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  294. {
  295. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  296. SNDRV_PCM_INFO_MMAP_VALID |
  297. SNDRV_PCM_INFO_INTERLEAVED |
  298. SNDRV_PCM_INFO_PAUSE),
  299. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  300. SNDRV_PCM_FMTBIT_S32_LE),
  301. .rates = (SNDRV_PCM_RATE_32000 |
  302. SNDRV_PCM_RATE_44100 |
  303. SNDRV_PCM_RATE_48000 |
  304. SNDRV_PCM_RATE_64000 |
  305. SNDRV_PCM_RATE_88200 |
  306. SNDRV_PCM_RATE_96000),
  307. .rate_min = 32000,
  308. .rate_max = 96000,
  309. .channels_min = 2,
  310. .channels_max = 2,
  311. .buffer_bytes_max = RME96_BUFFER_SIZE,
  312. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  313. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  314. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  315. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  316. .fifo_size = 0,
  317. };
  318. /*
  319. * Digital input capabilities (S/PDIF)
  320. */
  321. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  322. {
  323. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  324. SNDRV_PCM_INFO_MMAP_VALID |
  325. SNDRV_PCM_INFO_INTERLEAVED |
  326. SNDRV_PCM_INFO_PAUSE),
  327. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  328. SNDRV_PCM_FMTBIT_S32_LE),
  329. .rates = (SNDRV_PCM_RATE_32000 |
  330. SNDRV_PCM_RATE_44100 |
  331. SNDRV_PCM_RATE_48000 |
  332. SNDRV_PCM_RATE_64000 |
  333. SNDRV_PCM_RATE_88200 |
  334. SNDRV_PCM_RATE_96000),
  335. .rate_min = 32000,
  336. .rate_max = 96000,
  337. .channels_min = 2,
  338. .channels_max = 2,
  339. .buffer_bytes_max = RME96_BUFFER_SIZE,
  340. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  341. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  342. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  343. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  344. .fifo_size = 0,
  345. };
  346. /*
  347. * Digital output capabilities (ADAT)
  348. */
  349. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  350. {
  351. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  352. SNDRV_PCM_INFO_MMAP_VALID |
  353. SNDRV_PCM_INFO_INTERLEAVED |
  354. SNDRV_PCM_INFO_PAUSE),
  355. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  356. SNDRV_PCM_FMTBIT_S32_LE),
  357. .rates = (SNDRV_PCM_RATE_44100 |
  358. SNDRV_PCM_RATE_48000),
  359. .rate_min = 44100,
  360. .rate_max = 48000,
  361. .channels_min = 8,
  362. .channels_max = 8,
  363. .buffer_bytes_max = RME96_BUFFER_SIZE,
  364. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  365. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  366. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  367. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  368. .fifo_size = 0,
  369. };
  370. /*
  371. * Digital input capabilities (ADAT)
  372. */
  373. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  374. {
  375. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  376. SNDRV_PCM_INFO_MMAP_VALID |
  377. SNDRV_PCM_INFO_INTERLEAVED |
  378. SNDRV_PCM_INFO_PAUSE),
  379. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  380. SNDRV_PCM_FMTBIT_S32_LE),
  381. .rates = (SNDRV_PCM_RATE_44100 |
  382. SNDRV_PCM_RATE_48000),
  383. .rate_min = 44100,
  384. .rate_max = 48000,
  385. .channels_min = 8,
  386. .channels_max = 8,
  387. .buffer_bytes_max = RME96_BUFFER_SIZE,
  388. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  389. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  390. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  391. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  392. .fifo_size = 0,
  393. };
  394. /*
  395. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  396. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  397. * on the falling edge of CCLK and be stable on the rising edge. The rising
  398. * edge of CLATCH after the last data bit clocks in the whole data word.
  399. * A fast processor could probably drive the SPI interface faster than the
  400. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  401. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  402. *
  403. * NOTE: increased delay from 1 to 10, since there where problems setting
  404. * the volume.
  405. */
  406. static void
  407. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  408. {
  409. int i;
  410. for (i = 0; i < 16; i++) {
  411. if (val & 0x8000) {
  412. rme96->areg |= RME96_AR_CDATA;
  413. } else {
  414. rme96->areg &= ~RME96_AR_CDATA;
  415. }
  416. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  417. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  418. udelay(10);
  419. rme96->areg |= RME96_AR_CCLK;
  420. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  421. udelay(10);
  422. val <<= 1;
  423. }
  424. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  425. rme96->areg |= RME96_AR_CLATCH;
  426. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  427. udelay(10);
  428. rme96->areg &= ~RME96_AR_CLATCH;
  429. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  430. }
  431. static void
  432. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  433. {
  434. if (RME96_DAC_IS_1852(rme96)) {
  435. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  436. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  437. } else if (RME96_DAC_IS_1855(rme96)) {
  438. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  439. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  440. }
  441. }
  442. static void
  443. snd_rme96_reset_dac(struct rme96 *rme96)
  444. {
  445. writel(rme96->wcreg | RME96_WCR_PD,
  446. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  447. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  448. }
  449. static int
  450. snd_rme96_getmontracks(struct rme96 *rme96)
  451. {
  452. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  453. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  454. }
  455. static int
  456. snd_rme96_setmontracks(struct rme96 *rme96,
  457. int montracks)
  458. {
  459. if (montracks & 1) {
  460. rme96->wcreg |= RME96_WCR_MONITOR_0;
  461. } else {
  462. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  463. }
  464. if (montracks & 2) {
  465. rme96->wcreg |= RME96_WCR_MONITOR_1;
  466. } else {
  467. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  468. }
  469. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  470. return 0;
  471. }
  472. static int
  473. snd_rme96_getattenuation(struct rme96 *rme96)
  474. {
  475. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  476. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  477. }
  478. static int
  479. snd_rme96_setattenuation(struct rme96 *rme96,
  480. int attenuation)
  481. {
  482. switch (attenuation) {
  483. case 0:
  484. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  485. ~RME96_WCR_GAIN_1;
  486. break;
  487. case 1:
  488. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  489. ~RME96_WCR_GAIN_1;
  490. break;
  491. case 2:
  492. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  493. RME96_WCR_GAIN_1;
  494. break;
  495. case 3:
  496. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  497. RME96_WCR_GAIN_1;
  498. break;
  499. default:
  500. return -EINVAL;
  501. }
  502. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  503. return 0;
  504. }
  505. static int
  506. snd_rme96_capture_getrate(struct rme96 *rme96,
  507. int *is_adat)
  508. {
  509. int n, rate;
  510. *is_adat = 0;
  511. if (rme96->areg & RME96_AR_ANALOG) {
  512. /* Analog input, overrides S/PDIF setting */
  513. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  514. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  515. switch (n) {
  516. case 1:
  517. rate = 32000;
  518. break;
  519. case 2:
  520. rate = 44100;
  521. break;
  522. case 3:
  523. rate = 48000;
  524. break;
  525. default:
  526. return -1;
  527. }
  528. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  529. }
  530. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  531. if (rme96->rcreg & RME96_RCR_LOCK) {
  532. /* ADAT rate */
  533. *is_adat = 1;
  534. if (rme96->rcreg & RME96_RCR_T_OUT) {
  535. return 48000;
  536. }
  537. return 44100;
  538. }
  539. if (rme96->rcreg & RME96_RCR_VERF) {
  540. return -1;
  541. }
  542. /* S/PDIF rate */
  543. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  544. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  545. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  546. switch (n) {
  547. case 0:
  548. if (rme96->rcreg & RME96_RCR_T_OUT) {
  549. return 64000;
  550. }
  551. return -1;
  552. case 3: return 96000;
  553. case 4: return 88200;
  554. case 5: return 48000;
  555. case 6: return 44100;
  556. case 7: return 32000;
  557. default:
  558. break;
  559. }
  560. return -1;
  561. }
  562. static int
  563. snd_rme96_playback_getrate(struct rme96 *rme96)
  564. {
  565. int rate, dummy;
  566. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  567. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  568. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  569. {
  570. /* slave clock */
  571. return rate;
  572. }
  573. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  574. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  575. switch (rate) {
  576. case 1:
  577. rate = 32000;
  578. break;
  579. case 2:
  580. rate = 44100;
  581. break;
  582. case 3:
  583. rate = 48000;
  584. break;
  585. default:
  586. return -1;
  587. }
  588. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  589. }
  590. static int
  591. snd_rme96_playback_setrate(struct rme96 *rme96,
  592. int rate)
  593. {
  594. int ds;
  595. ds = rme96->wcreg & RME96_WCR_DS;
  596. switch (rate) {
  597. case 32000:
  598. rme96->wcreg &= ~RME96_WCR_DS;
  599. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  600. ~RME96_WCR_FREQ_1;
  601. break;
  602. case 44100:
  603. rme96->wcreg &= ~RME96_WCR_DS;
  604. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  605. ~RME96_WCR_FREQ_0;
  606. break;
  607. case 48000:
  608. rme96->wcreg &= ~RME96_WCR_DS;
  609. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  610. RME96_WCR_FREQ_1;
  611. break;
  612. case 64000:
  613. rme96->wcreg |= RME96_WCR_DS;
  614. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  615. ~RME96_WCR_FREQ_1;
  616. break;
  617. case 88200:
  618. rme96->wcreg |= RME96_WCR_DS;
  619. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  620. ~RME96_WCR_FREQ_0;
  621. break;
  622. case 96000:
  623. rme96->wcreg |= RME96_WCR_DS;
  624. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  625. RME96_WCR_FREQ_1;
  626. break;
  627. default:
  628. return -EINVAL;
  629. }
  630. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  631. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  632. {
  633. /* change to/from double-speed: reset the DAC (if available) */
  634. snd_rme96_reset_dac(rme96);
  635. } else {
  636. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  637. }
  638. return 0;
  639. }
  640. static int
  641. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  642. int rate)
  643. {
  644. switch (rate) {
  645. case 32000:
  646. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  647. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  648. break;
  649. case 44100:
  650. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  651. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  652. break;
  653. case 48000:
  654. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  655. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  656. break;
  657. case 64000:
  658. if (rme96->rev < 4) {
  659. return -EINVAL;
  660. }
  661. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  662. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  663. break;
  664. case 88200:
  665. if (rme96->rev < 4) {
  666. return -EINVAL;
  667. }
  668. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  669. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  670. break;
  671. case 96000:
  672. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  673. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  674. break;
  675. default:
  676. return -EINVAL;
  677. }
  678. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  679. return 0;
  680. }
  681. static int
  682. snd_rme96_setclockmode(struct rme96 *rme96,
  683. int mode)
  684. {
  685. switch (mode) {
  686. case RME96_CLOCKMODE_SLAVE:
  687. /* AutoSync */
  688. rme96->wcreg &= ~RME96_WCR_MASTER;
  689. rme96->areg &= ~RME96_AR_WSEL;
  690. break;
  691. case RME96_CLOCKMODE_MASTER:
  692. /* Internal */
  693. rme96->wcreg |= RME96_WCR_MASTER;
  694. rme96->areg &= ~RME96_AR_WSEL;
  695. break;
  696. case RME96_CLOCKMODE_WORDCLOCK:
  697. /* Word clock is a master mode */
  698. rme96->wcreg |= RME96_WCR_MASTER;
  699. rme96->areg |= RME96_AR_WSEL;
  700. break;
  701. default:
  702. return -EINVAL;
  703. }
  704. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  705. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  706. return 0;
  707. }
  708. static int
  709. snd_rme96_getclockmode(struct rme96 *rme96)
  710. {
  711. if (rme96->areg & RME96_AR_WSEL) {
  712. return RME96_CLOCKMODE_WORDCLOCK;
  713. }
  714. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  715. RME96_CLOCKMODE_SLAVE;
  716. }
  717. static int
  718. snd_rme96_setinputtype(struct rme96 *rme96,
  719. int type)
  720. {
  721. int n;
  722. switch (type) {
  723. case RME96_INPUT_OPTICAL:
  724. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  725. ~RME96_WCR_INP_1;
  726. break;
  727. case RME96_INPUT_COAXIAL:
  728. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  729. ~RME96_WCR_INP_1;
  730. break;
  731. case RME96_INPUT_INTERNAL:
  732. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  733. RME96_WCR_INP_1;
  734. break;
  735. case RME96_INPUT_XLR:
  736. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  737. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  738. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  739. rme96->rev > 4))
  740. {
  741. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  742. return -EINVAL;
  743. }
  744. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  745. RME96_WCR_INP_1;
  746. break;
  747. case RME96_INPUT_ANALOG:
  748. if (!RME96_HAS_ANALOG_IN(rme96)) {
  749. return -EINVAL;
  750. }
  751. rme96->areg |= RME96_AR_ANALOG;
  752. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  753. if (rme96->rev < 4) {
  754. /*
  755. * Revision less than 004 does not support 64 and
  756. * 88.2 kHz
  757. */
  758. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  759. snd_rme96_capture_analog_setrate(rme96, 44100);
  760. }
  761. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  762. snd_rme96_capture_analog_setrate(rme96, 32000);
  763. }
  764. }
  765. return 0;
  766. default:
  767. return -EINVAL;
  768. }
  769. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  770. rme96->areg &= ~RME96_AR_ANALOG;
  771. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  772. }
  773. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  774. return 0;
  775. }
  776. static int
  777. snd_rme96_getinputtype(struct rme96 *rme96)
  778. {
  779. if (rme96->areg & RME96_AR_ANALOG) {
  780. return RME96_INPUT_ANALOG;
  781. }
  782. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  783. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  784. }
  785. static void
  786. snd_rme96_setframelog(struct rme96 *rme96,
  787. int n_channels,
  788. int is_playback)
  789. {
  790. int frlog;
  791. if (n_channels == 2) {
  792. frlog = 1;
  793. } else {
  794. /* assume 8 channels */
  795. frlog = 3;
  796. }
  797. if (is_playback) {
  798. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  799. rme96->playback_frlog = frlog;
  800. } else {
  801. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  802. rme96->capture_frlog = frlog;
  803. }
  804. }
  805. static int
  806. snd_rme96_playback_setformat(struct rme96 *rme96,
  807. int format)
  808. {
  809. switch (format) {
  810. case SNDRV_PCM_FORMAT_S16_LE:
  811. rme96->wcreg &= ~RME96_WCR_MODE24;
  812. break;
  813. case SNDRV_PCM_FORMAT_S32_LE:
  814. rme96->wcreg |= RME96_WCR_MODE24;
  815. break;
  816. default:
  817. return -EINVAL;
  818. }
  819. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  820. return 0;
  821. }
  822. static int
  823. snd_rme96_capture_setformat(struct rme96 *rme96,
  824. int format)
  825. {
  826. switch (format) {
  827. case SNDRV_PCM_FORMAT_S16_LE:
  828. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  829. break;
  830. case SNDRV_PCM_FORMAT_S32_LE:
  831. rme96->wcreg |= RME96_WCR_MODE24_2;
  832. break;
  833. default:
  834. return -EINVAL;
  835. }
  836. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  837. return 0;
  838. }
  839. static void
  840. snd_rme96_set_period_properties(struct rme96 *rme96,
  841. size_t period_bytes)
  842. {
  843. switch (period_bytes) {
  844. case RME96_LARGE_BLOCK_SIZE:
  845. rme96->wcreg &= ~RME96_WCR_ISEL;
  846. break;
  847. case RME96_SMALL_BLOCK_SIZE:
  848. rme96->wcreg |= RME96_WCR_ISEL;
  849. break;
  850. default:
  851. snd_BUG();
  852. break;
  853. }
  854. rme96->wcreg &= ~RME96_WCR_IDIS;
  855. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  856. }
  857. static int
  858. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  859. struct snd_pcm_hw_params *params)
  860. {
  861. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  862. struct snd_pcm_runtime *runtime = substream->runtime;
  863. int err, rate, dummy;
  864. runtime->dma_area = (void __force *)(rme96->iobase +
  865. RME96_IO_PLAY_BUFFER);
  866. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  867. runtime->dma_bytes = RME96_BUFFER_SIZE;
  868. spin_lock_irq(&rme96->lock);
  869. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  870. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  871. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  872. {
  873. /* slave clock */
  874. if ((int)params_rate(params) != rate) {
  875. spin_unlock_irq(&rme96->lock);
  876. return -EIO;
  877. }
  878. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  879. spin_unlock_irq(&rme96->lock);
  880. return err;
  881. }
  882. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  883. spin_unlock_irq(&rme96->lock);
  884. return err;
  885. }
  886. snd_rme96_setframelog(rme96, params_channels(params), 1);
  887. if (rme96->capture_periodsize != 0) {
  888. if (params_period_size(params) << rme96->playback_frlog !=
  889. rme96->capture_periodsize)
  890. {
  891. spin_unlock_irq(&rme96->lock);
  892. return -EBUSY;
  893. }
  894. }
  895. rme96->playback_periodsize =
  896. params_period_size(params) << rme96->playback_frlog;
  897. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  898. /* S/PDIF setup */
  899. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  900. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  901. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  902. }
  903. spin_unlock_irq(&rme96->lock);
  904. return 0;
  905. }
  906. static int
  907. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  908. struct snd_pcm_hw_params *params)
  909. {
  910. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  911. struct snd_pcm_runtime *runtime = substream->runtime;
  912. int err, isadat, rate;
  913. runtime->dma_area = (void __force *)(rme96->iobase +
  914. RME96_IO_REC_BUFFER);
  915. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  916. runtime->dma_bytes = RME96_BUFFER_SIZE;
  917. spin_lock_irq(&rme96->lock);
  918. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  919. spin_unlock_irq(&rme96->lock);
  920. return err;
  921. }
  922. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  923. if ((err = snd_rme96_capture_analog_setrate(rme96,
  924. params_rate(params))) < 0)
  925. {
  926. spin_unlock_irq(&rme96->lock);
  927. return err;
  928. }
  929. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  930. if ((int)params_rate(params) != rate) {
  931. spin_unlock_irq(&rme96->lock);
  932. return -EIO;
  933. }
  934. if ((isadat && runtime->hw.channels_min == 2) ||
  935. (!isadat && runtime->hw.channels_min == 8))
  936. {
  937. spin_unlock_irq(&rme96->lock);
  938. return -EIO;
  939. }
  940. }
  941. snd_rme96_setframelog(rme96, params_channels(params), 0);
  942. if (rme96->playback_periodsize != 0) {
  943. if (params_period_size(params) << rme96->capture_frlog !=
  944. rme96->playback_periodsize)
  945. {
  946. spin_unlock_irq(&rme96->lock);
  947. return -EBUSY;
  948. }
  949. }
  950. rme96->capture_periodsize =
  951. params_period_size(params) << rme96->capture_frlog;
  952. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  953. spin_unlock_irq(&rme96->lock);
  954. return 0;
  955. }
  956. static void
  957. snd_rme96_playback_start(struct rme96 *rme96,
  958. int from_pause)
  959. {
  960. if (!from_pause) {
  961. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  962. }
  963. rme96->wcreg |= RME96_WCR_START;
  964. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  965. }
  966. static void
  967. snd_rme96_capture_start(struct rme96 *rme96,
  968. int from_pause)
  969. {
  970. if (!from_pause) {
  971. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  972. }
  973. rme96->wcreg |= RME96_WCR_START_2;
  974. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  975. }
  976. static void
  977. snd_rme96_playback_stop(struct rme96 *rme96)
  978. {
  979. /*
  980. * Check if there is an unconfirmed IRQ, if so confirm it, or else
  981. * the hardware will not stop generating interrupts
  982. */
  983. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  984. if (rme96->rcreg & RME96_RCR_IRQ) {
  985. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  986. }
  987. rme96->wcreg &= ~RME96_WCR_START;
  988. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  989. }
  990. static void
  991. snd_rme96_capture_stop(struct rme96 *rme96)
  992. {
  993. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  994. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  995. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  996. }
  997. rme96->wcreg &= ~RME96_WCR_START_2;
  998. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  999. }
  1000. static irqreturn_t
  1001. snd_rme96_interrupt(int irq,
  1002. void *dev_id)
  1003. {
  1004. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1005. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1006. /* fastpath out, to ease interrupt sharing */
  1007. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1008. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1009. {
  1010. return IRQ_NONE;
  1011. }
  1012. if (rme96->rcreg & RME96_RCR_IRQ) {
  1013. /* playback */
  1014. snd_pcm_period_elapsed(rme96->playback_substream);
  1015. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1016. }
  1017. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1018. /* capture */
  1019. snd_pcm_period_elapsed(rme96->capture_substream);
  1020. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1021. }
  1022. return IRQ_HANDLED;
  1023. }
  1024. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1025. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1026. .count = ARRAY_SIZE(period_bytes),
  1027. .list = period_bytes,
  1028. .mask = 0
  1029. };
  1030. static void
  1031. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1032. struct snd_pcm_runtime *runtime)
  1033. {
  1034. unsigned int size;
  1035. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1036. RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1037. if ((size = rme96->playback_periodsize) != 0 ||
  1038. (size = rme96->capture_periodsize) != 0)
  1039. snd_pcm_hw_constraint_minmax(runtime,
  1040. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1041. size, size);
  1042. else
  1043. snd_pcm_hw_constraint_list(runtime, 0,
  1044. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1045. &hw_constraints_period_bytes);
  1046. }
  1047. static int
  1048. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1049. {
  1050. int rate, dummy;
  1051. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1052. struct snd_pcm_runtime *runtime = substream->runtime;
  1053. spin_lock_irq(&rme96->lock);
  1054. if (rme96->playback_substream != NULL) {
  1055. spin_unlock_irq(&rme96->lock);
  1056. return -EBUSY;
  1057. }
  1058. rme96->wcreg &= ~RME96_WCR_ADAT;
  1059. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1060. rme96->playback_substream = substream;
  1061. spin_unlock_irq(&rme96->lock);
  1062. runtime->hw = snd_rme96_playback_spdif_info;
  1063. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1064. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1065. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1066. {
  1067. /* slave clock */
  1068. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1069. runtime->hw.rate_min = rate;
  1070. runtime->hw.rate_max = rate;
  1071. }
  1072. rme96_set_buffer_size_constraint(rme96, runtime);
  1073. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1074. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1075. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1076. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1077. return 0;
  1078. }
  1079. static int
  1080. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1081. {
  1082. int isadat, rate;
  1083. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1084. struct snd_pcm_runtime *runtime = substream->runtime;
  1085. runtime->hw = snd_rme96_capture_spdif_info;
  1086. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1087. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1088. {
  1089. if (isadat) {
  1090. return -EIO;
  1091. }
  1092. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1093. runtime->hw.rate_min = rate;
  1094. runtime->hw.rate_max = rate;
  1095. }
  1096. spin_lock_irq(&rme96->lock);
  1097. if (rme96->capture_substream != NULL) {
  1098. spin_unlock_irq(&rme96->lock);
  1099. return -EBUSY;
  1100. }
  1101. rme96->capture_substream = substream;
  1102. spin_unlock_irq(&rme96->lock);
  1103. rme96_set_buffer_size_constraint(rme96, runtime);
  1104. return 0;
  1105. }
  1106. static int
  1107. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1108. {
  1109. int rate, dummy;
  1110. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1111. struct snd_pcm_runtime *runtime = substream->runtime;
  1112. spin_lock_irq(&rme96->lock);
  1113. if (rme96->playback_substream != NULL) {
  1114. spin_unlock_irq(&rme96->lock);
  1115. return -EBUSY;
  1116. }
  1117. rme96->wcreg |= RME96_WCR_ADAT;
  1118. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1119. rme96->playback_substream = substream;
  1120. spin_unlock_irq(&rme96->lock);
  1121. runtime->hw = snd_rme96_playback_adat_info;
  1122. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1123. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1124. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1125. {
  1126. /* slave clock */
  1127. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1128. runtime->hw.rate_min = rate;
  1129. runtime->hw.rate_max = rate;
  1130. }
  1131. rme96_set_buffer_size_constraint(rme96, runtime);
  1132. return 0;
  1133. }
  1134. static int
  1135. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1136. {
  1137. int isadat, rate;
  1138. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1139. struct snd_pcm_runtime *runtime = substream->runtime;
  1140. runtime->hw = snd_rme96_capture_adat_info;
  1141. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1142. /* makes no sense to use analog input. Note that analog
  1143. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1144. return -EIO;
  1145. }
  1146. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1147. if (!isadat) {
  1148. return -EIO;
  1149. }
  1150. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1151. runtime->hw.rate_min = rate;
  1152. runtime->hw.rate_max = rate;
  1153. }
  1154. spin_lock_irq(&rme96->lock);
  1155. if (rme96->capture_substream != NULL) {
  1156. spin_unlock_irq(&rme96->lock);
  1157. return -EBUSY;
  1158. }
  1159. rme96->capture_substream = substream;
  1160. spin_unlock_irq(&rme96->lock);
  1161. rme96_set_buffer_size_constraint(rme96, runtime);
  1162. return 0;
  1163. }
  1164. static int
  1165. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1166. {
  1167. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1168. int spdif = 0;
  1169. spin_lock_irq(&rme96->lock);
  1170. if (RME96_ISPLAYING(rme96)) {
  1171. snd_rme96_playback_stop(rme96);
  1172. }
  1173. rme96->playback_substream = NULL;
  1174. rme96->playback_periodsize = 0;
  1175. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1176. spin_unlock_irq(&rme96->lock);
  1177. if (spdif) {
  1178. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1179. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1180. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1181. }
  1182. return 0;
  1183. }
  1184. static int
  1185. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1186. {
  1187. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1188. spin_lock_irq(&rme96->lock);
  1189. if (RME96_ISRECORDING(rme96)) {
  1190. snd_rme96_capture_stop(rme96);
  1191. }
  1192. rme96->capture_substream = NULL;
  1193. rme96->capture_periodsize = 0;
  1194. spin_unlock_irq(&rme96->lock);
  1195. return 0;
  1196. }
  1197. static int
  1198. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1199. {
  1200. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1201. spin_lock_irq(&rme96->lock);
  1202. if (RME96_ISPLAYING(rme96)) {
  1203. snd_rme96_playback_stop(rme96);
  1204. }
  1205. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1206. spin_unlock_irq(&rme96->lock);
  1207. return 0;
  1208. }
  1209. static int
  1210. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1211. {
  1212. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1213. spin_lock_irq(&rme96->lock);
  1214. if (RME96_ISRECORDING(rme96)) {
  1215. snd_rme96_capture_stop(rme96);
  1216. }
  1217. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1218. spin_unlock_irq(&rme96->lock);
  1219. return 0;
  1220. }
  1221. static int
  1222. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1223. int cmd)
  1224. {
  1225. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1226. switch (cmd) {
  1227. case SNDRV_PCM_TRIGGER_START:
  1228. if (!RME96_ISPLAYING(rme96)) {
  1229. if (substream != rme96->playback_substream) {
  1230. return -EBUSY;
  1231. }
  1232. snd_rme96_playback_start(rme96, 0);
  1233. }
  1234. break;
  1235. case SNDRV_PCM_TRIGGER_STOP:
  1236. if (RME96_ISPLAYING(rme96)) {
  1237. if (substream != rme96->playback_substream) {
  1238. return -EBUSY;
  1239. }
  1240. snd_rme96_playback_stop(rme96);
  1241. }
  1242. break;
  1243. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1244. if (RME96_ISPLAYING(rme96)) {
  1245. snd_rme96_playback_stop(rme96);
  1246. }
  1247. break;
  1248. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1249. if (!RME96_ISPLAYING(rme96)) {
  1250. snd_rme96_playback_start(rme96, 1);
  1251. }
  1252. break;
  1253. default:
  1254. return -EINVAL;
  1255. }
  1256. return 0;
  1257. }
  1258. static int
  1259. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1260. int cmd)
  1261. {
  1262. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1263. switch (cmd) {
  1264. case SNDRV_PCM_TRIGGER_START:
  1265. if (!RME96_ISRECORDING(rme96)) {
  1266. if (substream != rme96->capture_substream) {
  1267. return -EBUSY;
  1268. }
  1269. snd_rme96_capture_start(rme96, 0);
  1270. }
  1271. break;
  1272. case SNDRV_PCM_TRIGGER_STOP:
  1273. if (RME96_ISRECORDING(rme96)) {
  1274. if (substream != rme96->capture_substream) {
  1275. return -EBUSY;
  1276. }
  1277. snd_rme96_capture_stop(rme96);
  1278. }
  1279. break;
  1280. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1281. if (RME96_ISRECORDING(rme96)) {
  1282. snd_rme96_capture_stop(rme96);
  1283. }
  1284. break;
  1285. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1286. if (!RME96_ISRECORDING(rme96)) {
  1287. snd_rme96_capture_start(rme96, 1);
  1288. }
  1289. break;
  1290. default:
  1291. return -EINVAL;
  1292. }
  1293. return 0;
  1294. }
  1295. static snd_pcm_uframes_t
  1296. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1297. {
  1298. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1299. return snd_rme96_playback_ptr(rme96);
  1300. }
  1301. static snd_pcm_uframes_t
  1302. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1303. {
  1304. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1305. return snd_rme96_capture_ptr(rme96);
  1306. }
  1307. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1308. .open = snd_rme96_playback_spdif_open,
  1309. .close = snd_rme96_playback_close,
  1310. .ioctl = snd_pcm_lib_ioctl,
  1311. .hw_params = snd_rme96_playback_hw_params,
  1312. .prepare = snd_rme96_playback_prepare,
  1313. .trigger = snd_rme96_playback_trigger,
  1314. .pointer = snd_rme96_playback_pointer,
  1315. .copy = snd_rme96_playback_copy,
  1316. .silence = snd_rme96_playback_silence,
  1317. .mmap = snd_pcm_lib_mmap_iomem,
  1318. };
  1319. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1320. .open = snd_rme96_capture_spdif_open,
  1321. .close = snd_rme96_capture_close,
  1322. .ioctl = snd_pcm_lib_ioctl,
  1323. .hw_params = snd_rme96_capture_hw_params,
  1324. .prepare = snd_rme96_capture_prepare,
  1325. .trigger = snd_rme96_capture_trigger,
  1326. .pointer = snd_rme96_capture_pointer,
  1327. .copy = snd_rme96_capture_copy,
  1328. .mmap = snd_pcm_lib_mmap_iomem,
  1329. };
  1330. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1331. .open = snd_rme96_playback_adat_open,
  1332. .close = snd_rme96_playback_close,
  1333. .ioctl = snd_pcm_lib_ioctl,
  1334. .hw_params = snd_rme96_playback_hw_params,
  1335. .prepare = snd_rme96_playback_prepare,
  1336. .trigger = snd_rme96_playback_trigger,
  1337. .pointer = snd_rme96_playback_pointer,
  1338. .copy = snd_rme96_playback_copy,
  1339. .silence = snd_rme96_playback_silence,
  1340. .mmap = snd_pcm_lib_mmap_iomem,
  1341. };
  1342. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1343. .open = snd_rme96_capture_adat_open,
  1344. .close = snd_rme96_capture_close,
  1345. .ioctl = snd_pcm_lib_ioctl,
  1346. .hw_params = snd_rme96_capture_hw_params,
  1347. .prepare = snd_rme96_capture_prepare,
  1348. .trigger = snd_rme96_capture_trigger,
  1349. .pointer = snd_rme96_capture_pointer,
  1350. .copy = snd_rme96_capture_copy,
  1351. .mmap = snd_pcm_lib_mmap_iomem,
  1352. };
  1353. static void
  1354. snd_rme96_free(void *private_data)
  1355. {
  1356. struct rme96 *rme96 = (struct rme96 *)private_data;
  1357. if (rme96 == NULL) {
  1358. return;
  1359. }
  1360. if (rme96->irq >= 0) {
  1361. snd_rme96_playback_stop(rme96);
  1362. snd_rme96_capture_stop(rme96);
  1363. rme96->areg &= ~RME96_AR_DAC_EN;
  1364. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1365. free_irq(rme96->irq, (void *)rme96);
  1366. rme96->irq = -1;
  1367. }
  1368. if (rme96->iobase) {
  1369. iounmap(rme96->iobase);
  1370. rme96->iobase = NULL;
  1371. }
  1372. if (rme96->port) {
  1373. pci_release_regions(rme96->pci);
  1374. rme96->port = 0;
  1375. }
  1376. pci_disable_device(rme96->pci);
  1377. }
  1378. static void
  1379. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1380. {
  1381. struct rme96 *rme96 = pcm->private_data;
  1382. rme96->spdif_pcm = NULL;
  1383. }
  1384. static void
  1385. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1386. {
  1387. struct rme96 *rme96 = pcm->private_data;
  1388. rme96->adat_pcm = NULL;
  1389. }
  1390. static int
  1391. snd_rme96_create(struct rme96 *rme96)
  1392. {
  1393. struct pci_dev *pci = rme96->pci;
  1394. int err;
  1395. rme96->irq = -1;
  1396. spin_lock_init(&rme96->lock);
  1397. if ((err = pci_enable_device(pci)) < 0)
  1398. return err;
  1399. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1400. return err;
  1401. rme96->port = pci_resource_start(rme96->pci, 0);
  1402. rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE);
  1403. if (!rme96->iobase) {
  1404. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1405. return -ENOMEM;
  1406. }
  1407. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1408. KBUILD_MODNAME, rme96)) {
  1409. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1410. return -EBUSY;
  1411. }
  1412. rme96->irq = pci->irq;
  1413. /* read the card's revision number */
  1414. pci_read_config_byte(pci, 8, &rme96->rev);
  1415. /* set up ALSA pcm device for S/PDIF */
  1416. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1417. 1, 1, &rme96->spdif_pcm)) < 0)
  1418. {
  1419. return err;
  1420. }
  1421. rme96->spdif_pcm->private_data = rme96;
  1422. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1423. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1424. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1425. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1426. rme96->spdif_pcm->info_flags = 0;
  1427. /* set up ALSA pcm device for ADAT */
  1428. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1429. /* ADAT is not available on the base model */
  1430. rme96->adat_pcm = NULL;
  1431. } else {
  1432. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1433. 1, 1, &rme96->adat_pcm)) < 0)
  1434. {
  1435. return err;
  1436. }
  1437. rme96->adat_pcm->private_data = rme96;
  1438. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1439. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1440. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1441. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1442. rme96->adat_pcm->info_flags = 0;
  1443. }
  1444. rme96->playback_periodsize = 0;
  1445. rme96->capture_periodsize = 0;
  1446. /* make sure playback/capture is stopped, if by some reason active */
  1447. snd_rme96_playback_stop(rme96);
  1448. snd_rme96_capture_stop(rme96);
  1449. /* set default values in registers */
  1450. rme96->wcreg =
  1451. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1452. RME96_WCR_SEL | /* normal playback */
  1453. RME96_WCR_MASTER | /* set to master clock mode */
  1454. RME96_WCR_INP_0; /* set coaxial input */
  1455. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1456. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1457. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1458. /* reset the ADC */
  1459. writel(rme96->areg | RME96_AR_PD2,
  1460. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1461. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1462. /* reset and enable the DAC (order is important). */
  1463. snd_rme96_reset_dac(rme96);
  1464. rme96->areg |= RME96_AR_DAC_EN;
  1465. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1466. /* reset playback and record buffer pointers */
  1467. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1468. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1469. /* reset volume */
  1470. rme96->vol[0] = rme96->vol[1] = 0;
  1471. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1472. snd_rme96_apply_dac_volume(rme96);
  1473. }
  1474. /* init switch interface */
  1475. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1476. return err;
  1477. }
  1478. /* init proc interface */
  1479. snd_rme96_proc_init(rme96);
  1480. return 0;
  1481. }
  1482. /*
  1483. * proc interface
  1484. */
  1485. static void
  1486. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1487. {
  1488. int n;
  1489. struct rme96 *rme96 = entry->private_data;
  1490. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1491. snd_iprintf(buffer, rme96->card->longname);
  1492. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1493. snd_iprintf(buffer, "\nGeneral settings\n");
  1494. if (rme96->wcreg & RME96_WCR_IDIS) {
  1495. snd_iprintf(buffer, " period size: N/A (interrupts "
  1496. "disabled)\n");
  1497. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1498. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1499. } else {
  1500. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1501. }
  1502. snd_iprintf(buffer, "\nInput settings\n");
  1503. switch (snd_rme96_getinputtype(rme96)) {
  1504. case RME96_INPUT_OPTICAL:
  1505. snd_iprintf(buffer, " input: optical");
  1506. break;
  1507. case RME96_INPUT_COAXIAL:
  1508. snd_iprintf(buffer, " input: coaxial");
  1509. break;
  1510. case RME96_INPUT_INTERNAL:
  1511. snd_iprintf(buffer, " input: internal");
  1512. break;
  1513. case RME96_INPUT_XLR:
  1514. snd_iprintf(buffer, " input: XLR");
  1515. break;
  1516. case RME96_INPUT_ANALOG:
  1517. snd_iprintf(buffer, " input: analog");
  1518. break;
  1519. }
  1520. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1521. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1522. } else {
  1523. if (n) {
  1524. snd_iprintf(buffer, " (8 channels)\n");
  1525. } else {
  1526. snd_iprintf(buffer, " (2 channels)\n");
  1527. }
  1528. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1529. snd_rme96_capture_getrate(rme96, &n));
  1530. }
  1531. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1532. snd_iprintf(buffer, " sample format: 24 bit\n");
  1533. } else {
  1534. snd_iprintf(buffer, " sample format: 16 bit\n");
  1535. }
  1536. snd_iprintf(buffer, "\nOutput settings\n");
  1537. if (rme96->wcreg & RME96_WCR_SEL) {
  1538. snd_iprintf(buffer, " output signal: normal playback\n");
  1539. } else {
  1540. snd_iprintf(buffer, " output signal: same as input\n");
  1541. }
  1542. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1543. snd_rme96_playback_getrate(rme96));
  1544. if (rme96->wcreg & RME96_WCR_MODE24) {
  1545. snd_iprintf(buffer, " sample format: 24 bit\n");
  1546. } else {
  1547. snd_iprintf(buffer, " sample format: 16 bit\n");
  1548. }
  1549. if (rme96->areg & RME96_AR_WSEL) {
  1550. snd_iprintf(buffer, " sample clock source: word clock\n");
  1551. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1552. snd_iprintf(buffer, " sample clock source: internal\n");
  1553. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1554. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1555. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1556. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1557. } else {
  1558. snd_iprintf(buffer, " sample clock source: autosync\n");
  1559. }
  1560. if (rme96->wcreg & RME96_WCR_PRO) {
  1561. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1562. } else {
  1563. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1564. }
  1565. if (rme96->wcreg & RME96_WCR_EMP) {
  1566. snd_iprintf(buffer, " emphasis: on\n");
  1567. } else {
  1568. snd_iprintf(buffer, " emphasis: off\n");
  1569. }
  1570. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1571. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1572. } else {
  1573. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1574. }
  1575. if (RME96_HAS_ANALOG_IN(rme96)) {
  1576. snd_iprintf(buffer, "\nAnalog output settings\n");
  1577. switch (snd_rme96_getmontracks(rme96)) {
  1578. case RME96_MONITOR_TRACKS_1_2:
  1579. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1580. break;
  1581. case RME96_MONITOR_TRACKS_3_4:
  1582. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1583. break;
  1584. case RME96_MONITOR_TRACKS_5_6:
  1585. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1586. break;
  1587. case RME96_MONITOR_TRACKS_7_8:
  1588. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1589. break;
  1590. }
  1591. switch (snd_rme96_getattenuation(rme96)) {
  1592. case RME96_ATTENUATION_0:
  1593. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1594. break;
  1595. case RME96_ATTENUATION_6:
  1596. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1597. break;
  1598. case RME96_ATTENUATION_12:
  1599. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1600. break;
  1601. case RME96_ATTENUATION_18:
  1602. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1603. break;
  1604. }
  1605. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1606. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1607. }
  1608. }
  1609. static void snd_rme96_proc_init(struct rme96 *rme96)
  1610. {
  1611. struct snd_info_entry *entry;
  1612. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1613. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1614. }
  1615. /*
  1616. * control interface
  1617. */
  1618. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1619. static int
  1620. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1621. {
  1622. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1623. spin_lock_irq(&rme96->lock);
  1624. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1625. spin_unlock_irq(&rme96->lock);
  1626. return 0;
  1627. }
  1628. static int
  1629. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1630. {
  1631. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1632. unsigned int val;
  1633. int change;
  1634. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1635. spin_lock_irq(&rme96->lock);
  1636. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1637. change = val != rme96->wcreg;
  1638. rme96->wcreg = val;
  1639. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1640. spin_unlock_irq(&rme96->lock);
  1641. return change;
  1642. }
  1643. static int
  1644. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1645. {
  1646. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1647. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1648. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1649. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1650. uinfo->count = 1;
  1651. switch (rme96->pci->device) {
  1652. case PCI_DEVICE_ID_RME_DIGI96:
  1653. case PCI_DEVICE_ID_RME_DIGI96_8:
  1654. uinfo->value.enumerated.items = 3;
  1655. break;
  1656. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1657. uinfo->value.enumerated.items = 4;
  1658. break;
  1659. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1660. if (rme96->rev > 4) {
  1661. /* PST */
  1662. uinfo->value.enumerated.items = 4;
  1663. texts[3] = _texts[4]; /* Analog instead of XLR */
  1664. } else {
  1665. /* PAD */
  1666. uinfo->value.enumerated.items = 5;
  1667. }
  1668. break;
  1669. default:
  1670. snd_BUG();
  1671. break;
  1672. }
  1673. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1674. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1675. }
  1676. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1677. return 0;
  1678. }
  1679. static int
  1680. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1681. {
  1682. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1683. unsigned int items = 3;
  1684. spin_lock_irq(&rme96->lock);
  1685. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1686. switch (rme96->pci->device) {
  1687. case PCI_DEVICE_ID_RME_DIGI96:
  1688. case PCI_DEVICE_ID_RME_DIGI96_8:
  1689. items = 3;
  1690. break;
  1691. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1692. items = 4;
  1693. break;
  1694. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1695. if (rme96->rev > 4) {
  1696. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1697. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1698. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1699. }
  1700. items = 4;
  1701. } else {
  1702. items = 5;
  1703. }
  1704. break;
  1705. default:
  1706. snd_BUG();
  1707. break;
  1708. }
  1709. if (ucontrol->value.enumerated.item[0] >= items) {
  1710. ucontrol->value.enumerated.item[0] = items - 1;
  1711. }
  1712. spin_unlock_irq(&rme96->lock);
  1713. return 0;
  1714. }
  1715. static int
  1716. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1717. {
  1718. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1719. unsigned int val;
  1720. int change, items = 3;
  1721. switch (rme96->pci->device) {
  1722. case PCI_DEVICE_ID_RME_DIGI96:
  1723. case PCI_DEVICE_ID_RME_DIGI96_8:
  1724. items = 3;
  1725. break;
  1726. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1727. items = 4;
  1728. break;
  1729. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1730. if (rme96->rev > 4) {
  1731. items = 4;
  1732. } else {
  1733. items = 5;
  1734. }
  1735. break;
  1736. default:
  1737. snd_BUG();
  1738. break;
  1739. }
  1740. val = ucontrol->value.enumerated.item[0] % items;
  1741. /* special case for PST */
  1742. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1743. if (val == RME96_INPUT_XLR) {
  1744. val = RME96_INPUT_ANALOG;
  1745. }
  1746. }
  1747. spin_lock_irq(&rme96->lock);
  1748. change = (int)val != snd_rme96_getinputtype(rme96);
  1749. snd_rme96_setinputtype(rme96, val);
  1750. spin_unlock_irq(&rme96->lock);
  1751. return change;
  1752. }
  1753. static int
  1754. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1755. {
  1756. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1757. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1758. uinfo->count = 1;
  1759. uinfo->value.enumerated.items = 3;
  1760. if (uinfo->value.enumerated.item > 2) {
  1761. uinfo->value.enumerated.item = 2;
  1762. }
  1763. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1764. return 0;
  1765. }
  1766. static int
  1767. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1768. {
  1769. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1770. spin_lock_irq(&rme96->lock);
  1771. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1772. spin_unlock_irq(&rme96->lock);
  1773. return 0;
  1774. }
  1775. static int
  1776. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1777. {
  1778. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1779. unsigned int val;
  1780. int change;
  1781. val = ucontrol->value.enumerated.item[0] % 3;
  1782. spin_lock_irq(&rme96->lock);
  1783. change = (int)val != snd_rme96_getclockmode(rme96);
  1784. snd_rme96_setclockmode(rme96, val);
  1785. spin_unlock_irq(&rme96->lock);
  1786. return change;
  1787. }
  1788. static int
  1789. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1790. {
  1791. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1792. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1793. uinfo->count = 1;
  1794. uinfo->value.enumerated.items = 4;
  1795. if (uinfo->value.enumerated.item > 3) {
  1796. uinfo->value.enumerated.item = 3;
  1797. }
  1798. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1799. return 0;
  1800. }
  1801. static int
  1802. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1803. {
  1804. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1805. spin_lock_irq(&rme96->lock);
  1806. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1807. spin_unlock_irq(&rme96->lock);
  1808. return 0;
  1809. }
  1810. static int
  1811. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1812. {
  1813. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1814. unsigned int val;
  1815. int change;
  1816. val = ucontrol->value.enumerated.item[0] % 4;
  1817. spin_lock_irq(&rme96->lock);
  1818. change = (int)val != snd_rme96_getattenuation(rme96);
  1819. snd_rme96_setattenuation(rme96, val);
  1820. spin_unlock_irq(&rme96->lock);
  1821. return change;
  1822. }
  1823. static int
  1824. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1825. {
  1826. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1827. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1828. uinfo->count = 1;
  1829. uinfo->value.enumerated.items = 4;
  1830. if (uinfo->value.enumerated.item > 3) {
  1831. uinfo->value.enumerated.item = 3;
  1832. }
  1833. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1834. return 0;
  1835. }
  1836. static int
  1837. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1838. {
  1839. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1840. spin_lock_irq(&rme96->lock);
  1841. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1842. spin_unlock_irq(&rme96->lock);
  1843. return 0;
  1844. }
  1845. static int
  1846. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1847. {
  1848. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1849. unsigned int val;
  1850. int change;
  1851. val = ucontrol->value.enumerated.item[0] % 4;
  1852. spin_lock_irq(&rme96->lock);
  1853. change = (int)val != snd_rme96_getmontracks(rme96);
  1854. snd_rme96_setmontracks(rme96, val);
  1855. spin_unlock_irq(&rme96->lock);
  1856. return change;
  1857. }
  1858. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1859. {
  1860. u32 val = 0;
  1861. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1862. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1863. if (val & RME96_WCR_PRO)
  1864. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1865. else
  1866. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1867. return val;
  1868. }
  1869. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1870. {
  1871. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1872. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1873. if (val & RME96_WCR_PRO)
  1874. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1875. else
  1876. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1877. }
  1878. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1879. {
  1880. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1881. uinfo->count = 1;
  1882. return 0;
  1883. }
  1884. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1885. {
  1886. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1887. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1888. return 0;
  1889. }
  1890. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1891. {
  1892. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1893. int change;
  1894. u32 val;
  1895. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1896. spin_lock_irq(&rme96->lock);
  1897. change = val != rme96->wcreg_spdif;
  1898. rme96->wcreg_spdif = val;
  1899. spin_unlock_irq(&rme96->lock);
  1900. return change;
  1901. }
  1902. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1903. {
  1904. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1905. uinfo->count = 1;
  1906. return 0;
  1907. }
  1908. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1909. {
  1910. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1911. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1912. return 0;
  1913. }
  1914. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1915. {
  1916. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1917. int change;
  1918. u32 val;
  1919. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1920. spin_lock_irq(&rme96->lock);
  1921. change = val != rme96->wcreg_spdif_stream;
  1922. rme96->wcreg_spdif_stream = val;
  1923. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1924. rme96->wcreg |= val;
  1925. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1926. spin_unlock_irq(&rme96->lock);
  1927. return change;
  1928. }
  1929. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1930. {
  1931. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1932. uinfo->count = 1;
  1933. return 0;
  1934. }
  1935. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1936. {
  1937. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1938. return 0;
  1939. }
  1940. static int
  1941. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1942. {
  1943. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1944. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1945. uinfo->count = 2;
  1946. uinfo->value.integer.min = 0;
  1947. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1948. return 0;
  1949. }
  1950. static int
  1951. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1952. {
  1953. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1954. spin_lock_irq(&rme96->lock);
  1955. u->value.integer.value[0] = rme96->vol[0];
  1956. u->value.integer.value[1] = rme96->vol[1];
  1957. spin_unlock_irq(&rme96->lock);
  1958. return 0;
  1959. }
  1960. static int
  1961. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1962. {
  1963. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1964. int change = 0;
  1965. unsigned int vol, maxvol;
  1966. if (!RME96_HAS_ANALOG_OUT(rme96))
  1967. return -EINVAL;
  1968. maxvol = RME96_185X_MAX_OUT(rme96);
  1969. spin_lock_irq(&rme96->lock);
  1970. vol = u->value.integer.value[0];
  1971. if (vol != rme96->vol[0] && vol <= maxvol) {
  1972. rme96->vol[0] = vol;
  1973. change = 1;
  1974. }
  1975. vol = u->value.integer.value[1];
  1976. if (vol != rme96->vol[1] && vol <= maxvol) {
  1977. rme96->vol[1] = vol;
  1978. change = 1;
  1979. }
  1980. if (change)
  1981. snd_rme96_apply_dac_volume(rme96);
  1982. spin_unlock_irq(&rme96->lock);
  1983. return change;
  1984. }
  1985. static struct snd_kcontrol_new snd_rme96_controls[] = {
  1986. {
  1987. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1988. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  1989. .info = snd_rme96_control_spdif_info,
  1990. .get = snd_rme96_control_spdif_get,
  1991. .put = snd_rme96_control_spdif_put
  1992. },
  1993. {
  1994. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  1995. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1996. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  1997. .info = snd_rme96_control_spdif_stream_info,
  1998. .get = snd_rme96_control_spdif_stream_get,
  1999. .put = snd_rme96_control_spdif_stream_put
  2000. },
  2001. {
  2002. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2003. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2004. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2005. .info = snd_rme96_control_spdif_mask_info,
  2006. .get = snd_rme96_control_spdif_mask_get,
  2007. .private_value = IEC958_AES0_NONAUDIO |
  2008. IEC958_AES0_PROFESSIONAL |
  2009. IEC958_AES0_CON_EMPHASIS
  2010. },
  2011. {
  2012. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2013. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2014. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2015. .info = snd_rme96_control_spdif_mask_info,
  2016. .get = snd_rme96_control_spdif_mask_get,
  2017. .private_value = IEC958_AES0_NONAUDIO |
  2018. IEC958_AES0_PROFESSIONAL |
  2019. IEC958_AES0_PRO_EMPHASIS
  2020. },
  2021. {
  2022. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2023. .name = "Input Connector",
  2024. .info = snd_rme96_info_inputtype_control,
  2025. .get = snd_rme96_get_inputtype_control,
  2026. .put = snd_rme96_put_inputtype_control
  2027. },
  2028. {
  2029. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2030. .name = "Loopback Input",
  2031. .info = snd_rme96_info_loopback_control,
  2032. .get = snd_rme96_get_loopback_control,
  2033. .put = snd_rme96_put_loopback_control
  2034. },
  2035. {
  2036. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2037. .name = "Sample Clock Source",
  2038. .info = snd_rme96_info_clockmode_control,
  2039. .get = snd_rme96_get_clockmode_control,
  2040. .put = snd_rme96_put_clockmode_control
  2041. },
  2042. {
  2043. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2044. .name = "Monitor Tracks",
  2045. .info = snd_rme96_info_montracks_control,
  2046. .get = snd_rme96_get_montracks_control,
  2047. .put = snd_rme96_put_montracks_control
  2048. },
  2049. {
  2050. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2051. .name = "Attenuation",
  2052. .info = snd_rme96_info_attenuation_control,
  2053. .get = snd_rme96_get_attenuation_control,
  2054. .put = snd_rme96_put_attenuation_control
  2055. },
  2056. {
  2057. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2058. .name = "DAC Playback Volume",
  2059. .info = snd_rme96_dac_volume_info,
  2060. .get = snd_rme96_dac_volume_get,
  2061. .put = snd_rme96_dac_volume_put
  2062. }
  2063. };
  2064. static int
  2065. snd_rme96_create_switches(struct snd_card *card,
  2066. struct rme96 *rme96)
  2067. {
  2068. int idx, err;
  2069. struct snd_kcontrol *kctl;
  2070. for (idx = 0; idx < 7; idx++) {
  2071. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2072. return err;
  2073. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2074. rme96->spdif_ctl = kctl;
  2075. }
  2076. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2077. for (idx = 7; idx < 10; idx++)
  2078. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2079. return err;
  2080. }
  2081. return 0;
  2082. }
  2083. /*
  2084. * Card initialisation
  2085. */
  2086. static void snd_rme96_card_free(struct snd_card *card)
  2087. {
  2088. snd_rme96_free(card->private_data);
  2089. }
  2090. static int
  2091. snd_rme96_probe(struct pci_dev *pci,
  2092. const struct pci_device_id *pci_id)
  2093. {
  2094. static int dev;
  2095. struct rme96 *rme96;
  2096. struct snd_card *card;
  2097. int err;
  2098. u8 val;
  2099. if (dev >= SNDRV_CARDS) {
  2100. return -ENODEV;
  2101. }
  2102. if (!enable[dev]) {
  2103. dev++;
  2104. return -ENOENT;
  2105. }
  2106. err = snd_card_create(index[dev], id[dev], THIS_MODULE,
  2107. sizeof(struct rme96), &card);
  2108. if (err < 0)
  2109. return err;
  2110. card->private_free = snd_rme96_card_free;
  2111. rme96 = card->private_data;
  2112. rme96->card = card;
  2113. rme96->pci = pci;
  2114. snd_card_set_dev(card, &pci->dev);
  2115. if ((err = snd_rme96_create(rme96)) < 0) {
  2116. snd_card_free(card);
  2117. return err;
  2118. }
  2119. strcpy(card->driver, "Digi96");
  2120. switch (rme96->pci->device) {
  2121. case PCI_DEVICE_ID_RME_DIGI96:
  2122. strcpy(card->shortname, "RME Digi96");
  2123. break;
  2124. case PCI_DEVICE_ID_RME_DIGI96_8:
  2125. strcpy(card->shortname, "RME Digi96/8");
  2126. break;
  2127. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2128. strcpy(card->shortname, "RME Digi96/8 PRO");
  2129. break;
  2130. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2131. pci_read_config_byte(rme96->pci, 8, &val);
  2132. if (val < 5) {
  2133. strcpy(card->shortname, "RME Digi96/8 PAD");
  2134. } else {
  2135. strcpy(card->shortname, "RME Digi96/8 PST");
  2136. }
  2137. break;
  2138. }
  2139. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2140. rme96->port, rme96->irq);
  2141. if ((err = snd_card_register(card)) < 0) {
  2142. snd_card_free(card);
  2143. return err;
  2144. }
  2145. pci_set_drvdata(pci, card);
  2146. dev++;
  2147. return 0;
  2148. }
  2149. static void snd_rme96_remove(struct pci_dev *pci)
  2150. {
  2151. snd_card_free(pci_get_drvdata(pci));
  2152. pci_set_drvdata(pci, NULL);
  2153. }
  2154. static struct pci_driver rme96_driver = {
  2155. .name = KBUILD_MODNAME,
  2156. .id_table = snd_rme96_ids,
  2157. .probe = snd_rme96_probe,
  2158. .remove = snd_rme96_remove,
  2159. };
  2160. module_pci_driver(rme96_driver);