i915_drm.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _UAPI_I915_DRM_H_
  27. #define _UAPI_I915_DRM_H_
  28. #include <drm/drm.h>
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. /* Each region is a minimum of 16k, and there are at most 255 of them.
  33. */
  34. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  35. * of chars for next/prev indices */
  36. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  37. typedef struct _drm_i915_init {
  38. enum {
  39. I915_INIT_DMA = 0x01,
  40. I915_CLEANUP_DMA = 0x02,
  41. I915_RESUME_DMA = 0x03
  42. } func;
  43. unsigned int mmio_offset;
  44. int sarea_priv_offset;
  45. unsigned int ring_start;
  46. unsigned int ring_end;
  47. unsigned int ring_size;
  48. unsigned int front_offset;
  49. unsigned int back_offset;
  50. unsigned int depth_offset;
  51. unsigned int w;
  52. unsigned int h;
  53. unsigned int pitch;
  54. unsigned int pitch_bits;
  55. unsigned int back_pitch;
  56. unsigned int depth_pitch;
  57. unsigned int cpp;
  58. unsigned int chipset;
  59. } drm_i915_init_t;
  60. typedef struct _drm_i915_sarea {
  61. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  62. int last_upload; /* last time texture was uploaded */
  63. int last_enqueue; /* last time a buffer was enqueued */
  64. int last_dispatch; /* age of the most recently dispatched buffer */
  65. int ctxOwner; /* last context to upload state */
  66. int texAge;
  67. int pf_enabled; /* is pageflipping allowed? */
  68. int pf_active;
  69. int pf_current_page; /* which buffer is being displayed? */
  70. int perf_boxes; /* performance boxes to be displayed */
  71. int width, height; /* screen size in pixels */
  72. drm_handle_t front_handle;
  73. int front_offset;
  74. int front_size;
  75. drm_handle_t back_handle;
  76. int back_offset;
  77. int back_size;
  78. drm_handle_t depth_handle;
  79. int depth_offset;
  80. int depth_size;
  81. drm_handle_t tex_handle;
  82. int tex_offset;
  83. int tex_size;
  84. int log_tex_granularity;
  85. int pitch;
  86. int rotation; /* 0, 90, 180 or 270 */
  87. int rotated_offset;
  88. int rotated_size;
  89. int rotated_pitch;
  90. int virtualX, virtualY;
  91. unsigned int front_tiled;
  92. unsigned int back_tiled;
  93. unsigned int depth_tiled;
  94. unsigned int rotated_tiled;
  95. unsigned int rotated2_tiled;
  96. int pipeA_x;
  97. int pipeA_y;
  98. int pipeA_w;
  99. int pipeA_h;
  100. int pipeB_x;
  101. int pipeB_y;
  102. int pipeB_w;
  103. int pipeB_h;
  104. /* fill out some space for old userspace triple buffer */
  105. drm_handle_t unused_handle;
  106. __u32 unused1, unused2, unused3;
  107. /* buffer object handles for static buffers. May change
  108. * over the lifetime of the client.
  109. */
  110. __u32 front_bo_handle;
  111. __u32 back_bo_handle;
  112. __u32 unused_bo_handle;
  113. __u32 depth_bo_handle;
  114. } drm_i915_sarea_t;
  115. /* due to userspace building against these headers we need some compat here */
  116. #define planeA_x pipeA_x
  117. #define planeA_y pipeA_y
  118. #define planeA_w pipeA_w
  119. #define planeA_h pipeA_h
  120. #define planeB_x pipeB_x
  121. #define planeB_y pipeB_y
  122. #define planeB_w pipeB_w
  123. #define planeB_h pipeB_h
  124. /* Flags for perf_boxes
  125. */
  126. #define I915_BOX_RING_EMPTY 0x1
  127. #define I915_BOX_FLIP 0x2
  128. #define I915_BOX_WAIT 0x4
  129. #define I915_BOX_TEXTURE_LOAD 0x8
  130. #define I915_BOX_LOST_CONTEXT 0x10
  131. /* I915 specific ioctls
  132. * The device specific ioctl range is 0x40 to 0x79.
  133. */
  134. #define DRM_I915_INIT 0x00
  135. #define DRM_I915_FLUSH 0x01
  136. #define DRM_I915_FLIP 0x02
  137. #define DRM_I915_BATCHBUFFER 0x03
  138. #define DRM_I915_IRQ_EMIT 0x04
  139. #define DRM_I915_IRQ_WAIT 0x05
  140. #define DRM_I915_GETPARAM 0x06
  141. #define DRM_I915_SETPARAM 0x07
  142. #define DRM_I915_ALLOC 0x08
  143. #define DRM_I915_FREE 0x09
  144. #define DRM_I915_INIT_HEAP 0x0a
  145. #define DRM_I915_CMDBUFFER 0x0b
  146. #define DRM_I915_DESTROY_HEAP 0x0c
  147. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  148. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  149. #define DRM_I915_VBLANK_SWAP 0x0f
  150. #define DRM_I915_HWS_ADDR 0x11
  151. #define DRM_I915_GEM_INIT 0x13
  152. #define DRM_I915_GEM_EXECBUFFER 0x14
  153. #define DRM_I915_GEM_PIN 0x15
  154. #define DRM_I915_GEM_UNPIN 0x16
  155. #define DRM_I915_GEM_BUSY 0x17
  156. #define DRM_I915_GEM_THROTTLE 0x18
  157. #define DRM_I915_GEM_ENTERVT 0x19
  158. #define DRM_I915_GEM_LEAVEVT 0x1a
  159. #define DRM_I915_GEM_CREATE 0x1b
  160. #define DRM_I915_GEM_PREAD 0x1c
  161. #define DRM_I915_GEM_PWRITE 0x1d
  162. #define DRM_I915_GEM_MMAP 0x1e
  163. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  164. #define DRM_I915_GEM_SW_FINISH 0x20
  165. #define DRM_I915_GEM_SET_TILING 0x21
  166. #define DRM_I915_GEM_GET_TILING 0x22
  167. #define DRM_I915_GEM_GET_APERTURE 0x23
  168. #define DRM_I915_GEM_MMAP_GTT 0x24
  169. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  170. #define DRM_I915_GEM_MADVISE 0x26
  171. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  172. #define DRM_I915_OVERLAY_ATTRS 0x28
  173. #define DRM_I915_GEM_EXECBUFFER2 0x29
  174. #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
  175. #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
  176. #define DRM_I915_GEM_WAIT 0x2c
  177. #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
  178. #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
  179. #define DRM_I915_GEM_SET_CACHING 0x2f
  180. #define DRM_I915_GEM_GET_CACHING 0x30
  181. #define DRM_I915_REG_READ 0x31
  182. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  183. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  184. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  185. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  186. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  187. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  188. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  189. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  190. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  191. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  192. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  193. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  194. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  195. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  196. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  197. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  198. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  199. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  200. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  201. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  202. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  203. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  204. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  205. #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
  206. #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
  207. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  208. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  209. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  210. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  211. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  212. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  213. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  214. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  215. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  216. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  217. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  218. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  219. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  220. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  221. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  222. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  223. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  224. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  225. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  226. #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
  227. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
  228. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
  229. #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
  230. /* Allow drivers to submit batchbuffers directly to hardware, relying
  231. * on the security mechanisms provided by hardware.
  232. */
  233. typedef struct drm_i915_batchbuffer {
  234. int start; /* agp offset */
  235. int used; /* nr bytes in use */
  236. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  237. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  238. int num_cliprects; /* mulitpass with multiple cliprects? */
  239. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  240. } drm_i915_batchbuffer_t;
  241. /* As above, but pass a pointer to userspace buffer which can be
  242. * validated by the kernel prior to sending to hardware.
  243. */
  244. typedef struct _drm_i915_cmdbuffer {
  245. char __user *buf; /* pointer to userspace command buffer */
  246. int sz; /* nr bytes in buf */
  247. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  248. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  249. int num_cliprects; /* mulitpass with multiple cliprects? */
  250. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  251. } drm_i915_cmdbuffer_t;
  252. /* Userspace can request & wait on irq's:
  253. */
  254. typedef struct drm_i915_irq_emit {
  255. int __user *irq_seq;
  256. } drm_i915_irq_emit_t;
  257. typedef struct drm_i915_irq_wait {
  258. int irq_seq;
  259. } drm_i915_irq_wait_t;
  260. /* Ioctl to query kernel params:
  261. */
  262. #define I915_PARAM_IRQ_ACTIVE 1
  263. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  264. #define I915_PARAM_LAST_DISPATCH 3
  265. #define I915_PARAM_CHIPSET_ID 4
  266. #define I915_PARAM_HAS_GEM 5
  267. #define I915_PARAM_NUM_FENCES_AVAIL 6
  268. #define I915_PARAM_HAS_OVERLAY 7
  269. #define I915_PARAM_HAS_PAGEFLIPPING 8
  270. #define I915_PARAM_HAS_EXECBUF2 9
  271. #define I915_PARAM_HAS_BSD 10
  272. #define I915_PARAM_HAS_BLT 11
  273. #define I915_PARAM_HAS_RELAXED_FENCING 12
  274. #define I915_PARAM_HAS_COHERENT_RINGS 13
  275. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  276. #define I915_PARAM_HAS_RELAXED_DELTA 15
  277. #define I915_PARAM_HAS_GEN7_SOL_RESET 16
  278. #define I915_PARAM_HAS_LLC 17
  279. #define I915_PARAM_HAS_ALIASING_PPGTT 18
  280. #define I915_PARAM_HAS_WAIT_TIMEOUT 19
  281. #define I915_PARAM_HAS_SEMAPHORES 20
  282. #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
  283. #define I915_PARAM_RSVD_FOR_FUTURE_USE 22
  284. #define I915_PARAM_HAS_SECURE_BATCHES 23
  285. #define I915_PARAM_HAS_PINNED_BATCHES 24
  286. #define I915_PARAM_HAS_EXEC_NO_RELOC 25
  287. #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
  288. typedef struct drm_i915_getparam {
  289. int param;
  290. int __user *value;
  291. } drm_i915_getparam_t;
  292. /* Ioctl to set kernel params:
  293. */
  294. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  295. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  296. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  297. #define I915_SETPARAM_NUM_USED_FENCES 4
  298. typedef struct drm_i915_setparam {
  299. int param;
  300. int value;
  301. } drm_i915_setparam_t;
  302. /* A memory manager for regions of shared memory:
  303. */
  304. #define I915_MEM_REGION_AGP 1
  305. typedef struct drm_i915_mem_alloc {
  306. int region;
  307. int alignment;
  308. int size;
  309. int __user *region_offset; /* offset from start of fb or agp */
  310. } drm_i915_mem_alloc_t;
  311. typedef struct drm_i915_mem_free {
  312. int region;
  313. int region_offset;
  314. } drm_i915_mem_free_t;
  315. typedef struct drm_i915_mem_init_heap {
  316. int region;
  317. int size;
  318. int start;
  319. } drm_i915_mem_init_heap_t;
  320. /* Allow memory manager to be torn down and re-initialized (eg on
  321. * rotate):
  322. */
  323. typedef struct drm_i915_mem_destroy_heap {
  324. int region;
  325. } drm_i915_mem_destroy_heap_t;
  326. /* Allow X server to configure which pipes to monitor for vblank signals
  327. */
  328. #define DRM_I915_VBLANK_PIPE_A 1
  329. #define DRM_I915_VBLANK_PIPE_B 2
  330. typedef struct drm_i915_vblank_pipe {
  331. int pipe;
  332. } drm_i915_vblank_pipe_t;
  333. /* Schedule buffer swap at given vertical blank:
  334. */
  335. typedef struct drm_i915_vblank_swap {
  336. drm_drawable_t drawable;
  337. enum drm_vblank_seq_type seqtype;
  338. unsigned int sequence;
  339. } drm_i915_vblank_swap_t;
  340. typedef struct drm_i915_hws_addr {
  341. __u64 addr;
  342. } drm_i915_hws_addr_t;
  343. struct drm_i915_gem_init {
  344. /**
  345. * Beginning offset in the GTT to be managed by the DRM memory
  346. * manager.
  347. */
  348. __u64 gtt_start;
  349. /**
  350. * Ending offset in the GTT to be managed by the DRM memory
  351. * manager.
  352. */
  353. __u64 gtt_end;
  354. };
  355. struct drm_i915_gem_create {
  356. /**
  357. * Requested size for the object.
  358. *
  359. * The (page-aligned) allocated size for the object will be returned.
  360. */
  361. __u64 size;
  362. /**
  363. * Returned handle for the object.
  364. *
  365. * Object handles are nonzero.
  366. */
  367. __u32 handle;
  368. __u32 pad;
  369. };
  370. struct drm_i915_gem_pread {
  371. /** Handle for the object being read. */
  372. __u32 handle;
  373. __u32 pad;
  374. /** Offset into the object to read from */
  375. __u64 offset;
  376. /** Length of data to read */
  377. __u64 size;
  378. /**
  379. * Pointer to write the data into.
  380. *
  381. * This is a fixed-size type for 32/64 compatibility.
  382. */
  383. __u64 data_ptr;
  384. };
  385. struct drm_i915_gem_pwrite {
  386. /** Handle for the object being written to. */
  387. __u32 handle;
  388. __u32 pad;
  389. /** Offset into the object to write to */
  390. __u64 offset;
  391. /** Length of data to write */
  392. __u64 size;
  393. /**
  394. * Pointer to read the data from.
  395. *
  396. * This is a fixed-size type for 32/64 compatibility.
  397. */
  398. __u64 data_ptr;
  399. };
  400. struct drm_i915_gem_mmap {
  401. /** Handle for the object being mapped. */
  402. __u32 handle;
  403. __u32 pad;
  404. /** Offset in the object to map. */
  405. __u64 offset;
  406. /**
  407. * Length of data to map.
  408. *
  409. * The value will be page-aligned.
  410. */
  411. __u64 size;
  412. /**
  413. * Returned pointer the data was mapped at.
  414. *
  415. * This is a fixed-size type for 32/64 compatibility.
  416. */
  417. __u64 addr_ptr;
  418. };
  419. struct drm_i915_gem_mmap_gtt {
  420. /** Handle for the object being mapped. */
  421. __u32 handle;
  422. __u32 pad;
  423. /**
  424. * Fake offset to use for subsequent mmap call
  425. *
  426. * This is a fixed-size type for 32/64 compatibility.
  427. */
  428. __u64 offset;
  429. };
  430. struct drm_i915_gem_set_domain {
  431. /** Handle for the object */
  432. __u32 handle;
  433. /** New read domains */
  434. __u32 read_domains;
  435. /** New write domain */
  436. __u32 write_domain;
  437. };
  438. struct drm_i915_gem_sw_finish {
  439. /** Handle for the object */
  440. __u32 handle;
  441. };
  442. struct drm_i915_gem_relocation_entry {
  443. /**
  444. * Handle of the buffer being pointed to by this relocation entry.
  445. *
  446. * It's appealing to make this be an index into the mm_validate_entry
  447. * list to refer to the buffer, but this allows the driver to create
  448. * a relocation list for state buffers and not re-write it per
  449. * exec using the buffer.
  450. */
  451. __u32 target_handle;
  452. /**
  453. * Value to be added to the offset of the target buffer to make up
  454. * the relocation entry.
  455. */
  456. __u32 delta;
  457. /** Offset in the buffer the relocation entry will be written into */
  458. __u64 offset;
  459. /**
  460. * Offset value of the target buffer that the relocation entry was last
  461. * written as.
  462. *
  463. * If the buffer has the same offset as last time, we can skip syncing
  464. * and writing the relocation. This value is written back out by
  465. * the execbuffer ioctl when the relocation is written.
  466. */
  467. __u64 presumed_offset;
  468. /**
  469. * Target memory domains read by this operation.
  470. */
  471. __u32 read_domains;
  472. /**
  473. * Target memory domains written by this operation.
  474. *
  475. * Note that only one domain may be written by the whole
  476. * execbuffer operation, so that where there are conflicts,
  477. * the application will get -EINVAL back.
  478. */
  479. __u32 write_domain;
  480. };
  481. /** @{
  482. * Intel memory domains
  483. *
  484. * Most of these just align with the various caches in
  485. * the system and are used to flush and invalidate as
  486. * objects end up cached in different domains.
  487. */
  488. /** CPU cache */
  489. #define I915_GEM_DOMAIN_CPU 0x00000001
  490. /** Render cache, used by 2D and 3D drawing */
  491. #define I915_GEM_DOMAIN_RENDER 0x00000002
  492. /** Sampler cache, used by texture engine */
  493. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  494. /** Command queue, used to load batch buffers */
  495. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  496. /** Instruction cache, used by shader programs */
  497. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  498. /** Vertex address cache */
  499. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  500. /** GTT domain - aperture and scanout */
  501. #define I915_GEM_DOMAIN_GTT 0x00000040
  502. /** @} */
  503. struct drm_i915_gem_exec_object {
  504. /**
  505. * User's handle for a buffer to be bound into the GTT for this
  506. * operation.
  507. */
  508. __u32 handle;
  509. /** Number of relocations to be performed on this buffer */
  510. __u32 relocation_count;
  511. /**
  512. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  513. * the relocations to be performed in this buffer.
  514. */
  515. __u64 relocs_ptr;
  516. /** Required alignment in graphics aperture */
  517. __u64 alignment;
  518. /**
  519. * Returned value of the updated offset of the object, for future
  520. * presumed_offset writes.
  521. */
  522. __u64 offset;
  523. };
  524. struct drm_i915_gem_execbuffer {
  525. /**
  526. * List of buffers to be validated with their relocations to be
  527. * performend on them.
  528. *
  529. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  530. *
  531. * These buffers must be listed in an order such that all relocations
  532. * a buffer is performing refer to buffers that have already appeared
  533. * in the validate list.
  534. */
  535. __u64 buffers_ptr;
  536. __u32 buffer_count;
  537. /** Offset in the batchbuffer to start execution from. */
  538. __u32 batch_start_offset;
  539. /** Bytes used in batchbuffer from batch_start_offset */
  540. __u32 batch_len;
  541. __u32 DR1;
  542. __u32 DR4;
  543. __u32 num_cliprects;
  544. /** This is a struct drm_clip_rect *cliprects */
  545. __u64 cliprects_ptr;
  546. };
  547. struct drm_i915_gem_exec_object2 {
  548. /**
  549. * User's handle for a buffer to be bound into the GTT for this
  550. * operation.
  551. */
  552. __u32 handle;
  553. /** Number of relocations to be performed on this buffer */
  554. __u32 relocation_count;
  555. /**
  556. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  557. * the relocations to be performed in this buffer.
  558. */
  559. __u64 relocs_ptr;
  560. /** Required alignment in graphics aperture */
  561. __u64 alignment;
  562. /**
  563. * Returned value of the updated offset of the object, for future
  564. * presumed_offset writes.
  565. */
  566. __u64 offset;
  567. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  568. #define EXEC_OBJECT_NEEDS_GTT (1<<1)
  569. #define EXEC_OBJECT_WRITE (1<<2)
  570. #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_WRITE<<1)
  571. __u64 flags;
  572. __u64 rsvd1;
  573. __u64 rsvd2;
  574. };
  575. struct drm_i915_gem_execbuffer2 {
  576. /**
  577. * List of gem_exec_object2 structs
  578. */
  579. __u64 buffers_ptr;
  580. __u32 buffer_count;
  581. /** Offset in the batchbuffer to start execution from. */
  582. __u32 batch_start_offset;
  583. /** Bytes used in batchbuffer from batch_start_offset */
  584. __u32 batch_len;
  585. __u32 DR1;
  586. __u32 DR4;
  587. __u32 num_cliprects;
  588. /** This is a struct drm_clip_rect *cliprects */
  589. __u64 cliprects_ptr;
  590. #define I915_EXEC_RING_MASK (7<<0)
  591. #define I915_EXEC_DEFAULT (0<<0)
  592. #define I915_EXEC_RENDER (1<<0)
  593. #define I915_EXEC_BSD (2<<0)
  594. #define I915_EXEC_BLT (3<<0)
  595. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  596. * Gen6+ only supports relative addressing to dynamic state (default) and
  597. * absolute addressing.
  598. *
  599. * These flags are ignored for the BSD and BLT rings.
  600. */
  601. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  602. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  603. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  604. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  605. __u64 flags;
  606. __u64 rsvd1; /* now used for context info */
  607. __u64 rsvd2;
  608. };
  609. /** Resets the SO write offset registers for transform feedback on gen7. */
  610. #define I915_EXEC_GEN7_SOL_RESET (1<<8)
  611. /** Request a privileged ("secure") batch buffer. Note only available for
  612. * DRM_ROOT_ONLY | DRM_MASTER processes.
  613. */
  614. #define I915_EXEC_SECURE (1<<9)
  615. /** Inform the kernel that the batch is and will always be pinned. This
  616. * negates the requirement for a workaround to be performed to avoid
  617. * an incoherent CS (such as can be found on 830/845). If this flag is
  618. * not passed, the kernel will endeavour to make sure the batch is
  619. * coherent with the CS before execution. If this flag is passed,
  620. * userspace assumes the responsibility for ensuring the same.
  621. */
  622. #define I915_EXEC_IS_PINNED (1<<10)
  623. /** Provide a hint to the kernel that the command stream and auxilliary
  624. * state buffers already holds the correct presumed addresses and so the
  625. * relocation process may be skipped if no buffers need to be moved in
  626. * preparation for the execbuffer.
  627. */
  628. #define I915_EXEC_NO_RELOC (1<<11)
  629. /** Use the reloc.handle as an index into the exec object array rather
  630. * than as the per-file handle.
  631. */
  632. #define I915_EXEC_HANDLE_LUT (1<<12)
  633. #define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_HANDLE_LUT<<1)
  634. #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
  635. #define i915_execbuffer2_set_context_id(eb2, context) \
  636. (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  637. #define i915_execbuffer2_get_context_id(eb2) \
  638. ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  639. struct drm_i915_gem_pin {
  640. /** Handle of the buffer to be pinned. */
  641. __u32 handle;
  642. __u32 pad;
  643. /** alignment required within the aperture */
  644. __u64 alignment;
  645. /** Returned GTT offset of the buffer. */
  646. __u64 offset;
  647. };
  648. struct drm_i915_gem_unpin {
  649. /** Handle of the buffer to be unpinned. */
  650. __u32 handle;
  651. __u32 pad;
  652. };
  653. struct drm_i915_gem_busy {
  654. /** Handle of the buffer to check for busy */
  655. __u32 handle;
  656. /** Return busy status (1 if busy, 0 if idle).
  657. * The high word is used to indicate on which rings the object
  658. * currently resides:
  659. * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
  660. */
  661. __u32 busy;
  662. };
  663. #define I915_CACHING_NONE 0
  664. #define I915_CACHING_CACHED 1
  665. struct drm_i915_gem_caching {
  666. /**
  667. * Handle of the buffer to set/get the caching level of. */
  668. __u32 handle;
  669. /**
  670. * Cacheing level to apply or return value
  671. *
  672. * bits0-15 are for generic caching control (i.e. the above defined
  673. * values). bits16-31 are reserved for platform-specific variations
  674. * (e.g. l3$ caching on gen7). */
  675. __u32 caching;
  676. };
  677. #define I915_TILING_NONE 0
  678. #define I915_TILING_X 1
  679. #define I915_TILING_Y 2
  680. #define I915_BIT_6_SWIZZLE_NONE 0
  681. #define I915_BIT_6_SWIZZLE_9 1
  682. #define I915_BIT_6_SWIZZLE_9_10 2
  683. #define I915_BIT_6_SWIZZLE_9_11 3
  684. #define I915_BIT_6_SWIZZLE_9_10_11 4
  685. /* Not seen by userland */
  686. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  687. /* Seen by userland. */
  688. #define I915_BIT_6_SWIZZLE_9_17 6
  689. #define I915_BIT_6_SWIZZLE_9_10_17 7
  690. struct drm_i915_gem_set_tiling {
  691. /** Handle of the buffer to have its tiling state updated */
  692. __u32 handle;
  693. /**
  694. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  695. * I915_TILING_Y).
  696. *
  697. * This value is to be set on request, and will be updated by the
  698. * kernel on successful return with the actual chosen tiling layout.
  699. *
  700. * The tiling mode may be demoted to I915_TILING_NONE when the system
  701. * has bit 6 swizzling that can't be managed correctly by GEM.
  702. *
  703. * Buffer contents become undefined when changing tiling_mode.
  704. */
  705. __u32 tiling_mode;
  706. /**
  707. * Stride in bytes for the object when in I915_TILING_X or
  708. * I915_TILING_Y.
  709. */
  710. __u32 stride;
  711. /**
  712. * Returned address bit 6 swizzling required for CPU access through
  713. * mmap mapping.
  714. */
  715. __u32 swizzle_mode;
  716. };
  717. struct drm_i915_gem_get_tiling {
  718. /** Handle of the buffer to get tiling state for. */
  719. __u32 handle;
  720. /**
  721. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  722. * I915_TILING_Y).
  723. */
  724. __u32 tiling_mode;
  725. /**
  726. * Returned address bit 6 swizzling required for CPU access through
  727. * mmap mapping.
  728. */
  729. __u32 swizzle_mode;
  730. };
  731. struct drm_i915_gem_get_aperture {
  732. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  733. __u64 aper_size;
  734. /**
  735. * Available space in the aperture used by i915_gem_execbuffer, in
  736. * bytes
  737. */
  738. __u64 aper_available_size;
  739. };
  740. struct drm_i915_get_pipe_from_crtc_id {
  741. /** ID of CRTC being requested **/
  742. __u32 crtc_id;
  743. /** pipe of requested CRTC **/
  744. __u32 pipe;
  745. };
  746. #define I915_MADV_WILLNEED 0
  747. #define I915_MADV_DONTNEED 1
  748. #define __I915_MADV_PURGED 2 /* internal state */
  749. struct drm_i915_gem_madvise {
  750. /** Handle of the buffer to change the backing store advice */
  751. __u32 handle;
  752. /* Advice: either the buffer will be needed again in the near future,
  753. * or wont be and could be discarded under memory pressure.
  754. */
  755. __u32 madv;
  756. /** Whether the backing store still exists. */
  757. __u32 retained;
  758. };
  759. /* flags */
  760. #define I915_OVERLAY_TYPE_MASK 0xff
  761. #define I915_OVERLAY_YUV_PLANAR 0x01
  762. #define I915_OVERLAY_YUV_PACKED 0x02
  763. #define I915_OVERLAY_RGB 0x03
  764. #define I915_OVERLAY_DEPTH_MASK 0xff00
  765. #define I915_OVERLAY_RGB24 0x1000
  766. #define I915_OVERLAY_RGB16 0x2000
  767. #define I915_OVERLAY_RGB15 0x3000
  768. #define I915_OVERLAY_YUV422 0x0100
  769. #define I915_OVERLAY_YUV411 0x0200
  770. #define I915_OVERLAY_YUV420 0x0300
  771. #define I915_OVERLAY_YUV410 0x0400
  772. #define I915_OVERLAY_SWAP_MASK 0xff0000
  773. #define I915_OVERLAY_NO_SWAP 0x000000
  774. #define I915_OVERLAY_UV_SWAP 0x010000
  775. #define I915_OVERLAY_Y_SWAP 0x020000
  776. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  777. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  778. #define I915_OVERLAY_ENABLE 0x01000000
  779. struct drm_intel_overlay_put_image {
  780. /* various flags and src format description */
  781. __u32 flags;
  782. /* source picture description */
  783. __u32 bo_handle;
  784. /* stride values and offsets are in bytes, buffer relative */
  785. __u16 stride_Y; /* stride for packed formats */
  786. __u16 stride_UV;
  787. __u32 offset_Y; /* offset for packet formats */
  788. __u32 offset_U;
  789. __u32 offset_V;
  790. /* in pixels */
  791. __u16 src_width;
  792. __u16 src_height;
  793. /* to compensate the scaling factors for partially covered surfaces */
  794. __u16 src_scan_width;
  795. __u16 src_scan_height;
  796. /* output crtc description */
  797. __u32 crtc_id;
  798. __u16 dst_x;
  799. __u16 dst_y;
  800. __u16 dst_width;
  801. __u16 dst_height;
  802. };
  803. /* flags */
  804. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  805. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  806. struct drm_intel_overlay_attrs {
  807. __u32 flags;
  808. __u32 color_key;
  809. __s32 brightness;
  810. __u32 contrast;
  811. __u32 saturation;
  812. __u32 gamma0;
  813. __u32 gamma1;
  814. __u32 gamma2;
  815. __u32 gamma3;
  816. __u32 gamma4;
  817. __u32 gamma5;
  818. };
  819. /*
  820. * Intel sprite handling
  821. *
  822. * Color keying works with a min/mask/max tuple. Both source and destination
  823. * color keying is allowed.
  824. *
  825. * Source keying:
  826. * Sprite pixels within the min & max values, masked against the color channels
  827. * specified in the mask field, will be transparent. All other pixels will
  828. * be displayed on top of the primary plane. For RGB surfaces, only the min
  829. * and mask fields will be used; ranged compares are not allowed.
  830. *
  831. * Destination keying:
  832. * Primary plane pixels that match the min value, masked against the color
  833. * channels specified in the mask field, will be replaced by corresponding
  834. * pixels from the sprite plane.
  835. *
  836. * Note that source & destination keying are exclusive; only one can be
  837. * active on a given plane.
  838. */
  839. #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
  840. #define I915_SET_COLORKEY_DESTINATION (1<<1)
  841. #define I915_SET_COLORKEY_SOURCE (1<<2)
  842. struct drm_intel_sprite_colorkey {
  843. __u32 plane_id;
  844. __u32 min_value;
  845. __u32 channel_mask;
  846. __u32 max_value;
  847. __u32 flags;
  848. };
  849. struct drm_i915_gem_wait {
  850. /** Handle of BO we shall wait on */
  851. __u32 bo_handle;
  852. __u32 flags;
  853. /** Number of nanoseconds to wait, Returns time remaining. */
  854. __s64 timeout_ns;
  855. };
  856. struct drm_i915_gem_context_create {
  857. /* output: id of new context*/
  858. __u32 ctx_id;
  859. __u32 pad;
  860. };
  861. struct drm_i915_gem_context_destroy {
  862. __u32 ctx_id;
  863. __u32 pad;
  864. };
  865. struct drm_i915_reg_read {
  866. __u64 offset;
  867. __u64 val; /* Return value */
  868. };
  869. #endif /* _UAPI_I915_DRM_H_ */