w1_io.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * w1_io.c
  3. *
  4. * Copyright (c) 2004 Evgeniy Polyakov <zbr@ioremap.net>
  5. *
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <asm/io.h>
  22. #include <linux/delay.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/module.h>
  25. #include "w1.h"
  26. #include "w1_log.h"
  27. static int w1_delay_parm = 1;
  28. module_param_named(delay_coef, w1_delay_parm, int, 0);
  29. static int w1_disable_irqs = 0;
  30. module_param_named(disable_irqs, w1_disable_irqs, int, 0);
  31. static u8 w1_crc8_table[] = {
  32. 0, 94, 188, 226, 97, 63, 221, 131, 194, 156, 126, 32, 163, 253, 31, 65,
  33. 157, 195, 33, 127, 252, 162, 64, 30, 95, 1, 227, 189, 62, 96, 130, 220,
  34. 35, 125, 159, 193, 66, 28, 254, 160, 225, 191, 93, 3, 128, 222, 60, 98,
  35. 190, 224, 2, 92, 223, 129, 99, 61, 124, 34, 192, 158, 29, 67, 161, 255,
  36. 70, 24, 250, 164, 39, 121, 155, 197, 132, 218, 56, 102, 229, 187, 89, 7,
  37. 219, 133, 103, 57, 186, 228, 6, 88, 25, 71, 165, 251, 120, 38, 196, 154,
  38. 101, 59, 217, 135, 4, 90, 184, 230, 167, 249, 27, 69, 198, 152, 122, 36,
  39. 248, 166, 68, 26, 153, 199, 37, 123, 58, 100, 134, 216, 91, 5, 231, 185,
  40. 140, 210, 48, 110, 237, 179, 81, 15, 78, 16, 242, 172, 47, 113, 147, 205,
  41. 17, 79, 173, 243, 112, 46, 204, 146, 211, 141, 111, 49, 178, 236, 14, 80,
  42. 175, 241, 19, 77, 206, 144, 114, 44, 109, 51, 209, 143, 12, 82, 176, 238,
  43. 50, 108, 142, 208, 83, 13, 239, 177, 240, 174, 76, 18, 145, 207, 45, 115,
  44. 202, 148, 118, 40, 171, 245, 23, 73, 8, 86, 180, 234, 105, 55, 213, 139,
  45. 87, 9, 235, 181, 54, 104, 138, 212, 149, 203, 41, 119, 244, 170, 72, 22,
  46. 233, 183, 85, 11, 136, 214, 52, 106, 43, 117, 151, 201, 74, 20, 246, 168,
  47. 116, 42, 200, 150, 21, 75, 169, 247, 182, 232, 10, 84, 215, 137, 107, 53
  48. };
  49. static void w1_delay(unsigned long tm)
  50. {
  51. udelay(tm * w1_delay_parm);
  52. }
  53. static void w1_write_bit(struct w1_master *dev, int bit);
  54. static u8 w1_read_bit(struct w1_master *dev);
  55. /**
  56. * Generates a write-0 or write-1 cycle and samples the level.
  57. */
  58. static u8 w1_touch_bit(struct w1_master *dev, int bit)
  59. {
  60. if (dev->bus_master->touch_bit)
  61. return dev->bus_master->touch_bit(dev->bus_master->data, bit);
  62. else if (bit)
  63. return w1_read_bit(dev);
  64. else {
  65. w1_write_bit(dev, 0);
  66. return 0;
  67. }
  68. }
  69. /**
  70. * Generates a write-0 or write-1 cycle.
  71. * Only call if dev->bus_master->touch_bit is NULL
  72. */
  73. static void w1_write_bit(struct w1_master *dev, int bit)
  74. {
  75. unsigned long flags = 0;
  76. if(w1_disable_irqs) local_irq_save(flags);
  77. if (bit) {
  78. dev->bus_master->write_bit(dev->bus_master->data, 0);
  79. w1_delay(6);
  80. dev->bus_master->write_bit(dev->bus_master->data, 1);
  81. w1_delay(64);
  82. } else {
  83. dev->bus_master->write_bit(dev->bus_master->data, 0);
  84. w1_delay(60);
  85. dev->bus_master->write_bit(dev->bus_master->data, 1);
  86. w1_delay(10);
  87. }
  88. if(w1_disable_irqs) local_irq_restore(flags);
  89. }
  90. /**
  91. * Pre-write operation, currently only supporting strong pullups.
  92. * Program the hardware for a strong pullup, if one has been requested and
  93. * the hardware supports it.
  94. *
  95. * @param dev the master device
  96. */
  97. static void w1_pre_write(struct w1_master *dev)
  98. {
  99. if (dev->pullup_duration &&
  100. dev->enable_pullup && dev->bus_master->set_pullup) {
  101. dev->bus_master->set_pullup(dev->bus_master->data,
  102. dev->pullup_duration);
  103. }
  104. }
  105. /**
  106. * Post-write operation, currently only supporting strong pullups.
  107. * If a strong pullup was requested, clear it if the hardware supports
  108. * them, or execute the delay otherwise, in either case clear the request.
  109. *
  110. * @param dev the master device
  111. */
  112. static void w1_post_write(struct w1_master *dev)
  113. {
  114. if (dev->pullup_duration) {
  115. if (dev->enable_pullup && dev->bus_master->set_pullup)
  116. dev->bus_master->set_pullup(dev->bus_master->data, 0);
  117. else
  118. msleep(dev->pullup_duration);
  119. dev->pullup_duration = 0;
  120. }
  121. }
  122. /**
  123. * Writes 8 bits.
  124. *
  125. * @param dev the master device
  126. * @param byte the byte to write
  127. */
  128. void w1_write_8(struct w1_master *dev, u8 byte)
  129. {
  130. int i;
  131. if (dev->bus_master->write_byte) {
  132. w1_pre_write(dev);
  133. dev->bus_master->write_byte(dev->bus_master->data, byte);
  134. }
  135. else
  136. for (i = 0; i < 8; ++i) {
  137. if (i == 7)
  138. w1_pre_write(dev);
  139. w1_touch_bit(dev, (byte >> i) & 0x1);
  140. }
  141. w1_post_write(dev);
  142. }
  143. EXPORT_SYMBOL_GPL(w1_write_8);
  144. /**
  145. * Generates a write-1 cycle and samples the level.
  146. * Only call if dev->bus_master->touch_bit is NULL
  147. */
  148. static u8 w1_read_bit(struct w1_master *dev)
  149. {
  150. int result;
  151. unsigned long flags = 0;
  152. /* sample timing is critical here */
  153. local_irq_save(flags);
  154. dev->bus_master->write_bit(dev->bus_master->data, 0);
  155. w1_delay(6);
  156. dev->bus_master->write_bit(dev->bus_master->data, 1);
  157. w1_delay(9);
  158. result = dev->bus_master->read_bit(dev->bus_master->data);
  159. local_irq_restore(flags);
  160. w1_delay(55);
  161. return result & 0x1;
  162. }
  163. /**
  164. * Does a triplet - used for searching ROM addresses.
  165. * Return bits:
  166. * bit 0 = id_bit
  167. * bit 1 = comp_bit
  168. * bit 2 = dir_taken
  169. * If both bits 0 & 1 are set, the search should be restarted.
  170. *
  171. * @param dev the master device
  172. * @param bdir the bit to write if both id_bit and comp_bit are 0
  173. * @return bit fields - see above
  174. */
  175. u8 w1_triplet(struct w1_master *dev, int bdir)
  176. {
  177. if (dev->bus_master->triplet)
  178. return dev->bus_master->triplet(dev->bus_master->data, bdir);
  179. else {
  180. u8 id_bit = w1_touch_bit(dev, 1);
  181. u8 comp_bit = w1_touch_bit(dev, 1);
  182. u8 retval;
  183. if (id_bit && comp_bit)
  184. return 0x03; /* error */
  185. if (!id_bit && !comp_bit) {
  186. /* Both bits are valid, take the direction given */
  187. retval = bdir ? 0x04 : 0;
  188. } else {
  189. /* Only one bit is valid, take that direction */
  190. bdir = id_bit;
  191. retval = id_bit ? 0x05 : 0x02;
  192. }
  193. if (dev->bus_master->touch_bit)
  194. w1_touch_bit(dev, bdir);
  195. else
  196. w1_write_bit(dev, bdir);
  197. return retval;
  198. }
  199. }
  200. /**
  201. * Reads 8 bits.
  202. *
  203. * @param dev the master device
  204. * @return the byte read
  205. */
  206. u8 w1_read_8(struct w1_master *dev)
  207. {
  208. int i;
  209. u8 res = 0;
  210. if (dev->bus_master->read_byte)
  211. res = dev->bus_master->read_byte(dev->bus_master->data);
  212. else
  213. for (i = 0; i < 8; ++i)
  214. res |= (w1_touch_bit(dev,1) << i);
  215. return res;
  216. }
  217. EXPORT_SYMBOL_GPL(w1_read_8);
  218. /**
  219. * Writes a series of bytes.
  220. *
  221. * @param dev the master device
  222. * @param buf pointer to the data to write
  223. * @param len the number of bytes to write
  224. */
  225. void w1_write_block(struct w1_master *dev, const u8 *buf, int len)
  226. {
  227. int i;
  228. if (dev->bus_master->write_block) {
  229. w1_pre_write(dev);
  230. dev->bus_master->write_block(dev->bus_master->data, buf, len);
  231. }
  232. else
  233. for (i = 0; i < len; ++i)
  234. w1_write_8(dev, buf[i]); /* calls w1_pre_write */
  235. w1_post_write(dev);
  236. }
  237. EXPORT_SYMBOL_GPL(w1_write_block);
  238. /**
  239. * Touches a series of bytes.
  240. *
  241. * @param dev the master device
  242. * @param buf pointer to the data to write
  243. * @param len the number of bytes to write
  244. */
  245. void w1_touch_block(struct w1_master *dev, u8 *buf, int len)
  246. {
  247. int i, j;
  248. u8 tmp;
  249. for (i = 0; i < len; ++i) {
  250. tmp = 0;
  251. for (j = 0; j < 8; ++j) {
  252. if (j == 7)
  253. w1_pre_write(dev);
  254. tmp |= w1_touch_bit(dev, (buf[i] >> j) & 0x1) << j;
  255. }
  256. buf[i] = tmp;
  257. }
  258. }
  259. EXPORT_SYMBOL_GPL(w1_touch_block);
  260. /**
  261. * Reads a series of bytes.
  262. *
  263. * @param dev the master device
  264. * @param buf pointer to the buffer to fill
  265. * @param len the number of bytes to read
  266. * @return the number of bytes read
  267. */
  268. u8 w1_read_block(struct w1_master *dev, u8 *buf, int len)
  269. {
  270. int i;
  271. u8 ret;
  272. if (dev->bus_master->read_block)
  273. ret = dev->bus_master->read_block(dev->bus_master->data, buf, len);
  274. else {
  275. for (i = 0; i < len; ++i)
  276. buf[i] = w1_read_8(dev);
  277. ret = len;
  278. }
  279. return ret;
  280. }
  281. EXPORT_SYMBOL_GPL(w1_read_block);
  282. /**
  283. * Issues a reset bus sequence.
  284. *
  285. * @param dev The bus master pointer
  286. * @return 0=Device present, 1=No device present or error
  287. */
  288. int w1_reset_bus(struct w1_master *dev)
  289. {
  290. int result;
  291. unsigned long flags = 0;
  292. if(w1_disable_irqs) local_irq_save(flags);
  293. if (dev->bus_master->reset_bus)
  294. result = dev->bus_master->reset_bus(dev->bus_master->data) & 0x1;
  295. else {
  296. dev->bus_master->write_bit(dev->bus_master->data, 0);
  297. /* minimum 480, max ? us
  298. * be nice and sleep, except 18b20 spec lists 960us maximum,
  299. * so until we can sleep with microsecond accuracy, spin.
  300. * Feel free to come up with some other way to give up the
  301. * cpu for such a short amount of time AND get it back in
  302. * the maximum amount of time.
  303. */
  304. w1_delay(500);
  305. dev->bus_master->write_bit(dev->bus_master->data, 1);
  306. w1_delay(70);
  307. result = dev->bus_master->read_bit(dev->bus_master->data) & 0x1;
  308. /* minmum 70 (above) + 430 = 500 us
  309. * There aren't any timing requirements between a reset and
  310. * the following transactions. Sleeping is safe here.
  311. */
  312. /* w1_delay(430); min required time */
  313. msleep(1);
  314. }
  315. if(w1_disable_irqs) local_irq_restore(flags);
  316. return result;
  317. }
  318. EXPORT_SYMBOL_GPL(w1_reset_bus);
  319. u8 w1_calc_crc8(u8 * data, int len)
  320. {
  321. u8 crc = 0;
  322. while (len--)
  323. crc = w1_crc8_table[crc ^ *data++];
  324. return crc;
  325. }
  326. EXPORT_SYMBOL_GPL(w1_calc_crc8);
  327. void w1_search_devices(struct w1_master *dev, u8 search_type, w1_slave_found_callback cb)
  328. {
  329. dev->attempts++;
  330. if (dev->bus_master->search)
  331. dev->bus_master->search(dev->bus_master->data, dev,
  332. search_type, cb);
  333. else
  334. w1_search(dev, search_type, cb);
  335. }
  336. /**
  337. * Resets the bus and then selects the slave by sending either a skip rom
  338. * or a rom match.
  339. * The w1 master lock must be held.
  340. *
  341. * @param sl the slave to select
  342. * @return 0=success, anything else=error
  343. */
  344. int w1_reset_select_slave(struct w1_slave *sl)
  345. {
  346. if (w1_reset_bus(sl->master))
  347. return -1;
  348. if (sl->master->slave_count == 1)
  349. w1_write_8(sl->master, W1_SKIP_ROM);
  350. else {
  351. u8 match[9] = {W1_MATCH_ROM, };
  352. u64 rn = le64_to_cpu(*((u64*)&sl->reg_num));
  353. memcpy(&match[1], &rn, 8);
  354. w1_write_block(sl->master, match, 9);
  355. }
  356. return 0;
  357. }
  358. EXPORT_SYMBOL_GPL(w1_reset_select_slave);
  359. /**
  360. * When the workflow with a slave amongst many requires several
  361. * successive commands a reset between each, this function is similar
  362. * to doing a reset then a match ROM for the last matched ROM. The
  363. * advantage being that the matched ROM step is skipped in favor of the
  364. * resume command. The slave must support the command of course.
  365. *
  366. * If the bus has only one slave, traditionnaly the match ROM is skipped
  367. * and a "SKIP ROM" is done for efficiency. On multi-slave busses, this
  368. * doesn't work of course, but the resume command is the next best thing.
  369. *
  370. * The w1 master lock must be held.
  371. *
  372. * @param dev the master device
  373. */
  374. int w1_reset_resume_command(struct w1_master *dev)
  375. {
  376. if (w1_reset_bus(dev))
  377. return -1;
  378. /* This will make only the last matched slave perform a skip ROM. */
  379. w1_write_8(dev, W1_RESUME_CMD);
  380. return 0;
  381. }
  382. EXPORT_SYMBOL_GPL(w1_reset_resume_command);
  383. /**
  384. * Put out a strong pull-up of the specified duration after the next write
  385. * operation. Not all hardware supports strong pullups. Hardware that
  386. * doesn't support strong pullups will sleep for the given time after the
  387. * write operation without a strong pullup. This is a one shot request for
  388. * the next write, specifying zero will clear a previous request.
  389. * The w1 master lock must be held.
  390. *
  391. * @param delay time in milliseconds
  392. * @return 0=success, anything else=error
  393. */
  394. void w1_next_pullup(struct w1_master *dev, int delay)
  395. {
  396. dev->pullup_duration = delay;
  397. }
  398. EXPORT_SYMBOL_GPL(w1_next_pullup);