sh_mobile_hdmi.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <video/sh_mobile_hdmi.h>
  28. #include <video/sh_mobile_lcdc.h>
  29. #include "sh_mobile_lcdcfb.h"
  30. /* HDMI Core Control Register (HTOP0) */
  31. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  32. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  33. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  34. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  35. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  36. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  37. bits 19..16 of Internal CTS */
  38. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  39. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  40. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  41. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  42. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  43. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  44. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  45. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  46. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  47. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  48. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  49. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  50. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  51. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  52. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  53. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  54. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  55. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  56. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  57. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  58. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  59. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  60. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  61. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  62. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  63. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  64. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  65. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  66. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  67. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  68. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  69. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  70. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  71. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  72. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  73. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  74. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  75. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  76. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  77. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  78. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  79. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  80. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  81. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  82. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  83. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  90. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  91. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  92. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  93. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  122. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  123. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  124. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  125. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  126. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  127. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  128. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  129. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  130. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  131. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  132. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  133. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  134. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  135. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  136. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  137. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  138. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  139. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  140. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  141. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  142. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  143. #define HDMI_SHA0 0xB9 /* sha0 */
  144. #define HDMI_SHA1 0xBA /* sha1 */
  145. #define HDMI_SHA2 0xBB /* sha2 */
  146. #define HDMI_SHA3 0xBC /* sha3 */
  147. #define HDMI_SHA4 0xBD /* sha4 */
  148. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  149. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  150. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  151. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  152. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  153. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  154. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  155. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  156. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  157. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  158. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  159. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  160. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  161. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  162. #define HDMI_AN_SEED 0xCC /* An seed */
  163. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  164. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  165. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  166. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  167. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  168. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  169. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  170. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  171. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  172. #define HDMI_PJ 0xD7 /* Pj */
  173. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  174. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  175. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  176. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  177. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  178. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  179. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  180. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  181. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  182. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  183. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  184. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  185. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  186. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  187. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  188. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  189. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  190. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  191. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  192. #define HDMI_AN_47_40 0xED /* An [47:40] */
  193. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  194. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  195. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  196. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  197. #define HDMI_TEST_MODE 0xFE /* Test mode */
  198. /* HDMI Control Register (HTOP1) */
  199. #define HDMI_HTOP1_TEST_MODE 0x0000 /* Test mode */
  200. #define HDMI_HTOP1_VIDEO_INPUT 0x0008 /* VideoInput */
  201. #define HDMI_HTOP1_CORE_RSTN 0x000C /* CoreResetn */
  202. #define HDMI_HTOP1_PLLBW 0x0018 /* PLLBW */
  203. #define HDMI_HTOP1_CLK_TO_PHY 0x001C /* Clk to Phy */
  204. #define HDMI_HTOP1_VIDEO_INPUT2 0x0020 /* VideoInput2 */
  205. #define HDMI_HTOP1_TISEMP0_1 0x0024 /* tisemp0-1 */
  206. #define HDMI_HTOP1_TISEMP2_C 0x0028 /* tisemp2-c */
  207. #define HDMI_HTOP1_TISIDRV 0x002C /* tisidrv */
  208. #define HDMI_HTOP1_TISEN 0x0034 /* tisen */
  209. #define HDMI_HTOP1_TISDREN 0x0038 /* tisdren */
  210. #define HDMI_HTOP1_CISRANGE 0x003C /* cisrange */
  211. #define HDMI_HTOP1_ENABLE_SELECTOR 0x0040 /* Enable Selector */
  212. #define HDMI_HTOP1_MACRO_RESET 0x0044 /* Macro reset */
  213. #define HDMI_HTOP1_PLL_CALIBRATION 0x0048 /* PLL calibration */
  214. #define HDMI_HTOP1_RE_CALIBRATION 0x004C /* Re-calibration */
  215. #define HDMI_HTOP1_CURRENT 0x0050 /* Current */
  216. #define HDMI_HTOP1_PLL_LOCK_DETECT 0x0054 /* PLL lock detect */
  217. #define HDMI_HTOP1_PHY_TEST_MODE 0x0058 /* PHY Test Mode */
  218. #define HDMI_HTOP1_CLK_SET 0x0080 /* Clock Set */
  219. #define HDMI_HTOP1_DDC_FAIL_SAFE 0x0084 /* DDC fail safe */
  220. #define HDMI_HTOP1_PRBS 0x0088 /* PRBS */
  221. #define HDMI_HTOP1_EDID_AINC_CONTROL 0x008C /* EDID ainc Control */
  222. #define HDMI_HTOP1_HTOP_DCL_MODE 0x00FC /* Deep Coloer Mode */
  223. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF0 0x0100 /* Deep Color:FRC COEF0 */
  224. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF1 0x0104 /* Deep Color:FRC COEF1 */
  225. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF2 0x0108 /* Deep Color:FRC COEF2 */
  226. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF3 0x010C /* Deep Color:FRC COEF3 */
  227. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF0_C 0x0110 /* Deep Color:FRC COEF0C */
  228. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF1_C 0x0114 /* Deep Color:FRC COEF1C */
  229. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF2_C 0x0118 /* Deep Color:FRC COEF2C */
  230. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF3_C 0x011C /* Deep Color:FRC COEF3C */
  231. #define HDMI_HTOP1_HTOP_DCL_FRC_MODE 0x0120 /* Deep Color:FRC Mode */
  232. #define HDMI_HTOP1_HTOP_DCL_RECT_START1 0x0124 /* Deep Color:Rect Start1 */
  233. #define HDMI_HTOP1_HTOP_DCL_RECT_SIZE1 0x0128 /* Deep Color:Rect Size1 */
  234. #define HDMI_HTOP1_HTOP_DCL_RECT_START2 0x012C /* Deep Color:Rect Start2 */
  235. #define HDMI_HTOP1_HTOP_DCL_RECT_SIZE2 0x0130 /* Deep Color:Rect Size2 */
  236. #define HDMI_HTOP1_HTOP_DCL_RECT_START3 0x0134 /* Deep Color:Rect Start3 */
  237. #define HDMI_HTOP1_HTOP_DCL_RECT_SIZE3 0x0138 /* Deep Color:Rect Size3 */
  238. #define HDMI_HTOP1_HTOP_DCL_RECT_START4 0x013C /* Deep Color:Rect Start4 */
  239. #define HDMI_HTOP1_HTOP_DCL_RECT_SIZE4 0x0140 /* Deep Color:Rect Size4 */
  240. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y1_1 0x0144 /* Deep Color:Fil Para Y1_1 */
  241. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y1_2 0x0148 /* Deep Color:Fil Para Y1_2 */
  242. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB1_1 0x014C /* Deep Color:Fil Para CB1_1 */
  243. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB1_2 0x0150 /* Deep Color:Fil Para CB1_2 */
  244. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR1_1 0x0154 /* Deep Color:Fil Para CR1_1 */
  245. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR1_2 0x0158 /* Deep Color:Fil Para CR1_2 */
  246. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y2_1 0x015C /* Deep Color:Fil Para Y2_1 */
  247. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y2_2 0x0160 /* Deep Color:Fil Para Y2_2 */
  248. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB2_1 0x0164 /* Deep Color:Fil Para CB2_1 */
  249. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB2_2 0x0168 /* Deep Color:Fil Para CB2_2 */
  250. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR2_1 0x016C /* Deep Color:Fil Para CR2_1 */
  251. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR2_2 0x0170 /* Deep Color:Fil Para CR2_2 */
  252. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_Y1 0x0174 /* Deep Color:Cor Para Y1 */
  253. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_CB1 0x0178 /* Deep Color:Cor Para CB1 */
  254. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_CR1 0x017C /* Deep Color:Cor Para CR1 */
  255. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_Y2 0x0180 /* Deep Color:Cor Para Y2 */
  256. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_CB2 0x0184 /* Deep Color:Cor Para CB2 */
  257. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_CR2 0x0188 /* Deep Color:Cor Para CR2 */
  258. #define HDMI_HTOP1_EDID_DATA_READ 0x0200 /* EDID Data Read 128Byte:0x03FC */
  259. enum hotplug_state {
  260. HDMI_HOTPLUG_DISCONNECTED,
  261. HDMI_HOTPLUG_CONNECTED,
  262. HDMI_HOTPLUG_EDID_DONE,
  263. };
  264. struct sh_hdmi {
  265. struct sh_mobile_lcdc_entity entity;
  266. void __iomem *base;
  267. void __iomem *htop1;
  268. enum hotplug_state hp_state; /* hot-plug status */
  269. u8 preprogrammed_vic; /* use a pre-programmed VIC or
  270. the external mode */
  271. u8 edid_block_addr;
  272. u8 edid_segment_nr;
  273. u8 edid_blocks;
  274. struct clk *hdmi_clk;
  275. struct device *dev;
  276. struct delayed_work edid_work;
  277. struct fb_videomode mode;
  278. struct fb_monspecs monspec;
  279. /* register access functions */
  280. void (*write)(struct sh_hdmi *hdmi, u8 data, u8 reg);
  281. u8 (*read)(struct sh_hdmi *hdmi, u8 reg);
  282. };
  283. #define entity_to_sh_hdmi(e) container_of(e, struct sh_hdmi, entity)
  284. static void __hdmi_write8(struct sh_hdmi *hdmi, u8 data, u8 reg)
  285. {
  286. iowrite8(data, hdmi->base + reg);
  287. }
  288. static u8 __hdmi_read8(struct sh_hdmi *hdmi, u8 reg)
  289. {
  290. return ioread8(hdmi->base + reg);
  291. }
  292. static void __hdmi_write32(struct sh_hdmi *hdmi, u8 data, u8 reg)
  293. {
  294. iowrite32((u32)data, hdmi->base + (reg * 4));
  295. udelay(100);
  296. }
  297. static u8 __hdmi_read32(struct sh_hdmi *hdmi, u8 reg)
  298. {
  299. return (u8)ioread32(hdmi->base + (reg * 4));
  300. }
  301. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  302. {
  303. hdmi->write(hdmi, data, reg);
  304. }
  305. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  306. {
  307. return hdmi->read(hdmi, reg);
  308. }
  309. static void hdmi_bit_set(struct sh_hdmi *hdmi, u8 mask, u8 data, u8 reg)
  310. {
  311. u8 val = hdmi_read(hdmi, reg);
  312. val &= ~mask;
  313. val |= (data & mask);
  314. hdmi_write(hdmi, val, reg);
  315. }
  316. static void hdmi_htop1_write(struct sh_hdmi *hdmi, u32 data, u32 reg)
  317. {
  318. iowrite32(data, hdmi->htop1 + reg);
  319. udelay(100);
  320. }
  321. static u32 hdmi_htop1_read(struct sh_hdmi *hdmi, u32 reg)
  322. {
  323. return ioread32(hdmi->htop1 + reg);
  324. }
  325. /*
  326. * HDMI sound
  327. */
  328. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  329. unsigned int reg)
  330. {
  331. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  332. return hdmi_read(hdmi, reg);
  333. }
  334. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  335. unsigned int reg,
  336. unsigned int value)
  337. {
  338. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  339. hdmi_write(hdmi, value, reg);
  340. return 0;
  341. }
  342. static struct snd_soc_dai_driver sh_hdmi_dai = {
  343. .name = "sh_mobile_hdmi-hifi",
  344. .playback = {
  345. .stream_name = "Playback",
  346. .channels_min = 2,
  347. .channels_max = 8,
  348. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  349. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  350. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  351. SNDRV_PCM_RATE_192000,
  352. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  353. },
  354. };
  355. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  356. {
  357. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  358. return 0;
  359. }
  360. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  361. .probe = sh_hdmi_snd_probe,
  362. .read = sh_hdmi_snd_read,
  363. .write = sh_hdmi_snd_write,
  364. };
  365. /*
  366. * HDMI video
  367. */
  368. /* External video parameter settings */
  369. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  370. {
  371. struct fb_videomode *mode = &hdmi->mode;
  372. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  373. u8 sync = 0;
  374. htotal = mode->xres + mode->right_margin + mode->left_margin
  375. + mode->hsync_len;
  376. hdelay = mode->hsync_len + mode->left_margin;
  377. hblank = mode->right_margin + hdelay;
  378. /*
  379. * Vertical timing looks a bit different in Figure 18,
  380. * but let's try the same first by setting offset = 0
  381. */
  382. vtotal = mode->yres + mode->upper_margin + mode->lower_margin
  383. + mode->vsync_len;
  384. vdelay = mode->vsync_len + mode->upper_margin;
  385. vblank = mode->lower_margin + vdelay;
  386. voffset = min(mode->upper_margin / 2, 6U);
  387. /*
  388. * [3]: VSYNC polarity: Positive
  389. * [2]: HSYNC polarity: Positive
  390. * [1]: Interlace/Progressive: Progressive
  391. * [0]: External video settings enable: used.
  392. */
  393. if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
  394. sync |= 4;
  395. if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
  396. sync |= 8;
  397. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  398. htotal, hblank, hdelay, mode->hsync_len,
  399. vtotal, vblank, vdelay, mode->vsync_len, sync);
  400. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  401. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  402. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  403. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  404. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  405. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  406. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  407. hdmi_write(hdmi, mode->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  408. hdmi_write(hdmi, mode->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  409. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  410. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  411. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  412. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  413. hdmi_write(hdmi, mode->vsync_len, HDMI_EXTERNAL_V_DURATION);
  414. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  415. if (!hdmi->preprogrammed_vic)
  416. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  417. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  418. }
  419. /**
  420. * sh_hdmi_video_config()
  421. */
  422. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  423. {
  424. /*
  425. * [7:4]: Audio sampling frequency: 48kHz
  426. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  427. * [0]: Internal/External DE select: internal
  428. */
  429. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  430. /*
  431. * [7:6]: Video output format: RGB 4:4:4
  432. * [5:4]: Input video data width: 8 bit
  433. * [3:1]: EAV/SAV location: channel 1
  434. * [0]: Video input color space: RGB
  435. */
  436. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  437. /*
  438. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  439. * left at 0 by default, this configures 24bpp and sets the Color Depth
  440. * (CD) field in the General Control Packet
  441. */
  442. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  443. }
  444. /**
  445. * sh_hdmi_audio_config()
  446. */
  447. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  448. {
  449. u8 data;
  450. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  451. /*
  452. * [7:4] L/R data swap control
  453. * [3:0] appropriate N[19:16]
  454. */
  455. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  456. /* appropriate N[15:8] */
  457. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  458. /* appropriate N[7:0] */
  459. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  460. /* [7:4] 48 kHz SPDIF not used */
  461. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  462. /*
  463. * [6:5] set required down sampling rate if required
  464. * [4:3] set required audio source
  465. */
  466. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  467. default:
  468. /* fall through */
  469. case HDMI_SND_SRC_I2S:
  470. data = 0x0 << 3;
  471. break;
  472. case HDMI_SND_SRC_SPDIF:
  473. data = 0x1 << 3;
  474. break;
  475. case HDMI_SND_SRC_DSD:
  476. data = 0x2 << 3;
  477. break;
  478. case HDMI_SND_SRC_HBR:
  479. data = 0x3 << 3;
  480. break;
  481. }
  482. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  483. /* [3:0] set sending channel number for channel status */
  484. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  485. /*
  486. * [5:2] set valid I2S source input pin
  487. * [1:0] set input I2S source mode
  488. */
  489. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  490. /* [7:4] set valid DSD source input pin */
  491. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  492. /* [7:0] set appropriate I2S input pin swap settings if required */
  493. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  494. /*
  495. * [7] set validity bit for channel status
  496. * [3:0] set original sample frequency for channel status
  497. */
  498. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  499. /*
  500. * [7] set value for channel status
  501. * [6] set value for channel status
  502. * [5] set copyright bit for channel status
  503. * [4:2] set additional information for channel status
  504. * [1:0] set clock accuracy for channel status
  505. */
  506. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  507. /* [7:0] set category code for channel status */
  508. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  509. /*
  510. * [7:4] set source number for channel status
  511. * [3:0] set word length for channel status
  512. */
  513. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  514. /* [7:4] set sample frequency for channel status */
  515. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  516. }
  517. /**
  518. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  519. */
  520. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  521. {
  522. if (hdmi->mode.pixclock < 10000) {
  523. /* for 1080p8bit 148MHz */
  524. hdmi_write(hdmi, 0x1d, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  525. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  526. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  527. hdmi_write(hdmi, 0x4c, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  528. hdmi_write(hdmi, 0x1e, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  529. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  530. hdmi_write(hdmi, 0x0e, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  531. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  532. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  533. } else if (hdmi->mode.pixclock < 30000) {
  534. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  535. /*
  536. * [1:0] Speed_A
  537. * [3:2] Speed_B
  538. * [4] PLLA_Bypass
  539. * [6] DRV_TEST_EN
  540. * [7] DRV_TEST_IN
  541. */
  542. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  543. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  544. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  545. /*
  546. * [2:0] BGR_I_OFFSET
  547. * [6:4] BGR_V_OFFSET
  548. */
  549. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  550. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  551. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  552. /*
  553. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  554. * LPF capacitance, LPF resistance[1]
  555. */
  556. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  557. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  558. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  559. /*
  560. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  561. * LPF capacitance, LPF resistance[1]
  562. */
  563. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  564. /* DRV_CONFIG, PE_CONFIG */
  565. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  566. /*
  567. * [2:0] AMON_SEL (4 == LPF voltage)
  568. * [4] PLLA_CONFIG[16]
  569. * [5] PLLB_CONFIG[16]
  570. */
  571. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  572. } else {
  573. /* for 480p8bit 27MHz */
  574. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  575. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  576. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  577. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  578. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  579. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  580. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  581. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  582. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  583. }
  584. }
  585. /**
  586. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  587. */
  588. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  589. {
  590. u8 vic;
  591. /* AVI InfoFrame */
  592. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  593. /* Packet Type = 0x82 */
  594. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  595. /* Version = 0x02 */
  596. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  597. /* Length = 13 (0x0D) */
  598. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  599. /* N. A. Checksum */
  600. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  601. /*
  602. * Y = RGB
  603. * A0 = No Data
  604. * B = Bar Data not valid
  605. * S = No Data
  606. */
  607. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  608. /*
  609. * [7:6] C = Colorimetry: no data
  610. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  611. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  612. */
  613. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  614. /*
  615. * ITC = No Data
  616. * EC = xvYCC601
  617. * Q = Default (depends on video format)
  618. * SC = No Known non_uniform Scaling
  619. */
  620. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  621. /*
  622. * VIC should be ignored if external config is used, so, we could just use 0,
  623. * but play safe and use a valid value in any case just in case
  624. */
  625. if (hdmi->preprogrammed_vic)
  626. vic = hdmi->preprogrammed_vic;
  627. else
  628. vic = 4;
  629. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  630. /* PR = No Repetition */
  631. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  632. /* Line Number of End of Top Bar (lower 8 bits) */
  633. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  634. /* Line Number of End of Top Bar (upper 8 bits) */
  635. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  636. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  637. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  638. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  639. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  640. /* Pixel Number of End of Left Bar (lower 8 bits) */
  641. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  642. /* Pixel Number of End of Left Bar (upper 8 bits) */
  643. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  644. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  645. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  646. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  647. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  648. }
  649. /**
  650. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  651. */
  652. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  653. {
  654. /* Audio InfoFrame */
  655. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  656. /* Packet Type = 0x84 */
  657. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  658. /* Version Number = 0x01 */
  659. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  660. /* 0 Length = 10 (0x0A) */
  661. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  662. /* n. a. Checksum */
  663. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  664. /* Audio Channel Count = Refer to Stream Header */
  665. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  666. /* Refer to Stream Header */
  667. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  668. /* Format depends on coding type (i.e. CT0...CT3) */
  669. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  670. /* Speaker Channel Allocation = Front Right + Front Left */
  671. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  672. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  673. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  674. /* Reserved (0) */
  675. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  676. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  677. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  678. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  679. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  680. }
  681. /**
  682. * sh_hdmi_configure() - Initialise HDMI for output
  683. */
  684. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  685. {
  686. /* Configure video format */
  687. sh_hdmi_video_config(hdmi);
  688. /* Configure audio format */
  689. sh_hdmi_audio_config(hdmi);
  690. /* Configure PHY */
  691. sh_hdmi_phy_config(hdmi);
  692. /* Auxiliary Video Information (AVI) InfoFrame */
  693. sh_hdmi_avi_infoframe_setup(hdmi);
  694. /* Audio InfoFrame */
  695. sh_hdmi_audio_infoframe_setup(hdmi);
  696. /*
  697. * Control packet auto send with VSYNC control: auto send
  698. * General control, Gamut metadata, ISRC, and ACP packets
  699. */
  700. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  701. /* FIXME */
  702. msleep(10);
  703. /* PS mode b->d, reset PLLA and PLLB */
  704. hdmi_bit_set(hdmi, 0xFC, 0x4C, HDMI_SYSTEM_CTRL);
  705. udelay(10);
  706. hdmi_bit_set(hdmi, 0xFC, 0x40, HDMI_SYSTEM_CTRL);
  707. }
  708. static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
  709. const struct fb_videomode *mode,
  710. unsigned long *hdmi_rate, unsigned long *parent_rate)
  711. {
  712. unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
  713. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  714. *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
  715. if ((long)*hdmi_rate < 0)
  716. *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
  717. rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
  718. if (rate_error && pdata->clk_optimize_parent)
  719. rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
  720. else if (clk_get_parent(hdmi->hdmi_clk))
  721. *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
  722. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
  723. mode->left_margin, mode->xres,
  724. mode->right_margin, mode->hsync_len,
  725. mode->upper_margin, mode->yres,
  726. mode->lower_margin, mode->vsync_len);
  727. dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
  728. rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
  729. mode->refresh, *parent_rate);
  730. return rate_error;
  731. }
  732. static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
  733. unsigned long *parent_rate)
  734. {
  735. struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
  736. const struct fb_videomode *mode, *found = NULL;
  737. unsigned int f_width = 0, f_height = 0, f_refresh = 0;
  738. unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
  739. bool scanning = false, preferred_bad = false;
  740. bool use_edid_mode = false;
  741. u8 edid[128];
  742. char *forced;
  743. int i;
  744. /* Read EDID */
  745. dev_dbg(hdmi->dev, "Read back EDID code:");
  746. for (i = 0; i < 128; i++) {
  747. edid[i] = (hdmi->htop1) ?
  748. (u8)hdmi_htop1_read(hdmi, HDMI_HTOP1_EDID_DATA_READ + (i * 4)) :
  749. hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  750. #ifdef DEBUG
  751. if ((i % 16) == 0) {
  752. printk(KERN_CONT "\n");
  753. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  754. } else {
  755. printk(KERN_CONT " %02X", edid[i]);
  756. }
  757. #endif
  758. }
  759. #ifdef DEBUG
  760. printk(KERN_CONT "\n");
  761. #endif
  762. if (!hdmi->edid_blocks) {
  763. fb_edid_to_monspecs(edid, &hdmi->monspec);
  764. hdmi->edid_blocks = edid[126] + 1;
  765. dev_dbg(hdmi->dev, "%d main modes, %d extension blocks\n",
  766. hdmi->monspec.modedb_len, hdmi->edid_blocks - 1);
  767. } else {
  768. dev_dbg(hdmi->dev, "Extension %u detected, DTD start %u\n",
  769. edid[0], edid[2]);
  770. fb_edid_add_monspecs(edid, &hdmi->monspec);
  771. }
  772. if (hdmi->edid_blocks > hdmi->edid_segment_nr * 2 +
  773. (hdmi->edid_block_addr >> 7) + 1) {
  774. /* More blocks to read */
  775. if (hdmi->edid_block_addr) {
  776. hdmi->edid_block_addr = 0;
  777. hdmi->edid_segment_nr++;
  778. } else {
  779. hdmi->edid_block_addr = 0x80;
  780. }
  781. /* Set EDID word address */
  782. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  783. /* Enable EDID interrupt */
  784. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  785. /* Set EDID segment pointer - starts reading EDID */
  786. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  787. return -EAGAIN;
  788. }
  789. /* All E-EDID blocks ready */
  790. dev_dbg(hdmi->dev, "%d main and extended modes\n", hdmi->monspec.modedb_len);
  791. fb_get_options("sh_mobile_lcdc", &forced);
  792. if (forced && *forced) {
  793. /* Only primitive parsing so far */
  794. i = sscanf(forced, "%ux%u@%u",
  795. &f_width, &f_height, &f_refresh);
  796. if (i < 2) {
  797. f_width = 0;
  798. f_height = 0;
  799. } else {
  800. /* The user wants us to use the EDID data */
  801. scanning = true;
  802. }
  803. dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
  804. f_width, f_height, f_refresh);
  805. }
  806. /* Walk monitor modes to find the best or the exact match */
  807. for (i = 0, mode = hdmi->monspec.modedb;
  808. i < hdmi->monspec.modedb_len && scanning;
  809. i++, mode++) {
  810. unsigned long rate_error;
  811. if (!f_width && !f_height) {
  812. /*
  813. * A parameter string "video=sh_mobile_lcdc:0x0" means
  814. * use the preferred EDID mode. If it is rejected by
  815. * .fb_check_var(), keep looking, until an acceptable
  816. * one is found.
  817. */
  818. if ((mode->flag & FB_MODE_IS_FIRST) || preferred_bad)
  819. scanning = false;
  820. else
  821. continue;
  822. } else if (f_width != mode->xres || f_height != mode->yres) {
  823. /* No interest in unmatching modes */
  824. continue;
  825. }
  826. rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
  827. if (scanning) {
  828. if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
  829. /*
  830. * Exact match if either the refresh rate
  831. * matches or it hasn't been specified and we've
  832. * found a mode, for which we can configure the
  833. * clock precisely
  834. */
  835. scanning = false;
  836. else if (found && found_rate_error <= rate_error)
  837. /*
  838. * We otherwise search for the closest matching
  839. * clock rate - either if no refresh rate has
  840. * been specified or we cannot find an exactly
  841. * matching one
  842. */
  843. continue;
  844. }
  845. /* Check if supported: sufficient fb memory, supported clock-rate */
  846. if (ch && ch->notify &&
  847. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_MODE, mode,
  848. NULL)) {
  849. scanning = true;
  850. preferred_bad = true;
  851. continue;
  852. }
  853. found = mode;
  854. found_rate_error = rate_error;
  855. use_edid_mode = true;
  856. }
  857. /*
  858. * TODO 1: if no default mode is present, postpone running the config
  859. * until after the LCDC channel is initialized.
  860. * TODO 2: consider registering the HDMI platform device from the LCDC
  861. * driver.
  862. */
  863. if (!found && hdmi->entity.def_mode.xres != 0) {
  864. found = &hdmi->entity.def_mode;
  865. found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate,
  866. parent_rate);
  867. }
  868. /* No cookie today */
  869. if (!found)
  870. return -ENXIO;
  871. if (found->xres == 640 && found->yres == 480 && found->refresh == 60)
  872. hdmi->preprogrammed_vic = 1;
  873. else if (found->xres == 720 && found->yres == 480 && found->refresh == 60)
  874. hdmi->preprogrammed_vic = 2;
  875. else if (found->xres == 720 && found->yres == 576 && found->refresh == 50)
  876. hdmi->preprogrammed_vic = 17;
  877. else if (found->xres == 1280 && found->yres == 720 && found->refresh == 60)
  878. hdmi->preprogrammed_vic = 4;
  879. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 24)
  880. hdmi->preprogrammed_vic = 32;
  881. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 50)
  882. hdmi->preprogrammed_vic = 31;
  883. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 60)
  884. hdmi->preprogrammed_vic = 16;
  885. else
  886. hdmi->preprogrammed_vic = 0;
  887. dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), "
  888. "clock error %luHz\n", use_edid_mode ? "EDID" : "default",
  889. hdmi->preprogrammed_vic ? "VIC" : "external", found->xres,
  890. found->yres, found->refresh, PICOS2KHZ(found->pixclock) * 1000,
  891. found_rate_error);
  892. hdmi->mode = *found;
  893. sh_hdmi_external_video_param(hdmi);
  894. return 0;
  895. }
  896. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  897. {
  898. struct sh_hdmi *hdmi = dev_id;
  899. u8 status1, status2, mask1, mask2;
  900. /* mode_b and PLLA and PLLB reset */
  901. hdmi_bit_set(hdmi, 0xFC, 0x2C, HDMI_SYSTEM_CTRL);
  902. /* How long shall reset be held? */
  903. udelay(10);
  904. /* mode_b and PLLA and PLLB reset release */
  905. hdmi_bit_set(hdmi, 0xFC, 0x20, HDMI_SYSTEM_CTRL);
  906. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  907. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  908. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  909. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  910. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  911. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  912. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  913. if (printk_ratelimit())
  914. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  915. irq, status1, mask1, status2, mask2);
  916. if (!((status1 & mask1) | (status2 & mask2))) {
  917. return IRQ_NONE;
  918. } else if (status1 & 0xc0) {
  919. u8 msens;
  920. /* Datasheet specifies 10ms... */
  921. udelay(500);
  922. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  923. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  924. /* Check, if hot plug & MSENS pin status are both high */
  925. if ((msens & 0xC0) == 0xC0) {
  926. /* Display plug in */
  927. hdmi->edid_segment_nr = 0;
  928. hdmi->edid_block_addr = 0;
  929. hdmi->edid_blocks = 0;
  930. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  931. /* Set EDID word address */
  932. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  933. /* Enable EDID interrupt */
  934. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  935. /* Set EDID segment pointer - starts reading EDID */
  936. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  937. } else if (!(status1 & 0x80)) {
  938. /* Display unplug, beware multiple interrupts */
  939. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED) {
  940. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  941. schedule_delayed_work(&hdmi->edid_work, 0);
  942. }
  943. /* display_off will switch back to mode_a */
  944. }
  945. } else if (status1 & 2) {
  946. /* EDID error interrupt: retry */
  947. /* Set EDID word address */
  948. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  949. /* Set EDID segment pointer */
  950. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  951. } else if (status1 & 4) {
  952. /* Disable EDID interrupt */
  953. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  954. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  955. }
  956. return IRQ_HANDLED;
  957. }
  958. static int sh_hdmi_display_on(struct sh_mobile_lcdc_entity *entity)
  959. {
  960. struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
  961. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__, hdmi,
  962. hdmi->hp_state);
  963. /*
  964. * hp_state can be set to
  965. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  966. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  967. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  968. */
  969. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  970. /* PS mode d->e. All functions are active */
  971. hdmi_bit_set(hdmi, 0xFC, 0x80, HDMI_SYSTEM_CTRL);
  972. dev_dbg(hdmi->dev, "HDMI running\n");
  973. }
  974. return hdmi->hp_state == HDMI_HOTPLUG_DISCONNECTED
  975. ? SH_MOBILE_LCDC_DISPLAY_DISCONNECTED
  976. : SH_MOBILE_LCDC_DISPLAY_CONNECTED;
  977. }
  978. static void sh_hdmi_display_off(struct sh_mobile_lcdc_entity *entity)
  979. {
  980. struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
  981. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, hdmi);
  982. /* PS mode e->a */
  983. hdmi_bit_set(hdmi, 0xFC, 0x10, HDMI_SYSTEM_CTRL);
  984. }
  985. static const struct sh_mobile_lcdc_entity_ops sh_hdmi_ops = {
  986. .display_on = sh_hdmi_display_on,
  987. .display_off = sh_hdmi_display_off,
  988. };
  989. /**
  990. * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
  991. * @hdmi: driver context
  992. * @hdmi_rate: HDMI clock frequency in Hz
  993. * @parent_rate: if != 0 - set parent clock rate for optimal precision
  994. * return: configured positive rate if successful
  995. * 0 if couldn't set the rate, but managed to enable the
  996. * clock, negative error, if couldn't enable the clock
  997. */
  998. static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
  999. unsigned long parent_rate)
  1000. {
  1001. int ret;
  1002. if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
  1003. ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
  1004. if (ret < 0) {
  1005. dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
  1006. hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
  1007. } else {
  1008. dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
  1009. }
  1010. }
  1011. ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
  1012. if (ret < 0) {
  1013. dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
  1014. hdmi_rate = 0;
  1015. } else {
  1016. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
  1017. }
  1018. return hdmi_rate;
  1019. }
  1020. /* Hotplug interrupt occurred, read EDID */
  1021. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  1022. {
  1023. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  1024. struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
  1025. int ret;
  1026. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__, hdmi,
  1027. hdmi->hp_state);
  1028. if (hdmi->hp_state == HDMI_HOTPLUG_CONNECTED) {
  1029. unsigned long parent_rate = 0, hdmi_rate;
  1030. ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
  1031. if (ret < 0)
  1032. goto out;
  1033. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  1034. /* Reconfigure the clock */
  1035. ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
  1036. if (ret < 0)
  1037. goto out;
  1038. msleep(10);
  1039. sh_hdmi_configure(hdmi);
  1040. /* Switched to another (d) power-save mode */
  1041. msleep(10);
  1042. if (ch && ch->notify)
  1043. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_CONNECT,
  1044. &hdmi->mode, &hdmi->monspec);
  1045. } else {
  1046. hdmi->monspec.modedb_len = 0;
  1047. fb_destroy_modedb(hdmi->monspec.modedb);
  1048. hdmi->monspec.modedb = NULL;
  1049. if (ch && ch->notify)
  1050. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_DISCONNECT,
  1051. NULL, NULL);
  1052. ret = 0;
  1053. }
  1054. out:
  1055. if (ret < 0 && ret != -EAGAIN)
  1056. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  1057. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, hdmi);
  1058. }
  1059. static void sh_hdmi_htop1_init(struct sh_hdmi *hdmi)
  1060. {
  1061. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_MODE);
  1062. hdmi_htop1_write(hdmi, 0x0000000b, 0x0010);
  1063. hdmi_htop1_write(hdmi, 0x00006710, HDMI_HTOP1_HTOP_DCL_FRC_MODE);
  1064. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y1_1);
  1065. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y1_2);
  1066. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB1_1);
  1067. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB1_2);
  1068. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR1_1);
  1069. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR1_2);
  1070. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y2_1);
  1071. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y2_2);
  1072. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB2_1);
  1073. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB2_2);
  1074. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR2_1);
  1075. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR2_2);
  1076. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_Y1);
  1077. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_CB1);
  1078. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_CR1);
  1079. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_Y2);
  1080. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_CB2);
  1081. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_CR2);
  1082. hdmi_htop1_write(hdmi, 0x00000008, HDMI_HTOP1_CURRENT);
  1083. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_TISEMP0_1);
  1084. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_TISEMP2_C);
  1085. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_PHY_TEST_MODE);
  1086. hdmi_htop1_write(hdmi, 0x00000081, HDMI_HTOP1_TISIDRV);
  1087. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_PLLBW);
  1088. hdmi_htop1_write(hdmi, 0x0000000f, HDMI_HTOP1_TISEN);
  1089. hdmi_htop1_write(hdmi, 0x0000000f, HDMI_HTOP1_TISDREN);
  1090. hdmi_htop1_write(hdmi, 0x00000003, HDMI_HTOP1_ENABLE_SELECTOR);
  1091. hdmi_htop1_write(hdmi, 0x00000001, HDMI_HTOP1_MACRO_RESET);
  1092. hdmi_htop1_write(hdmi, 0x00000016, HDMI_HTOP1_CISRANGE);
  1093. msleep(100);
  1094. hdmi_htop1_write(hdmi, 0x00000001, HDMI_HTOP1_ENABLE_SELECTOR);
  1095. msleep(100);
  1096. hdmi_htop1_write(hdmi, 0x00000003, HDMI_HTOP1_ENABLE_SELECTOR);
  1097. hdmi_htop1_write(hdmi, 0x00000001, HDMI_HTOP1_MACRO_RESET);
  1098. hdmi_htop1_write(hdmi, 0x0000000f, HDMI_HTOP1_TISEN);
  1099. hdmi_htop1_write(hdmi, 0x0000000f, HDMI_HTOP1_TISDREN);
  1100. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_VIDEO_INPUT);
  1101. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_CLK_TO_PHY);
  1102. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_VIDEO_INPUT2);
  1103. hdmi_htop1_write(hdmi, 0x0000000a, HDMI_HTOP1_CLK_SET);
  1104. }
  1105. static int __init sh_hdmi_probe(struct platform_device *pdev)
  1106. {
  1107. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  1108. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1109. struct resource *htop1_res;
  1110. int irq = platform_get_irq(pdev, 0), ret;
  1111. struct sh_hdmi *hdmi;
  1112. long rate;
  1113. if (!res || !pdata || irq < 0)
  1114. return -ENODEV;
  1115. htop1_res = NULL;
  1116. if (pdata->flags & HDMI_HAS_HTOP1) {
  1117. htop1_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1118. if (!htop1_res) {
  1119. dev_err(&pdev->dev, "htop1 needs register base\n");
  1120. return -EINVAL;
  1121. }
  1122. }
  1123. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  1124. if (!hdmi) {
  1125. dev_err(&pdev->dev, "Cannot allocate device data\n");
  1126. return -ENOMEM;
  1127. }
  1128. hdmi->dev = &pdev->dev;
  1129. hdmi->entity.owner = THIS_MODULE;
  1130. hdmi->entity.ops = &sh_hdmi_ops;
  1131. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  1132. if (IS_ERR(hdmi->hdmi_clk)) {
  1133. ret = PTR_ERR(hdmi->hdmi_clk);
  1134. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  1135. goto egetclk;
  1136. }
  1137. /* select register access functions */
  1138. if (pdata->flags & HDMI_32BIT_REG) {
  1139. hdmi->write = __hdmi_write32;
  1140. hdmi->read = __hdmi_read32;
  1141. } else {
  1142. hdmi->write = __hdmi_write8;
  1143. hdmi->read = __hdmi_read8;
  1144. }
  1145. /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
  1146. rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
  1147. if (rate > 0)
  1148. rate = sh_hdmi_clk_configure(hdmi, rate, 0);
  1149. if (rate < 0) {
  1150. ret = rate;
  1151. goto erate;
  1152. }
  1153. ret = clk_enable(hdmi->hdmi_clk);
  1154. if (ret < 0) {
  1155. dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
  1156. goto erate;
  1157. }
  1158. dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  1159. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  1160. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1161. ret = -EBUSY;
  1162. goto ereqreg;
  1163. }
  1164. hdmi->base = ioremap(res->start, resource_size(res));
  1165. if (!hdmi->base) {
  1166. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1167. ret = -ENOMEM;
  1168. goto emap;
  1169. }
  1170. platform_set_drvdata(pdev, &hdmi->entity);
  1171. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  1172. pm_runtime_enable(&pdev->dev);
  1173. pm_runtime_get_sync(&pdev->dev);
  1174. /* init interrupt polarity */
  1175. if (pdata->flags & HDMI_OUTPUT_PUSH_PULL)
  1176. hdmi_bit_set(hdmi, 0x02, 0x02, HDMI_SYSTEM_CTRL);
  1177. if (pdata->flags & HDMI_OUTPUT_POLARITY_HI)
  1178. hdmi_bit_set(hdmi, 0x01, 0x01, HDMI_SYSTEM_CTRL);
  1179. /* enable htop1 register if needed */
  1180. if (htop1_res) {
  1181. hdmi->htop1 = ioremap(htop1_res->start, resource_size(htop1_res));
  1182. if (!hdmi->htop1) {
  1183. dev_err(&pdev->dev, "control register region already claimed\n");
  1184. ret = -ENOMEM;
  1185. goto emap_htop1;
  1186. }
  1187. sh_hdmi_htop1_init(hdmi);
  1188. }
  1189. /* Product and revision IDs are 0 in sh-mobile version */
  1190. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  1191. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  1192. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  1193. dev_name(&pdev->dev), hdmi);
  1194. if (ret < 0) {
  1195. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  1196. goto ereqirq;
  1197. }
  1198. ret = snd_soc_register_codec(&pdev->dev,
  1199. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  1200. if (ret < 0) {
  1201. dev_err(&pdev->dev, "codec registration failed\n");
  1202. goto ecodec;
  1203. }
  1204. return 0;
  1205. ecodec:
  1206. free_irq(irq, hdmi);
  1207. ereqirq:
  1208. if (hdmi->htop1)
  1209. iounmap(hdmi->htop1);
  1210. emap_htop1:
  1211. pm_runtime_put(&pdev->dev);
  1212. pm_runtime_disable(&pdev->dev);
  1213. iounmap(hdmi->base);
  1214. emap:
  1215. release_mem_region(res->start, resource_size(res));
  1216. ereqreg:
  1217. clk_disable(hdmi->hdmi_clk);
  1218. erate:
  1219. clk_put(hdmi->hdmi_clk);
  1220. egetclk:
  1221. kfree(hdmi);
  1222. return ret;
  1223. }
  1224. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  1225. {
  1226. struct sh_hdmi *hdmi = entity_to_sh_hdmi(platform_get_drvdata(pdev));
  1227. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1228. int irq = platform_get_irq(pdev, 0);
  1229. snd_soc_unregister_codec(&pdev->dev);
  1230. /* No new work will be scheduled, wait for running ISR */
  1231. free_irq(irq, hdmi);
  1232. /* Wait for already scheduled work */
  1233. cancel_delayed_work_sync(&hdmi->edid_work);
  1234. pm_runtime_put(&pdev->dev);
  1235. pm_runtime_disable(&pdev->dev);
  1236. clk_disable(hdmi->hdmi_clk);
  1237. clk_put(hdmi->hdmi_clk);
  1238. if (hdmi->htop1)
  1239. iounmap(hdmi->htop1);
  1240. iounmap(hdmi->base);
  1241. release_mem_region(res->start, resource_size(res));
  1242. kfree(hdmi);
  1243. return 0;
  1244. }
  1245. static struct platform_driver sh_hdmi_driver = {
  1246. .remove = __exit_p(sh_hdmi_remove),
  1247. .driver = {
  1248. .name = "sh-mobile-hdmi",
  1249. },
  1250. };
  1251. static int __init sh_hdmi_init(void)
  1252. {
  1253. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  1254. }
  1255. module_init(sh_hdmi_init);
  1256. static void __exit sh_hdmi_exit(void)
  1257. {
  1258. platform_driver_unregister(&sh_hdmi_driver);
  1259. }
  1260. module_exit(sh_hdmi_exit);
  1261. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  1262. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  1263. MODULE_LICENSE("GPL v2");