s3c-fb.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050
  1. /* linux/drivers/video/s3c-fb.c
  2. *
  3. * Copyright 2008 Openmoko Inc.
  4. * Copyright 2008-2010 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * Samsung SoC Framebuffer driver
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software FoundatIon.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/slab.h>
  19. #include <linux/init.h>
  20. #include <linux/clk.h>
  21. #include <linux/fb.h>
  22. #include <linux/io.h>
  23. #include <linux/uaccess.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/pm_runtime.h>
  26. #include <video/samsung_fimd.h>
  27. #include <mach/map.h>
  28. #include <plat/fb.h>
  29. /* This driver will export a number of framebuffer interfaces depending
  30. * on the configuration passed in via the platform data. Each fb instance
  31. * maps to a hardware window. Currently there is no support for runtime
  32. * setting of the alpha-blending functions that each window has, so only
  33. * window 0 is actually useful.
  34. *
  35. * Window 0 is treated specially, it is used for the basis of the LCD
  36. * output timings and as the control for the output power-down state.
  37. */
  38. /* note, the previous use of <mach/regs-fb.h> to get platform specific data
  39. * has been replaced by using the platform device name to pick the correct
  40. * configuration data for the system.
  41. */
  42. #ifdef CONFIG_FB_S3C_DEBUG_REGWRITE
  43. #undef writel
  44. #define writel(v, r) do { \
  45. pr_debug("%s: %08x => %p\n", __func__, (unsigned int)v, r); \
  46. __raw_writel(v, r); \
  47. } while (0)
  48. #endif /* FB_S3C_DEBUG_REGWRITE */
  49. /* irq_flags bits */
  50. #define S3C_FB_VSYNC_IRQ_EN 0
  51. #define VSYNC_TIMEOUT_MSEC 50
  52. struct s3c_fb;
  53. #define VALID_BPP(x) (1 << ((x) - 1))
  54. #define OSD_BASE(win, variant) ((variant).osd + ((win) * (variant).osd_stride))
  55. #define VIDOSD_A(win, variant) (OSD_BASE(win, variant) + 0x00)
  56. #define VIDOSD_B(win, variant) (OSD_BASE(win, variant) + 0x04)
  57. #define VIDOSD_C(win, variant) (OSD_BASE(win, variant) + 0x08)
  58. #define VIDOSD_D(win, variant) (OSD_BASE(win, variant) + 0x0C)
  59. /**
  60. * struct s3c_fb_variant - fb variant information
  61. * @is_2443: Set if S3C2443/S3C2416 style hardware.
  62. * @nr_windows: The number of windows.
  63. * @vidtcon: The base for the VIDTCONx registers
  64. * @wincon: The base for the WINxCON registers.
  65. * @winmap: The base for the WINxMAP registers.
  66. * @keycon: The abse for the WxKEYCON registers.
  67. * @buf_start: Offset of buffer start registers.
  68. * @buf_size: Offset of buffer size registers.
  69. * @buf_end: Offset of buffer end registers.
  70. * @osd: The base for the OSD registers.
  71. * @palette: Address of palette memory, or 0 if none.
  72. * @has_prtcon: Set if has PRTCON register.
  73. * @has_shadowcon: Set if has SHADOWCON register.
  74. * @has_blendcon: Set if has BLENDCON register.
  75. * @has_clksel: Set if VIDCON0 register has CLKSEL bit.
  76. * @has_fixvclk: Set if VIDCON1 register has FIXVCLK bits.
  77. */
  78. struct s3c_fb_variant {
  79. unsigned int is_2443:1;
  80. unsigned short nr_windows;
  81. unsigned int vidtcon;
  82. unsigned short wincon;
  83. unsigned short winmap;
  84. unsigned short keycon;
  85. unsigned short buf_start;
  86. unsigned short buf_end;
  87. unsigned short buf_size;
  88. unsigned short osd;
  89. unsigned short osd_stride;
  90. unsigned short palette[S3C_FB_MAX_WIN];
  91. unsigned int has_prtcon:1;
  92. unsigned int has_shadowcon:1;
  93. unsigned int has_blendcon:1;
  94. unsigned int has_clksel:1;
  95. unsigned int has_fixvclk:1;
  96. };
  97. /**
  98. * struct s3c_fb_win_variant
  99. * @has_osd_c: Set if has OSD C register.
  100. * @has_osd_d: Set if has OSD D register.
  101. * @has_osd_alpha: Set if can change alpha transparency for a window.
  102. * @palette_sz: Size of palette in entries.
  103. * @palette_16bpp: Set if palette is 16bits wide.
  104. * @osd_size_off: If != 0, supports setting up OSD for a window; the appropriate
  105. * register is located at the given offset from OSD_BASE.
  106. * @valid_bpp: 1 bit per BPP setting to show valid bits-per-pixel.
  107. *
  108. * valid_bpp bit x is set if (x+1)BPP is supported.
  109. */
  110. struct s3c_fb_win_variant {
  111. unsigned int has_osd_c:1;
  112. unsigned int has_osd_d:1;
  113. unsigned int has_osd_alpha:1;
  114. unsigned int palette_16bpp:1;
  115. unsigned short osd_size_off;
  116. unsigned short palette_sz;
  117. u32 valid_bpp;
  118. };
  119. /**
  120. * struct s3c_fb_driverdata - per-device type driver data for init time.
  121. * @variant: The variant information for this driver.
  122. * @win: The window information for each window.
  123. */
  124. struct s3c_fb_driverdata {
  125. struct s3c_fb_variant variant;
  126. struct s3c_fb_win_variant *win[S3C_FB_MAX_WIN];
  127. };
  128. /**
  129. * struct s3c_fb_palette - palette information
  130. * @r: Red bitfield.
  131. * @g: Green bitfield.
  132. * @b: Blue bitfield.
  133. * @a: Alpha bitfield.
  134. */
  135. struct s3c_fb_palette {
  136. struct fb_bitfield r;
  137. struct fb_bitfield g;
  138. struct fb_bitfield b;
  139. struct fb_bitfield a;
  140. };
  141. /**
  142. * struct s3c_fb_win - per window private data for each framebuffer.
  143. * @windata: The platform data supplied for the window configuration.
  144. * @parent: The hardware that this window is part of.
  145. * @fbinfo: Pointer pack to the framebuffer info for this window.
  146. * @varint: The variant information for this window.
  147. * @palette_buffer: Buffer/cache to hold palette entries.
  148. * @pseudo_palette: For use in TRUECOLOUR modes for entries 0..15/
  149. * @index: The window number of this window.
  150. * @palette: The bitfields for changing r/g/b into a hardware palette entry.
  151. */
  152. struct s3c_fb_win {
  153. struct s3c_fb_pd_win *windata;
  154. struct s3c_fb *parent;
  155. struct fb_info *fbinfo;
  156. struct s3c_fb_palette palette;
  157. struct s3c_fb_win_variant variant;
  158. u32 *palette_buffer;
  159. u32 pseudo_palette[16];
  160. unsigned int index;
  161. };
  162. /**
  163. * struct s3c_fb_vsync - vsync information
  164. * @wait: a queue for processes waiting for vsync
  165. * @count: vsync interrupt count
  166. */
  167. struct s3c_fb_vsync {
  168. wait_queue_head_t wait;
  169. unsigned int count;
  170. };
  171. /**
  172. * struct s3c_fb - overall hardware state of the hardware
  173. * @slock: The spinlock protection for this data structure.
  174. * @dev: The device that we bound to, for printing, etc.
  175. * @bus_clk: The clk (hclk) feeding our interface and possibly pixclk.
  176. * @lcd_clk: The clk (sclk) feeding pixclk.
  177. * @regs: The mapped hardware registers.
  178. * @variant: Variant information for this hardware.
  179. * @enabled: A bitmask of enabled hardware windows.
  180. * @output_on: Flag if the physical output is enabled.
  181. * @pdata: The platform configuration data passed with the device.
  182. * @windows: The hardware windows that have been claimed.
  183. * @irq_no: IRQ line number
  184. * @irq_flags: irq flags
  185. * @vsync_info: VSYNC-related information (count, queues...)
  186. */
  187. struct s3c_fb {
  188. spinlock_t slock;
  189. struct device *dev;
  190. struct clk *bus_clk;
  191. struct clk *lcd_clk;
  192. void __iomem *regs;
  193. struct s3c_fb_variant variant;
  194. unsigned char enabled;
  195. bool output_on;
  196. struct s3c_fb_platdata *pdata;
  197. struct s3c_fb_win *windows[S3C_FB_MAX_WIN];
  198. int irq_no;
  199. unsigned long irq_flags;
  200. struct s3c_fb_vsync vsync_info;
  201. };
  202. /**
  203. * s3c_fb_validate_win_bpp - validate the bits-per-pixel for this mode.
  204. * @win: The device window.
  205. * @bpp: The bit depth.
  206. */
  207. static bool s3c_fb_validate_win_bpp(struct s3c_fb_win *win, unsigned int bpp)
  208. {
  209. return win->variant.valid_bpp & VALID_BPP(bpp);
  210. }
  211. /**
  212. * s3c_fb_check_var() - framebuffer layer request to verify a given mode.
  213. * @var: The screen information to verify.
  214. * @info: The framebuffer device.
  215. *
  216. * Framebuffer layer call to verify the given information and allow us to
  217. * update various information depending on the hardware capabilities.
  218. */
  219. static int s3c_fb_check_var(struct fb_var_screeninfo *var,
  220. struct fb_info *info)
  221. {
  222. struct s3c_fb_win *win = info->par;
  223. struct s3c_fb *sfb = win->parent;
  224. dev_dbg(sfb->dev, "checking parameters\n");
  225. var->xres_virtual = max(var->xres_virtual, var->xres);
  226. var->yres_virtual = max(var->yres_virtual, var->yres);
  227. if (!s3c_fb_validate_win_bpp(win, var->bits_per_pixel)) {
  228. dev_dbg(sfb->dev, "win %d: unsupported bpp %d\n",
  229. win->index, var->bits_per_pixel);
  230. return -EINVAL;
  231. }
  232. /* always ensure these are zero, for drop through cases below */
  233. var->transp.offset = 0;
  234. var->transp.length = 0;
  235. switch (var->bits_per_pixel) {
  236. case 1:
  237. case 2:
  238. case 4:
  239. case 8:
  240. if (sfb->variant.palette[win->index] != 0) {
  241. /* non palletised, A:1,R:2,G:3,B:2 mode */
  242. var->red.offset = 5;
  243. var->green.offset = 2;
  244. var->blue.offset = 0;
  245. var->red.length = 2;
  246. var->green.length = 3;
  247. var->blue.length = 2;
  248. var->transp.offset = 7;
  249. var->transp.length = 1;
  250. } else {
  251. var->red.offset = 0;
  252. var->red.length = var->bits_per_pixel;
  253. var->green = var->red;
  254. var->blue = var->red;
  255. }
  256. break;
  257. case 19:
  258. /* 666 with one bit alpha/transparency */
  259. var->transp.offset = 18;
  260. var->transp.length = 1;
  261. /* drop through */
  262. case 18:
  263. var->bits_per_pixel = 32;
  264. /* 666 format */
  265. var->red.offset = 12;
  266. var->green.offset = 6;
  267. var->blue.offset = 0;
  268. var->red.length = 6;
  269. var->green.length = 6;
  270. var->blue.length = 6;
  271. break;
  272. case 16:
  273. /* 16 bpp, 565 format */
  274. var->red.offset = 11;
  275. var->green.offset = 5;
  276. var->blue.offset = 0;
  277. var->red.length = 5;
  278. var->green.length = 6;
  279. var->blue.length = 5;
  280. break;
  281. case 32:
  282. case 28:
  283. case 25:
  284. var->transp.length = var->bits_per_pixel - 24;
  285. var->transp.offset = 24;
  286. /* drop through */
  287. case 24:
  288. /* our 24bpp is unpacked, so 32bpp */
  289. var->bits_per_pixel = 32;
  290. var->red.offset = 16;
  291. var->red.length = 8;
  292. var->green.offset = 8;
  293. var->green.length = 8;
  294. var->blue.offset = 0;
  295. var->blue.length = 8;
  296. break;
  297. default:
  298. dev_err(sfb->dev, "invalid bpp\n");
  299. return -EINVAL;
  300. }
  301. dev_dbg(sfb->dev, "%s: verified parameters\n", __func__);
  302. return 0;
  303. }
  304. /**
  305. * s3c_fb_calc_pixclk() - calculate the divider to create the pixel clock.
  306. * @sfb: The hardware state.
  307. * @pixclock: The pixel clock wanted, in picoseconds.
  308. *
  309. * Given the specified pixel clock, work out the necessary divider to get
  310. * close to the output frequency.
  311. */
  312. static int s3c_fb_calc_pixclk(struct s3c_fb *sfb, unsigned int pixclk)
  313. {
  314. unsigned long clk;
  315. unsigned long long tmp;
  316. unsigned int result;
  317. if (sfb->variant.has_clksel)
  318. clk = clk_get_rate(sfb->bus_clk);
  319. else
  320. clk = clk_get_rate(sfb->lcd_clk);
  321. tmp = (unsigned long long)clk;
  322. tmp *= pixclk;
  323. do_div(tmp, 1000000000UL);
  324. result = (unsigned int)tmp / 1000;
  325. dev_dbg(sfb->dev, "pixclk=%u, clk=%lu, div=%d (%lu)\n",
  326. pixclk, clk, result, result ? clk / result : clk);
  327. return result;
  328. }
  329. /**
  330. * s3c_fb_align_word() - align pixel count to word boundary
  331. * @bpp: The number of bits per pixel
  332. * @pix: The value to be aligned.
  333. *
  334. * Align the given pixel count so that it will start on an 32bit word
  335. * boundary.
  336. */
  337. static int s3c_fb_align_word(unsigned int bpp, unsigned int pix)
  338. {
  339. int pix_per_word;
  340. if (bpp > 16)
  341. return pix;
  342. pix_per_word = (8 * 32) / bpp;
  343. return ALIGN(pix, pix_per_word);
  344. }
  345. /**
  346. * vidosd_set_size() - set OSD size for a window
  347. *
  348. * @win: the window to set OSD size for
  349. * @size: OSD size register value
  350. */
  351. static void vidosd_set_size(struct s3c_fb_win *win, u32 size)
  352. {
  353. struct s3c_fb *sfb = win->parent;
  354. /* OSD can be set up if osd_size_off != 0 for this window */
  355. if (win->variant.osd_size_off)
  356. writel(size, sfb->regs + OSD_BASE(win->index, sfb->variant)
  357. + win->variant.osd_size_off);
  358. }
  359. /**
  360. * vidosd_set_alpha() - set alpha transparency for a window
  361. *
  362. * @win: the window to set OSD size for
  363. * @alpha: alpha register value
  364. */
  365. static void vidosd_set_alpha(struct s3c_fb_win *win, u32 alpha)
  366. {
  367. struct s3c_fb *sfb = win->parent;
  368. if (win->variant.has_osd_alpha)
  369. writel(alpha, sfb->regs + VIDOSD_C(win->index, sfb->variant));
  370. }
  371. /**
  372. * shadow_protect_win() - disable updating values from shadow registers at vsync
  373. *
  374. * @win: window to protect registers for
  375. * @protect: 1 to protect (disable updates)
  376. */
  377. static void shadow_protect_win(struct s3c_fb_win *win, bool protect)
  378. {
  379. struct s3c_fb *sfb = win->parent;
  380. u32 reg;
  381. if (protect) {
  382. if (sfb->variant.has_prtcon) {
  383. writel(PRTCON_PROTECT, sfb->regs + PRTCON);
  384. } else if (sfb->variant.has_shadowcon) {
  385. reg = readl(sfb->regs + SHADOWCON);
  386. writel(reg | SHADOWCON_WINx_PROTECT(win->index),
  387. sfb->regs + SHADOWCON);
  388. }
  389. } else {
  390. if (sfb->variant.has_prtcon) {
  391. writel(0, sfb->regs + PRTCON);
  392. } else if (sfb->variant.has_shadowcon) {
  393. reg = readl(sfb->regs + SHADOWCON);
  394. writel(reg & ~SHADOWCON_WINx_PROTECT(win->index),
  395. sfb->regs + SHADOWCON);
  396. }
  397. }
  398. }
  399. /**
  400. * s3c_fb_enable() - Set the state of the main LCD output
  401. * @sfb: The main framebuffer state.
  402. * @enable: The state to set.
  403. */
  404. static void s3c_fb_enable(struct s3c_fb *sfb, int enable)
  405. {
  406. u32 vidcon0 = readl(sfb->regs + VIDCON0);
  407. if (enable && !sfb->output_on)
  408. pm_runtime_get_sync(sfb->dev);
  409. if (enable) {
  410. vidcon0 |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  411. } else {
  412. /* see the note in the framebuffer datasheet about
  413. * why you cannot take both of these bits down at the
  414. * same time. */
  415. if (vidcon0 & VIDCON0_ENVID) {
  416. vidcon0 |= VIDCON0_ENVID;
  417. vidcon0 &= ~VIDCON0_ENVID_F;
  418. }
  419. }
  420. writel(vidcon0, sfb->regs + VIDCON0);
  421. if (!enable && sfb->output_on)
  422. pm_runtime_put_sync(sfb->dev);
  423. sfb->output_on = enable;
  424. }
  425. /**
  426. * s3c_fb_set_par() - framebuffer request to set new framebuffer state.
  427. * @info: The framebuffer to change.
  428. *
  429. * Framebuffer layer request to set a new mode for the specified framebuffer
  430. */
  431. static int s3c_fb_set_par(struct fb_info *info)
  432. {
  433. struct fb_var_screeninfo *var = &info->var;
  434. struct s3c_fb_win *win = info->par;
  435. struct s3c_fb *sfb = win->parent;
  436. void __iomem *regs = sfb->regs;
  437. void __iomem *buf = regs;
  438. int win_no = win->index;
  439. u32 alpha = 0;
  440. u32 data;
  441. u32 pagewidth;
  442. dev_dbg(sfb->dev, "setting framebuffer parameters\n");
  443. pm_runtime_get_sync(sfb->dev);
  444. shadow_protect_win(win, 1);
  445. switch (var->bits_per_pixel) {
  446. case 32:
  447. case 24:
  448. case 16:
  449. case 12:
  450. info->fix.visual = FB_VISUAL_TRUECOLOR;
  451. break;
  452. case 8:
  453. if (win->variant.palette_sz >= 256)
  454. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  455. else
  456. info->fix.visual = FB_VISUAL_TRUECOLOR;
  457. break;
  458. case 1:
  459. info->fix.visual = FB_VISUAL_MONO01;
  460. break;
  461. default:
  462. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  463. break;
  464. }
  465. info->fix.line_length = (var->xres_virtual * var->bits_per_pixel) / 8;
  466. info->fix.xpanstep = info->var.xres_virtual > info->var.xres ? 1 : 0;
  467. info->fix.ypanstep = info->var.yres_virtual > info->var.yres ? 1 : 0;
  468. /* disable the window whilst we update it */
  469. writel(0, regs + WINCON(win_no));
  470. if (!sfb->output_on)
  471. s3c_fb_enable(sfb, 1);
  472. /* write the buffer address */
  473. /* start and end registers stride is 8 */
  474. buf = regs + win_no * 8;
  475. writel(info->fix.smem_start, buf + sfb->variant.buf_start);
  476. data = info->fix.smem_start + info->fix.line_length * var->yres;
  477. writel(data, buf + sfb->variant.buf_end);
  478. pagewidth = (var->xres * var->bits_per_pixel) >> 3;
  479. data = VIDW_BUF_SIZE_OFFSET(info->fix.line_length - pagewidth) |
  480. VIDW_BUF_SIZE_PAGEWIDTH(pagewidth) |
  481. VIDW_BUF_SIZE_OFFSET_E(info->fix.line_length - pagewidth) |
  482. VIDW_BUF_SIZE_PAGEWIDTH_E(pagewidth);
  483. writel(data, regs + sfb->variant.buf_size + (win_no * 4));
  484. /* write 'OSD' registers to control position of framebuffer */
  485. data = VIDOSDxA_TOPLEFT_X(0) | VIDOSDxA_TOPLEFT_Y(0) |
  486. VIDOSDxA_TOPLEFT_X_E(0) | VIDOSDxA_TOPLEFT_Y_E(0);
  487. writel(data, regs + VIDOSD_A(win_no, sfb->variant));
  488. data = VIDOSDxB_BOTRIGHT_X(s3c_fb_align_word(var->bits_per_pixel,
  489. var->xres - 1)) |
  490. VIDOSDxB_BOTRIGHT_Y(var->yres - 1) |
  491. VIDOSDxB_BOTRIGHT_X_E(s3c_fb_align_word(var->bits_per_pixel,
  492. var->xres - 1)) |
  493. VIDOSDxB_BOTRIGHT_Y_E(var->yres - 1);
  494. writel(data, regs + VIDOSD_B(win_no, sfb->variant));
  495. data = var->xres * var->yres;
  496. alpha = VIDISD14C_ALPHA1_R(0xf) |
  497. VIDISD14C_ALPHA1_G(0xf) |
  498. VIDISD14C_ALPHA1_B(0xf);
  499. vidosd_set_alpha(win, alpha);
  500. vidosd_set_size(win, data);
  501. /* Enable DMA channel for this window */
  502. if (sfb->variant.has_shadowcon) {
  503. data = readl(sfb->regs + SHADOWCON);
  504. data |= SHADOWCON_CHx_ENABLE(win_no);
  505. writel(data, sfb->regs + SHADOWCON);
  506. }
  507. data = WINCONx_ENWIN;
  508. sfb->enabled |= (1 << win->index);
  509. /* note, since we have to round up the bits-per-pixel, we end up
  510. * relying on the bitfield information for r/g/b/a to work out
  511. * exactly which mode of operation is intended. */
  512. switch (var->bits_per_pixel) {
  513. case 1:
  514. data |= WINCON0_BPPMODE_1BPP;
  515. data |= WINCONx_BITSWP;
  516. data |= WINCONx_BURSTLEN_4WORD;
  517. break;
  518. case 2:
  519. data |= WINCON0_BPPMODE_2BPP;
  520. data |= WINCONx_BITSWP;
  521. data |= WINCONx_BURSTLEN_8WORD;
  522. break;
  523. case 4:
  524. data |= WINCON0_BPPMODE_4BPP;
  525. data |= WINCONx_BITSWP;
  526. data |= WINCONx_BURSTLEN_8WORD;
  527. break;
  528. case 8:
  529. if (var->transp.length != 0)
  530. data |= WINCON1_BPPMODE_8BPP_1232;
  531. else
  532. data |= WINCON0_BPPMODE_8BPP_PALETTE;
  533. data |= WINCONx_BURSTLEN_8WORD;
  534. data |= WINCONx_BYTSWP;
  535. break;
  536. case 16:
  537. if (var->transp.length != 0)
  538. data |= WINCON1_BPPMODE_16BPP_A1555;
  539. else
  540. data |= WINCON0_BPPMODE_16BPP_565;
  541. data |= WINCONx_HAWSWP;
  542. data |= WINCONx_BURSTLEN_16WORD;
  543. break;
  544. case 24:
  545. case 32:
  546. if (var->red.length == 6) {
  547. if (var->transp.length != 0)
  548. data |= WINCON1_BPPMODE_19BPP_A1666;
  549. else
  550. data |= WINCON1_BPPMODE_18BPP_666;
  551. } else if (var->transp.length == 1)
  552. data |= WINCON1_BPPMODE_25BPP_A1888
  553. | WINCON1_BLD_PIX;
  554. else if ((var->transp.length == 4) ||
  555. (var->transp.length == 8))
  556. data |= WINCON1_BPPMODE_28BPP_A4888
  557. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  558. else
  559. data |= WINCON0_BPPMODE_24BPP_888;
  560. data |= WINCONx_WSWP;
  561. data |= WINCONx_BURSTLEN_16WORD;
  562. break;
  563. }
  564. /* Enable the colour keying for the window below this one */
  565. if (win_no > 0) {
  566. u32 keycon0_data = 0, keycon1_data = 0;
  567. void __iomem *keycon = regs + sfb->variant.keycon;
  568. keycon0_data = ~(WxKEYCON0_KEYBL_EN |
  569. WxKEYCON0_KEYEN_F |
  570. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  571. keycon1_data = WxKEYCON1_COLVAL(0xffffff);
  572. keycon += (win_no - 1) * 8;
  573. writel(keycon0_data, keycon + WKEYCON0);
  574. writel(keycon1_data, keycon + WKEYCON1);
  575. }
  576. writel(data, regs + sfb->variant.wincon + (win_no * 4));
  577. writel(0x0, regs + sfb->variant.winmap + (win_no * 4));
  578. /* Set alpha value width */
  579. if (sfb->variant.has_blendcon) {
  580. data = readl(sfb->regs + BLENDCON);
  581. data &= ~BLENDCON_NEW_MASK;
  582. if (var->transp.length > 4)
  583. data |= BLENDCON_NEW_8BIT_ALPHA_VALUE;
  584. else
  585. data |= BLENDCON_NEW_4BIT_ALPHA_VALUE;
  586. writel(data, sfb->regs + BLENDCON);
  587. }
  588. shadow_protect_win(win, 0);
  589. pm_runtime_put_sync(sfb->dev);
  590. return 0;
  591. }
  592. /**
  593. * s3c_fb_update_palette() - set or schedule a palette update.
  594. * @sfb: The hardware information.
  595. * @win: The window being updated.
  596. * @reg: The palette index being changed.
  597. * @value: The computed palette value.
  598. *
  599. * Change the value of a palette register, either by directly writing to
  600. * the palette (this requires the palette RAM to be disconnected from the
  601. * hardware whilst this is in progress) or schedule the update for later.
  602. *
  603. * At the moment, since we have no VSYNC interrupt support, we simply set
  604. * the palette entry directly.
  605. */
  606. static void s3c_fb_update_palette(struct s3c_fb *sfb,
  607. struct s3c_fb_win *win,
  608. unsigned int reg,
  609. u32 value)
  610. {
  611. void __iomem *palreg;
  612. u32 palcon;
  613. palreg = sfb->regs + sfb->variant.palette[win->index];
  614. dev_dbg(sfb->dev, "%s: win %d, reg %d (%p): %08x\n",
  615. __func__, win->index, reg, palreg, value);
  616. win->palette_buffer[reg] = value;
  617. palcon = readl(sfb->regs + WPALCON);
  618. writel(palcon | WPALCON_PAL_UPDATE, sfb->regs + WPALCON);
  619. if (win->variant.palette_16bpp)
  620. writew(value, palreg + (reg * 2));
  621. else
  622. writel(value, palreg + (reg * 4));
  623. writel(palcon, sfb->regs + WPALCON);
  624. }
  625. static inline unsigned int chan_to_field(unsigned int chan,
  626. struct fb_bitfield *bf)
  627. {
  628. chan &= 0xffff;
  629. chan >>= 16 - bf->length;
  630. return chan << bf->offset;
  631. }
  632. /**
  633. * s3c_fb_setcolreg() - framebuffer layer request to change palette.
  634. * @regno: The palette index to change.
  635. * @red: The red field for the palette data.
  636. * @green: The green field for the palette data.
  637. * @blue: The blue field for the palette data.
  638. * @trans: The transparency (alpha) field for the palette data.
  639. * @info: The framebuffer being changed.
  640. */
  641. static int s3c_fb_setcolreg(unsigned regno,
  642. unsigned red, unsigned green, unsigned blue,
  643. unsigned transp, struct fb_info *info)
  644. {
  645. struct s3c_fb_win *win = info->par;
  646. struct s3c_fb *sfb = win->parent;
  647. unsigned int val;
  648. dev_dbg(sfb->dev, "%s: win %d: %d => rgb=%d/%d/%d\n",
  649. __func__, win->index, regno, red, green, blue);
  650. pm_runtime_get_sync(sfb->dev);
  651. switch (info->fix.visual) {
  652. case FB_VISUAL_TRUECOLOR:
  653. /* true-colour, use pseudo-palette */
  654. if (regno < 16) {
  655. u32 *pal = info->pseudo_palette;
  656. val = chan_to_field(red, &info->var.red);
  657. val |= chan_to_field(green, &info->var.green);
  658. val |= chan_to_field(blue, &info->var.blue);
  659. pal[regno] = val;
  660. }
  661. break;
  662. case FB_VISUAL_PSEUDOCOLOR:
  663. if (regno < win->variant.palette_sz) {
  664. val = chan_to_field(red, &win->palette.r);
  665. val |= chan_to_field(green, &win->palette.g);
  666. val |= chan_to_field(blue, &win->palette.b);
  667. s3c_fb_update_palette(sfb, win, regno, val);
  668. }
  669. break;
  670. default:
  671. pm_runtime_put_sync(sfb->dev);
  672. return 1; /* unknown type */
  673. }
  674. pm_runtime_put_sync(sfb->dev);
  675. return 0;
  676. }
  677. /**
  678. * s3c_fb_blank() - blank or unblank the given window
  679. * @blank_mode: The blank state from FB_BLANK_*
  680. * @info: The framebuffer to blank.
  681. *
  682. * Framebuffer layer request to change the power state.
  683. */
  684. static int s3c_fb_blank(int blank_mode, struct fb_info *info)
  685. {
  686. struct s3c_fb_win *win = info->par;
  687. struct s3c_fb *sfb = win->parent;
  688. unsigned int index = win->index;
  689. u32 wincon;
  690. u32 output_on = sfb->output_on;
  691. dev_dbg(sfb->dev, "blank mode %d\n", blank_mode);
  692. pm_runtime_get_sync(sfb->dev);
  693. wincon = readl(sfb->regs + sfb->variant.wincon + (index * 4));
  694. switch (blank_mode) {
  695. case FB_BLANK_POWERDOWN:
  696. wincon &= ~WINCONx_ENWIN;
  697. sfb->enabled &= ~(1 << index);
  698. /* fall through to FB_BLANK_NORMAL */
  699. case FB_BLANK_NORMAL:
  700. /* disable the DMA and display 0x0 (black) */
  701. shadow_protect_win(win, 1);
  702. writel(WINxMAP_MAP | WINxMAP_MAP_COLOUR(0x0),
  703. sfb->regs + sfb->variant.winmap + (index * 4));
  704. shadow_protect_win(win, 0);
  705. break;
  706. case FB_BLANK_UNBLANK:
  707. shadow_protect_win(win, 1);
  708. writel(0x0, sfb->regs + sfb->variant.winmap + (index * 4));
  709. shadow_protect_win(win, 0);
  710. wincon |= WINCONx_ENWIN;
  711. sfb->enabled |= (1 << index);
  712. break;
  713. case FB_BLANK_VSYNC_SUSPEND:
  714. case FB_BLANK_HSYNC_SUSPEND:
  715. default:
  716. pm_runtime_put_sync(sfb->dev);
  717. return 1;
  718. }
  719. shadow_protect_win(win, 1);
  720. writel(wincon, sfb->regs + sfb->variant.wincon + (index * 4));
  721. /* Check the enabled state to see if we need to be running the
  722. * main LCD interface, as if there are no active windows then
  723. * it is highly likely that we also do not need to output
  724. * anything.
  725. */
  726. s3c_fb_enable(sfb, sfb->enabled ? 1 : 0);
  727. shadow_protect_win(win, 0);
  728. pm_runtime_put_sync(sfb->dev);
  729. return output_on == sfb->output_on;
  730. }
  731. /**
  732. * s3c_fb_pan_display() - Pan the display.
  733. *
  734. * Note that the offsets can be written to the device at any time, as their
  735. * values are latched at each vsync automatically. This also means that only
  736. * the last call to this function will have any effect on next vsync, but
  737. * there is no need to sleep waiting for it to prevent tearing.
  738. *
  739. * @var: The screen information to verify.
  740. * @info: The framebuffer device.
  741. */
  742. static int s3c_fb_pan_display(struct fb_var_screeninfo *var,
  743. struct fb_info *info)
  744. {
  745. struct s3c_fb_win *win = info->par;
  746. struct s3c_fb *sfb = win->parent;
  747. void __iomem *buf = sfb->regs + win->index * 8;
  748. unsigned int start_boff, end_boff;
  749. pm_runtime_get_sync(sfb->dev);
  750. /* Offset in bytes to the start of the displayed area */
  751. start_boff = var->yoffset * info->fix.line_length;
  752. /* X offset depends on the current bpp */
  753. if (info->var.bits_per_pixel >= 8) {
  754. start_boff += var->xoffset * (info->var.bits_per_pixel >> 3);
  755. } else {
  756. switch (info->var.bits_per_pixel) {
  757. case 4:
  758. start_boff += var->xoffset >> 1;
  759. break;
  760. case 2:
  761. start_boff += var->xoffset >> 2;
  762. break;
  763. case 1:
  764. start_boff += var->xoffset >> 3;
  765. break;
  766. default:
  767. dev_err(sfb->dev, "invalid bpp\n");
  768. pm_runtime_put_sync(sfb->dev);
  769. return -EINVAL;
  770. }
  771. }
  772. /* Offset in bytes to the end of the displayed area */
  773. end_boff = start_boff + info->var.yres * info->fix.line_length;
  774. /* Temporarily turn off per-vsync update from shadow registers until
  775. * both start and end addresses are updated to prevent corruption */
  776. shadow_protect_win(win, 1);
  777. writel(info->fix.smem_start + start_boff, buf + sfb->variant.buf_start);
  778. writel(info->fix.smem_start + end_boff, buf + sfb->variant.buf_end);
  779. shadow_protect_win(win, 0);
  780. pm_runtime_put_sync(sfb->dev);
  781. return 0;
  782. }
  783. /**
  784. * s3c_fb_enable_irq() - enable framebuffer interrupts
  785. * @sfb: main hardware state
  786. */
  787. static void s3c_fb_enable_irq(struct s3c_fb *sfb)
  788. {
  789. void __iomem *regs = sfb->regs;
  790. u32 irq_ctrl_reg;
  791. if (!test_and_set_bit(S3C_FB_VSYNC_IRQ_EN, &sfb->irq_flags)) {
  792. /* IRQ disabled, enable it */
  793. irq_ctrl_reg = readl(regs + VIDINTCON0);
  794. irq_ctrl_reg |= VIDINTCON0_INT_ENABLE;
  795. irq_ctrl_reg |= VIDINTCON0_INT_FRAME;
  796. irq_ctrl_reg &= ~VIDINTCON0_FRAMESEL0_MASK;
  797. irq_ctrl_reg |= VIDINTCON0_FRAMESEL0_VSYNC;
  798. irq_ctrl_reg &= ~VIDINTCON0_FRAMESEL1_MASK;
  799. irq_ctrl_reg |= VIDINTCON0_FRAMESEL1_NONE;
  800. writel(irq_ctrl_reg, regs + VIDINTCON0);
  801. }
  802. }
  803. /**
  804. * s3c_fb_disable_irq() - disable framebuffer interrupts
  805. * @sfb: main hardware state
  806. */
  807. static void s3c_fb_disable_irq(struct s3c_fb *sfb)
  808. {
  809. void __iomem *regs = sfb->regs;
  810. u32 irq_ctrl_reg;
  811. if (test_and_clear_bit(S3C_FB_VSYNC_IRQ_EN, &sfb->irq_flags)) {
  812. /* IRQ enabled, disable it */
  813. irq_ctrl_reg = readl(regs + VIDINTCON0);
  814. irq_ctrl_reg &= ~VIDINTCON0_INT_FRAME;
  815. irq_ctrl_reg &= ~VIDINTCON0_INT_ENABLE;
  816. writel(irq_ctrl_reg, regs + VIDINTCON0);
  817. }
  818. }
  819. static irqreturn_t s3c_fb_irq(int irq, void *dev_id)
  820. {
  821. struct s3c_fb *sfb = dev_id;
  822. void __iomem *regs = sfb->regs;
  823. u32 irq_sts_reg;
  824. spin_lock(&sfb->slock);
  825. irq_sts_reg = readl(regs + VIDINTCON1);
  826. if (irq_sts_reg & VIDINTCON1_INT_FRAME) {
  827. /* VSYNC interrupt, accept it */
  828. writel(VIDINTCON1_INT_FRAME, regs + VIDINTCON1);
  829. sfb->vsync_info.count++;
  830. wake_up_interruptible(&sfb->vsync_info.wait);
  831. }
  832. /* We only support waiting for VSYNC for now, so it's safe
  833. * to always disable irqs here.
  834. */
  835. s3c_fb_disable_irq(sfb);
  836. spin_unlock(&sfb->slock);
  837. return IRQ_HANDLED;
  838. }
  839. /**
  840. * s3c_fb_wait_for_vsync() - sleep until next VSYNC interrupt or timeout
  841. * @sfb: main hardware state
  842. * @crtc: head index.
  843. */
  844. static int s3c_fb_wait_for_vsync(struct s3c_fb *sfb, u32 crtc)
  845. {
  846. unsigned long count;
  847. int ret;
  848. if (crtc != 0)
  849. return -ENODEV;
  850. pm_runtime_get_sync(sfb->dev);
  851. count = sfb->vsync_info.count;
  852. s3c_fb_enable_irq(sfb);
  853. ret = wait_event_interruptible_timeout(sfb->vsync_info.wait,
  854. count != sfb->vsync_info.count,
  855. msecs_to_jiffies(VSYNC_TIMEOUT_MSEC));
  856. pm_runtime_put_sync(sfb->dev);
  857. if (ret == 0)
  858. return -ETIMEDOUT;
  859. return 0;
  860. }
  861. static int s3c_fb_ioctl(struct fb_info *info, unsigned int cmd,
  862. unsigned long arg)
  863. {
  864. struct s3c_fb_win *win = info->par;
  865. struct s3c_fb *sfb = win->parent;
  866. int ret;
  867. u32 crtc;
  868. switch (cmd) {
  869. case FBIO_WAITFORVSYNC:
  870. if (get_user(crtc, (u32 __user *)arg)) {
  871. ret = -EFAULT;
  872. break;
  873. }
  874. ret = s3c_fb_wait_for_vsync(sfb, crtc);
  875. break;
  876. default:
  877. ret = -ENOTTY;
  878. }
  879. return ret;
  880. }
  881. static struct fb_ops s3c_fb_ops = {
  882. .owner = THIS_MODULE,
  883. .fb_check_var = s3c_fb_check_var,
  884. .fb_set_par = s3c_fb_set_par,
  885. .fb_blank = s3c_fb_blank,
  886. .fb_setcolreg = s3c_fb_setcolreg,
  887. .fb_fillrect = cfb_fillrect,
  888. .fb_copyarea = cfb_copyarea,
  889. .fb_imageblit = cfb_imageblit,
  890. .fb_pan_display = s3c_fb_pan_display,
  891. .fb_ioctl = s3c_fb_ioctl,
  892. };
  893. /**
  894. * s3c_fb_missing_pixclock() - calculates pixel clock
  895. * @mode: The video mode to change.
  896. *
  897. * Calculate the pixel clock when none has been given through platform data.
  898. */
  899. static void s3c_fb_missing_pixclock(struct fb_videomode *mode)
  900. {
  901. u64 pixclk = 1000000000000ULL;
  902. u32 div;
  903. div = mode->left_margin + mode->hsync_len + mode->right_margin +
  904. mode->xres;
  905. div *= mode->upper_margin + mode->vsync_len + mode->lower_margin +
  906. mode->yres;
  907. div *= mode->refresh ? : 60;
  908. do_div(pixclk, div);
  909. mode->pixclock = pixclk;
  910. }
  911. /**
  912. * s3c_fb_alloc_memory() - allocate display memory for framebuffer window
  913. * @sfb: The base resources for the hardware.
  914. * @win: The window to initialise memory for.
  915. *
  916. * Allocate memory for the given framebuffer.
  917. */
  918. static int s3c_fb_alloc_memory(struct s3c_fb *sfb, struct s3c_fb_win *win)
  919. {
  920. struct s3c_fb_pd_win *windata = win->windata;
  921. unsigned int real_size, virt_size, size;
  922. struct fb_info *fbi = win->fbinfo;
  923. dma_addr_t map_dma;
  924. dev_dbg(sfb->dev, "allocating memory for display\n");
  925. real_size = windata->xres * windata->yres;
  926. virt_size = windata->virtual_x * windata->virtual_y;
  927. dev_dbg(sfb->dev, "real_size=%u (%u.%u), virt_size=%u (%u.%u)\n",
  928. real_size, windata->xres, windata->yres,
  929. virt_size, windata->virtual_x, windata->virtual_y);
  930. size = (real_size > virt_size) ? real_size : virt_size;
  931. size *= (windata->max_bpp > 16) ? 32 : windata->max_bpp;
  932. size /= 8;
  933. fbi->fix.smem_len = size;
  934. size = PAGE_ALIGN(size);
  935. dev_dbg(sfb->dev, "want %u bytes for window\n", size);
  936. fbi->screen_base = dma_alloc_writecombine(sfb->dev, size,
  937. &map_dma, GFP_KERNEL);
  938. if (!fbi->screen_base)
  939. return -ENOMEM;
  940. dev_dbg(sfb->dev, "mapped %x to %p\n",
  941. (unsigned int)map_dma, fbi->screen_base);
  942. memset(fbi->screen_base, 0x0, size);
  943. fbi->fix.smem_start = map_dma;
  944. return 0;
  945. }
  946. /**
  947. * s3c_fb_free_memory() - free the display memory for the given window
  948. * @sfb: The base resources for the hardware.
  949. * @win: The window to free the display memory for.
  950. *
  951. * Free the display memory allocated by s3c_fb_alloc_memory().
  952. */
  953. static void s3c_fb_free_memory(struct s3c_fb *sfb, struct s3c_fb_win *win)
  954. {
  955. struct fb_info *fbi = win->fbinfo;
  956. if (fbi->screen_base)
  957. dma_free_writecombine(sfb->dev, PAGE_ALIGN(fbi->fix.smem_len),
  958. fbi->screen_base, fbi->fix.smem_start);
  959. }
  960. /**
  961. * s3c_fb_release_win() - release resources for a framebuffer window.
  962. * @win: The window to cleanup the resources for.
  963. *
  964. * Release the resources that where claimed for the hardware window,
  965. * such as the framebuffer instance and any memory claimed for it.
  966. */
  967. static void s3c_fb_release_win(struct s3c_fb *sfb, struct s3c_fb_win *win)
  968. {
  969. u32 data;
  970. if (win->fbinfo) {
  971. if (sfb->variant.has_shadowcon) {
  972. data = readl(sfb->regs + SHADOWCON);
  973. data &= ~SHADOWCON_CHx_ENABLE(win->index);
  974. data &= ~SHADOWCON_CHx_LOCAL_ENABLE(win->index);
  975. writel(data, sfb->regs + SHADOWCON);
  976. }
  977. unregister_framebuffer(win->fbinfo);
  978. if (win->fbinfo->cmap.len)
  979. fb_dealloc_cmap(&win->fbinfo->cmap);
  980. s3c_fb_free_memory(sfb, win);
  981. framebuffer_release(win->fbinfo);
  982. }
  983. }
  984. /**
  985. * s3c_fb_probe_win() - register an hardware window
  986. * @sfb: The base resources for the hardware
  987. * @variant: The variant information for this window.
  988. * @res: Pointer to where to place the resultant window.
  989. *
  990. * Allocate and do the basic initialisation for one of the hardware's graphics
  991. * windows.
  992. */
  993. static int s3c_fb_probe_win(struct s3c_fb *sfb, unsigned int win_no,
  994. struct s3c_fb_win_variant *variant,
  995. struct s3c_fb_win **res)
  996. {
  997. struct fb_var_screeninfo *var;
  998. struct fb_videomode initmode;
  999. struct s3c_fb_pd_win *windata;
  1000. struct s3c_fb_win *win;
  1001. struct fb_info *fbinfo;
  1002. int palette_size;
  1003. int ret;
  1004. dev_dbg(sfb->dev, "probing window %d, variant %p\n", win_no, variant);
  1005. init_waitqueue_head(&sfb->vsync_info.wait);
  1006. palette_size = variant->palette_sz * 4;
  1007. fbinfo = framebuffer_alloc(sizeof(struct s3c_fb_win) +
  1008. palette_size * sizeof(u32), sfb->dev);
  1009. if (!fbinfo) {
  1010. dev_err(sfb->dev, "failed to allocate framebuffer\n");
  1011. return -ENOENT;
  1012. }
  1013. windata = sfb->pdata->win[win_no];
  1014. initmode = *sfb->pdata->vtiming;
  1015. WARN_ON(windata->max_bpp == 0);
  1016. WARN_ON(windata->xres == 0);
  1017. WARN_ON(windata->yres == 0);
  1018. win = fbinfo->par;
  1019. *res = win;
  1020. var = &fbinfo->var;
  1021. win->variant = *variant;
  1022. win->fbinfo = fbinfo;
  1023. win->parent = sfb;
  1024. win->windata = windata;
  1025. win->index = win_no;
  1026. win->palette_buffer = (u32 *)(win + 1);
  1027. ret = s3c_fb_alloc_memory(sfb, win);
  1028. if (ret) {
  1029. dev_err(sfb->dev, "failed to allocate display memory\n");
  1030. return ret;
  1031. }
  1032. /* setup the r/b/g positions for the window's palette */
  1033. if (win->variant.palette_16bpp) {
  1034. /* Set RGB 5:6:5 as default */
  1035. win->palette.r.offset = 11;
  1036. win->palette.r.length = 5;
  1037. win->palette.g.offset = 5;
  1038. win->palette.g.length = 6;
  1039. win->palette.b.offset = 0;
  1040. win->palette.b.length = 5;
  1041. } else {
  1042. /* Set 8bpp or 8bpp and 1bit alpha */
  1043. win->palette.r.offset = 16;
  1044. win->palette.r.length = 8;
  1045. win->palette.g.offset = 8;
  1046. win->palette.g.length = 8;
  1047. win->palette.b.offset = 0;
  1048. win->palette.b.length = 8;
  1049. }
  1050. /* setup the initial video mode from the window */
  1051. initmode.xres = windata->xres;
  1052. initmode.yres = windata->yres;
  1053. fb_videomode_to_var(&fbinfo->var, &initmode);
  1054. fbinfo->fix.type = FB_TYPE_PACKED_PIXELS;
  1055. fbinfo->fix.accel = FB_ACCEL_NONE;
  1056. fbinfo->var.activate = FB_ACTIVATE_NOW;
  1057. fbinfo->var.vmode = FB_VMODE_NONINTERLACED;
  1058. fbinfo->var.bits_per_pixel = windata->default_bpp;
  1059. fbinfo->fbops = &s3c_fb_ops;
  1060. fbinfo->flags = FBINFO_FLAG_DEFAULT;
  1061. fbinfo->pseudo_palette = &win->pseudo_palette;
  1062. /* prepare to actually start the framebuffer */
  1063. ret = s3c_fb_check_var(&fbinfo->var, fbinfo);
  1064. if (ret < 0) {
  1065. dev_err(sfb->dev, "check_var failed on initial video params\n");
  1066. return ret;
  1067. }
  1068. /* create initial colour map */
  1069. ret = fb_alloc_cmap(&fbinfo->cmap, win->variant.palette_sz, 1);
  1070. if (ret == 0)
  1071. fb_set_cmap(&fbinfo->cmap, fbinfo);
  1072. else
  1073. dev_err(sfb->dev, "failed to allocate fb cmap\n");
  1074. s3c_fb_set_par(fbinfo);
  1075. dev_dbg(sfb->dev, "about to register framebuffer\n");
  1076. /* run the check_var and set_par on our configuration. */
  1077. ret = register_framebuffer(fbinfo);
  1078. if (ret < 0) {
  1079. dev_err(sfb->dev, "failed to register framebuffer\n");
  1080. return ret;
  1081. }
  1082. dev_info(sfb->dev, "window %d: fb %s\n", win_no, fbinfo->fix.id);
  1083. return 0;
  1084. }
  1085. /**
  1086. * s3c_fb_set_rgb_timing() - set video timing for rgb interface.
  1087. * @sfb: The base resources for the hardware.
  1088. *
  1089. * Set horizontal and vertical lcd rgb interface timing.
  1090. */
  1091. static void s3c_fb_set_rgb_timing(struct s3c_fb *sfb)
  1092. {
  1093. struct fb_videomode *vmode = sfb->pdata->vtiming;
  1094. void __iomem *regs = sfb->regs;
  1095. int clkdiv;
  1096. u32 data;
  1097. if (!vmode->pixclock)
  1098. s3c_fb_missing_pixclock(vmode);
  1099. clkdiv = s3c_fb_calc_pixclk(sfb, vmode->pixclock);
  1100. data = sfb->pdata->vidcon0;
  1101. data &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  1102. if (clkdiv > 1)
  1103. data |= VIDCON0_CLKVAL_F(clkdiv-1) | VIDCON0_CLKDIR;
  1104. else
  1105. data &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  1106. if (sfb->variant.is_2443)
  1107. data |= (1 << 5);
  1108. writel(data, regs + VIDCON0);
  1109. data = VIDTCON0_VBPD(vmode->upper_margin - 1) |
  1110. VIDTCON0_VFPD(vmode->lower_margin - 1) |
  1111. VIDTCON0_VSPW(vmode->vsync_len - 1);
  1112. writel(data, regs + sfb->variant.vidtcon);
  1113. data = VIDTCON1_HBPD(vmode->left_margin - 1) |
  1114. VIDTCON1_HFPD(vmode->right_margin - 1) |
  1115. VIDTCON1_HSPW(vmode->hsync_len - 1);
  1116. writel(data, regs + sfb->variant.vidtcon + 4);
  1117. data = VIDTCON2_LINEVAL(vmode->yres - 1) |
  1118. VIDTCON2_HOZVAL(vmode->xres - 1) |
  1119. VIDTCON2_LINEVAL_E(vmode->yres - 1) |
  1120. VIDTCON2_HOZVAL_E(vmode->xres - 1);
  1121. writel(data, regs + sfb->variant.vidtcon + 8);
  1122. }
  1123. /**
  1124. * s3c_fb_clear_win() - clear hardware window registers.
  1125. * @sfb: The base resources for the hardware.
  1126. * @win: The window to process.
  1127. *
  1128. * Reset the specific window registers to a known state.
  1129. */
  1130. static void s3c_fb_clear_win(struct s3c_fb *sfb, int win)
  1131. {
  1132. void __iomem *regs = sfb->regs;
  1133. u32 reg;
  1134. writel(0, regs + sfb->variant.wincon + (win * 4));
  1135. writel(0, regs + VIDOSD_A(win, sfb->variant));
  1136. writel(0, regs + VIDOSD_B(win, sfb->variant));
  1137. writel(0, regs + VIDOSD_C(win, sfb->variant));
  1138. if (sfb->variant.has_shadowcon) {
  1139. reg = readl(sfb->regs + SHADOWCON);
  1140. reg &= ~(SHADOWCON_WINx_PROTECT(win) |
  1141. SHADOWCON_CHx_ENABLE(win) |
  1142. SHADOWCON_CHx_LOCAL_ENABLE(win));
  1143. writel(reg, sfb->regs + SHADOWCON);
  1144. }
  1145. }
  1146. static int s3c_fb_probe(struct platform_device *pdev)
  1147. {
  1148. const struct platform_device_id *platid;
  1149. struct s3c_fb_driverdata *fbdrv;
  1150. struct device *dev = &pdev->dev;
  1151. struct s3c_fb_platdata *pd;
  1152. struct s3c_fb *sfb;
  1153. struct resource *res;
  1154. int win;
  1155. int ret = 0;
  1156. u32 reg;
  1157. platid = platform_get_device_id(pdev);
  1158. fbdrv = (struct s3c_fb_driverdata *)platid->driver_data;
  1159. if (fbdrv->variant.nr_windows > S3C_FB_MAX_WIN) {
  1160. dev_err(dev, "too many windows, cannot attach\n");
  1161. return -EINVAL;
  1162. }
  1163. pd = pdev->dev.platform_data;
  1164. if (!pd) {
  1165. dev_err(dev, "no platform data specified\n");
  1166. return -EINVAL;
  1167. }
  1168. sfb = devm_kzalloc(dev, sizeof(struct s3c_fb), GFP_KERNEL);
  1169. if (!sfb) {
  1170. dev_err(dev, "no memory for framebuffers\n");
  1171. return -ENOMEM;
  1172. }
  1173. dev_dbg(dev, "allocate new framebuffer %p\n", sfb);
  1174. sfb->dev = dev;
  1175. sfb->pdata = pd;
  1176. sfb->variant = fbdrv->variant;
  1177. spin_lock_init(&sfb->slock);
  1178. sfb->bus_clk = devm_clk_get(dev, "lcd");
  1179. if (IS_ERR(sfb->bus_clk)) {
  1180. dev_err(dev, "failed to get bus clock\n");
  1181. return PTR_ERR(sfb->bus_clk);
  1182. }
  1183. clk_prepare_enable(sfb->bus_clk);
  1184. if (!sfb->variant.has_clksel) {
  1185. sfb->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  1186. if (IS_ERR(sfb->lcd_clk)) {
  1187. dev_err(dev, "failed to get lcd clock\n");
  1188. ret = PTR_ERR(sfb->lcd_clk);
  1189. goto err_bus_clk;
  1190. }
  1191. clk_prepare_enable(sfb->lcd_clk);
  1192. }
  1193. pm_runtime_enable(sfb->dev);
  1194. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1195. sfb->regs = devm_ioremap_resource(dev, res);
  1196. if (IS_ERR(sfb->regs)) {
  1197. ret = PTR_ERR(sfb->regs);
  1198. goto err_lcd_clk;
  1199. }
  1200. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1201. if (!res) {
  1202. dev_err(dev, "failed to acquire irq resource\n");
  1203. ret = -ENOENT;
  1204. goto err_lcd_clk;
  1205. }
  1206. sfb->irq_no = res->start;
  1207. ret = devm_request_irq(dev, sfb->irq_no, s3c_fb_irq,
  1208. 0, "s3c_fb", sfb);
  1209. if (ret) {
  1210. dev_err(dev, "irq request failed\n");
  1211. goto err_lcd_clk;
  1212. }
  1213. dev_dbg(dev, "got resources (regs %p), probing windows\n", sfb->regs);
  1214. platform_set_drvdata(pdev, sfb);
  1215. pm_runtime_get_sync(sfb->dev);
  1216. /* setup gpio and output polarity controls */
  1217. pd->setup_gpio();
  1218. writel(pd->vidcon1, sfb->regs + VIDCON1);
  1219. /* set video clock running at under-run */
  1220. if (sfb->variant.has_fixvclk) {
  1221. reg = readl(sfb->regs + VIDCON1);
  1222. reg &= ~VIDCON1_VCLK_MASK;
  1223. reg |= VIDCON1_VCLK_RUN;
  1224. writel(reg, sfb->regs + VIDCON1);
  1225. }
  1226. /* zero all windows before we do anything */
  1227. for (win = 0; win < fbdrv->variant.nr_windows; win++)
  1228. s3c_fb_clear_win(sfb, win);
  1229. /* initialise colour key controls */
  1230. for (win = 0; win < (fbdrv->variant.nr_windows - 1); win++) {
  1231. void __iomem *regs = sfb->regs + sfb->variant.keycon;
  1232. regs += (win * 8);
  1233. writel(0xffffff, regs + WKEYCON0);
  1234. writel(0xffffff, regs + WKEYCON1);
  1235. }
  1236. s3c_fb_set_rgb_timing(sfb);
  1237. /* we have the register setup, start allocating framebuffers */
  1238. for (win = 0; win < fbdrv->variant.nr_windows; win++) {
  1239. if (!pd->win[win])
  1240. continue;
  1241. ret = s3c_fb_probe_win(sfb, win, fbdrv->win[win],
  1242. &sfb->windows[win]);
  1243. if (ret < 0) {
  1244. dev_err(dev, "failed to create window %d\n", win);
  1245. for (; win >= 0; win--)
  1246. s3c_fb_release_win(sfb, sfb->windows[win]);
  1247. goto err_pm_runtime;
  1248. }
  1249. }
  1250. platform_set_drvdata(pdev, sfb);
  1251. pm_runtime_put_sync(sfb->dev);
  1252. return 0;
  1253. err_pm_runtime:
  1254. pm_runtime_put_sync(sfb->dev);
  1255. err_lcd_clk:
  1256. pm_runtime_disable(sfb->dev);
  1257. if (!sfb->variant.has_clksel)
  1258. clk_disable_unprepare(sfb->lcd_clk);
  1259. err_bus_clk:
  1260. clk_disable_unprepare(sfb->bus_clk);
  1261. return ret;
  1262. }
  1263. /**
  1264. * s3c_fb_remove() - Cleanup on module finalisation
  1265. * @pdev: The platform device we are bound to.
  1266. *
  1267. * Shutdown and then release all the resources that the driver allocated
  1268. * on initialisation.
  1269. */
  1270. static int s3c_fb_remove(struct platform_device *pdev)
  1271. {
  1272. struct s3c_fb *sfb = platform_get_drvdata(pdev);
  1273. int win;
  1274. pm_runtime_get_sync(sfb->dev);
  1275. for (win = 0; win < S3C_FB_MAX_WIN; win++)
  1276. if (sfb->windows[win])
  1277. s3c_fb_release_win(sfb, sfb->windows[win]);
  1278. if (!sfb->variant.has_clksel)
  1279. clk_disable_unprepare(sfb->lcd_clk);
  1280. clk_disable_unprepare(sfb->bus_clk);
  1281. pm_runtime_put_sync(sfb->dev);
  1282. pm_runtime_disable(sfb->dev);
  1283. return 0;
  1284. }
  1285. #ifdef CONFIG_PM_SLEEP
  1286. static int s3c_fb_suspend(struct device *dev)
  1287. {
  1288. struct s3c_fb *sfb = dev_get_drvdata(dev);
  1289. struct s3c_fb_win *win;
  1290. int win_no;
  1291. pm_runtime_get_sync(sfb->dev);
  1292. for (win_no = S3C_FB_MAX_WIN - 1; win_no >= 0; win_no--) {
  1293. win = sfb->windows[win_no];
  1294. if (!win)
  1295. continue;
  1296. /* use the blank function to push into power-down */
  1297. s3c_fb_blank(FB_BLANK_POWERDOWN, win->fbinfo);
  1298. }
  1299. if (!sfb->variant.has_clksel)
  1300. clk_disable_unprepare(sfb->lcd_clk);
  1301. clk_disable_unprepare(sfb->bus_clk);
  1302. pm_runtime_put_sync(sfb->dev);
  1303. return 0;
  1304. }
  1305. static int s3c_fb_resume(struct device *dev)
  1306. {
  1307. struct s3c_fb *sfb = dev_get_drvdata(dev);
  1308. struct s3c_fb_platdata *pd = sfb->pdata;
  1309. struct s3c_fb_win *win;
  1310. int win_no;
  1311. u32 reg;
  1312. pm_runtime_get_sync(sfb->dev);
  1313. clk_prepare_enable(sfb->bus_clk);
  1314. if (!sfb->variant.has_clksel)
  1315. clk_prepare_enable(sfb->lcd_clk);
  1316. /* setup gpio and output polarity controls */
  1317. pd->setup_gpio();
  1318. writel(pd->vidcon1, sfb->regs + VIDCON1);
  1319. /* set video clock running at under-run */
  1320. if (sfb->variant.has_fixvclk) {
  1321. reg = readl(sfb->regs + VIDCON1);
  1322. reg &= ~VIDCON1_VCLK_MASK;
  1323. reg |= VIDCON1_VCLK_RUN;
  1324. writel(reg, sfb->regs + VIDCON1);
  1325. }
  1326. /* zero all windows before we do anything */
  1327. for (win_no = 0; win_no < sfb->variant.nr_windows; win_no++)
  1328. s3c_fb_clear_win(sfb, win_no);
  1329. for (win_no = 0; win_no < sfb->variant.nr_windows - 1; win_no++) {
  1330. void __iomem *regs = sfb->regs + sfb->variant.keycon;
  1331. win = sfb->windows[win_no];
  1332. if (!win)
  1333. continue;
  1334. shadow_protect_win(win, 1);
  1335. regs += (win_no * 8);
  1336. writel(0xffffff, regs + WKEYCON0);
  1337. writel(0xffffff, regs + WKEYCON1);
  1338. shadow_protect_win(win, 0);
  1339. }
  1340. s3c_fb_set_rgb_timing(sfb);
  1341. /* restore framebuffers */
  1342. for (win_no = 0; win_no < S3C_FB_MAX_WIN; win_no++) {
  1343. win = sfb->windows[win_no];
  1344. if (!win)
  1345. continue;
  1346. dev_dbg(dev, "resuming window %d\n", win_no);
  1347. s3c_fb_set_par(win->fbinfo);
  1348. }
  1349. pm_runtime_put_sync(sfb->dev);
  1350. return 0;
  1351. }
  1352. #endif
  1353. #ifdef CONFIG_PM_RUNTIME
  1354. static int s3c_fb_runtime_suspend(struct device *dev)
  1355. {
  1356. struct s3c_fb *sfb = dev_get_drvdata(dev);
  1357. if (!sfb->variant.has_clksel)
  1358. clk_disable_unprepare(sfb->lcd_clk);
  1359. clk_disable_unprepare(sfb->bus_clk);
  1360. return 0;
  1361. }
  1362. static int s3c_fb_runtime_resume(struct device *dev)
  1363. {
  1364. struct s3c_fb *sfb = dev_get_drvdata(dev);
  1365. struct s3c_fb_platdata *pd = sfb->pdata;
  1366. clk_prepare_enable(sfb->bus_clk);
  1367. if (!sfb->variant.has_clksel)
  1368. clk_prepare_enable(sfb->lcd_clk);
  1369. /* setup gpio and output polarity controls */
  1370. pd->setup_gpio();
  1371. writel(pd->vidcon1, sfb->regs + VIDCON1);
  1372. return 0;
  1373. }
  1374. #endif
  1375. #define VALID_BPP124 (VALID_BPP(1) | VALID_BPP(2) | VALID_BPP(4))
  1376. #define VALID_BPP1248 (VALID_BPP124 | VALID_BPP(8))
  1377. static struct s3c_fb_win_variant s3c_fb_data_64xx_wins[] = {
  1378. [0] = {
  1379. .has_osd_c = 1,
  1380. .osd_size_off = 0x8,
  1381. .palette_sz = 256,
  1382. .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
  1383. VALID_BPP(18) | VALID_BPP(24)),
  1384. },
  1385. [1] = {
  1386. .has_osd_c = 1,
  1387. .has_osd_d = 1,
  1388. .osd_size_off = 0xc,
  1389. .has_osd_alpha = 1,
  1390. .palette_sz = 256,
  1391. .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
  1392. VALID_BPP(18) | VALID_BPP(19) |
  1393. VALID_BPP(24) | VALID_BPP(25) |
  1394. VALID_BPP(28)),
  1395. },
  1396. [2] = {
  1397. .has_osd_c = 1,
  1398. .has_osd_d = 1,
  1399. .osd_size_off = 0xc,
  1400. .has_osd_alpha = 1,
  1401. .palette_sz = 16,
  1402. .palette_16bpp = 1,
  1403. .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
  1404. VALID_BPP(18) | VALID_BPP(19) |
  1405. VALID_BPP(24) | VALID_BPP(25) |
  1406. VALID_BPP(28)),
  1407. },
  1408. [3] = {
  1409. .has_osd_c = 1,
  1410. .has_osd_alpha = 1,
  1411. .palette_sz = 16,
  1412. .palette_16bpp = 1,
  1413. .valid_bpp = (VALID_BPP124 | VALID_BPP(16) |
  1414. VALID_BPP(18) | VALID_BPP(19) |
  1415. VALID_BPP(24) | VALID_BPP(25) |
  1416. VALID_BPP(28)),
  1417. },
  1418. [4] = {
  1419. .has_osd_c = 1,
  1420. .has_osd_alpha = 1,
  1421. .palette_sz = 4,
  1422. .palette_16bpp = 1,
  1423. .valid_bpp = (VALID_BPP(1) | VALID_BPP(2) |
  1424. VALID_BPP(16) | VALID_BPP(18) |
  1425. VALID_BPP(19) | VALID_BPP(24) |
  1426. VALID_BPP(25) | VALID_BPP(28)),
  1427. },
  1428. };
  1429. static struct s3c_fb_win_variant s3c_fb_data_s5p_wins[] = {
  1430. [0] = {
  1431. .has_osd_c = 1,
  1432. .osd_size_off = 0x8,
  1433. .palette_sz = 256,
  1434. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1435. VALID_BPP(15) | VALID_BPP(16) |
  1436. VALID_BPP(18) | VALID_BPP(19) |
  1437. VALID_BPP(24) | VALID_BPP(25) |
  1438. VALID_BPP(32)),
  1439. },
  1440. [1] = {
  1441. .has_osd_c = 1,
  1442. .has_osd_d = 1,
  1443. .osd_size_off = 0xc,
  1444. .has_osd_alpha = 1,
  1445. .palette_sz = 256,
  1446. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1447. VALID_BPP(15) | VALID_BPP(16) |
  1448. VALID_BPP(18) | VALID_BPP(19) |
  1449. VALID_BPP(24) | VALID_BPP(25) |
  1450. VALID_BPP(32)),
  1451. },
  1452. [2] = {
  1453. .has_osd_c = 1,
  1454. .has_osd_d = 1,
  1455. .osd_size_off = 0xc,
  1456. .has_osd_alpha = 1,
  1457. .palette_sz = 256,
  1458. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1459. VALID_BPP(15) | VALID_BPP(16) |
  1460. VALID_BPP(18) | VALID_BPP(19) |
  1461. VALID_BPP(24) | VALID_BPP(25) |
  1462. VALID_BPP(32)),
  1463. },
  1464. [3] = {
  1465. .has_osd_c = 1,
  1466. .has_osd_alpha = 1,
  1467. .palette_sz = 256,
  1468. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1469. VALID_BPP(15) | VALID_BPP(16) |
  1470. VALID_BPP(18) | VALID_BPP(19) |
  1471. VALID_BPP(24) | VALID_BPP(25) |
  1472. VALID_BPP(32)),
  1473. },
  1474. [4] = {
  1475. .has_osd_c = 1,
  1476. .has_osd_alpha = 1,
  1477. .palette_sz = 256,
  1478. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1479. VALID_BPP(15) | VALID_BPP(16) |
  1480. VALID_BPP(18) | VALID_BPP(19) |
  1481. VALID_BPP(24) | VALID_BPP(25) |
  1482. VALID_BPP(32)),
  1483. },
  1484. };
  1485. static struct s3c_fb_driverdata s3c_fb_data_64xx = {
  1486. .variant = {
  1487. .nr_windows = 5,
  1488. .vidtcon = VIDTCON0,
  1489. .wincon = WINCON(0),
  1490. .winmap = WINxMAP(0),
  1491. .keycon = WKEYCON,
  1492. .osd = VIDOSD_BASE,
  1493. .osd_stride = 16,
  1494. .buf_start = VIDW_BUF_START(0),
  1495. .buf_size = VIDW_BUF_SIZE(0),
  1496. .buf_end = VIDW_BUF_END(0),
  1497. .palette = {
  1498. [0] = 0x400,
  1499. [1] = 0x800,
  1500. [2] = 0x300,
  1501. [3] = 0x320,
  1502. [4] = 0x340,
  1503. },
  1504. .has_prtcon = 1,
  1505. .has_clksel = 1,
  1506. },
  1507. .win[0] = &s3c_fb_data_64xx_wins[0],
  1508. .win[1] = &s3c_fb_data_64xx_wins[1],
  1509. .win[2] = &s3c_fb_data_64xx_wins[2],
  1510. .win[3] = &s3c_fb_data_64xx_wins[3],
  1511. .win[4] = &s3c_fb_data_64xx_wins[4],
  1512. };
  1513. static struct s3c_fb_driverdata s3c_fb_data_s5pc100 = {
  1514. .variant = {
  1515. .nr_windows = 5,
  1516. .vidtcon = VIDTCON0,
  1517. .wincon = WINCON(0),
  1518. .winmap = WINxMAP(0),
  1519. .keycon = WKEYCON,
  1520. .osd = VIDOSD_BASE,
  1521. .osd_stride = 16,
  1522. .buf_start = VIDW_BUF_START(0),
  1523. .buf_size = VIDW_BUF_SIZE(0),
  1524. .buf_end = VIDW_BUF_END(0),
  1525. .palette = {
  1526. [0] = 0x2400,
  1527. [1] = 0x2800,
  1528. [2] = 0x2c00,
  1529. [3] = 0x3000,
  1530. [4] = 0x3400,
  1531. },
  1532. .has_prtcon = 1,
  1533. .has_blendcon = 1,
  1534. .has_clksel = 1,
  1535. },
  1536. .win[0] = &s3c_fb_data_s5p_wins[0],
  1537. .win[1] = &s3c_fb_data_s5p_wins[1],
  1538. .win[2] = &s3c_fb_data_s5p_wins[2],
  1539. .win[3] = &s3c_fb_data_s5p_wins[3],
  1540. .win[4] = &s3c_fb_data_s5p_wins[4],
  1541. };
  1542. static struct s3c_fb_driverdata s3c_fb_data_s5pv210 = {
  1543. .variant = {
  1544. .nr_windows = 5,
  1545. .vidtcon = VIDTCON0,
  1546. .wincon = WINCON(0),
  1547. .winmap = WINxMAP(0),
  1548. .keycon = WKEYCON,
  1549. .osd = VIDOSD_BASE,
  1550. .osd_stride = 16,
  1551. .buf_start = VIDW_BUF_START(0),
  1552. .buf_size = VIDW_BUF_SIZE(0),
  1553. .buf_end = VIDW_BUF_END(0),
  1554. .palette = {
  1555. [0] = 0x2400,
  1556. [1] = 0x2800,
  1557. [2] = 0x2c00,
  1558. [3] = 0x3000,
  1559. [4] = 0x3400,
  1560. },
  1561. .has_shadowcon = 1,
  1562. .has_blendcon = 1,
  1563. .has_clksel = 1,
  1564. .has_fixvclk = 1,
  1565. },
  1566. .win[0] = &s3c_fb_data_s5p_wins[0],
  1567. .win[1] = &s3c_fb_data_s5p_wins[1],
  1568. .win[2] = &s3c_fb_data_s5p_wins[2],
  1569. .win[3] = &s3c_fb_data_s5p_wins[3],
  1570. .win[4] = &s3c_fb_data_s5p_wins[4],
  1571. };
  1572. static struct s3c_fb_driverdata s3c_fb_data_exynos4 = {
  1573. .variant = {
  1574. .nr_windows = 5,
  1575. .vidtcon = VIDTCON0,
  1576. .wincon = WINCON(0),
  1577. .winmap = WINxMAP(0),
  1578. .keycon = WKEYCON,
  1579. .osd = VIDOSD_BASE,
  1580. .osd_stride = 16,
  1581. .buf_start = VIDW_BUF_START(0),
  1582. .buf_size = VIDW_BUF_SIZE(0),
  1583. .buf_end = VIDW_BUF_END(0),
  1584. .palette = {
  1585. [0] = 0x2400,
  1586. [1] = 0x2800,
  1587. [2] = 0x2c00,
  1588. [3] = 0x3000,
  1589. [4] = 0x3400,
  1590. },
  1591. .has_shadowcon = 1,
  1592. .has_blendcon = 1,
  1593. .has_fixvclk = 1,
  1594. },
  1595. .win[0] = &s3c_fb_data_s5p_wins[0],
  1596. .win[1] = &s3c_fb_data_s5p_wins[1],
  1597. .win[2] = &s3c_fb_data_s5p_wins[2],
  1598. .win[3] = &s3c_fb_data_s5p_wins[3],
  1599. .win[4] = &s3c_fb_data_s5p_wins[4],
  1600. };
  1601. static struct s3c_fb_driverdata s3c_fb_data_exynos5 = {
  1602. .variant = {
  1603. .nr_windows = 5,
  1604. .vidtcon = FIMD_V8_VIDTCON0,
  1605. .wincon = WINCON(0),
  1606. .winmap = WINxMAP(0),
  1607. .keycon = WKEYCON,
  1608. .osd = VIDOSD_BASE,
  1609. .osd_stride = 16,
  1610. .buf_start = VIDW_BUF_START(0),
  1611. .buf_size = VIDW_BUF_SIZE(0),
  1612. .buf_end = VIDW_BUF_END(0),
  1613. .palette = {
  1614. [0] = 0x2400,
  1615. [1] = 0x2800,
  1616. [2] = 0x2c00,
  1617. [3] = 0x3000,
  1618. [4] = 0x3400,
  1619. },
  1620. .has_shadowcon = 1,
  1621. .has_blendcon = 1,
  1622. .has_fixvclk = 1,
  1623. },
  1624. .win[0] = &s3c_fb_data_s5p_wins[0],
  1625. .win[1] = &s3c_fb_data_s5p_wins[1],
  1626. .win[2] = &s3c_fb_data_s5p_wins[2],
  1627. .win[3] = &s3c_fb_data_s5p_wins[3],
  1628. .win[4] = &s3c_fb_data_s5p_wins[4],
  1629. };
  1630. /* S3C2443/S3C2416 style hardware */
  1631. static struct s3c_fb_driverdata s3c_fb_data_s3c2443 = {
  1632. .variant = {
  1633. .nr_windows = 2,
  1634. .is_2443 = 1,
  1635. .vidtcon = 0x08,
  1636. .wincon = 0x14,
  1637. .winmap = 0xd0,
  1638. .keycon = 0xb0,
  1639. .osd = 0x28,
  1640. .osd_stride = 12,
  1641. .buf_start = 0x64,
  1642. .buf_size = 0x94,
  1643. .buf_end = 0x7c,
  1644. .palette = {
  1645. [0] = 0x400,
  1646. [1] = 0x800,
  1647. },
  1648. .has_clksel = 1,
  1649. },
  1650. .win[0] = &(struct s3c_fb_win_variant) {
  1651. .palette_sz = 256,
  1652. .valid_bpp = VALID_BPP1248 | VALID_BPP(16) | VALID_BPP(24),
  1653. },
  1654. .win[1] = &(struct s3c_fb_win_variant) {
  1655. .has_osd_c = 1,
  1656. .has_osd_alpha = 1,
  1657. .palette_sz = 256,
  1658. .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
  1659. VALID_BPP(18) | VALID_BPP(19) |
  1660. VALID_BPP(24) | VALID_BPP(25) |
  1661. VALID_BPP(28)),
  1662. },
  1663. };
  1664. static struct s3c_fb_driverdata s3c_fb_data_s5p64x0 = {
  1665. .variant = {
  1666. .nr_windows = 3,
  1667. .vidtcon = VIDTCON0,
  1668. .wincon = WINCON(0),
  1669. .winmap = WINxMAP(0),
  1670. .keycon = WKEYCON,
  1671. .osd = VIDOSD_BASE,
  1672. .osd_stride = 16,
  1673. .buf_start = VIDW_BUF_START(0),
  1674. .buf_size = VIDW_BUF_SIZE(0),
  1675. .buf_end = VIDW_BUF_END(0),
  1676. .palette = {
  1677. [0] = 0x2400,
  1678. [1] = 0x2800,
  1679. [2] = 0x2c00,
  1680. },
  1681. .has_blendcon = 1,
  1682. .has_fixvclk = 1,
  1683. },
  1684. .win[0] = &s3c_fb_data_s5p_wins[0],
  1685. .win[1] = &s3c_fb_data_s5p_wins[1],
  1686. .win[2] = &s3c_fb_data_s5p_wins[2],
  1687. };
  1688. static struct platform_device_id s3c_fb_driver_ids[] = {
  1689. {
  1690. .name = "s3c-fb",
  1691. .driver_data = (unsigned long)&s3c_fb_data_64xx,
  1692. }, {
  1693. .name = "s5pc100-fb",
  1694. .driver_data = (unsigned long)&s3c_fb_data_s5pc100,
  1695. }, {
  1696. .name = "s5pv210-fb",
  1697. .driver_data = (unsigned long)&s3c_fb_data_s5pv210,
  1698. }, {
  1699. .name = "exynos4-fb",
  1700. .driver_data = (unsigned long)&s3c_fb_data_exynos4,
  1701. }, {
  1702. .name = "exynos5-fb",
  1703. .driver_data = (unsigned long)&s3c_fb_data_exynos5,
  1704. }, {
  1705. .name = "s3c2443-fb",
  1706. .driver_data = (unsigned long)&s3c_fb_data_s3c2443,
  1707. }, {
  1708. .name = "s5p64x0-fb",
  1709. .driver_data = (unsigned long)&s3c_fb_data_s5p64x0,
  1710. },
  1711. {},
  1712. };
  1713. MODULE_DEVICE_TABLE(platform, s3c_fb_driver_ids);
  1714. static const struct dev_pm_ops s3cfb_pm_ops = {
  1715. SET_SYSTEM_SLEEP_PM_OPS(s3c_fb_suspend, s3c_fb_resume)
  1716. SET_RUNTIME_PM_OPS(s3c_fb_runtime_suspend, s3c_fb_runtime_resume,
  1717. NULL)
  1718. };
  1719. static struct platform_driver s3c_fb_driver = {
  1720. .probe = s3c_fb_probe,
  1721. .remove = s3c_fb_remove,
  1722. .id_table = s3c_fb_driver_ids,
  1723. .driver = {
  1724. .name = "s3c-fb",
  1725. .owner = THIS_MODULE,
  1726. .pm = &s3cfb_pm_ops,
  1727. },
  1728. };
  1729. module_platform_driver(s3c_fb_driver);
  1730. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
  1731. MODULE_DESCRIPTION("Samsung S3C SoC Framebuffer driver");
  1732. MODULE_LICENSE("GPL");
  1733. MODULE_ALIAS("platform:s3c-fb");