rfbi.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/export.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/delay.h>
  30. #include <linux/kfifo.h>
  31. #include <linux/ktime.h>
  32. #include <linux/hrtimer.h>
  33. #include <linux/seq_file.h>
  34. #include <linux/semaphore.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. struct rfbi_reg { u16 idx; };
  40. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  41. #define RFBI_REVISION RFBI_REG(0x0000)
  42. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  43. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  44. #define RFBI_CONTROL RFBI_REG(0x0040)
  45. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  46. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  47. #define RFBI_CMD RFBI_REG(0x004c)
  48. #define RFBI_PARAM RFBI_REG(0x0050)
  49. #define RFBI_DATA RFBI_REG(0x0054)
  50. #define RFBI_READ RFBI_REG(0x0058)
  51. #define RFBI_STATUS RFBI_REG(0x005c)
  52. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  53. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  54. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  55. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  56. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  57. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  58. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  59. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  60. #define REG_FLD_MOD(idx, val, start, end) \
  61. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  62. enum omap_rfbi_cycleformat {
  63. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  64. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  65. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  66. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  67. };
  68. enum omap_rfbi_datatype {
  69. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  70. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  71. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  72. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  73. };
  74. enum omap_rfbi_parallelmode {
  75. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  76. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  77. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  78. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  79. };
  80. static int rfbi_convert_timings(struct rfbi_timings *t);
  81. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  82. static struct {
  83. struct platform_device *pdev;
  84. void __iomem *base;
  85. unsigned long l4_khz;
  86. enum omap_rfbi_datatype datatype;
  87. enum omap_rfbi_parallelmode parallelmode;
  88. enum omap_rfbi_te_mode te_mode;
  89. int te_enabled;
  90. void (*framedone_callback)(void *data);
  91. void *framedone_callback_data;
  92. struct omap_dss_device *dssdev[2];
  93. struct semaphore bus_lock;
  94. struct omap_video_timings timings;
  95. int pixel_size;
  96. int data_lines;
  97. struct rfbi_timings intf_timings;
  98. struct omap_dss_output output;
  99. } rfbi;
  100. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  101. {
  102. __raw_writel(val, rfbi.base + idx.idx);
  103. }
  104. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  105. {
  106. return __raw_readl(rfbi.base + idx.idx);
  107. }
  108. static int rfbi_runtime_get(void)
  109. {
  110. int r;
  111. DSSDBG("rfbi_runtime_get\n");
  112. r = pm_runtime_get_sync(&rfbi.pdev->dev);
  113. WARN_ON(r < 0);
  114. return r < 0 ? r : 0;
  115. }
  116. static void rfbi_runtime_put(void)
  117. {
  118. int r;
  119. DSSDBG("rfbi_runtime_put\n");
  120. r = pm_runtime_put_sync(&rfbi.pdev->dev);
  121. WARN_ON(r < 0 && r != -ENOSYS);
  122. }
  123. void rfbi_bus_lock(void)
  124. {
  125. down(&rfbi.bus_lock);
  126. }
  127. EXPORT_SYMBOL(rfbi_bus_lock);
  128. void rfbi_bus_unlock(void)
  129. {
  130. up(&rfbi.bus_lock);
  131. }
  132. EXPORT_SYMBOL(rfbi_bus_unlock);
  133. void omap_rfbi_write_command(const void *buf, u32 len)
  134. {
  135. switch (rfbi.parallelmode) {
  136. case OMAP_DSS_RFBI_PARALLELMODE_8:
  137. {
  138. const u8 *b = buf;
  139. for (; len; len--)
  140. rfbi_write_reg(RFBI_CMD, *b++);
  141. break;
  142. }
  143. case OMAP_DSS_RFBI_PARALLELMODE_16:
  144. {
  145. const u16 *w = buf;
  146. BUG_ON(len & 1);
  147. for (; len; len -= 2)
  148. rfbi_write_reg(RFBI_CMD, *w++);
  149. break;
  150. }
  151. case OMAP_DSS_RFBI_PARALLELMODE_9:
  152. case OMAP_DSS_RFBI_PARALLELMODE_12:
  153. default:
  154. BUG();
  155. }
  156. }
  157. EXPORT_SYMBOL(omap_rfbi_write_command);
  158. void omap_rfbi_read_data(void *buf, u32 len)
  159. {
  160. switch (rfbi.parallelmode) {
  161. case OMAP_DSS_RFBI_PARALLELMODE_8:
  162. {
  163. u8 *b = buf;
  164. for (; len; len--) {
  165. rfbi_write_reg(RFBI_READ, 0);
  166. *b++ = rfbi_read_reg(RFBI_READ);
  167. }
  168. break;
  169. }
  170. case OMAP_DSS_RFBI_PARALLELMODE_16:
  171. {
  172. u16 *w = buf;
  173. BUG_ON(len & ~1);
  174. for (; len; len -= 2) {
  175. rfbi_write_reg(RFBI_READ, 0);
  176. *w++ = rfbi_read_reg(RFBI_READ);
  177. }
  178. break;
  179. }
  180. case OMAP_DSS_RFBI_PARALLELMODE_9:
  181. case OMAP_DSS_RFBI_PARALLELMODE_12:
  182. default:
  183. BUG();
  184. }
  185. }
  186. EXPORT_SYMBOL(omap_rfbi_read_data);
  187. void omap_rfbi_write_data(const void *buf, u32 len)
  188. {
  189. switch (rfbi.parallelmode) {
  190. case OMAP_DSS_RFBI_PARALLELMODE_8:
  191. {
  192. const u8 *b = buf;
  193. for (; len; len--)
  194. rfbi_write_reg(RFBI_PARAM, *b++);
  195. break;
  196. }
  197. case OMAP_DSS_RFBI_PARALLELMODE_16:
  198. {
  199. const u16 *w = buf;
  200. BUG_ON(len & 1);
  201. for (; len; len -= 2)
  202. rfbi_write_reg(RFBI_PARAM, *w++);
  203. break;
  204. }
  205. case OMAP_DSS_RFBI_PARALLELMODE_9:
  206. case OMAP_DSS_RFBI_PARALLELMODE_12:
  207. default:
  208. BUG();
  209. }
  210. }
  211. EXPORT_SYMBOL(omap_rfbi_write_data);
  212. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  213. u16 x, u16 y,
  214. u16 w, u16 h)
  215. {
  216. int start_offset = scr_width * y + x;
  217. int horiz_offset = scr_width - w;
  218. int i;
  219. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  220. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  221. const u16 __iomem *pd = buf;
  222. pd += start_offset;
  223. for (; h; --h) {
  224. for (i = 0; i < w; ++i) {
  225. const u8 __iomem *b = (const u8 __iomem *)pd;
  226. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  227. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  228. ++pd;
  229. }
  230. pd += horiz_offset;
  231. }
  232. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  233. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  234. const u32 __iomem *pd = buf;
  235. pd += start_offset;
  236. for (; h; --h) {
  237. for (i = 0; i < w; ++i) {
  238. const u8 __iomem *b = (const u8 __iomem *)pd;
  239. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  240. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  241. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  242. ++pd;
  243. }
  244. pd += horiz_offset;
  245. }
  246. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  247. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  248. const u16 __iomem *pd = buf;
  249. pd += start_offset;
  250. for (; h; --h) {
  251. for (i = 0; i < w; ++i) {
  252. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  253. ++pd;
  254. }
  255. pd += horiz_offset;
  256. }
  257. } else {
  258. BUG();
  259. }
  260. }
  261. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  262. static int rfbi_transfer_area(struct omap_dss_device *dssdev,
  263. void (*callback)(void *data), void *data)
  264. {
  265. u32 l;
  266. int r;
  267. struct omap_overlay_manager *mgr = dssdev->output->manager;
  268. u16 width = rfbi.timings.x_res;
  269. u16 height = rfbi.timings.y_res;
  270. /*BUG_ON(callback == 0);*/
  271. BUG_ON(rfbi.framedone_callback != NULL);
  272. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  273. dss_mgr_set_timings(mgr, &rfbi.timings);
  274. r = dss_mgr_enable(mgr);
  275. if (r)
  276. return r;
  277. rfbi.framedone_callback = callback;
  278. rfbi.framedone_callback_data = data;
  279. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  280. l = rfbi_read_reg(RFBI_CONTROL);
  281. l = FLD_MOD(l, 1, 0, 0); /* enable */
  282. if (!rfbi.te_enabled)
  283. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  284. rfbi_write_reg(RFBI_CONTROL, l);
  285. return 0;
  286. }
  287. static void framedone_callback(void *data)
  288. {
  289. void (*callback)(void *data);
  290. DSSDBG("FRAMEDONE\n");
  291. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  292. callback = rfbi.framedone_callback;
  293. rfbi.framedone_callback = NULL;
  294. if (callback != NULL)
  295. callback(rfbi.framedone_callback_data);
  296. }
  297. #if 1 /* VERBOSE */
  298. static void rfbi_print_timings(void)
  299. {
  300. u32 l;
  301. u32 time;
  302. l = rfbi_read_reg(RFBI_CONFIG(0));
  303. time = 1000000000 / rfbi.l4_khz;
  304. if (l & (1 << 4))
  305. time *= 2;
  306. DSSDBG("Tick time %u ps\n", time);
  307. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  308. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  309. "REONTIME %d, REOFFTIME %d\n",
  310. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  311. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  312. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  313. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  314. "ACCESSTIME %d\n",
  315. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  316. (l >> 22) & 0x3f);
  317. }
  318. #else
  319. static void rfbi_print_timings(void) {}
  320. #endif
  321. static u32 extif_clk_period;
  322. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  323. {
  324. int bus_tick = extif_clk_period * div;
  325. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  326. }
  327. static int calc_reg_timing(struct rfbi_timings *t, int div)
  328. {
  329. t->clk_div = div;
  330. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  331. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  332. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  333. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  334. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  335. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  336. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  337. t->access_time = round_to_extif_ticks(t->access_time, div);
  338. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  339. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  340. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  341. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  342. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  343. t->we_on_time, t->we_off_time, t->re_cycle_time,
  344. t->we_cycle_time);
  345. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  346. t->access_time, t->cs_pulse_width);
  347. return rfbi_convert_timings(t);
  348. }
  349. static int calc_extif_timings(struct rfbi_timings *t)
  350. {
  351. u32 max_clk_div;
  352. int div;
  353. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  354. for (div = 1; div <= max_clk_div; div++) {
  355. if (calc_reg_timing(t, div) == 0)
  356. break;
  357. }
  358. if (div <= max_clk_div)
  359. return 0;
  360. DSSERR("can't setup timings\n");
  361. return -1;
  362. }
  363. static void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  364. {
  365. int r;
  366. if (!t->converted) {
  367. r = calc_extif_timings(t);
  368. if (r < 0)
  369. DSSERR("Failed to calc timings\n");
  370. }
  371. BUG_ON(!t->converted);
  372. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  373. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  374. /* TIMEGRANULARITY */
  375. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  376. (t->tim[2] ? 1 : 0), 4, 4);
  377. rfbi_print_timings();
  378. }
  379. static int ps_to_rfbi_ticks(int time, int div)
  380. {
  381. unsigned long tick_ps;
  382. int ret;
  383. /* Calculate in picosecs to yield more exact results */
  384. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  385. ret = (time + tick_ps - 1) / tick_ps;
  386. return ret;
  387. }
  388. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  389. {
  390. *clk_period = 1000000000 / rfbi.l4_khz;
  391. *max_clk_div = 2;
  392. }
  393. static int rfbi_convert_timings(struct rfbi_timings *t)
  394. {
  395. u32 l;
  396. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  397. int actim, recyc, wecyc;
  398. int div = t->clk_div;
  399. if (div <= 0 || div > 2)
  400. return -1;
  401. /* Make sure that after conversion it still holds that:
  402. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  403. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  404. */
  405. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  406. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  407. if (weoff <= weon)
  408. weoff = weon + 1;
  409. if (weon > 0x0f)
  410. return -1;
  411. if (weoff > 0x3f)
  412. return -1;
  413. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  414. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  415. if (reoff <= reon)
  416. reoff = reon + 1;
  417. if (reon > 0x0f)
  418. return -1;
  419. if (reoff > 0x3f)
  420. return -1;
  421. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  422. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  423. if (csoff <= cson)
  424. csoff = cson + 1;
  425. if (csoff < max(weoff, reoff))
  426. csoff = max(weoff, reoff);
  427. if (cson > 0x0f)
  428. return -1;
  429. if (csoff > 0x3f)
  430. return -1;
  431. l = cson;
  432. l |= csoff << 4;
  433. l |= weon << 10;
  434. l |= weoff << 14;
  435. l |= reon << 20;
  436. l |= reoff << 24;
  437. t->tim[0] = l;
  438. actim = ps_to_rfbi_ticks(t->access_time, div);
  439. if (actim <= reon)
  440. actim = reon + 1;
  441. if (actim > 0x3f)
  442. return -1;
  443. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  444. if (wecyc < weoff)
  445. wecyc = weoff;
  446. if (wecyc > 0x3f)
  447. return -1;
  448. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  449. if (recyc < reoff)
  450. recyc = reoff;
  451. if (recyc > 0x3f)
  452. return -1;
  453. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  454. if (cs_pulse > 0x3f)
  455. return -1;
  456. l = wecyc;
  457. l |= recyc << 6;
  458. l |= cs_pulse << 12;
  459. l |= actim << 22;
  460. t->tim[1] = l;
  461. t->tim[2] = div - 1;
  462. t->converted = 1;
  463. return 0;
  464. }
  465. /* xxx FIX module selection missing */
  466. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  467. unsigned hs_pulse_time, unsigned vs_pulse_time,
  468. int hs_pol_inv, int vs_pol_inv, int extif_div)
  469. {
  470. int hs, vs;
  471. int min;
  472. u32 l;
  473. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  474. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  475. if (hs < 2)
  476. return -EDOM;
  477. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  478. min = 2;
  479. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  480. min = 4;
  481. if (vs < min)
  482. return -EDOM;
  483. if (vs == hs)
  484. return -EINVAL;
  485. rfbi.te_mode = mode;
  486. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  487. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  488. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  489. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  490. l = rfbi_read_reg(RFBI_CONFIG(0));
  491. if (hs_pol_inv)
  492. l &= ~(1 << 21);
  493. else
  494. l |= 1 << 21;
  495. if (vs_pol_inv)
  496. l &= ~(1 << 20);
  497. else
  498. l |= 1 << 20;
  499. return 0;
  500. }
  501. EXPORT_SYMBOL(omap_rfbi_setup_te);
  502. /* xxx FIX module selection missing */
  503. int omap_rfbi_enable_te(bool enable, unsigned line)
  504. {
  505. u32 l;
  506. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  507. if (line > (1 << 11) - 1)
  508. return -EINVAL;
  509. l = rfbi_read_reg(RFBI_CONFIG(0));
  510. l &= ~(0x3 << 2);
  511. if (enable) {
  512. rfbi.te_enabled = 1;
  513. l |= rfbi.te_mode << 2;
  514. } else
  515. rfbi.te_enabled = 0;
  516. rfbi_write_reg(RFBI_CONFIG(0), l);
  517. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  518. return 0;
  519. }
  520. EXPORT_SYMBOL(omap_rfbi_enable_te);
  521. static int rfbi_configure(int rfbi_module, int bpp, int lines)
  522. {
  523. u32 l;
  524. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  525. enum omap_rfbi_cycleformat cycleformat;
  526. enum omap_rfbi_datatype datatype;
  527. enum omap_rfbi_parallelmode parallelmode;
  528. switch (bpp) {
  529. case 12:
  530. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  531. break;
  532. case 16:
  533. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  534. break;
  535. case 18:
  536. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  537. break;
  538. case 24:
  539. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  540. break;
  541. default:
  542. BUG();
  543. return 1;
  544. }
  545. rfbi.datatype = datatype;
  546. switch (lines) {
  547. case 8:
  548. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  549. break;
  550. case 9:
  551. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  552. break;
  553. case 12:
  554. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  555. break;
  556. case 16:
  557. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  558. break;
  559. default:
  560. BUG();
  561. return 1;
  562. }
  563. rfbi.parallelmode = parallelmode;
  564. if ((bpp % lines) == 0) {
  565. switch (bpp / lines) {
  566. case 1:
  567. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  568. break;
  569. case 2:
  570. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  571. break;
  572. case 3:
  573. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  574. break;
  575. default:
  576. BUG();
  577. return 1;
  578. }
  579. } else if ((2 * bpp % lines) == 0) {
  580. if ((2 * bpp / lines) == 3)
  581. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  582. else {
  583. BUG();
  584. return 1;
  585. }
  586. } else {
  587. BUG();
  588. return 1;
  589. }
  590. switch (cycleformat) {
  591. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  592. cycle1 = lines;
  593. break;
  594. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  595. cycle1 = lines;
  596. cycle2 = lines;
  597. break;
  598. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  599. cycle1 = lines;
  600. cycle2 = lines;
  601. cycle3 = lines;
  602. break;
  603. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  604. cycle1 = lines;
  605. cycle2 = (lines / 2) | ((lines / 2) << 16);
  606. cycle3 = (lines << 16);
  607. break;
  608. }
  609. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  610. l = 0;
  611. l |= FLD_VAL(parallelmode, 1, 0);
  612. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  613. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  614. l |= FLD_VAL(datatype, 6, 5);
  615. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  616. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  617. l |= FLD_VAL(cycleformat, 10, 9);
  618. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  619. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  620. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  621. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  622. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  623. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  624. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  625. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  626. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  627. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  628. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  629. l = rfbi_read_reg(RFBI_CONTROL);
  630. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  631. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  632. rfbi_write_reg(RFBI_CONTROL, l);
  633. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  634. bpp, lines, cycle1, cycle2, cycle3);
  635. return 0;
  636. }
  637. int omap_rfbi_configure(struct omap_dss_device *dssdev)
  638. {
  639. return rfbi_configure(dssdev->phy.rfbi.channel, rfbi.pixel_size,
  640. rfbi.data_lines);
  641. }
  642. EXPORT_SYMBOL(omap_rfbi_configure);
  643. int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
  644. void *data)
  645. {
  646. return rfbi_transfer_area(dssdev, callback, data);
  647. }
  648. EXPORT_SYMBOL(omap_rfbi_update);
  649. void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
  650. {
  651. rfbi.timings.x_res = w;
  652. rfbi.timings.y_res = h;
  653. }
  654. EXPORT_SYMBOL(omapdss_rfbi_set_size);
  655. void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev, int pixel_size)
  656. {
  657. rfbi.pixel_size = pixel_size;
  658. }
  659. EXPORT_SYMBOL(omapdss_rfbi_set_pixel_size);
  660. void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev, int data_lines)
  661. {
  662. rfbi.data_lines = data_lines;
  663. }
  664. EXPORT_SYMBOL(omapdss_rfbi_set_data_lines);
  665. void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
  666. struct rfbi_timings *timings)
  667. {
  668. rfbi.intf_timings = *timings;
  669. }
  670. EXPORT_SYMBOL(omapdss_rfbi_set_interface_timings);
  671. static void rfbi_dump_regs(struct seq_file *s)
  672. {
  673. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  674. if (rfbi_runtime_get())
  675. return;
  676. DUMPREG(RFBI_REVISION);
  677. DUMPREG(RFBI_SYSCONFIG);
  678. DUMPREG(RFBI_SYSSTATUS);
  679. DUMPREG(RFBI_CONTROL);
  680. DUMPREG(RFBI_PIXEL_CNT);
  681. DUMPREG(RFBI_LINE_NUMBER);
  682. DUMPREG(RFBI_CMD);
  683. DUMPREG(RFBI_PARAM);
  684. DUMPREG(RFBI_DATA);
  685. DUMPREG(RFBI_READ);
  686. DUMPREG(RFBI_STATUS);
  687. DUMPREG(RFBI_CONFIG(0));
  688. DUMPREG(RFBI_ONOFF_TIME(0));
  689. DUMPREG(RFBI_CYCLE_TIME(0));
  690. DUMPREG(RFBI_DATA_CYCLE1(0));
  691. DUMPREG(RFBI_DATA_CYCLE2(0));
  692. DUMPREG(RFBI_DATA_CYCLE3(0));
  693. DUMPREG(RFBI_CONFIG(1));
  694. DUMPREG(RFBI_ONOFF_TIME(1));
  695. DUMPREG(RFBI_CYCLE_TIME(1));
  696. DUMPREG(RFBI_DATA_CYCLE1(1));
  697. DUMPREG(RFBI_DATA_CYCLE2(1));
  698. DUMPREG(RFBI_DATA_CYCLE3(1));
  699. DUMPREG(RFBI_VSYNC_WIDTH);
  700. DUMPREG(RFBI_HSYNC_WIDTH);
  701. rfbi_runtime_put();
  702. #undef DUMPREG
  703. }
  704. static void rfbi_config_lcd_manager(struct omap_dss_device *dssdev)
  705. {
  706. struct omap_overlay_manager *mgr = dssdev->output->manager;
  707. struct dss_lcd_mgr_config mgr_config;
  708. mgr_config.io_pad_mode = DSS_IO_PAD_MODE_RFBI;
  709. mgr_config.stallmode = true;
  710. /* Do we need fifohandcheck for RFBI? */
  711. mgr_config.fifohandcheck = false;
  712. mgr_config.video_port_width = rfbi.pixel_size;
  713. mgr_config.lcden_sig_polarity = 0;
  714. dss_mgr_set_lcd_config(mgr, &mgr_config);
  715. /*
  716. * Set rfbi.timings with default values, the x_res and y_res fields
  717. * are expected to be already configured by the panel driver via
  718. * omapdss_rfbi_set_size()
  719. */
  720. rfbi.timings.hsw = 1;
  721. rfbi.timings.hfp = 1;
  722. rfbi.timings.hbp = 1;
  723. rfbi.timings.vsw = 1;
  724. rfbi.timings.vfp = 0;
  725. rfbi.timings.vbp = 0;
  726. rfbi.timings.interlace = false;
  727. rfbi.timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  728. rfbi.timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  729. rfbi.timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
  730. rfbi.timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
  731. rfbi.timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
  732. dss_mgr_set_timings(mgr, &rfbi.timings);
  733. }
  734. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  735. {
  736. struct omap_dss_output *out = dssdev->output;
  737. int r;
  738. if (out == NULL || out->manager == NULL) {
  739. DSSERR("failed to enable display: no output/manager\n");
  740. return -ENODEV;
  741. }
  742. r = rfbi_runtime_get();
  743. if (r)
  744. return r;
  745. r = omap_dss_start_device(dssdev);
  746. if (r) {
  747. DSSERR("failed to start device\n");
  748. goto err0;
  749. }
  750. r = dss_mgr_register_framedone_handler(out->manager,
  751. framedone_callback, NULL);
  752. if (r) {
  753. DSSERR("can't get FRAMEDONE irq\n");
  754. goto err1;
  755. }
  756. rfbi_config_lcd_manager(dssdev);
  757. rfbi_configure(dssdev->phy.rfbi.channel, rfbi.pixel_size,
  758. rfbi.data_lines);
  759. rfbi_set_timings(dssdev->phy.rfbi.channel, &rfbi.intf_timings);
  760. return 0;
  761. err1:
  762. omap_dss_stop_device(dssdev);
  763. err0:
  764. rfbi_runtime_put();
  765. return r;
  766. }
  767. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  768. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  769. {
  770. struct omap_dss_output *out = dssdev->output;
  771. dss_mgr_unregister_framedone_handler(out->manager,
  772. framedone_callback, NULL);
  773. omap_dss_stop_device(dssdev);
  774. rfbi_runtime_put();
  775. }
  776. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  777. static int __init rfbi_init_display(struct omap_dss_device *dssdev)
  778. {
  779. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  780. return 0;
  781. }
  782. static struct omap_dss_device * __init rfbi_find_dssdev(struct platform_device *pdev)
  783. {
  784. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  785. const char *def_disp_name = omapdss_get_default_display_name();
  786. struct omap_dss_device *def_dssdev;
  787. int i;
  788. def_dssdev = NULL;
  789. for (i = 0; i < pdata->num_devices; ++i) {
  790. struct omap_dss_device *dssdev = pdata->devices[i];
  791. if (dssdev->type != OMAP_DISPLAY_TYPE_DBI)
  792. continue;
  793. if (def_dssdev == NULL)
  794. def_dssdev = dssdev;
  795. if (def_disp_name != NULL &&
  796. strcmp(dssdev->name, def_disp_name) == 0) {
  797. def_dssdev = dssdev;
  798. break;
  799. }
  800. }
  801. return def_dssdev;
  802. }
  803. static void __init rfbi_probe_pdata(struct platform_device *rfbidev)
  804. {
  805. struct omap_dss_device *plat_dssdev;
  806. struct omap_dss_device *dssdev;
  807. int r;
  808. plat_dssdev = rfbi_find_dssdev(rfbidev);
  809. if (!plat_dssdev)
  810. return;
  811. dssdev = dss_alloc_and_init_device(&rfbidev->dev);
  812. if (!dssdev)
  813. return;
  814. dss_copy_device_pdata(dssdev, plat_dssdev);
  815. r = rfbi_init_display(dssdev);
  816. if (r) {
  817. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  818. dss_put_device(dssdev);
  819. return;
  820. }
  821. r = omapdss_output_set_device(&rfbi.output, dssdev);
  822. if (r) {
  823. DSSERR("failed to connect output to new device: %s\n",
  824. dssdev->name);
  825. dss_put_device(dssdev);
  826. return;
  827. }
  828. r = dss_add_device(dssdev);
  829. if (r) {
  830. DSSERR("device %s register failed: %d\n", dssdev->name, r);
  831. omapdss_output_unset_device(&rfbi.output);
  832. dss_put_device(dssdev);
  833. return;
  834. }
  835. }
  836. static void __init rfbi_init_output(struct platform_device *pdev)
  837. {
  838. struct omap_dss_output *out = &rfbi.output;
  839. out->pdev = pdev;
  840. out->id = OMAP_DSS_OUTPUT_DBI;
  841. out->type = OMAP_DISPLAY_TYPE_DBI;
  842. dss_register_output(out);
  843. }
  844. static void __exit rfbi_uninit_output(struct platform_device *pdev)
  845. {
  846. struct omap_dss_output *out = &rfbi.output;
  847. dss_unregister_output(out);
  848. }
  849. /* RFBI HW IP initialisation */
  850. static int __init omap_rfbihw_probe(struct platform_device *pdev)
  851. {
  852. u32 rev;
  853. struct resource *rfbi_mem;
  854. struct clk *clk;
  855. int r;
  856. rfbi.pdev = pdev;
  857. sema_init(&rfbi.bus_lock, 1);
  858. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  859. if (!rfbi_mem) {
  860. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  861. return -EINVAL;
  862. }
  863. rfbi.base = devm_ioremap(&pdev->dev, rfbi_mem->start,
  864. resource_size(rfbi_mem));
  865. if (!rfbi.base) {
  866. DSSERR("can't ioremap RFBI\n");
  867. return -ENOMEM;
  868. }
  869. clk = clk_get(&pdev->dev, "ick");
  870. if (IS_ERR(clk)) {
  871. DSSERR("can't get ick\n");
  872. return PTR_ERR(clk);
  873. }
  874. rfbi.l4_khz = clk_get_rate(clk) / 1000;
  875. clk_put(clk);
  876. pm_runtime_enable(&pdev->dev);
  877. r = rfbi_runtime_get();
  878. if (r)
  879. goto err_runtime_get;
  880. msleep(10);
  881. rev = rfbi_read_reg(RFBI_REVISION);
  882. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  883. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  884. rfbi_runtime_put();
  885. dss_debugfs_create_file("rfbi", rfbi_dump_regs);
  886. rfbi_init_output(pdev);
  887. rfbi_probe_pdata(pdev);
  888. return 0;
  889. err_runtime_get:
  890. pm_runtime_disable(&pdev->dev);
  891. return r;
  892. }
  893. static int __exit omap_rfbihw_remove(struct platform_device *pdev)
  894. {
  895. dss_unregister_child_devices(&pdev->dev);
  896. rfbi_uninit_output(pdev);
  897. pm_runtime_disable(&pdev->dev);
  898. return 0;
  899. }
  900. static int rfbi_runtime_suspend(struct device *dev)
  901. {
  902. dispc_runtime_put();
  903. return 0;
  904. }
  905. static int rfbi_runtime_resume(struct device *dev)
  906. {
  907. int r;
  908. r = dispc_runtime_get();
  909. if (r < 0)
  910. return r;
  911. return 0;
  912. }
  913. static const struct dev_pm_ops rfbi_pm_ops = {
  914. .runtime_suspend = rfbi_runtime_suspend,
  915. .runtime_resume = rfbi_runtime_resume,
  916. };
  917. static struct platform_driver omap_rfbihw_driver = {
  918. .remove = __exit_p(omap_rfbihw_remove),
  919. .driver = {
  920. .name = "omapdss_rfbi",
  921. .owner = THIS_MODULE,
  922. .pm = &rfbi_pm_ops,
  923. },
  924. };
  925. int __init rfbi_init_platform_driver(void)
  926. {
  927. return platform_driver_probe(&omap_rfbihw_driver, omap_rfbihw_probe);
  928. }
  929. void __exit rfbi_uninit_platform_driver(void)
  930. {
  931. platform_driver_unregister(&omap_rfbihw_driver);
  932. }