dss.c 23 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/gfp.h>
  33. #include <linux/sizes.h>
  34. #include <video/omapdss.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static int dss_runtime_get(void);
  54. static void dss_runtime_put(void);
  55. struct dss_features {
  56. u8 fck_div_max;
  57. u8 dss_fck_multiplier;
  58. const char *clk_name;
  59. int (*dpi_select_source)(enum omap_channel channel);
  60. };
  61. static struct {
  62. struct platform_device *pdev;
  63. void __iomem *base;
  64. struct clk *dpll4_m4_ck;
  65. struct clk *dss_clk;
  66. unsigned long dss_clk_rate;
  67. unsigned long cache_req_pck;
  68. unsigned long cache_prate;
  69. struct dss_clock_info cache_dss_cinfo;
  70. struct dispc_clock_info cache_dispc_cinfo;
  71. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  72. enum omap_dss_clk_source dispc_clk_source;
  73. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  74. bool ctx_valid;
  75. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  76. const struct dss_features *feat;
  77. } dss;
  78. static const char * const dss_generic_clk_source_names[] = {
  79. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  80. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  81. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  82. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
  83. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
  84. };
  85. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  86. {
  87. __raw_writel(val, dss.base + idx.idx);
  88. }
  89. static inline u32 dss_read_reg(const struct dss_reg idx)
  90. {
  91. return __raw_readl(dss.base + idx.idx);
  92. }
  93. #define SR(reg) \
  94. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  95. #define RR(reg) \
  96. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  97. static void dss_save_context(void)
  98. {
  99. DSSDBG("dss_save_context\n");
  100. SR(CONTROL);
  101. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  102. OMAP_DISPLAY_TYPE_SDI) {
  103. SR(SDI_CONTROL);
  104. SR(PLL_CONTROL);
  105. }
  106. dss.ctx_valid = true;
  107. DSSDBG("context saved\n");
  108. }
  109. static void dss_restore_context(void)
  110. {
  111. DSSDBG("dss_restore_context\n");
  112. if (!dss.ctx_valid)
  113. return;
  114. RR(CONTROL);
  115. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  116. OMAP_DISPLAY_TYPE_SDI) {
  117. RR(SDI_CONTROL);
  118. RR(PLL_CONTROL);
  119. }
  120. DSSDBG("context restored\n");
  121. }
  122. #undef SR
  123. #undef RR
  124. int dss_get_ctx_loss_count(void)
  125. {
  126. struct omap_dss_board_info *board_data = dss.pdev->dev.platform_data;
  127. int cnt;
  128. if (!board_data->get_context_loss_count)
  129. return -ENOENT;
  130. cnt = board_data->get_context_loss_count(&dss.pdev->dev);
  131. WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
  132. return cnt;
  133. }
  134. void dss_sdi_init(int datapairs)
  135. {
  136. u32 l;
  137. BUG_ON(datapairs > 3 || datapairs < 1);
  138. l = dss_read_reg(DSS_SDI_CONTROL);
  139. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  140. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  141. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  142. dss_write_reg(DSS_SDI_CONTROL, l);
  143. l = dss_read_reg(DSS_PLL_CONTROL);
  144. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  145. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  146. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  147. dss_write_reg(DSS_PLL_CONTROL, l);
  148. }
  149. int dss_sdi_enable(void)
  150. {
  151. unsigned long timeout;
  152. dispc_pck_free_enable(1);
  153. /* Reset SDI PLL */
  154. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  155. udelay(1); /* wait 2x PCLK */
  156. /* Lock SDI PLL */
  157. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  158. /* Waiting for PLL lock request to complete */
  159. timeout = jiffies + msecs_to_jiffies(500);
  160. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  161. if (time_after_eq(jiffies, timeout)) {
  162. DSSERR("PLL lock request timed out\n");
  163. goto err1;
  164. }
  165. }
  166. /* Clearing PLL_GO bit */
  167. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  168. /* Waiting for PLL to lock */
  169. timeout = jiffies + msecs_to_jiffies(500);
  170. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  171. if (time_after_eq(jiffies, timeout)) {
  172. DSSERR("PLL lock timed out\n");
  173. goto err1;
  174. }
  175. }
  176. dispc_lcd_enable_signal(1);
  177. /* Waiting for SDI reset to complete */
  178. timeout = jiffies + msecs_to_jiffies(500);
  179. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  180. if (time_after_eq(jiffies, timeout)) {
  181. DSSERR("SDI reset timed out\n");
  182. goto err2;
  183. }
  184. }
  185. return 0;
  186. err2:
  187. dispc_lcd_enable_signal(0);
  188. err1:
  189. /* Reset SDI PLL */
  190. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  191. dispc_pck_free_enable(0);
  192. return -ETIMEDOUT;
  193. }
  194. void dss_sdi_disable(void)
  195. {
  196. dispc_lcd_enable_signal(0);
  197. dispc_pck_free_enable(0);
  198. /* Reset SDI PLL */
  199. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  200. }
  201. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  202. {
  203. return dss_generic_clk_source_names[clk_src];
  204. }
  205. void dss_dump_clocks(struct seq_file *s)
  206. {
  207. unsigned long dpll4_ck_rate;
  208. unsigned long dpll4_m4_ck_rate;
  209. const char *fclk_name, *fclk_real_name;
  210. unsigned long fclk_rate;
  211. if (dss_runtime_get())
  212. return;
  213. seq_printf(s, "- DSS -\n");
  214. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  215. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  216. fclk_rate = clk_get_rate(dss.dss_clk);
  217. if (dss.dpll4_m4_ck) {
  218. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  219. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  220. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  221. seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
  222. fclk_name, fclk_real_name, dpll4_ck_rate,
  223. dpll4_ck_rate / dpll4_m4_ck_rate,
  224. dss.feat->dss_fck_multiplier, fclk_rate);
  225. } else {
  226. seq_printf(s, "%s (%s) = %lu\n",
  227. fclk_name, fclk_real_name,
  228. fclk_rate);
  229. }
  230. dss_runtime_put();
  231. }
  232. static void dss_dump_regs(struct seq_file *s)
  233. {
  234. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  235. if (dss_runtime_get())
  236. return;
  237. DUMPREG(DSS_REVISION);
  238. DUMPREG(DSS_SYSCONFIG);
  239. DUMPREG(DSS_SYSSTATUS);
  240. DUMPREG(DSS_CONTROL);
  241. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  242. OMAP_DISPLAY_TYPE_SDI) {
  243. DUMPREG(DSS_SDI_CONTROL);
  244. DUMPREG(DSS_PLL_CONTROL);
  245. DUMPREG(DSS_SDI_STATUS);
  246. }
  247. dss_runtime_put();
  248. #undef DUMPREG
  249. }
  250. static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  251. {
  252. struct platform_device *dsidev;
  253. int b;
  254. u8 start, end;
  255. switch (clk_src) {
  256. case OMAP_DSS_CLK_SRC_FCK:
  257. b = 0;
  258. break;
  259. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  260. b = 1;
  261. dsidev = dsi_get_dsidev_from_id(0);
  262. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  263. break;
  264. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  265. b = 2;
  266. dsidev = dsi_get_dsidev_from_id(1);
  267. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  268. break;
  269. default:
  270. BUG();
  271. return;
  272. }
  273. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  274. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  275. dss.dispc_clk_source = clk_src;
  276. }
  277. void dss_select_dsi_clk_source(int dsi_module,
  278. enum omap_dss_clk_source clk_src)
  279. {
  280. struct platform_device *dsidev;
  281. int b, pos;
  282. switch (clk_src) {
  283. case OMAP_DSS_CLK_SRC_FCK:
  284. b = 0;
  285. break;
  286. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  287. BUG_ON(dsi_module != 0);
  288. b = 1;
  289. dsidev = dsi_get_dsidev_from_id(0);
  290. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  291. break;
  292. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  293. BUG_ON(dsi_module != 1);
  294. b = 1;
  295. dsidev = dsi_get_dsidev_from_id(1);
  296. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  297. break;
  298. default:
  299. BUG();
  300. return;
  301. }
  302. pos = dsi_module == 0 ? 1 : 10;
  303. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  304. dss.dsi_clk_source[dsi_module] = clk_src;
  305. }
  306. void dss_select_lcd_clk_source(enum omap_channel channel,
  307. enum omap_dss_clk_source clk_src)
  308. {
  309. struct platform_device *dsidev;
  310. int b, ix, pos;
  311. if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
  312. dss_select_dispc_clk_source(clk_src);
  313. return;
  314. }
  315. switch (clk_src) {
  316. case OMAP_DSS_CLK_SRC_FCK:
  317. b = 0;
  318. break;
  319. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  320. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  321. b = 1;
  322. dsidev = dsi_get_dsidev_from_id(0);
  323. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  324. break;
  325. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  326. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  327. channel != OMAP_DSS_CHANNEL_LCD3);
  328. b = 1;
  329. dsidev = dsi_get_dsidev_from_id(1);
  330. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  331. break;
  332. default:
  333. BUG();
  334. return;
  335. }
  336. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  337. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  338. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  339. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  340. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  341. dss.lcd_clk_source[ix] = clk_src;
  342. }
  343. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  344. {
  345. return dss.dispc_clk_source;
  346. }
  347. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  348. {
  349. return dss.dsi_clk_source[dsi_module];
  350. }
  351. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  352. {
  353. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  354. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  355. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  356. return dss.lcd_clk_source[ix];
  357. } else {
  358. /* LCD_CLK source is the same as DISPC_FCLK source for
  359. * OMAP2 and OMAP3 */
  360. return dss.dispc_clk_source;
  361. }
  362. }
  363. /* calculate clock rates using dividers in cinfo */
  364. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  365. {
  366. if (dss.dpll4_m4_ck) {
  367. unsigned long prate;
  368. if (cinfo->fck_div > dss.feat->fck_div_max ||
  369. cinfo->fck_div == 0)
  370. return -EINVAL;
  371. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  372. cinfo->fck = prate / cinfo->fck_div *
  373. dss.feat->dss_fck_multiplier;
  374. } else {
  375. if (cinfo->fck_div != 0)
  376. return -EINVAL;
  377. cinfo->fck = clk_get_rate(dss.dss_clk);
  378. }
  379. return 0;
  380. }
  381. int dss_set_clock_div(struct dss_clock_info *cinfo)
  382. {
  383. if (dss.dpll4_m4_ck) {
  384. unsigned long prate;
  385. int r;
  386. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  387. DSSDBG("dpll4_m4 = %ld\n", prate);
  388. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  389. if (r)
  390. return r;
  391. } else {
  392. if (cinfo->fck_div != 0)
  393. return -EINVAL;
  394. }
  395. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  396. WARN_ONCE(dss.dss_clk_rate != cinfo->fck, "clk rate mismatch");
  397. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  398. return 0;
  399. }
  400. unsigned long dss_get_dpll4_rate(void)
  401. {
  402. if (dss.dpll4_m4_ck)
  403. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  404. else
  405. return 0;
  406. }
  407. unsigned long dss_get_dispc_clk_rate(void)
  408. {
  409. return dss.dss_clk_rate;
  410. }
  411. static int dss_setup_default_clock(void)
  412. {
  413. unsigned long max_dss_fck, prate;
  414. unsigned fck_div;
  415. struct dss_clock_info dss_cinfo = { 0 };
  416. int r;
  417. if (dss.dpll4_m4_ck == NULL)
  418. return 0;
  419. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  420. prate = dss_get_dpll4_rate();
  421. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  422. max_dss_fck);
  423. dss_cinfo.fck_div = fck_div;
  424. r = dss_calc_clock_rates(&dss_cinfo);
  425. if (r)
  426. return r;
  427. r = dss_set_clock_div(&dss_cinfo);
  428. if (r)
  429. return r;
  430. return 0;
  431. }
  432. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  433. struct dispc_clock_info *dispc_cinfo)
  434. {
  435. unsigned long prate;
  436. struct dss_clock_info best_dss;
  437. struct dispc_clock_info best_dispc;
  438. unsigned long fck, max_dss_fck;
  439. u16 fck_div;
  440. int match = 0;
  441. int min_fck_per_pck;
  442. prate = dss_get_dpll4_rate();
  443. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  444. fck = clk_get_rate(dss.dss_clk);
  445. if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
  446. dss.cache_dss_cinfo.fck == fck) {
  447. DSSDBG("dispc clock info found from cache.\n");
  448. *dss_cinfo = dss.cache_dss_cinfo;
  449. *dispc_cinfo = dss.cache_dispc_cinfo;
  450. return 0;
  451. }
  452. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  453. if (min_fck_per_pck &&
  454. req_pck * min_fck_per_pck > max_dss_fck) {
  455. DSSERR("Requested pixel clock not possible with the current "
  456. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  457. "the constraint off.\n");
  458. min_fck_per_pck = 0;
  459. }
  460. retry:
  461. memset(&best_dss, 0, sizeof(best_dss));
  462. memset(&best_dispc, 0, sizeof(best_dispc));
  463. if (dss.dpll4_m4_ck == NULL) {
  464. struct dispc_clock_info cur_dispc;
  465. /* XXX can we change the clock on omap2? */
  466. fck = clk_get_rate(dss.dss_clk);
  467. fck_div = 1;
  468. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  469. match = 1;
  470. best_dss.fck = fck;
  471. best_dss.fck_div = fck_div;
  472. best_dispc = cur_dispc;
  473. goto found;
  474. } else {
  475. for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
  476. struct dispc_clock_info cur_dispc;
  477. fck = prate / fck_div * dss.feat->dss_fck_multiplier;
  478. if (fck > max_dss_fck)
  479. continue;
  480. if (min_fck_per_pck &&
  481. fck < req_pck * min_fck_per_pck)
  482. continue;
  483. match = 1;
  484. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  485. if (abs(cur_dispc.pck - req_pck) <
  486. abs(best_dispc.pck - req_pck)) {
  487. best_dss.fck = fck;
  488. best_dss.fck_div = fck_div;
  489. best_dispc = cur_dispc;
  490. if (cur_dispc.pck == req_pck)
  491. goto found;
  492. }
  493. }
  494. }
  495. found:
  496. if (!match) {
  497. if (min_fck_per_pck) {
  498. DSSERR("Could not find suitable clock settings.\n"
  499. "Turning FCK/PCK constraint off and"
  500. "trying again.\n");
  501. min_fck_per_pck = 0;
  502. goto retry;
  503. }
  504. DSSERR("Could not find suitable clock settings.\n");
  505. return -EINVAL;
  506. }
  507. if (dss_cinfo)
  508. *dss_cinfo = best_dss;
  509. if (dispc_cinfo)
  510. *dispc_cinfo = best_dispc;
  511. dss.cache_req_pck = req_pck;
  512. dss.cache_prate = prate;
  513. dss.cache_dss_cinfo = best_dss;
  514. dss.cache_dispc_cinfo = best_dispc;
  515. return 0;
  516. }
  517. void dss_set_venc_output(enum omap_dss_venc_type type)
  518. {
  519. int l = 0;
  520. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  521. l = 0;
  522. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  523. l = 1;
  524. else
  525. BUG();
  526. /* venc out selection. 0 = comp, 1 = svideo */
  527. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  528. }
  529. void dss_set_dac_pwrdn_bgz(bool enable)
  530. {
  531. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  532. }
  533. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  534. {
  535. enum omap_display_type dp;
  536. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  537. /* Complain about invalid selections */
  538. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  539. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  540. /* Select only if we have options */
  541. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  542. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  543. }
  544. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  545. {
  546. enum omap_display_type displays;
  547. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  548. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  549. return DSS_VENC_TV_CLK;
  550. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  551. return DSS_HDMI_M_PCLK;
  552. return REG_GET(DSS_CONTROL, 15, 15);
  553. }
  554. static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel)
  555. {
  556. if (channel != OMAP_DSS_CHANNEL_LCD)
  557. return -EINVAL;
  558. return 0;
  559. }
  560. static int dss_dpi_select_source_omap4(enum omap_channel channel)
  561. {
  562. int val;
  563. switch (channel) {
  564. case OMAP_DSS_CHANNEL_LCD2:
  565. val = 0;
  566. break;
  567. case OMAP_DSS_CHANNEL_DIGIT:
  568. val = 1;
  569. break;
  570. default:
  571. return -EINVAL;
  572. }
  573. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  574. return 0;
  575. }
  576. static int dss_dpi_select_source_omap5(enum omap_channel channel)
  577. {
  578. int val;
  579. switch (channel) {
  580. case OMAP_DSS_CHANNEL_LCD:
  581. val = 1;
  582. break;
  583. case OMAP_DSS_CHANNEL_LCD2:
  584. val = 2;
  585. break;
  586. case OMAP_DSS_CHANNEL_LCD3:
  587. val = 3;
  588. break;
  589. case OMAP_DSS_CHANNEL_DIGIT:
  590. val = 0;
  591. break;
  592. default:
  593. return -EINVAL;
  594. }
  595. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  596. return 0;
  597. }
  598. int dss_dpi_select_source(enum omap_channel channel)
  599. {
  600. return dss.feat->dpi_select_source(channel);
  601. }
  602. static int dss_get_clocks(void)
  603. {
  604. struct clk *clk;
  605. int r;
  606. clk = clk_get(&dss.pdev->dev, "fck");
  607. if (IS_ERR(clk)) {
  608. DSSERR("can't get clock fck\n");
  609. r = PTR_ERR(clk);
  610. goto err;
  611. }
  612. dss.dss_clk = clk;
  613. if (dss.feat->clk_name) {
  614. clk = clk_get(NULL, dss.feat->clk_name);
  615. if (IS_ERR(clk)) {
  616. DSSERR("Failed to get %s\n", dss.feat->clk_name);
  617. r = PTR_ERR(clk);
  618. goto err;
  619. }
  620. } else {
  621. clk = NULL;
  622. }
  623. dss.dpll4_m4_ck = clk;
  624. return 0;
  625. err:
  626. if (dss.dss_clk)
  627. clk_put(dss.dss_clk);
  628. if (dss.dpll4_m4_ck)
  629. clk_put(dss.dpll4_m4_ck);
  630. return r;
  631. }
  632. static void dss_put_clocks(void)
  633. {
  634. if (dss.dpll4_m4_ck)
  635. clk_put(dss.dpll4_m4_ck);
  636. clk_put(dss.dss_clk);
  637. }
  638. static int dss_runtime_get(void)
  639. {
  640. int r;
  641. DSSDBG("dss_runtime_get\n");
  642. r = pm_runtime_get_sync(&dss.pdev->dev);
  643. WARN_ON(r < 0);
  644. return r < 0 ? r : 0;
  645. }
  646. static void dss_runtime_put(void)
  647. {
  648. int r;
  649. DSSDBG("dss_runtime_put\n");
  650. r = pm_runtime_put_sync(&dss.pdev->dev);
  651. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  652. }
  653. /* DEBUGFS */
  654. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  655. void dss_debug_dump_clocks(struct seq_file *s)
  656. {
  657. dss_dump_clocks(s);
  658. dispc_dump_clocks(s);
  659. #ifdef CONFIG_OMAP2_DSS_DSI
  660. dsi_dump_clocks(s);
  661. #endif
  662. }
  663. #endif
  664. static const struct dss_features omap24xx_dss_feats __initconst = {
  665. .fck_div_max = 16,
  666. .dss_fck_multiplier = 2,
  667. .clk_name = NULL,
  668. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  669. };
  670. static const struct dss_features omap34xx_dss_feats __initconst = {
  671. .fck_div_max = 16,
  672. .dss_fck_multiplier = 2,
  673. .clk_name = "dpll4_m4_ck",
  674. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  675. };
  676. static const struct dss_features omap3630_dss_feats __initconst = {
  677. .fck_div_max = 32,
  678. .dss_fck_multiplier = 1,
  679. .clk_name = "dpll4_m4_ck",
  680. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  681. };
  682. static const struct dss_features omap44xx_dss_feats __initconst = {
  683. .fck_div_max = 32,
  684. .dss_fck_multiplier = 1,
  685. .clk_name = "dpll_per_m5x2_ck",
  686. .dpi_select_source = &dss_dpi_select_source_omap4,
  687. };
  688. static const struct dss_features omap54xx_dss_feats __initconst = {
  689. .fck_div_max = 64,
  690. .dss_fck_multiplier = 1,
  691. .clk_name = "dpll_per_h12x2_ck",
  692. .dpi_select_source = &dss_dpi_select_source_omap5,
  693. };
  694. static int __init dss_init_features(struct platform_device *pdev)
  695. {
  696. const struct dss_features *src;
  697. struct dss_features *dst;
  698. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  699. if (!dst) {
  700. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  701. return -ENOMEM;
  702. }
  703. switch (omapdss_get_version()) {
  704. case OMAPDSS_VER_OMAP24xx:
  705. src = &omap24xx_dss_feats;
  706. break;
  707. case OMAPDSS_VER_OMAP34xx_ES1:
  708. case OMAPDSS_VER_OMAP34xx_ES3:
  709. case OMAPDSS_VER_AM35xx:
  710. src = &omap34xx_dss_feats;
  711. break;
  712. case OMAPDSS_VER_OMAP3630:
  713. src = &omap3630_dss_feats;
  714. break;
  715. case OMAPDSS_VER_OMAP4430_ES1:
  716. case OMAPDSS_VER_OMAP4430_ES2:
  717. case OMAPDSS_VER_OMAP4:
  718. src = &omap44xx_dss_feats;
  719. break;
  720. case OMAPDSS_VER_OMAP5:
  721. src = &omap54xx_dss_feats;
  722. break;
  723. default:
  724. return -ENODEV;
  725. }
  726. memcpy(dst, src, sizeof(*dst));
  727. dss.feat = dst;
  728. return 0;
  729. }
  730. /* DSS HW IP initialisation */
  731. static int __init omap_dsshw_probe(struct platform_device *pdev)
  732. {
  733. struct resource *dss_mem;
  734. u32 rev;
  735. int r;
  736. dss.pdev = pdev;
  737. r = dss_init_features(dss.pdev);
  738. if (r)
  739. return r;
  740. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  741. if (!dss_mem) {
  742. DSSERR("can't get IORESOURCE_MEM DSS\n");
  743. return -EINVAL;
  744. }
  745. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  746. resource_size(dss_mem));
  747. if (!dss.base) {
  748. DSSERR("can't ioremap DSS\n");
  749. return -ENOMEM;
  750. }
  751. r = dss_get_clocks();
  752. if (r)
  753. return r;
  754. r = dss_setup_default_clock();
  755. if (r)
  756. goto err_setup_clocks;
  757. pm_runtime_enable(&pdev->dev);
  758. r = dss_runtime_get();
  759. if (r)
  760. goto err_runtime_get;
  761. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  762. /* Select DPLL */
  763. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  764. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  765. #ifdef CONFIG_OMAP2_DSS_VENC
  766. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  767. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  768. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  769. #endif
  770. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  771. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  772. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  773. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  774. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  775. rev = dss_read_reg(DSS_REVISION);
  776. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  777. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  778. dss_runtime_put();
  779. dss_debugfs_create_file("dss", dss_dump_regs);
  780. return 0;
  781. err_runtime_get:
  782. pm_runtime_disable(&pdev->dev);
  783. err_setup_clocks:
  784. dss_put_clocks();
  785. return r;
  786. }
  787. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  788. {
  789. pm_runtime_disable(&pdev->dev);
  790. dss_put_clocks();
  791. return 0;
  792. }
  793. static int dss_runtime_suspend(struct device *dev)
  794. {
  795. dss_save_context();
  796. dss_set_min_bus_tput(dev, 0);
  797. return 0;
  798. }
  799. static int dss_runtime_resume(struct device *dev)
  800. {
  801. int r;
  802. /*
  803. * Set an arbitrarily high tput request to ensure OPP100.
  804. * What we should really do is to make a request to stay in OPP100,
  805. * without any tput requirements, but that is not currently possible
  806. * via the PM layer.
  807. */
  808. r = dss_set_min_bus_tput(dev, 1000000000);
  809. if (r)
  810. return r;
  811. dss_restore_context();
  812. return 0;
  813. }
  814. static const struct dev_pm_ops dss_pm_ops = {
  815. .runtime_suspend = dss_runtime_suspend,
  816. .runtime_resume = dss_runtime_resume,
  817. };
  818. static struct platform_driver omap_dsshw_driver = {
  819. .remove = __exit_p(omap_dsshw_remove),
  820. .driver = {
  821. .name = "omapdss_dss",
  822. .owner = THIS_MODULE,
  823. .pm = &dss_pm_ops,
  824. },
  825. };
  826. int __init dss_init_platform_driver(void)
  827. {
  828. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  829. }
  830. void dss_uninit_platform_driver(void)
  831. {
  832. platform_driver_unregister(&omap_dsshw_driver);
  833. }