dispc.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. #define DISPC_GLOBAL_BUFFER 0x0800
  38. #define DISPC_CONTROL3 0x0848
  39. #define DISPC_CONFIG3 0x084C
  40. /* DISPC overlay registers */
  41. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  42. DISPC_BA0_OFFSET(n))
  43. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  44. DISPC_BA1_OFFSET(n))
  45. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  46. DISPC_BA0_UV_OFFSET(n))
  47. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  48. DISPC_BA1_UV_OFFSET(n))
  49. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  50. DISPC_POS_OFFSET(n))
  51. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  52. DISPC_SIZE_OFFSET(n))
  53. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  54. DISPC_ATTR_OFFSET(n))
  55. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  56. DISPC_ATTR2_OFFSET(n))
  57. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  58. DISPC_FIFO_THRESH_OFFSET(n))
  59. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  60. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  61. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  62. DISPC_ROW_INC_OFFSET(n))
  63. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  64. DISPC_PIX_INC_OFFSET(n))
  65. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  66. DISPC_WINDOW_SKIP_OFFSET(n))
  67. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  68. DISPC_TABLE_BA_OFFSET(n))
  69. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  70. DISPC_FIR_OFFSET(n))
  71. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  72. DISPC_FIR2_OFFSET(n))
  73. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  74. DISPC_PIC_SIZE_OFFSET(n))
  75. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  76. DISPC_ACCU0_OFFSET(n))
  77. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  78. DISPC_ACCU1_OFFSET(n))
  79. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  80. DISPC_ACCU2_0_OFFSET(n))
  81. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  82. DISPC_ACCU2_1_OFFSET(n))
  83. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  84. DISPC_FIR_COEF_H_OFFSET(n, i))
  85. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  86. DISPC_FIR_COEF_HV_OFFSET(n, i))
  87. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  88. DISPC_FIR_COEF_H2_OFFSET(n, i))
  89. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  90. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  91. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  92. DISPC_CONV_COEF_OFFSET(n, i))
  93. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  94. DISPC_FIR_COEF_V_OFFSET(n, i))
  95. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  96. DISPC_FIR_COEF_V2_OFFSET(n, i))
  97. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  98. DISPC_PRELOAD_OFFSET(n))
  99. /* DISPC up/downsampling FIR filter coefficient structure */
  100. struct dispc_coef {
  101. s8 hc4_vc22;
  102. s8 hc3_vc2;
  103. u8 hc2_vc1;
  104. s8 hc1_vc0;
  105. s8 hc0_vc00;
  106. };
  107. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  108. /* DISPC manager/channel specific registers */
  109. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  110. {
  111. switch (channel) {
  112. case OMAP_DSS_CHANNEL_LCD:
  113. return 0x004C;
  114. case OMAP_DSS_CHANNEL_DIGIT:
  115. return 0x0050;
  116. case OMAP_DSS_CHANNEL_LCD2:
  117. return 0x03AC;
  118. case OMAP_DSS_CHANNEL_LCD3:
  119. return 0x0814;
  120. default:
  121. BUG();
  122. return 0;
  123. }
  124. }
  125. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  126. {
  127. switch (channel) {
  128. case OMAP_DSS_CHANNEL_LCD:
  129. return 0x0054;
  130. case OMAP_DSS_CHANNEL_DIGIT:
  131. return 0x0058;
  132. case OMAP_DSS_CHANNEL_LCD2:
  133. return 0x03B0;
  134. case OMAP_DSS_CHANNEL_LCD3:
  135. return 0x0818;
  136. default:
  137. BUG();
  138. return 0;
  139. }
  140. }
  141. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  142. {
  143. switch (channel) {
  144. case OMAP_DSS_CHANNEL_LCD:
  145. return 0x0064;
  146. case OMAP_DSS_CHANNEL_DIGIT:
  147. BUG();
  148. return 0;
  149. case OMAP_DSS_CHANNEL_LCD2:
  150. return 0x0400;
  151. case OMAP_DSS_CHANNEL_LCD3:
  152. return 0x0840;
  153. default:
  154. BUG();
  155. return 0;
  156. }
  157. }
  158. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  159. {
  160. switch (channel) {
  161. case OMAP_DSS_CHANNEL_LCD:
  162. return 0x0068;
  163. case OMAP_DSS_CHANNEL_DIGIT:
  164. BUG();
  165. return 0;
  166. case OMAP_DSS_CHANNEL_LCD2:
  167. return 0x0404;
  168. case OMAP_DSS_CHANNEL_LCD3:
  169. return 0x0844;
  170. default:
  171. BUG();
  172. return 0;
  173. }
  174. }
  175. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  176. {
  177. switch (channel) {
  178. case OMAP_DSS_CHANNEL_LCD:
  179. return 0x006C;
  180. case OMAP_DSS_CHANNEL_DIGIT:
  181. BUG();
  182. return 0;
  183. case OMAP_DSS_CHANNEL_LCD2:
  184. return 0x0408;
  185. case OMAP_DSS_CHANNEL_LCD3:
  186. return 0x083C;
  187. default:
  188. BUG();
  189. return 0;
  190. }
  191. }
  192. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  193. {
  194. switch (channel) {
  195. case OMAP_DSS_CHANNEL_LCD:
  196. return 0x0070;
  197. case OMAP_DSS_CHANNEL_DIGIT:
  198. BUG();
  199. return 0;
  200. case OMAP_DSS_CHANNEL_LCD2:
  201. return 0x040C;
  202. case OMAP_DSS_CHANNEL_LCD3:
  203. return 0x0838;
  204. default:
  205. BUG();
  206. return 0;
  207. }
  208. }
  209. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  210. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  211. {
  212. switch (channel) {
  213. case OMAP_DSS_CHANNEL_LCD:
  214. return 0x007C;
  215. case OMAP_DSS_CHANNEL_DIGIT:
  216. return 0x0078;
  217. case OMAP_DSS_CHANNEL_LCD2:
  218. return 0x03CC;
  219. case OMAP_DSS_CHANNEL_LCD3:
  220. return 0x0834;
  221. default:
  222. BUG();
  223. return 0;
  224. }
  225. }
  226. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  227. {
  228. switch (channel) {
  229. case OMAP_DSS_CHANNEL_LCD:
  230. return 0x01D4;
  231. case OMAP_DSS_CHANNEL_DIGIT:
  232. BUG();
  233. return 0;
  234. case OMAP_DSS_CHANNEL_LCD2:
  235. return 0x03C0;
  236. case OMAP_DSS_CHANNEL_LCD3:
  237. return 0x0828;
  238. default:
  239. BUG();
  240. return 0;
  241. }
  242. }
  243. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  244. {
  245. switch (channel) {
  246. case OMAP_DSS_CHANNEL_LCD:
  247. return 0x01D8;
  248. case OMAP_DSS_CHANNEL_DIGIT:
  249. BUG();
  250. return 0;
  251. case OMAP_DSS_CHANNEL_LCD2:
  252. return 0x03C4;
  253. case OMAP_DSS_CHANNEL_LCD3:
  254. return 0x082C;
  255. default:
  256. BUG();
  257. return 0;
  258. }
  259. }
  260. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  261. {
  262. switch (channel) {
  263. case OMAP_DSS_CHANNEL_LCD:
  264. return 0x01DC;
  265. case OMAP_DSS_CHANNEL_DIGIT:
  266. BUG();
  267. return 0;
  268. case OMAP_DSS_CHANNEL_LCD2:
  269. return 0x03C8;
  270. case OMAP_DSS_CHANNEL_LCD3:
  271. return 0x0830;
  272. default:
  273. BUG();
  274. return 0;
  275. }
  276. }
  277. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  278. {
  279. switch (channel) {
  280. case OMAP_DSS_CHANNEL_LCD:
  281. return 0x0220;
  282. case OMAP_DSS_CHANNEL_DIGIT:
  283. BUG();
  284. return 0;
  285. case OMAP_DSS_CHANNEL_LCD2:
  286. return 0x03BC;
  287. case OMAP_DSS_CHANNEL_LCD3:
  288. return 0x0824;
  289. default:
  290. BUG();
  291. return 0;
  292. }
  293. }
  294. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  295. {
  296. switch (channel) {
  297. case OMAP_DSS_CHANNEL_LCD:
  298. return 0x0224;
  299. case OMAP_DSS_CHANNEL_DIGIT:
  300. BUG();
  301. return 0;
  302. case OMAP_DSS_CHANNEL_LCD2:
  303. return 0x03B8;
  304. case OMAP_DSS_CHANNEL_LCD3:
  305. return 0x0820;
  306. default:
  307. BUG();
  308. return 0;
  309. }
  310. }
  311. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  312. {
  313. switch (channel) {
  314. case OMAP_DSS_CHANNEL_LCD:
  315. return 0x0228;
  316. case OMAP_DSS_CHANNEL_DIGIT:
  317. BUG();
  318. return 0;
  319. case OMAP_DSS_CHANNEL_LCD2:
  320. return 0x03B4;
  321. case OMAP_DSS_CHANNEL_LCD3:
  322. return 0x081C;
  323. default:
  324. BUG();
  325. return 0;
  326. }
  327. }
  328. /* DISPC overlay register base addresses */
  329. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  330. {
  331. switch (plane) {
  332. case OMAP_DSS_GFX:
  333. return 0x0080;
  334. case OMAP_DSS_VIDEO1:
  335. return 0x00BC;
  336. case OMAP_DSS_VIDEO2:
  337. return 0x014C;
  338. case OMAP_DSS_VIDEO3:
  339. return 0x0300;
  340. case OMAP_DSS_WB:
  341. return 0x0500;
  342. default:
  343. BUG();
  344. return 0;
  345. }
  346. }
  347. /* DISPC overlay register offsets */
  348. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  349. {
  350. switch (plane) {
  351. case OMAP_DSS_GFX:
  352. case OMAP_DSS_VIDEO1:
  353. case OMAP_DSS_VIDEO2:
  354. return 0x0000;
  355. case OMAP_DSS_VIDEO3:
  356. case OMAP_DSS_WB:
  357. return 0x0008;
  358. default:
  359. BUG();
  360. return 0;
  361. }
  362. }
  363. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  364. {
  365. switch (plane) {
  366. case OMAP_DSS_GFX:
  367. case OMAP_DSS_VIDEO1:
  368. case OMAP_DSS_VIDEO2:
  369. return 0x0004;
  370. case OMAP_DSS_VIDEO3:
  371. case OMAP_DSS_WB:
  372. return 0x000C;
  373. default:
  374. BUG();
  375. return 0;
  376. }
  377. }
  378. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  379. {
  380. switch (plane) {
  381. case OMAP_DSS_GFX:
  382. BUG();
  383. return 0;
  384. case OMAP_DSS_VIDEO1:
  385. return 0x0544;
  386. case OMAP_DSS_VIDEO2:
  387. return 0x04BC;
  388. case OMAP_DSS_VIDEO3:
  389. return 0x0310;
  390. case OMAP_DSS_WB:
  391. return 0x0118;
  392. default:
  393. BUG();
  394. return 0;
  395. }
  396. }
  397. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  398. {
  399. switch (plane) {
  400. case OMAP_DSS_GFX:
  401. BUG();
  402. return 0;
  403. case OMAP_DSS_VIDEO1:
  404. return 0x0548;
  405. case OMAP_DSS_VIDEO2:
  406. return 0x04C0;
  407. case OMAP_DSS_VIDEO3:
  408. return 0x0314;
  409. case OMAP_DSS_WB:
  410. return 0x011C;
  411. default:
  412. BUG();
  413. return 0;
  414. }
  415. }
  416. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  417. {
  418. switch (plane) {
  419. case OMAP_DSS_GFX:
  420. case OMAP_DSS_VIDEO1:
  421. case OMAP_DSS_VIDEO2:
  422. return 0x0008;
  423. case OMAP_DSS_VIDEO3:
  424. return 0x009C;
  425. default:
  426. BUG();
  427. return 0;
  428. }
  429. }
  430. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  431. {
  432. switch (plane) {
  433. case OMAP_DSS_GFX:
  434. case OMAP_DSS_VIDEO1:
  435. case OMAP_DSS_VIDEO2:
  436. return 0x000C;
  437. case OMAP_DSS_VIDEO3:
  438. case OMAP_DSS_WB:
  439. return 0x00A8;
  440. default:
  441. BUG();
  442. return 0;
  443. }
  444. }
  445. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  446. {
  447. switch (plane) {
  448. case OMAP_DSS_GFX:
  449. return 0x0020;
  450. case OMAP_DSS_VIDEO1:
  451. case OMAP_DSS_VIDEO2:
  452. return 0x0010;
  453. case OMAP_DSS_VIDEO3:
  454. case OMAP_DSS_WB:
  455. return 0x0070;
  456. default:
  457. BUG();
  458. return 0;
  459. }
  460. }
  461. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  462. {
  463. switch (plane) {
  464. case OMAP_DSS_GFX:
  465. BUG();
  466. return 0;
  467. case OMAP_DSS_VIDEO1:
  468. return 0x0568;
  469. case OMAP_DSS_VIDEO2:
  470. return 0x04DC;
  471. case OMAP_DSS_VIDEO3:
  472. return 0x032C;
  473. case OMAP_DSS_WB:
  474. return 0x0310;
  475. default:
  476. BUG();
  477. return 0;
  478. }
  479. }
  480. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  481. {
  482. switch (plane) {
  483. case OMAP_DSS_GFX:
  484. return 0x0024;
  485. case OMAP_DSS_VIDEO1:
  486. case OMAP_DSS_VIDEO2:
  487. return 0x0014;
  488. case OMAP_DSS_VIDEO3:
  489. case OMAP_DSS_WB:
  490. return 0x008C;
  491. default:
  492. BUG();
  493. return 0;
  494. }
  495. }
  496. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  497. {
  498. switch (plane) {
  499. case OMAP_DSS_GFX:
  500. return 0x0028;
  501. case OMAP_DSS_VIDEO1:
  502. case OMAP_DSS_VIDEO2:
  503. return 0x0018;
  504. case OMAP_DSS_VIDEO3:
  505. case OMAP_DSS_WB:
  506. return 0x0088;
  507. default:
  508. BUG();
  509. return 0;
  510. }
  511. }
  512. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  513. {
  514. switch (plane) {
  515. case OMAP_DSS_GFX:
  516. return 0x002C;
  517. case OMAP_DSS_VIDEO1:
  518. case OMAP_DSS_VIDEO2:
  519. return 0x001C;
  520. case OMAP_DSS_VIDEO3:
  521. case OMAP_DSS_WB:
  522. return 0x00A4;
  523. default:
  524. BUG();
  525. return 0;
  526. }
  527. }
  528. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  529. {
  530. switch (plane) {
  531. case OMAP_DSS_GFX:
  532. return 0x0030;
  533. case OMAP_DSS_VIDEO1:
  534. case OMAP_DSS_VIDEO2:
  535. return 0x0020;
  536. case OMAP_DSS_VIDEO3:
  537. case OMAP_DSS_WB:
  538. return 0x0098;
  539. default:
  540. BUG();
  541. return 0;
  542. }
  543. }
  544. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  545. {
  546. switch (plane) {
  547. case OMAP_DSS_GFX:
  548. return 0x0034;
  549. case OMAP_DSS_VIDEO1:
  550. case OMAP_DSS_VIDEO2:
  551. case OMAP_DSS_VIDEO3:
  552. BUG();
  553. return 0;
  554. default:
  555. BUG();
  556. return 0;
  557. }
  558. }
  559. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  560. {
  561. switch (plane) {
  562. case OMAP_DSS_GFX:
  563. return 0x0038;
  564. case OMAP_DSS_VIDEO1:
  565. case OMAP_DSS_VIDEO2:
  566. case OMAP_DSS_VIDEO3:
  567. BUG();
  568. return 0;
  569. default:
  570. BUG();
  571. return 0;
  572. }
  573. }
  574. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  575. {
  576. switch (plane) {
  577. case OMAP_DSS_GFX:
  578. BUG();
  579. return 0;
  580. case OMAP_DSS_VIDEO1:
  581. case OMAP_DSS_VIDEO2:
  582. return 0x0024;
  583. case OMAP_DSS_VIDEO3:
  584. case OMAP_DSS_WB:
  585. return 0x0090;
  586. default:
  587. BUG();
  588. return 0;
  589. }
  590. }
  591. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  592. {
  593. switch (plane) {
  594. case OMAP_DSS_GFX:
  595. BUG();
  596. return 0;
  597. case OMAP_DSS_VIDEO1:
  598. return 0x0580;
  599. case OMAP_DSS_VIDEO2:
  600. return 0x055C;
  601. case OMAP_DSS_VIDEO3:
  602. return 0x0424;
  603. case OMAP_DSS_WB:
  604. return 0x290;
  605. default:
  606. BUG();
  607. return 0;
  608. }
  609. }
  610. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  611. {
  612. switch (plane) {
  613. case OMAP_DSS_GFX:
  614. BUG();
  615. return 0;
  616. case OMAP_DSS_VIDEO1:
  617. case OMAP_DSS_VIDEO2:
  618. return 0x0028;
  619. case OMAP_DSS_VIDEO3:
  620. case OMAP_DSS_WB:
  621. return 0x0094;
  622. default:
  623. BUG();
  624. return 0;
  625. }
  626. }
  627. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  628. {
  629. switch (plane) {
  630. case OMAP_DSS_GFX:
  631. BUG();
  632. return 0;
  633. case OMAP_DSS_VIDEO1:
  634. case OMAP_DSS_VIDEO2:
  635. return 0x002C;
  636. case OMAP_DSS_VIDEO3:
  637. case OMAP_DSS_WB:
  638. return 0x0000;
  639. default:
  640. BUG();
  641. return 0;
  642. }
  643. }
  644. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  645. {
  646. switch (plane) {
  647. case OMAP_DSS_GFX:
  648. BUG();
  649. return 0;
  650. case OMAP_DSS_VIDEO1:
  651. return 0x0584;
  652. case OMAP_DSS_VIDEO2:
  653. return 0x0560;
  654. case OMAP_DSS_VIDEO3:
  655. return 0x0428;
  656. case OMAP_DSS_WB:
  657. return 0x0294;
  658. default:
  659. BUG();
  660. return 0;
  661. }
  662. }
  663. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  664. {
  665. switch (plane) {
  666. case OMAP_DSS_GFX:
  667. BUG();
  668. return 0;
  669. case OMAP_DSS_VIDEO1:
  670. case OMAP_DSS_VIDEO2:
  671. return 0x0030;
  672. case OMAP_DSS_VIDEO3:
  673. case OMAP_DSS_WB:
  674. return 0x0004;
  675. default:
  676. BUG();
  677. return 0;
  678. }
  679. }
  680. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  681. {
  682. switch (plane) {
  683. case OMAP_DSS_GFX:
  684. BUG();
  685. return 0;
  686. case OMAP_DSS_VIDEO1:
  687. return 0x0588;
  688. case OMAP_DSS_VIDEO2:
  689. return 0x0564;
  690. case OMAP_DSS_VIDEO3:
  691. return 0x042C;
  692. case OMAP_DSS_WB:
  693. return 0x0298;
  694. default:
  695. BUG();
  696. return 0;
  697. }
  698. }
  699. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  700. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  701. {
  702. switch (plane) {
  703. case OMAP_DSS_GFX:
  704. BUG();
  705. return 0;
  706. case OMAP_DSS_VIDEO1:
  707. case OMAP_DSS_VIDEO2:
  708. return 0x0034 + i * 0x8;
  709. case OMAP_DSS_VIDEO3:
  710. case OMAP_DSS_WB:
  711. return 0x0010 + i * 0x8;
  712. default:
  713. BUG();
  714. return 0;
  715. }
  716. }
  717. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  718. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  719. {
  720. switch (plane) {
  721. case OMAP_DSS_GFX:
  722. BUG();
  723. return 0;
  724. case OMAP_DSS_VIDEO1:
  725. return 0x058C + i * 0x8;
  726. case OMAP_DSS_VIDEO2:
  727. return 0x0568 + i * 0x8;
  728. case OMAP_DSS_VIDEO3:
  729. return 0x0430 + i * 0x8;
  730. case OMAP_DSS_WB:
  731. return 0x02A0 + i * 0x8;
  732. default:
  733. BUG();
  734. return 0;
  735. }
  736. }
  737. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  738. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  739. {
  740. switch (plane) {
  741. case OMAP_DSS_GFX:
  742. BUG();
  743. return 0;
  744. case OMAP_DSS_VIDEO1:
  745. case OMAP_DSS_VIDEO2:
  746. return 0x0038 + i * 0x8;
  747. case OMAP_DSS_VIDEO3:
  748. case OMAP_DSS_WB:
  749. return 0x0014 + i * 0x8;
  750. default:
  751. BUG();
  752. return 0;
  753. }
  754. }
  755. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  756. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  757. {
  758. switch (plane) {
  759. case OMAP_DSS_GFX:
  760. BUG();
  761. return 0;
  762. case OMAP_DSS_VIDEO1:
  763. return 0x0590 + i * 8;
  764. case OMAP_DSS_VIDEO2:
  765. return 0x056C + i * 0x8;
  766. case OMAP_DSS_VIDEO3:
  767. return 0x0434 + i * 0x8;
  768. case OMAP_DSS_WB:
  769. return 0x02A4 + i * 0x8;
  770. default:
  771. BUG();
  772. return 0;
  773. }
  774. }
  775. /* coef index i = {0, 1, 2, 3, 4,} */
  776. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  777. {
  778. switch (plane) {
  779. case OMAP_DSS_GFX:
  780. BUG();
  781. return 0;
  782. case OMAP_DSS_VIDEO1:
  783. case OMAP_DSS_VIDEO2:
  784. case OMAP_DSS_VIDEO3:
  785. case OMAP_DSS_WB:
  786. return 0x0074 + i * 0x4;
  787. default:
  788. BUG();
  789. return 0;
  790. }
  791. }
  792. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  793. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  794. {
  795. switch (plane) {
  796. case OMAP_DSS_GFX:
  797. BUG();
  798. return 0;
  799. case OMAP_DSS_VIDEO1:
  800. return 0x0124 + i * 0x4;
  801. case OMAP_DSS_VIDEO2:
  802. return 0x00B4 + i * 0x4;
  803. case OMAP_DSS_VIDEO3:
  804. case OMAP_DSS_WB:
  805. return 0x0050 + i * 0x4;
  806. default:
  807. BUG();
  808. return 0;
  809. }
  810. }
  811. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  812. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  813. {
  814. switch (plane) {
  815. case OMAP_DSS_GFX:
  816. BUG();
  817. return 0;
  818. case OMAP_DSS_VIDEO1:
  819. return 0x05CC + i * 0x4;
  820. case OMAP_DSS_VIDEO2:
  821. return 0x05A8 + i * 0x4;
  822. case OMAP_DSS_VIDEO3:
  823. return 0x0470 + i * 0x4;
  824. case OMAP_DSS_WB:
  825. return 0x02E0 + i * 0x4;
  826. default:
  827. BUG();
  828. return 0;
  829. }
  830. }
  831. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  832. {
  833. switch (plane) {
  834. case OMAP_DSS_GFX:
  835. return 0x01AC;
  836. case OMAP_DSS_VIDEO1:
  837. return 0x0174;
  838. case OMAP_DSS_VIDEO2:
  839. return 0x00E8;
  840. case OMAP_DSS_VIDEO3:
  841. return 0x00A0;
  842. default:
  843. BUG();
  844. return 0;
  845. }
  846. }
  847. #endif