i740fb.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336
  1. /*
  2. * i740fb - framebuffer driver for Intel740
  3. * Copyright (c) 2011 Ondrej Zary
  4. *
  5. * Based on old i740fb driver (c) 2001-2002 Andrey Ulanov <drey@rt.mipt.ru>
  6. * which was partially based on:
  7. * VGA 16-color framebuffer driver (c) 1999 Ben Pfaff <pfaffben@debian.org>
  8. * and Petr Vandrovec <VANDROVE@vc.cvut.cz>
  9. * i740 driver from XFree86 (c) 1998-1999 Precision Insight, Inc., Cedar Park,
  10. * Texas.
  11. * i740fb by Patrick LERDA, v0.9
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/mm.h>
  18. #include <linux/slab.h>
  19. #include <linux/delay.h>
  20. #include <linux/fb.h>
  21. #include <linux/init.h>
  22. #include <linux/pci.h>
  23. #include <linux/pci_ids.h>
  24. #include <linux/i2c.h>
  25. #include <linux/i2c-algo-bit.h>
  26. #include <linux/console.h>
  27. #include <video/vga.h>
  28. #ifdef CONFIG_MTRR
  29. #include <asm/mtrr.h>
  30. #endif
  31. #include "i740_reg.h"
  32. static char *mode_option;
  33. #ifdef CONFIG_MTRR
  34. static int mtrr = 1;
  35. #endif
  36. struct i740fb_par {
  37. unsigned char __iomem *regs;
  38. bool has_sgram;
  39. #ifdef CONFIG_MTRR
  40. int mtrr_reg;
  41. #endif
  42. bool ddc_registered;
  43. struct i2c_adapter ddc_adapter;
  44. struct i2c_algo_bit_data ddc_algo;
  45. u32 pseudo_palette[16];
  46. struct mutex open_lock;
  47. unsigned int ref_count;
  48. u8 crtc[VGA_CRT_C];
  49. u8 atc[VGA_ATT_C];
  50. u8 gdc[VGA_GFX_C];
  51. u8 seq[VGA_SEQ_C];
  52. u8 misc;
  53. u8 vss;
  54. /* i740 specific registers */
  55. u8 display_cntl;
  56. u8 pixelpipe_cfg0;
  57. u8 pixelpipe_cfg1;
  58. u8 pixelpipe_cfg2;
  59. u8 video_clk2_m;
  60. u8 video_clk2_n;
  61. u8 video_clk2_mn_msbs;
  62. u8 video_clk2_div_sel;
  63. u8 pll_cntl;
  64. u8 address_mapping;
  65. u8 io_cntl;
  66. u8 bitblt_cntl;
  67. u8 ext_vert_total;
  68. u8 ext_vert_disp_end;
  69. u8 ext_vert_sync_start;
  70. u8 ext_vert_blank_start;
  71. u8 ext_horiz_total;
  72. u8 ext_horiz_blank;
  73. u8 ext_offset;
  74. u8 interlace_cntl;
  75. u32 lmi_fifo_watermark;
  76. u8 ext_start_addr;
  77. u8 ext_start_addr_hi;
  78. };
  79. #define DACSPEED8 203
  80. #define DACSPEED16 163
  81. #define DACSPEED24_SG 136
  82. #define DACSPEED24_SD 128
  83. #define DACSPEED32 86
  84. static struct fb_fix_screeninfo i740fb_fix = {
  85. .id = "i740fb",
  86. .type = FB_TYPE_PACKED_PIXELS,
  87. .visual = FB_VISUAL_TRUECOLOR,
  88. .xpanstep = 8,
  89. .ypanstep = 1,
  90. .accel = FB_ACCEL_NONE,
  91. };
  92. static inline void i740outb(struct i740fb_par *par, u16 port, u8 val)
  93. {
  94. vga_mm_w(par->regs, port, val);
  95. }
  96. static inline u8 i740inb(struct i740fb_par *par, u16 port)
  97. {
  98. return vga_mm_r(par->regs, port);
  99. }
  100. static inline void i740outreg(struct i740fb_par *par, u16 port, u8 reg, u8 val)
  101. {
  102. vga_mm_w_fast(par->regs, port, reg, val);
  103. }
  104. static inline u8 i740inreg(struct i740fb_par *par, u16 port, u8 reg)
  105. {
  106. vga_mm_w(par->regs, port, reg);
  107. return vga_mm_r(par->regs, port+1);
  108. }
  109. static inline void i740outreg_mask(struct i740fb_par *par, u16 port, u8 reg,
  110. u8 val, u8 mask)
  111. {
  112. vga_mm_w_fast(par->regs, port, reg, (val & mask)
  113. | (i740inreg(par, port, reg) & ~mask));
  114. }
  115. #define REG_DDC_DRIVE 0x62
  116. #define REG_DDC_STATE 0x63
  117. #define DDC_SCL (1 << 3)
  118. #define DDC_SDA (1 << 2)
  119. static void i740fb_ddc_setscl(void *data, int val)
  120. {
  121. struct i740fb_par *par = data;
  122. i740outreg_mask(par, XRX, REG_DDC_DRIVE, DDC_SCL, DDC_SCL);
  123. i740outreg_mask(par, XRX, REG_DDC_STATE, val ? DDC_SCL : 0, DDC_SCL);
  124. }
  125. static void i740fb_ddc_setsda(void *data, int val)
  126. {
  127. struct i740fb_par *par = data;
  128. i740outreg_mask(par, XRX, REG_DDC_DRIVE, DDC_SDA, DDC_SDA);
  129. i740outreg_mask(par, XRX, REG_DDC_STATE, val ? DDC_SDA : 0, DDC_SDA);
  130. }
  131. static int i740fb_ddc_getscl(void *data)
  132. {
  133. struct i740fb_par *par = data;
  134. i740outreg_mask(par, XRX, REG_DDC_DRIVE, 0, DDC_SCL);
  135. return !!(i740inreg(par, XRX, REG_DDC_STATE) & DDC_SCL);
  136. }
  137. static int i740fb_ddc_getsda(void *data)
  138. {
  139. struct i740fb_par *par = data;
  140. i740outreg_mask(par, XRX, REG_DDC_DRIVE, 0, DDC_SDA);
  141. return !!(i740inreg(par, XRX, REG_DDC_STATE) & DDC_SDA);
  142. }
  143. static int i740fb_setup_ddc_bus(struct fb_info *info)
  144. {
  145. struct i740fb_par *par = info->par;
  146. strlcpy(par->ddc_adapter.name, info->fix.id,
  147. sizeof(par->ddc_adapter.name));
  148. par->ddc_adapter.owner = THIS_MODULE;
  149. par->ddc_adapter.class = I2C_CLASS_DDC;
  150. par->ddc_adapter.algo_data = &par->ddc_algo;
  151. par->ddc_adapter.dev.parent = info->device;
  152. par->ddc_algo.setsda = i740fb_ddc_setsda;
  153. par->ddc_algo.setscl = i740fb_ddc_setscl;
  154. par->ddc_algo.getsda = i740fb_ddc_getsda;
  155. par->ddc_algo.getscl = i740fb_ddc_getscl;
  156. par->ddc_algo.udelay = 10;
  157. par->ddc_algo.timeout = 20;
  158. par->ddc_algo.data = par;
  159. i2c_set_adapdata(&par->ddc_adapter, par);
  160. return i2c_bit_add_bus(&par->ddc_adapter);
  161. }
  162. static int i740fb_open(struct fb_info *info, int user)
  163. {
  164. struct i740fb_par *par = info->par;
  165. mutex_lock(&(par->open_lock));
  166. par->ref_count++;
  167. mutex_unlock(&(par->open_lock));
  168. return 0;
  169. }
  170. static int i740fb_release(struct fb_info *info, int user)
  171. {
  172. struct i740fb_par *par = info->par;
  173. mutex_lock(&(par->open_lock));
  174. if (par->ref_count == 0) {
  175. printk(KERN_ERR "fb%d: release called with zero refcount\n",
  176. info->node);
  177. mutex_unlock(&(par->open_lock));
  178. return -EINVAL;
  179. }
  180. par->ref_count--;
  181. mutex_unlock(&(par->open_lock));
  182. return 0;
  183. }
  184. static u32 i740_calc_fifo(struct i740fb_par *par, u32 freq, int bpp)
  185. {
  186. /*
  187. * Would like to calculate these values automatically, but a generic
  188. * algorithm does not seem possible. Note: These FIFO water mark
  189. * values were tested on several cards and seem to eliminate the
  190. * all of the snow and vertical banding, but fine adjustments will
  191. * probably be required for other cards.
  192. */
  193. u32 wm;
  194. switch (bpp) {
  195. case 8:
  196. if (freq > 200)
  197. wm = 0x18120000;
  198. else if (freq > 175)
  199. wm = 0x16110000;
  200. else if (freq > 135)
  201. wm = 0x120E0000;
  202. else
  203. wm = 0x100D0000;
  204. break;
  205. case 15:
  206. case 16:
  207. if (par->has_sgram) {
  208. if (freq > 140)
  209. wm = 0x2C1D0000;
  210. else if (freq > 120)
  211. wm = 0x2C180000;
  212. else if (freq > 100)
  213. wm = 0x24160000;
  214. else if (freq > 90)
  215. wm = 0x18120000;
  216. else if (freq > 50)
  217. wm = 0x16110000;
  218. else if (freq > 32)
  219. wm = 0x13100000;
  220. else
  221. wm = 0x120E0000;
  222. } else {
  223. if (freq > 160)
  224. wm = 0x28200000;
  225. else if (freq > 140)
  226. wm = 0x2A1E0000;
  227. else if (freq > 130)
  228. wm = 0x2B1A0000;
  229. else if (freq > 120)
  230. wm = 0x2C180000;
  231. else if (freq > 100)
  232. wm = 0x24180000;
  233. else if (freq > 90)
  234. wm = 0x18120000;
  235. else if (freq > 50)
  236. wm = 0x16110000;
  237. else if (freq > 32)
  238. wm = 0x13100000;
  239. else
  240. wm = 0x120E0000;
  241. }
  242. break;
  243. case 24:
  244. if (par->has_sgram) {
  245. if (freq > 130)
  246. wm = 0x31200000;
  247. else if (freq > 120)
  248. wm = 0x2E200000;
  249. else if (freq > 100)
  250. wm = 0x2C1D0000;
  251. else if (freq > 80)
  252. wm = 0x25180000;
  253. else if (freq > 64)
  254. wm = 0x24160000;
  255. else if (freq > 49)
  256. wm = 0x18120000;
  257. else if (freq > 32)
  258. wm = 0x16110000;
  259. else
  260. wm = 0x13100000;
  261. } else {
  262. if (freq > 120)
  263. wm = 0x311F0000;
  264. else if (freq > 100)
  265. wm = 0x2C1D0000;
  266. else if (freq > 80)
  267. wm = 0x25180000;
  268. else if (freq > 64)
  269. wm = 0x24160000;
  270. else if (freq > 49)
  271. wm = 0x18120000;
  272. else if (freq > 32)
  273. wm = 0x16110000;
  274. else
  275. wm = 0x13100000;
  276. }
  277. break;
  278. case 32:
  279. if (par->has_sgram) {
  280. if (freq > 80)
  281. wm = 0x2A200000;
  282. else if (freq > 60)
  283. wm = 0x281A0000;
  284. else if (freq > 49)
  285. wm = 0x25180000;
  286. else if (freq > 32)
  287. wm = 0x18120000;
  288. else
  289. wm = 0x16110000;
  290. } else {
  291. if (freq > 80)
  292. wm = 0x29200000;
  293. else if (freq > 60)
  294. wm = 0x281A0000;
  295. else if (freq > 49)
  296. wm = 0x25180000;
  297. else if (freq > 32)
  298. wm = 0x18120000;
  299. else
  300. wm = 0x16110000;
  301. }
  302. break;
  303. }
  304. return wm;
  305. }
  306. /* clock calculation from i740fb by Patrick LERDA */
  307. #define I740_RFREQ 1000000
  308. #define TARGET_MAX_N 30
  309. #define I740_FFIX (1 << 8)
  310. #define I740_RFREQ_FIX (I740_RFREQ / I740_FFIX)
  311. #define I740_REF_FREQ (6667 * I740_FFIX / 100) /* 66.67 MHz */
  312. #define I740_MAX_VCO_FREQ (450 * I740_FFIX) /* 450 MHz */
  313. static void i740_calc_vclk(u32 freq, struct i740fb_par *par)
  314. {
  315. const u32 err_max = freq / (200 * I740_RFREQ / I740_FFIX);
  316. const u32 err_target = freq / (1000 * I740_RFREQ / I740_FFIX);
  317. u32 err_best = 512 * I740_FFIX;
  318. u32 f_err, f_vco;
  319. int m_best = 0, n_best = 0, p_best = 0, d_best = 0;
  320. int m, n;
  321. p_best = min(15, ilog2(I740_MAX_VCO_FREQ / (freq / I740_RFREQ_FIX)));
  322. d_best = 0;
  323. f_vco = (freq * (1 << p_best)) / I740_RFREQ_FIX;
  324. freq = freq / I740_RFREQ_FIX;
  325. n = 2;
  326. do {
  327. n++;
  328. m = ((f_vco * n) / I740_REF_FREQ + 2) / 4;
  329. if (m < 3)
  330. m = 3;
  331. {
  332. u32 f_out = (((m * I740_REF_FREQ * (4 << 2 * d_best))
  333. / n) + ((1 << p_best) / 2)) / (1 << p_best);
  334. f_err = (freq - f_out);
  335. if (abs(f_err) < err_max) {
  336. m_best = m;
  337. n_best = n;
  338. err_best = f_err;
  339. }
  340. }
  341. } while ((abs(f_err) >= err_target) &&
  342. ((n <= TARGET_MAX_N) || (abs(err_best) > err_max)));
  343. if (abs(f_err) < err_target) {
  344. m_best = m;
  345. n_best = n;
  346. }
  347. par->video_clk2_m = (m_best - 2) & 0xFF;
  348. par->video_clk2_n = (n_best - 2) & 0xFF;
  349. par->video_clk2_mn_msbs = ((((n_best - 2) >> 4) & VCO_N_MSBS)
  350. | (((m_best - 2) >> 8) & VCO_M_MSBS));
  351. par->video_clk2_div_sel =
  352. ((p_best << 4) | (d_best ? 4 : 0) | REF_DIV_1);
  353. }
  354. static int i740fb_decode_var(const struct fb_var_screeninfo *var,
  355. struct i740fb_par *par, struct fb_info *info)
  356. {
  357. /*
  358. * Get the video params out of 'var'.
  359. * If a value doesn't fit, round it up, if it's too big, return -EINVAL.
  360. */
  361. u32 xres, right, hslen, left, xtotal;
  362. u32 yres, lower, vslen, upper, ytotal;
  363. u32 vxres, xoffset, vyres, yoffset;
  364. u32 bpp, base, dacspeed24, mem;
  365. u8 r7;
  366. int i;
  367. dev_dbg(info->device, "decode_var: xres: %i, yres: %i, xres_v: %i, xres_v: %i\n",
  368. var->xres, var->yres, var->xres_virtual, var->xres_virtual);
  369. dev_dbg(info->device, " xoff: %i, yoff: %i, bpp: %i, graysc: %i\n",
  370. var->xoffset, var->yoffset, var->bits_per_pixel,
  371. var->grayscale);
  372. dev_dbg(info->device, " activate: %i, nonstd: %i, vmode: %i\n",
  373. var->activate, var->nonstd, var->vmode);
  374. dev_dbg(info->device, " pixclock: %i, hsynclen:%i, vsynclen:%i\n",
  375. var->pixclock, var->hsync_len, var->vsync_len);
  376. dev_dbg(info->device, " left: %i, right: %i, up:%i, lower:%i\n",
  377. var->left_margin, var->right_margin, var->upper_margin,
  378. var->lower_margin);
  379. bpp = var->bits_per_pixel;
  380. switch (bpp) {
  381. case 1 ... 8:
  382. bpp = 8;
  383. if ((1000000 / var->pixclock) > DACSPEED8) {
  384. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 8bpp)\n",
  385. 1000000 / var->pixclock, DACSPEED8);
  386. return -EINVAL;
  387. }
  388. break;
  389. case 9 ... 15:
  390. bpp = 15;
  391. case 16:
  392. if ((1000000 / var->pixclock) > DACSPEED16) {
  393. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 15/16bpp)\n",
  394. 1000000 / var->pixclock, DACSPEED16);
  395. return -EINVAL;
  396. }
  397. break;
  398. case 17 ... 24:
  399. bpp = 24;
  400. dacspeed24 = par->has_sgram ? DACSPEED24_SG : DACSPEED24_SD;
  401. if ((1000000 / var->pixclock) > dacspeed24) {
  402. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 24bpp)\n",
  403. 1000000 / var->pixclock, dacspeed24);
  404. return -EINVAL;
  405. }
  406. break;
  407. case 25 ... 32:
  408. bpp = 32;
  409. if ((1000000 / var->pixclock) > DACSPEED32) {
  410. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 32bpp)\n",
  411. 1000000 / var->pixclock, DACSPEED32);
  412. return -EINVAL;
  413. }
  414. break;
  415. default:
  416. return -EINVAL;
  417. }
  418. xres = ALIGN(var->xres, 8);
  419. vxres = ALIGN(var->xres_virtual, 16);
  420. if (vxres < xres)
  421. vxres = xres;
  422. xoffset = ALIGN(var->xoffset, 8);
  423. if (xres + xoffset > vxres)
  424. xoffset = vxres - xres;
  425. left = ALIGN(var->left_margin, 8);
  426. right = ALIGN(var->right_margin, 8);
  427. hslen = ALIGN(var->hsync_len, 8);
  428. yres = var->yres;
  429. vyres = var->yres_virtual;
  430. if (yres > vyres)
  431. vyres = yres;
  432. yoffset = var->yoffset;
  433. if (yres + yoffset > vyres)
  434. yoffset = vyres - yres;
  435. lower = var->lower_margin;
  436. vslen = var->vsync_len;
  437. upper = var->upper_margin;
  438. mem = vxres * vyres * ((bpp + 1) / 8);
  439. if (mem > info->screen_size) {
  440. dev_err(info->device, "not enough video memory (%d KB requested, %ld KB available)\n",
  441. mem >> 10, info->screen_size >> 10);
  442. return -ENOMEM;
  443. }
  444. if (yoffset + yres > vyres)
  445. yoffset = vyres - yres;
  446. xtotal = xres + right + hslen + left;
  447. ytotal = yres + lower + vslen + upper;
  448. par->crtc[VGA_CRTC_H_TOTAL] = (xtotal >> 3) - 5;
  449. par->crtc[VGA_CRTC_H_DISP] = (xres >> 3) - 1;
  450. par->crtc[VGA_CRTC_H_BLANK_START] = ((xres + right) >> 3) - 1;
  451. par->crtc[VGA_CRTC_H_SYNC_START] = (xres + right) >> 3;
  452. par->crtc[VGA_CRTC_H_SYNC_END] = (((xres + right + hslen) >> 3) & 0x1F)
  453. | ((((xres + right + hslen) >> 3) & 0x20) << 2);
  454. par->crtc[VGA_CRTC_H_BLANK_END] = ((xres + right + hslen) >> 3 & 0x1F)
  455. | 0x80;
  456. par->crtc[VGA_CRTC_V_TOTAL] = ytotal - 2;
  457. r7 = 0x10; /* disable linecompare */
  458. if (ytotal & 0x100)
  459. r7 |= 0x01;
  460. if (ytotal & 0x200)
  461. r7 |= 0x20;
  462. par->crtc[VGA_CRTC_PRESET_ROW] = 0;
  463. par->crtc[VGA_CRTC_MAX_SCAN] = 0x40; /* 1 scanline, no linecmp */
  464. if (var->vmode & FB_VMODE_DOUBLE)
  465. par->crtc[VGA_CRTC_MAX_SCAN] |= 0x80;
  466. par->crtc[VGA_CRTC_CURSOR_START] = 0x00;
  467. par->crtc[VGA_CRTC_CURSOR_END] = 0x00;
  468. par->crtc[VGA_CRTC_CURSOR_HI] = 0x00;
  469. par->crtc[VGA_CRTC_CURSOR_LO] = 0x00;
  470. par->crtc[VGA_CRTC_V_DISP_END] = yres-1;
  471. if ((yres-1) & 0x100)
  472. r7 |= 0x02;
  473. if ((yres-1) & 0x200)
  474. r7 |= 0x40;
  475. par->crtc[VGA_CRTC_V_BLANK_START] = yres + lower - 1;
  476. par->crtc[VGA_CRTC_V_SYNC_START] = yres + lower - 1;
  477. if ((yres + lower - 1) & 0x100)
  478. r7 |= 0x0C;
  479. if ((yres + lower - 1) & 0x200) {
  480. par->crtc[VGA_CRTC_MAX_SCAN] |= 0x20;
  481. r7 |= 0x80;
  482. }
  483. /* disabled IRQ */
  484. par->crtc[VGA_CRTC_V_SYNC_END] =
  485. ((yres + lower - 1 + vslen) & 0x0F) & ~0x10;
  486. /* 0x7F for VGA, but some SVGA chips require all 8 bits to be set */
  487. par->crtc[VGA_CRTC_V_BLANK_END] = (yres + lower - 1 + vslen) & 0xFF;
  488. par->crtc[VGA_CRTC_UNDERLINE] = 0x00;
  489. par->crtc[VGA_CRTC_MODE] = 0xC3 ;
  490. par->crtc[VGA_CRTC_LINE_COMPARE] = 0xFF;
  491. par->crtc[VGA_CRTC_OVERFLOW] = r7;
  492. par->vss = 0x00; /* 3DA */
  493. for (i = 0x00; i < 0x10; i++)
  494. par->atc[i] = i;
  495. par->atc[VGA_ATC_MODE] = 0x81;
  496. par->atc[VGA_ATC_OVERSCAN] = 0x00; /* 0 for EGA, 0xFF for VGA */
  497. par->atc[VGA_ATC_PLANE_ENABLE] = 0x0F;
  498. par->atc[VGA_ATC_COLOR_PAGE] = 0x00;
  499. par->misc = 0xC3;
  500. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  501. par->misc &= ~0x40;
  502. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  503. par->misc &= ~0x80;
  504. par->seq[VGA_SEQ_CLOCK_MODE] = 0x01;
  505. par->seq[VGA_SEQ_PLANE_WRITE] = 0x0F;
  506. par->seq[VGA_SEQ_CHARACTER_MAP] = 0x00;
  507. par->seq[VGA_SEQ_MEMORY_MODE] = 0x06;
  508. par->gdc[VGA_GFX_SR_VALUE] = 0x00;
  509. par->gdc[VGA_GFX_SR_ENABLE] = 0x00;
  510. par->gdc[VGA_GFX_COMPARE_VALUE] = 0x00;
  511. par->gdc[VGA_GFX_DATA_ROTATE] = 0x00;
  512. par->gdc[VGA_GFX_PLANE_READ] = 0;
  513. par->gdc[VGA_GFX_MODE] = 0x02;
  514. par->gdc[VGA_GFX_MISC] = 0x05;
  515. par->gdc[VGA_GFX_COMPARE_MASK] = 0x0F;
  516. par->gdc[VGA_GFX_BIT_MASK] = 0xFF;
  517. base = (yoffset * vxres + (xoffset & ~7)) >> 2;
  518. switch (bpp) {
  519. case 8:
  520. par->crtc[VGA_CRTC_OFFSET] = vxres >> 3;
  521. par->ext_offset = vxres >> 11;
  522. par->pixelpipe_cfg1 = DISPLAY_8BPP_MODE;
  523. par->bitblt_cntl = COLEXP_8BPP;
  524. break;
  525. case 15: /* 0rrrrrgg gggbbbbb */
  526. case 16: /* rrrrrggg gggbbbbb */
  527. par->pixelpipe_cfg1 = (var->green.length == 6) ?
  528. DISPLAY_16BPP_MODE : DISPLAY_15BPP_MODE;
  529. par->crtc[VGA_CRTC_OFFSET] = vxres >> 2;
  530. par->ext_offset = vxres >> 10;
  531. par->bitblt_cntl = COLEXP_16BPP;
  532. base *= 2;
  533. break;
  534. case 24:
  535. par->crtc[VGA_CRTC_OFFSET] = (vxres * 3) >> 3;
  536. par->ext_offset = (vxres * 3) >> 11;
  537. par->pixelpipe_cfg1 = DISPLAY_24BPP_MODE;
  538. par->bitblt_cntl = COLEXP_24BPP;
  539. base &= 0xFFFFFFFE; /* ...ignore the last bit. */
  540. base *= 3;
  541. break;
  542. case 32:
  543. par->crtc[VGA_CRTC_OFFSET] = vxres >> 1;
  544. par->ext_offset = vxres >> 9;
  545. par->pixelpipe_cfg1 = DISPLAY_32BPP_MODE;
  546. par->bitblt_cntl = COLEXP_RESERVED; /* Unimplemented on i740 */
  547. base *= 4;
  548. break;
  549. }
  550. par->crtc[VGA_CRTC_START_LO] = base & 0x000000FF;
  551. par->crtc[VGA_CRTC_START_HI] = (base & 0x0000FF00) >> 8;
  552. par->ext_start_addr =
  553. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE;
  554. par->ext_start_addr_hi = (base & 0x3FC00000) >> 22;
  555. par->pixelpipe_cfg0 = DAC_8_BIT;
  556. par->pixelpipe_cfg2 = DISPLAY_GAMMA_ENABLE | OVERLAY_GAMMA_ENABLE;
  557. par->io_cntl = EXTENDED_CRTC_CNTL;
  558. par->address_mapping = LINEAR_MODE_ENABLE | PAGE_MAPPING_ENABLE;
  559. par->display_cntl = HIRES_MODE;
  560. /* Set the MCLK freq */
  561. par->pll_cntl = PLL_MEMCLK_100000KHZ; /* 100 MHz -- use as default */
  562. /* Calculate the extended CRTC regs */
  563. par->ext_vert_total = (ytotal - 2) >> 8;
  564. par->ext_vert_disp_end = (yres - 1) >> 8;
  565. par->ext_vert_sync_start = (yres + lower) >> 8;
  566. par->ext_vert_blank_start = (yres + lower) >> 8;
  567. par->ext_horiz_total = ((xtotal >> 3) - 5) >> 8;
  568. par->ext_horiz_blank = (((xres + right) >> 3) & 0x40) >> 6;
  569. par->interlace_cntl = INTERLACE_DISABLE;
  570. /* Set the overscan color to 0. (NOTE: This only affects >8bpp mode) */
  571. par->atc[VGA_ATC_OVERSCAN] = 0;
  572. /* Calculate VCLK that most closely matches the requested dot clock */
  573. i740_calc_vclk((((u32)1e9) / var->pixclock) * (u32)(1e3), par);
  574. /* Since we program the clocks ourselves, always use VCLK2. */
  575. par->misc |= 0x0C;
  576. /* Calculate the FIFO Watermark and Burst Length. */
  577. par->lmi_fifo_watermark =
  578. i740_calc_fifo(par, 1000000 / var->pixclock, bpp);
  579. return 0;
  580. }
  581. static int i740fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  582. {
  583. switch (var->bits_per_pixel) {
  584. case 8:
  585. var->red.offset = var->green.offset = var->blue.offset = 0;
  586. var->red.length = var->green.length = var->blue.length = 8;
  587. break;
  588. case 16:
  589. switch (var->green.length) {
  590. default:
  591. case 5:
  592. var->red.offset = 10;
  593. var->green.offset = 5;
  594. var->blue.offset = 0;
  595. var->red.length = 5;
  596. var->green.length = 5;
  597. var->blue.length = 5;
  598. break;
  599. case 6:
  600. var->red.offset = 11;
  601. var->green.offset = 5;
  602. var->blue.offset = 0;
  603. var->red.length = var->blue.length = 5;
  604. break;
  605. }
  606. break;
  607. case 24:
  608. var->red.offset = 16;
  609. var->green.offset = 8;
  610. var->blue.offset = 0;
  611. var->red.length = var->green.length = var->blue.length = 8;
  612. break;
  613. case 32:
  614. var->transp.offset = 24;
  615. var->red.offset = 16;
  616. var->green.offset = 8;
  617. var->blue.offset = 0;
  618. var->transp.length = 8;
  619. var->red.length = var->green.length = var->blue.length = 8;
  620. break;
  621. default:
  622. return -EINVAL;
  623. }
  624. if (var->xres > var->xres_virtual)
  625. var->xres_virtual = var->xres;
  626. if (var->yres > var->yres_virtual)
  627. var->yres_virtual = var->yres;
  628. if (info->monspecs.hfmax && info->monspecs.vfmax &&
  629. info->monspecs.dclkmax && fb_validate_mode(var, info) < 0)
  630. return -EINVAL;
  631. return 0;
  632. }
  633. static void vga_protect(struct i740fb_par *par)
  634. {
  635. /* disable the display */
  636. i740outreg_mask(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE, 0x20, 0x20);
  637. i740inb(par, 0x3DA);
  638. i740outb(par, VGA_ATT_W, 0x00); /* enable palette access */
  639. }
  640. static void vga_unprotect(struct i740fb_par *par)
  641. {
  642. /* reenable display */
  643. i740outreg_mask(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE, 0, 0x20);
  644. i740inb(par, 0x3DA);
  645. i740outb(par, VGA_ATT_W, 0x20); /* disable palette access */
  646. }
  647. static int i740fb_set_par(struct fb_info *info)
  648. {
  649. struct i740fb_par *par = info->par;
  650. u32 itemp;
  651. int i;
  652. i = i740fb_decode_var(&info->var, par, info);
  653. if (i)
  654. return i;
  655. memset(info->screen_base, 0, info->screen_size);
  656. vga_protect(par);
  657. i740outreg(par, XRX, DRAM_EXT_CNTL, DRAM_REFRESH_DISABLE);
  658. mdelay(1);
  659. i740outreg(par, XRX, VCLK2_VCO_M, par->video_clk2_m);
  660. i740outreg(par, XRX, VCLK2_VCO_N, par->video_clk2_n);
  661. i740outreg(par, XRX, VCLK2_VCO_MN_MSBS, par->video_clk2_mn_msbs);
  662. i740outreg(par, XRX, VCLK2_VCO_DIV_SEL, par->video_clk2_div_sel);
  663. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_0,
  664. par->pixelpipe_cfg0 & DAC_8_BIT, 0x80);
  665. i740inb(par, 0x3DA);
  666. i740outb(par, 0x3C0, 0x00);
  667. /* update misc output register */
  668. i740outb(par, VGA_MIS_W, par->misc | 0x01);
  669. /* synchronous reset on */
  670. i740outreg(par, VGA_SEQ_I, VGA_SEQ_RESET, 0x01);
  671. /* write sequencer registers */
  672. i740outreg(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE,
  673. par->seq[VGA_SEQ_CLOCK_MODE] | 0x20);
  674. for (i = 2; i < VGA_SEQ_C; i++)
  675. i740outreg(par, VGA_SEQ_I, i, par->seq[i]);
  676. /* synchronous reset off */
  677. i740outreg(par, VGA_SEQ_I, VGA_SEQ_RESET, 0x03);
  678. /* deprotect CRT registers 0-7 */
  679. i740outreg(par, VGA_CRT_IC, VGA_CRTC_V_SYNC_END,
  680. par->crtc[VGA_CRTC_V_SYNC_END]);
  681. /* write CRT registers */
  682. for (i = 0; i < VGA_CRT_C; i++)
  683. i740outreg(par, VGA_CRT_IC, i, par->crtc[i]);
  684. /* write graphics controller registers */
  685. for (i = 0; i < VGA_GFX_C; i++)
  686. i740outreg(par, VGA_GFX_I, i, par->gdc[i]);
  687. /* write attribute controller registers */
  688. for (i = 0; i < VGA_ATT_C; i++) {
  689. i740inb(par, VGA_IS1_RC); /* reset flip-flop */
  690. i740outb(par, VGA_ATT_IW, i);
  691. i740outb(par, VGA_ATT_IW, par->atc[i]);
  692. }
  693. i740inb(par, VGA_IS1_RC);
  694. i740outb(par, VGA_ATT_IW, 0x20);
  695. i740outreg(par, VGA_CRT_IC, EXT_VERT_TOTAL, par->ext_vert_total);
  696. i740outreg(par, VGA_CRT_IC, EXT_VERT_DISPLAY, par->ext_vert_disp_end);
  697. i740outreg(par, VGA_CRT_IC, EXT_VERT_SYNC_START,
  698. par->ext_vert_sync_start);
  699. i740outreg(par, VGA_CRT_IC, EXT_VERT_BLANK_START,
  700. par->ext_vert_blank_start);
  701. i740outreg(par, VGA_CRT_IC, EXT_HORIZ_TOTAL, par->ext_horiz_total);
  702. i740outreg(par, VGA_CRT_IC, EXT_HORIZ_BLANK, par->ext_horiz_blank);
  703. i740outreg(par, VGA_CRT_IC, EXT_OFFSET, par->ext_offset);
  704. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR_HI, par->ext_start_addr_hi);
  705. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR, par->ext_start_addr);
  706. i740outreg_mask(par, VGA_CRT_IC, INTERLACE_CNTL,
  707. par->interlace_cntl, INTERLACE_ENABLE);
  708. i740outreg_mask(par, XRX, ADDRESS_MAPPING, par->address_mapping, 0x1F);
  709. i740outreg_mask(par, XRX, BITBLT_CNTL, par->bitblt_cntl, COLEXP_MODE);
  710. i740outreg_mask(par, XRX, DISPLAY_CNTL,
  711. par->display_cntl, VGA_WRAP_MODE | GUI_MODE);
  712. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_0, par->pixelpipe_cfg0, 0x9B);
  713. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_2, par->pixelpipe_cfg2, 0x0C);
  714. i740outreg(par, XRX, PLL_CNTL, par->pll_cntl);
  715. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_1,
  716. par->pixelpipe_cfg1, DISPLAY_COLOR_MODE);
  717. itemp = readl(par->regs + FWATER_BLC);
  718. itemp &= ~(LMI_BURST_LENGTH | LMI_FIFO_WATERMARK);
  719. itemp |= par->lmi_fifo_watermark;
  720. writel(itemp, par->regs + FWATER_BLC);
  721. i740outreg(par, XRX, DRAM_EXT_CNTL, DRAM_REFRESH_60HZ);
  722. i740outreg_mask(par, MRX, COL_KEY_CNTL_1, 0, BLANK_DISP_OVERLAY);
  723. i740outreg_mask(par, XRX, IO_CTNL,
  724. par->io_cntl, EXTENDED_ATTR_CNTL | EXTENDED_CRTC_CNTL);
  725. if (par->pixelpipe_cfg1 != DISPLAY_8BPP_MODE) {
  726. i740outb(par, VGA_PEL_MSK, 0xFF);
  727. i740outb(par, VGA_PEL_IW, 0x00);
  728. for (i = 0; i < 256; i++) {
  729. itemp = (par->pixelpipe_cfg0 & DAC_8_BIT) ? i : i >> 2;
  730. i740outb(par, VGA_PEL_D, itemp);
  731. i740outb(par, VGA_PEL_D, itemp);
  732. i740outb(par, VGA_PEL_D, itemp);
  733. }
  734. }
  735. /* Wait for screen to stabilize. */
  736. mdelay(50);
  737. vga_unprotect(par);
  738. info->fix.line_length =
  739. info->var.xres_virtual * info->var.bits_per_pixel / 8;
  740. if (info->var.bits_per_pixel == 8)
  741. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  742. else
  743. info->fix.visual = FB_VISUAL_TRUECOLOR;
  744. return 0;
  745. }
  746. static int i740fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  747. unsigned blue, unsigned transp,
  748. struct fb_info *info)
  749. {
  750. u32 r, g, b;
  751. dev_dbg(info->device, "setcolreg: regno: %i, red=%d, green=%d, blue=%d, transp=%d, bpp=%d\n",
  752. regno, red, green, blue, transp, info->var.bits_per_pixel);
  753. switch (info->fix.visual) {
  754. case FB_VISUAL_PSEUDOCOLOR:
  755. if (regno >= 256)
  756. return -EINVAL;
  757. i740outb(info->par, VGA_PEL_IW, regno);
  758. i740outb(info->par, VGA_PEL_D, red >> 8);
  759. i740outb(info->par, VGA_PEL_D, green >> 8);
  760. i740outb(info->par, VGA_PEL_D, blue >> 8);
  761. break;
  762. case FB_VISUAL_TRUECOLOR:
  763. if (regno >= 16)
  764. return -EINVAL;
  765. r = (red >> (16 - info->var.red.length))
  766. << info->var.red.offset;
  767. b = (blue >> (16 - info->var.blue.length))
  768. << info->var.blue.offset;
  769. g = (green >> (16 - info->var.green.length))
  770. << info->var.green.offset;
  771. ((u32 *) info->pseudo_palette)[regno] = r | g | b;
  772. break;
  773. default:
  774. return -EINVAL;
  775. }
  776. return 0;
  777. }
  778. static int i740fb_pan_display(struct fb_var_screeninfo *var,
  779. struct fb_info *info)
  780. {
  781. struct i740fb_par *par = info->par;
  782. u32 base = (var->yoffset * info->var.xres_virtual
  783. + (var->xoffset & ~7)) >> 2;
  784. dev_dbg(info->device, "pan_display: xoffset: %i yoffset: %i base: %i\n",
  785. var->xoffset, var->yoffset, base);
  786. switch (info->var.bits_per_pixel) {
  787. case 8:
  788. break;
  789. case 15:
  790. case 16:
  791. base *= 2;
  792. break;
  793. case 24:
  794. /*
  795. * The last bit does not seem to have any effect on the start
  796. * address register in 24bpp mode, so...
  797. */
  798. base &= 0xFFFFFFFE; /* ...ignore the last bit. */
  799. base *= 3;
  800. break;
  801. case 32:
  802. base *= 4;
  803. break;
  804. }
  805. par->crtc[VGA_CRTC_START_LO] = base & 0x000000FF;
  806. par->crtc[VGA_CRTC_START_HI] = (base & 0x0000FF00) >> 8;
  807. par->ext_start_addr_hi = (base & 0x3FC00000) >> 22;
  808. par->ext_start_addr =
  809. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE;
  810. i740outreg(par, VGA_CRT_IC, VGA_CRTC_START_LO, base & 0x000000FF);
  811. i740outreg(par, VGA_CRT_IC, VGA_CRTC_START_HI,
  812. (base & 0x0000FF00) >> 8);
  813. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR_HI,
  814. (base & 0x3FC00000) >> 22);
  815. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR,
  816. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE);
  817. return 0;
  818. }
  819. static int i740fb_blank(int blank_mode, struct fb_info *info)
  820. {
  821. struct i740fb_par *par = info->par;
  822. unsigned char SEQ01;
  823. int DPMSSyncSelect;
  824. switch (blank_mode) {
  825. case FB_BLANK_UNBLANK:
  826. case FB_BLANK_NORMAL:
  827. SEQ01 = 0x00;
  828. DPMSSyncSelect = HSYNC_ON | VSYNC_ON;
  829. break;
  830. case FB_BLANK_VSYNC_SUSPEND:
  831. SEQ01 = 0x20;
  832. DPMSSyncSelect = HSYNC_ON | VSYNC_OFF;
  833. break;
  834. case FB_BLANK_HSYNC_SUSPEND:
  835. SEQ01 = 0x20;
  836. DPMSSyncSelect = HSYNC_OFF | VSYNC_ON;
  837. break;
  838. case FB_BLANK_POWERDOWN:
  839. SEQ01 = 0x20;
  840. DPMSSyncSelect = HSYNC_OFF | VSYNC_OFF;
  841. break;
  842. default:
  843. return -EINVAL;
  844. }
  845. /* Turn the screen on/off */
  846. i740outb(par, SRX, 0x01);
  847. SEQ01 |= i740inb(par, SRX + 1) & ~0x20;
  848. i740outb(par, SRX, 0x01);
  849. i740outb(par, SRX + 1, SEQ01);
  850. /* Set the DPMS mode */
  851. i740outreg(par, XRX, DPMS_SYNC_SELECT, DPMSSyncSelect);
  852. /* Let fbcon do a soft blank for us */
  853. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  854. }
  855. static struct fb_ops i740fb_ops = {
  856. .owner = THIS_MODULE,
  857. .fb_open = i740fb_open,
  858. .fb_release = i740fb_release,
  859. .fb_check_var = i740fb_check_var,
  860. .fb_set_par = i740fb_set_par,
  861. .fb_setcolreg = i740fb_setcolreg,
  862. .fb_blank = i740fb_blank,
  863. .fb_pan_display = i740fb_pan_display,
  864. .fb_fillrect = cfb_fillrect,
  865. .fb_copyarea = cfb_copyarea,
  866. .fb_imageblit = cfb_imageblit,
  867. };
  868. /* ------------------------------------------------------------------------- */
  869. static int i740fb_probe(struct pci_dev *dev, const struct pci_device_id *ent)
  870. {
  871. struct fb_info *info;
  872. struct i740fb_par *par;
  873. int ret, tmp;
  874. bool found = false;
  875. u8 *edid;
  876. info = framebuffer_alloc(sizeof(struct i740fb_par), &(dev->dev));
  877. if (!info) {
  878. dev_err(&(dev->dev), "cannot allocate framebuffer\n");
  879. return -ENOMEM;
  880. }
  881. par = info->par;
  882. mutex_init(&par->open_lock);
  883. info->var.activate = FB_ACTIVATE_NOW;
  884. info->var.bits_per_pixel = 8;
  885. info->fbops = &i740fb_ops;
  886. info->pseudo_palette = par->pseudo_palette;
  887. ret = pci_enable_device(dev);
  888. if (ret) {
  889. dev_err(info->device, "cannot enable PCI device\n");
  890. goto err_enable_device;
  891. }
  892. ret = pci_request_regions(dev, info->fix.id);
  893. if (ret) {
  894. dev_err(info->device, "error requesting regions\n");
  895. goto err_request_regions;
  896. }
  897. info->screen_base = pci_ioremap_bar(dev, 0);
  898. if (!info->screen_base) {
  899. dev_err(info->device, "error remapping base\n");
  900. ret = -ENOMEM;
  901. goto err_ioremap_1;
  902. }
  903. par->regs = pci_ioremap_bar(dev, 1);
  904. if (!par->regs) {
  905. dev_err(info->device, "error remapping MMIO\n");
  906. ret = -ENOMEM;
  907. goto err_ioremap_2;
  908. }
  909. /* detect memory size */
  910. if ((i740inreg(par, XRX, DRAM_ROW_TYPE) & DRAM_ROW_1)
  911. == DRAM_ROW_1_SDRAM)
  912. i740outb(par, XRX, DRAM_ROW_BNDRY_1);
  913. else
  914. i740outb(par, XRX, DRAM_ROW_BNDRY_0);
  915. info->screen_size = i740inb(par, XRX + 1) * 1024 * 1024;
  916. /* detect memory type */
  917. tmp = i740inreg(par, XRX, DRAM_ROW_CNTL_LO);
  918. par->has_sgram = !((tmp & DRAM_RAS_TIMING) ||
  919. (tmp & DRAM_RAS_PRECHARGE));
  920. printk(KERN_INFO "fb%d: Intel740 on %s, %ld KB %s\n", info->node,
  921. pci_name(dev), info->screen_size >> 10,
  922. par->has_sgram ? "SGRAM" : "SDRAM");
  923. info->fix = i740fb_fix;
  924. info->fix.mmio_start = pci_resource_start(dev, 1);
  925. info->fix.mmio_len = pci_resource_len(dev, 1);
  926. info->fix.smem_start = pci_resource_start(dev, 0);
  927. info->fix.smem_len = info->screen_size;
  928. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  929. if (i740fb_setup_ddc_bus(info) == 0) {
  930. par->ddc_registered = true;
  931. edid = fb_ddc_read(&par->ddc_adapter);
  932. if (edid) {
  933. fb_edid_to_monspecs(edid, &info->monspecs);
  934. kfree(edid);
  935. if (!info->monspecs.modedb)
  936. dev_err(info->device,
  937. "error getting mode database\n");
  938. else {
  939. const struct fb_videomode *m;
  940. fb_videomode_to_modelist(
  941. info->monspecs.modedb,
  942. info->monspecs.modedb_len,
  943. &info->modelist);
  944. m = fb_find_best_display(&info->monspecs,
  945. &info->modelist);
  946. if (m) {
  947. fb_videomode_to_var(&info->var, m);
  948. /* fill all other info->var's fields */
  949. if (!i740fb_check_var(&info->var, info))
  950. found = true;
  951. }
  952. }
  953. }
  954. }
  955. if (!mode_option && !found)
  956. mode_option = "640x480-8@60";
  957. if (mode_option) {
  958. ret = fb_find_mode(&info->var, info, mode_option,
  959. info->monspecs.modedb,
  960. info->monspecs.modedb_len,
  961. NULL, info->var.bits_per_pixel);
  962. if (!ret || ret == 4) {
  963. dev_err(info->device, "mode %s not found\n",
  964. mode_option);
  965. ret = -EINVAL;
  966. }
  967. }
  968. fb_destroy_modedb(info->monspecs.modedb);
  969. info->monspecs.modedb = NULL;
  970. /* maximize virtual vertical size for fast scrolling */
  971. info->var.yres_virtual = info->fix.smem_len * 8 /
  972. (info->var.bits_per_pixel * info->var.xres_virtual);
  973. if (ret == -EINVAL)
  974. goto err_find_mode;
  975. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  976. if (ret) {
  977. dev_err(info->device, "cannot allocate colormap\n");
  978. goto err_alloc_cmap;
  979. }
  980. ret = register_framebuffer(info);
  981. if (ret) {
  982. dev_err(info->device, "error registering framebuffer\n");
  983. goto err_reg_framebuffer;
  984. }
  985. printk(KERN_INFO "fb%d: %s frame buffer device\n",
  986. info->node, info->fix.id);
  987. pci_set_drvdata(dev, info);
  988. #ifdef CONFIG_MTRR
  989. if (mtrr) {
  990. par->mtrr_reg = -1;
  991. par->mtrr_reg = mtrr_add(info->fix.smem_start,
  992. info->fix.smem_len, MTRR_TYPE_WRCOMB, 1);
  993. }
  994. #endif
  995. return 0;
  996. err_reg_framebuffer:
  997. fb_dealloc_cmap(&info->cmap);
  998. err_alloc_cmap:
  999. err_find_mode:
  1000. if (par->ddc_registered)
  1001. i2c_del_adapter(&par->ddc_adapter);
  1002. pci_iounmap(dev, par->regs);
  1003. err_ioremap_2:
  1004. pci_iounmap(dev, info->screen_base);
  1005. err_ioremap_1:
  1006. pci_release_regions(dev);
  1007. err_request_regions:
  1008. /* pci_disable_device(dev); */
  1009. err_enable_device:
  1010. framebuffer_release(info);
  1011. return ret;
  1012. }
  1013. static void i740fb_remove(struct pci_dev *dev)
  1014. {
  1015. struct fb_info *info = pci_get_drvdata(dev);
  1016. if (info) {
  1017. struct i740fb_par *par = info->par;
  1018. #ifdef CONFIG_MTRR
  1019. if (par->mtrr_reg >= 0) {
  1020. mtrr_del(par->mtrr_reg, 0, 0);
  1021. par->mtrr_reg = -1;
  1022. }
  1023. #endif
  1024. unregister_framebuffer(info);
  1025. fb_dealloc_cmap(&info->cmap);
  1026. if (par->ddc_registered)
  1027. i2c_del_adapter(&par->ddc_adapter);
  1028. pci_iounmap(dev, par->regs);
  1029. pci_iounmap(dev, info->screen_base);
  1030. pci_release_regions(dev);
  1031. /* pci_disable_device(dev); */
  1032. pci_set_drvdata(dev, NULL);
  1033. framebuffer_release(info);
  1034. }
  1035. }
  1036. #ifdef CONFIG_PM
  1037. static int i740fb_suspend(struct pci_dev *dev, pm_message_t state)
  1038. {
  1039. struct fb_info *info = pci_get_drvdata(dev);
  1040. struct i740fb_par *par = info->par;
  1041. /* don't disable console during hibernation and wakeup from it */
  1042. if (state.event == PM_EVENT_FREEZE || state.event == PM_EVENT_PRETHAW)
  1043. return 0;
  1044. console_lock();
  1045. mutex_lock(&(par->open_lock));
  1046. /* do nothing if framebuffer is not active */
  1047. if (par->ref_count == 0) {
  1048. mutex_unlock(&(par->open_lock));
  1049. console_unlock();
  1050. return 0;
  1051. }
  1052. fb_set_suspend(info, 1);
  1053. pci_save_state(dev);
  1054. pci_disable_device(dev);
  1055. pci_set_power_state(dev, pci_choose_state(dev, state));
  1056. mutex_unlock(&(par->open_lock));
  1057. console_unlock();
  1058. return 0;
  1059. }
  1060. static int i740fb_resume(struct pci_dev *dev)
  1061. {
  1062. struct fb_info *info = pci_get_drvdata(dev);
  1063. struct i740fb_par *par = info->par;
  1064. console_lock();
  1065. mutex_lock(&(par->open_lock));
  1066. if (par->ref_count == 0)
  1067. goto fail;
  1068. pci_set_power_state(dev, PCI_D0);
  1069. pci_restore_state(dev);
  1070. if (pci_enable_device(dev))
  1071. goto fail;
  1072. i740fb_set_par(info);
  1073. fb_set_suspend(info, 0);
  1074. fail:
  1075. mutex_unlock(&(par->open_lock));
  1076. console_unlock();
  1077. return 0;
  1078. }
  1079. #else
  1080. #define i740fb_suspend NULL
  1081. #define i740fb_resume NULL
  1082. #endif /* CONFIG_PM */
  1083. #define I740_ID_PCI 0x00d1
  1084. #define I740_ID_AGP 0x7800
  1085. static DEFINE_PCI_DEVICE_TABLE(i740fb_id_table) = {
  1086. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, I740_ID_PCI) },
  1087. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, I740_ID_AGP) },
  1088. { 0 }
  1089. };
  1090. MODULE_DEVICE_TABLE(pci, i740fb_id_table);
  1091. static struct pci_driver i740fb_driver = {
  1092. .name = "i740fb",
  1093. .id_table = i740fb_id_table,
  1094. .probe = i740fb_probe,
  1095. .remove = i740fb_remove,
  1096. .suspend = i740fb_suspend,
  1097. .resume = i740fb_resume,
  1098. };
  1099. #ifndef MODULE
  1100. static int __init i740fb_setup(char *options)
  1101. {
  1102. char *opt;
  1103. if (!options || !*options)
  1104. return 0;
  1105. while ((opt = strsep(&options, ",")) != NULL) {
  1106. if (!*opt)
  1107. continue;
  1108. #ifdef CONFIG_MTRR
  1109. else if (!strncmp(opt, "mtrr:", 5))
  1110. mtrr = simple_strtoul(opt + 5, NULL, 0);
  1111. #endif
  1112. else
  1113. mode_option = opt;
  1114. }
  1115. return 0;
  1116. }
  1117. #endif
  1118. int __init i740fb_init(void)
  1119. {
  1120. #ifndef MODULE
  1121. char *option = NULL;
  1122. if (fb_get_options("i740fb", &option))
  1123. return -ENODEV;
  1124. i740fb_setup(option);
  1125. #endif
  1126. return pci_register_driver(&i740fb_driver);
  1127. }
  1128. static void __exit i740fb_exit(void)
  1129. {
  1130. pci_unregister_driver(&i740fb_driver);
  1131. }
  1132. module_init(i740fb_init);
  1133. module_exit(i740fb_exit);
  1134. MODULE_AUTHOR("(c) 2011 Ondrej Zary <linux@rainbow-software.org>");
  1135. MODULE_LICENSE("GPL");
  1136. MODULE_DESCRIPTION("fbdev driver for Intel740");
  1137. module_param(mode_option, charp, 0444);
  1138. MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
  1139. #ifdef CONFIG_MTRR
  1140. module_param(mtrr, int, 0444);
  1141. MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
  1142. #endif