twl4030-usb.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/io.h>
  33. #include <linux/delay.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/usb/musb-omap.h>
  36. #include <linux/usb/ulpi.h>
  37. #include <linux/i2c/twl.h>
  38. #include <linux/regulator/consumer.h>
  39. #include <linux/err.h>
  40. #include <linux/slab.h>
  41. /* Register defines */
  42. #define MCPC_CTRL 0x30
  43. #define MCPC_CTRL_RTSOL (1 << 7)
  44. #define MCPC_CTRL_EXTSWR (1 << 6)
  45. #define MCPC_CTRL_EXTSWC (1 << 5)
  46. #define MCPC_CTRL_VOICESW (1 << 4)
  47. #define MCPC_CTRL_OUT64K (1 << 3)
  48. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  49. #define MCPC_CTRL_HS_UART (1 << 0)
  50. #define MCPC_IO_CTRL 0x33
  51. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  52. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  53. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  54. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  55. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  56. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  57. #define MCPC_CTRL2 0x36
  58. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  59. #define OTHER_FUNC_CTRL 0x80
  60. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  61. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  62. #define OTHER_IFC_CTRL 0x83
  63. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  64. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  65. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  66. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  68. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  69. #define OTHER_INT_EN_RISE 0x86
  70. #define OTHER_INT_EN_FALL 0x89
  71. #define OTHER_INT_STS 0x8C
  72. #define OTHER_INT_LATCH 0x8D
  73. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  74. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  75. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  76. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  77. #define OTHER_INT_MANU (1 << 1)
  78. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  79. #define ID_STATUS 0x96
  80. #define ID_RES_FLOAT (1 << 4)
  81. #define ID_RES_440K (1 << 3)
  82. #define ID_RES_200K (1 << 2)
  83. #define ID_RES_102K (1 << 1)
  84. #define ID_RES_GND (1 << 0)
  85. #define POWER_CTRL 0xAC
  86. #define POWER_CTRL_OTG_ENAB (1 << 5)
  87. #define OTHER_IFC_CTRL2 0xAF
  88. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  89. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  90. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  91. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  94. #define REG_CTRL_EN 0xB2
  95. #define REG_CTRL_ERROR 0xB5
  96. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  97. #define OTHER_FUNC_CTRL2 0xB8
  98. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  99. /* following registers do not have separate _clr and _set registers */
  100. #define VBUS_DEBOUNCE 0xC0
  101. #define ID_DEBOUNCE 0xC1
  102. #define VBAT_TIMER 0xD3
  103. #define PHY_PWR_CTRL 0xFD
  104. #define PHY_PWR_PHYPWD (1 << 0)
  105. #define PHY_CLK_CTRL 0xFE
  106. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  107. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  108. #define REQ_PHY_DPLL_CLK (1 << 0)
  109. #define PHY_CLK_CTRL_STS 0xFF
  110. #define PHY_DPLL_CLK (1 << 0)
  111. /* In module TWL_MODULE_PM_MASTER */
  112. #define STS_HW_CONDITIONS 0x0F
  113. /* In module TWL_MODULE_PM_RECEIVER */
  114. #define VUSB_DEDICATED1 0x7D
  115. #define VUSB_DEDICATED2 0x7E
  116. #define VUSB1V5_DEV_GRP 0x71
  117. #define VUSB1V5_TYPE 0x72
  118. #define VUSB1V5_REMAP 0x73
  119. #define VUSB1V8_DEV_GRP 0x74
  120. #define VUSB1V8_TYPE 0x75
  121. #define VUSB1V8_REMAP 0x76
  122. #define VUSB3V1_DEV_GRP 0x77
  123. #define VUSB3V1_TYPE 0x78
  124. #define VUSB3V1_REMAP 0x79
  125. /* In module TWL4030_MODULE_INTBR */
  126. #define PMBR1 0x0D
  127. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  128. struct twl4030_usb {
  129. struct usb_phy phy;
  130. struct device *dev;
  131. /* TWL4030 internal USB regulator supplies */
  132. struct regulator *usb1v5;
  133. struct regulator *usb1v8;
  134. struct regulator *usb3v1;
  135. /* for vbus reporting with irqs disabled */
  136. spinlock_t lock;
  137. /* pin configuration */
  138. enum twl4030_usb_mode usb_mode;
  139. int irq;
  140. enum omap_musb_vbus_id_status linkstat;
  141. bool vbus_supplied;
  142. u8 asleep;
  143. bool irq_enabled;
  144. };
  145. /* internal define on top of container_of */
  146. #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
  147. /*-------------------------------------------------------------------------*/
  148. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  149. u8 module, u8 data, u8 address)
  150. {
  151. u8 check;
  152. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  153. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  154. (check == data))
  155. return 0;
  156. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  157. 1, module, address, check, data);
  158. /* Failed once: Try again */
  159. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  160. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  161. (check == data))
  162. return 0;
  163. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  164. 2, module, address, check, data);
  165. /* Failed again: Return error */
  166. return -EBUSY;
  167. }
  168. #define twl4030_usb_write_verify(twl, address, data) \
  169. twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
  170. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  171. u8 address, u8 data)
  172. {
  173. int ret = 0;
  174. ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
  175. if (ret < 0)
  176. dev_dbg(twl->dev,
  177. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  178. return ret;
  179. }
  180. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  181. {
  182. u8 data;
  183. int ret = 0;
  184. ret = twl_i2c_read_u8(module, &data, address);
  185. if (ret >= 0)
  186. ret = data;
  187. else
  188. dev_dbg(twl->dev,
  189. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  190. module, address, ret);
  191. return ret;
  192. }
  193. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  194. {
  195. return twl4030_readb(twl, TWL_MODULE_USB, address);
  196. }
  197. /*-------------------------------------------------------------------------*/
  198. static inline int
  199. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  200. {
  201. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  202. }
  203. static inline int
  204. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  205. {
  206. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  207. }
  208. /*-------------------------------------------------------------------------*/
  209. static enum omap_musb_vbus_id_status
  210. twl4030_usb_linkstat(struct twl4030_usb *twl)
  211. {
  212. int status;
  213. enum omap_musb_vbus_id_status linkstat = OMAP_MUSB_UNKNOWN;
  214. twl->vbus_supplied = false;
  215. /*
  216. * For ID/VBUS sensing, see manual section 15.4.8 ...
  217. * except when using only battery backup power, two
  218. * comparators produce VBUS_PRES and ID_PRES signals,
  219. * which don't match docs elsewhere. But ... BIT(7)
  220. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  221. * seem to match up. If either is true the USB_PRES
  222. * signal is active, the OTG module is activated, and
  223. * its interrupt may be raised (may wake the system).
  224. */
  225. status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
  226. if (status < 0)
  227. dev_err(twl->dev, "USB link status err %d\n", status);
  228. else if (status & (BIT(7) | BIT(2))) {
  229. if (status & (BIT(7)))
  230. twl->vbus_supplied = true;
  231. if (status & BIT(2))
  232. linkstat = OMAP_MUSB_ID_GROUND;
  233. else
  234. linkstat = OMAP_MUSB_VBUS_VALID;
  235. } else {
  236. if (twl->linkstat != OMAP_MUSB_UNKNOWN)
  237. linkstat = OMAP_MUSB_VBUS_OFF;
  238. }
  239. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  240. status, status, linkstat);
  241. /* REVISIT this assumes host and peripheral controllers
  242. * are registered, and that both are active...
  243. */
  244. spin_lock_irq(&twl->lock);
  245. twl->linkstat = linkstat;
  246. spin_unlock_irq(&twl->lock);
  247. return linkstat;
  248. }
  249. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  250. {
  251. twl->usb_mode = mode;
  252. switch (mode) {
  253. case T2_USB_MODE_ULPI:
  254. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  255. ULPI_IFC_CTRL_CARKITMODE);
  256. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  257. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  258. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  259. ULPI_FUNC_CTRL_OPMODE_MASK);
  260. break;
  261. case -1:
  262. /* FIXME: power on defaults */
  263. break;
  264. default:
  265. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  266. mode);
  267. break;
  268. };
  269. }
  270. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  271. {
  272. unsigned long timeout;
  273. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  274. if (val >= 0) {
  275. if (on) {
  276. /* enable DPLL to access PHY registers over I2C */
  277. val |= REQ_PHY_DPLL_CLK;
  278. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  279. (u8)val) < 0);
  280. timeout = jiffies + HZ;
  281. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  282. PHY_DPLL_CLK)
  283. && time_before(jiffies, timeout))
  284. udelay(10);
  285. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  286. PHY_DPLL_CLK))
  287. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  288. "PHY DPLL clock\n");
  289. } else {
  290. /* let ULPI control the DPLL clock */
  291. val &= ~REQ_PHY_DPLL_CLK;
  292. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  293. (u8)val) < 0);
  294. }
  295. }
  296. }
  297. static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
  298. {
  299. u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  300. if (on)
  301. pwr &= ~PHY_PWR_PHYPWD;
  302. else
  303. pwr |= PHY_PWR_PHYPWD;
  304. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  305. }
  306. static void twl4030_phy_power(struct twl4030_usb *twl, int on)
  307. {
  308. if (on) {
  309. regulator_enable(twl->usb3v1);
  310. regulator_enable(twl->usb1v8);
  311. /*
  312. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  313. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  314. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  315. * SLEEP. We work around this by clearing the bit after usv3v1
  316. * is re-activated. This ensures that VUSB3V1 is really active.
  317. */
  318. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
  319. regulator_enable(twl->usb1v5);
  320. __twl4030_phy_power(twl, 1);
  321. twl4030_usb_write(twl, PHY_CLK_CTRL,
  322. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  323. (PHY_CLK_CTRL_CLOCKGATING_EN |
  324. PHY_CLK_CTRL_CLK32K_EN));
  325. } else {
  326. __twl4030_phy_power(twl, 0);
  327. regulator_disable(twl->usb1v5);
  328. regulator_disable(twl->usb1v8);
  329. regulator_disable(twl->usb3v1);
  330. }
  331. }
  332. static void twl4030_phy_suspend(struct twl4030_usb *twl, int controller_off)
  333. {
  334. if (twl->asleep)
  335. return;
  336. twl4030_phy_power(twl, 0);
  337. twl->asleep = 1;
  338. dev_dbg(twl->dev, "%s\n", __func__);
  339. }
  340. static void __twl4030_phy_resume(struct twl4030_usb *twl)
  341. {
  342. twl4030_phy_power(twl, 1);
  343. twl4030_i2c_access(twl, 1);
  344. twl4030_usb_set_mode(twl, twl->usb_mode);
  345. if (twl->usb_mode == T2_USB_MODE_ULPI)
  346. twl4030_i2c_access(twl, 0);
  347. }
  348. static void twl4030_phy_resume(struct twl4030_usb *twl)
  349. {
  350. if (!twl->asleep)
  351. return;
  352. __twl4030_phy_resume(twl);
  353. twl->asleep = 0;
  354. dev_dbg(twl->dev, "%s\n", __func__);
  355. }
  356. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  357. {
  358. /* Enable writing to power configuration registers */
  359. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
  360. TWL4030_PM_MASTER_PROTECT_KEY);
  361. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
  362. TWL4030_PM_MASTER_PROTECT_KEY);
  363. /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
  364. /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
  365. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  366. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  367. /* Initialize 3.1V regulator */
  368. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  369. twl->usb3v1 = regulator_get(twl->dev, "usb3v1");
  370. if (IS_ERR(twl->usb3v1))
  371. return -ENODEV;
  372. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  373. /* Initialize 1.5V regulator */
  374. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  375. twl->usb1v5 = regulator_get(twl->dev, "usb1v5");
  376. if (IS_ERR(twl->usb1v5))
  377. goto fail1;
  378. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  379. /* Initialize 1.8V regulator */
  380. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  381. twl->usb1v8 = regulator_get(twl->dev, "usb1v8");
  382. if (IS_ERR(twl->usb1v8))
  383. goto fail2;
  384. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  385. /* disable access to power configuration registers */
  386. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
  387. TWL4030_PM_MASTER_PROTECT_KEY);
  388. return 0;
  389. fail2:
  390. regulator_put(twl->usb1v5);
  391. twl->usb1v5 = NULL;
  392. fail1:
  393. regulator_put(twl->usb3v1);
  394. twl->usb3v1 = NULL;
  395. return -ENODEV;
  396. }
  397. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  398. struct device_attribute *attr, char *buf)
  399. {
  400. struct twl4030_usb *twl = dev_get_drvdata(dev);
  401. unsigned long flags;
  402. int ret = -EINVAL;
  403. spin_lock_irqsave(&twl->lock, flags);
  404. ret = sprintf(buf, "%s\n",
  405. twl->vbus_supplied ? "on" : "off");
  406. spin_unlock_irqrestore(&twl->lock, flags);
  407. return ret;
  408. }
  409. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  410. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  411. {
  412. struct twl4030_usb *twl = _twl;
  413. enum omap_musb_vbus_id_status status;
  414. status = twl4030_usb_linkstat(twl);
  415. if (status > 0) {
  416. /* FIXME add a set_power() method so that B-devices can
  417. * configure the charger appropriately. It's not always
  418. * correct to consume VBUS power, and how much current to
  419. * consume is a function of the USB configuration chosen
  420. * by the host.
  421. *
  422. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  423. * its disconnect() sibling, when changing to/from the
  424. * USB_LINK_VBUS state. musb_hdrc won't care until it
  425. * starts to handle softconnect right.
  426. */
  427. if (status == OMAP_MUSB_VBUS_OFF ||
  428. status == OMAP_MUSB_ID_FLOAT)
  429. twl4030_phy_suspend(twl, 0);
  430. else
  431. twl4030_phy_resume(twl);
  432. omap_musb_mailbox(twl->linkstat);
  433. }
  434. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  435. return IRQ_HANDLED;
  436. }
  437. static void twl4030_usb_phy_init(struct twl4030_usb *twl)
  438. {
  439. enum omap_musb_vbus_id_status status;
  440. status = twl4030_usb_linkstat(twl);
  441. if (status > 0) {
  442. if (status == OMAP_MUSB_VBUS_OFF ||
  443. status == OMAP_MUSB_ID_FLOAT) {
  444. __twl4030_phy_power(twl, 0);
  445. twl->asleep = 1;
  446. } else {
  447. __twl4030_phy_resume(twl);
  448. twl->asleep = 0;
  449. }
  450. omap_musb_mailbox(twl->linkstat);
  451. }
  452. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  453. }
  454. static int twl4030_set_suspend(struct usb_phy *x, int suspend)
  455. {
  456. struct twl4030_usb *twl = phy_to_twl(x);
  457. if (suspend)
  458. twl4030_phy_suspend(twl, 1);
  459. else
  460. twl4030_phy_resume(twl);
  461. return 0;
  462. }
  463. static int twl4030_set_peripheral(struct usb_otg *otg,
  464. struct usb_gadget *gadget)
  465. {
  466. if (!otg)
  467. return -ENODEV;
  468. otg->gadget = gadget;
  469. if (!gadget)
  470. otg->phy->state = OTG_STATE_UNDEFINED;
  471. return 0;
  472. }
  473. static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
  474. {
  475. if (!otg)
  476. return -ENODEV;
  477. otg->host = host;
  478. if (!host)
  479. otg->phy->state = OTG_STATE_UNDEFINED;
  480. return 0;
  481. }
  482. static int twl4030_usb_probe(struct platform_device *pdev)
  483. {
  484. struct twl4030_usb_data *pdata = pdev->dev.platform_data;
  485. struct twl4030_usb *twl;
  486. int status, err;
  487. struct usb_otg *otg;
  488. struct device_node *np = pdev->dev.of_node;
  489. twl = devm_kzalloc(&pdev->dev, sizeof *twl, GFP_KERNEL);
  490. if (!twl)
  491. return -ENOMEM;
  492. if (np)
  493. of_property_read_u32(np, "usb_mode",
  494. (enum twl4030_usb_mode *)&twl->usb_mode);
  495. else if (pdata)
  496. twl->usb_mode = pdata->usb_mode;
  497. else {
  498. dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
  499. return -EINVAL;
  500. }
  501. otg = devm_kzalloc(&pdev->dev, sizeof *otg, GFP_KERNEL);
  502. if (!otg)
  503. return -ENOMEM;
  504. twl->dev = &pdev->dev;
  505. twl->irq = platform_get_irq(pdev, 0);
  506. twl->vbus_supplied = false;
  507. twl->asleep = 1;
  508. twl->linkstat = OMAP_MUSB_UNKNOWN;
  509. twl->phy.dev = twl->dev;
  510. twl->phy.label = "twl4030";
  511. twl->phy.otg = otg;
  512. twl->phy.type = USB_PHY_TYPE_USB2;
  513. twl->phy.set_suspend = twl4030_set_suspend;
  514. otg->phy = &twl->phy;
  515. otg->set_host = twl4030_set_host;
  516. otg->set_peripheral = twl4030_set_peripheral;
  517. /* init spinlock for workqueue */
  518. spin_lock_init(&twl->lock);
  519. err = twl4030_usb_ldo_init(twl);
  520. if (err) {
  521. dev_err(&pdev->dev, "ldo init failed\n");
  522. return err;
  523. }
  524. usb_add_phy_dev(&twl->phy);
  525. platform_set_drvdata(pdev, twl);
  526. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  527. dev_warn(&pdev->dev, "could not create sysfs file\n");
  528. /* Our job is to use irqs and status from the power module
  529. * to keep the transceiver disabled when nothing's connected.
  530. *
  531. * FIXME we actually shouldn't start enabling it until the
  532. * USB controller drivers have said they're ready, by calling
  533. * set_host() and/or set_peripheral() ... OTG_capable boards
  534. * need both handles, otherwise just one suffices.
  535. */
  536. twl->irq_enabled = true;
  537. status = request_threaded_irq(twl->irq, NULL, twl4030_usb_irq,
  538. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING |
  539. IRQF_ONESHOT, "twl4030_usb", twl);
  540. if (status < 0) {
  541. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  542. twl->irq, status);
  543. return status;
  544. }
  545. /* Power down phy or make it work according to
  546. * current link state.
  547. */
  548. twl4030_usb_phy_init(twl);
  549. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  550. return 0;
  551. }
  552. static int __exit twl4030_usb_remove(struct platform_device *pdev)
  553. {
  554. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  555. int val;
  556. free_irq(twl->irq, twl);
  557. device_remove_file(twl->dev, &dev_attr_vbus);
  558. /* set transceiver mode to power on defaults */
  559. twl4030_usb_set_mode(twl, -1);
  560. /* autogate 60MHz ULPI clock,
  561. * clear dpll clock request for i2c access,
  562. * disable 32KHz
  563. */
  564. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  565. if (val >= 0) {
  566. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  567. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  568. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  569. }
  570. /* disable complete OTG block */
  571. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  572. if (!twl->asleep)
  573. twl4030_phy_power(twl, 0);
  574. regulator_put(twl->usb1v5);
  575. regulator_put(twl->usb1v8);
  576. regulator_put(twl->usb3v1);
  577. return 0;
  578. }
  579. #ifdef CONFIG_OF
  580. static const struct of_device_id twl4030_usb_id_table[] = {
  581. { .compatible = "ti,twl4030-usb" },
  582. {}
  583. };
  584. MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
  585. #endif
  586. static struct platform_driver twl4030_usb_driver = {
  587. .probe = twl4030_usb_probe,
  588. .remove = __exit_p(twl4030_usb_remove),
  589. .driver = {
  590. .name = "twl4030_usb",
  591. .owner = THIS_MODULE,
  592. .of_match_table = of_match_ptr(twl4030_usb_id_table),
  593. },
  594. };
  595. static int __init twl4030_usb_init(void)
  596. {
  597. return platform_driver_register(&twl4030_usb_driver);
  598. }
  599. subsys_initcall(twl4030_usb_init);
  600. static void __exit twl4030_usb_exit(void)
  601. {
  602. platform_driver_unregister(&twl4030_usb_driver);
  603. }
  604. module_exit(twl4030_usb_exit);
  605. MODULE_ALIAS("platform:twl4030_usb");
  606. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  607. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  608. MODULE_LICENSE("GPL");