davinci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /*
  2. * Copyright (C) 2005-2006 by Texas Instruments
  3. *
  4. * This file is part of the Inventra Controller Driver for Linux.
  5. *
  6. * The Inventra Controller Driver for Linux is free software; you
  7. * can redistribute it and/or modify it under the terms of the GNU
  8. * General Public License version 2 as published by the Free Software
  9. * Foundation.
  10. *
  11. * The Inventra Controller Driver for Linux is distributed in
  12. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  13. * without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  15. * License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with The Inventra Controller Driver for Linux ; if not,
  19. * write to the Free Software Foundation, Inc., 59 Temple Place,
  20. * Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/sched.h>
  26. #include <linux/init.h>
  27. #include <linux/list.h>
  28. #include <linux/delay.h>
  29. #include <linux/clk.h>
  30. #include <linux/err.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/usb/nop-usb-xceiv.h>
  36. #include <mach/cputype.h>
  37. #include <mach/hardware.h>
  38. #include <asm/mach-types.h>
  39. #include "musb_core.h"
  40. #ifdef CONFIG_MACH_DAVINCI_EVM
  41. #define GPIO_nVBUS_DRV 160
  42. #endif
  43. #include "davinci.h"
  44. #include "cppi_dma.h"
  45. #define USB_PHY_CTRL IO_ADDRESS(USBPHY_CTL_PADDR)
  46. #define DM355_DEEPSLEEP IO_ADDRESS(DM355_DEEPSLEEP_PADDR)
  47. struct davinci_glue {
  48. struct device *dev;
  49. struct platform_device *musb;
  50. struct clk *clk;
  51. };
  52. /* REVISIT (PM) we should be able to keep the PHY in low power mode most
  53. * of the time (24 MHZ oscillator and PLL off, etc) by setting POWER.D0
  54. * and, when in host mode, autosuspending idle root ports... PHYPLLON
  55. * (overriding SUSPENDM?) then likely needs to stay off.
  56. */
  57. static inline void phy_on(void)
  58. {
  59. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  60. /* power everything up; start the on-chip PHY and its PLL */
  61. phy_ctrl &= ~(USBPHY_OSCPDWN | USBPHY_OTGPDWN | USBPHY_PHYPDWN);
  62. phy_ctrl |= USBPHY_SESNDEN | USBPHY_VBDTCTEN | USBPHY_PHYPLLON;
  63. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  64. /* wait for PLL to lock before proceeding */
  65. while ((__raw_readl(USB_PHY_CTRL) & USBPHY_PHYCLKGD) == 0)
  66. cpu_relax();
  67. }
  68. static inline void phy_off(void)
  69. {
  70. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  71. /* powerdown the on-chip PHY, its PLL, and the OTG block */
  72. phy_ctrl &= ~(USBPHY_SESNDEN | USBPHY_VBDTCTEN | USBPHY_PHYPLLON);
  73. phy_ctrl |= USBPHY_OSCPDWN | USBPHY_OTGPDWN | USBPHY_PHYPDWN;
  74. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  75. }
  76. static int dma_off = 1;
  77. static void davinci_musb_enable(struct musb *musb)
  78. {
  79. u32 tmp, old, val;
  80. /* workaround: setup irqs through both register sets */
  81. tmp = (musb->epmask & DAVINCI_USB_TX_ENDPTS_MASK)
  82. << DAVINCI_USB_TXINT_SHIFT;
  83. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  84. old = tmp;
  85. tmp = (musb->epmask & (0xfffe & DAVINCI_USB_RX_ENDPTS_MASK))
  86. << DAVINCI_USB_RXINT_SHIFT;
  87. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  88. tmp |= old;
  89. val = ~MUSB_INTR_SOF;
  90. tmp |= ((val & 0x01ff) << DAVINCI_USB_USBINT_SHIFT);
  91. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  92. if (is_dma_capable() && !dma_off)
  93. printk(KERN_WARNING "%s %s: dma not reactivated\n",
  94. __FILE__, __func__);
  95. else
  96. dma_off = 0;
  97. /* force a DRVVBUS irq so we can start polling for ID change */
  98. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_SET_REG,
  99. DAVINCI_INTR_DRVVBUS << DAVINCI_USB_USBINT_SHIFT);
  100. }
  101. /*
  102. * Disable the HDRC and flush interrupts
  103. */
  104. static void davinci_musb_disable(struct musb *musb)
  105. {
  106. /* because we don't set CTRLR.UINT, "important" to:
  107. * - not read/write INTRUSB/INTRUSBE
  108. * - (except during initial setup, as workaround)
  109. * - use INTSETR/INTCLRR instead
  110. */
  111. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_CLR_REG,
  112. DAVINCI_USB_USBINT_MASK
  113. | DAVINCI_USB_TXINT_MASK
  114. | DAVINCI_USB_RXINT_MASK);
  115. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  116. musb_writel(musb->ctrl_base, DAVINCI_USB_EOI_REG, 0);
  117. if (is_dma_capable() && !dma_off)
  118. WARNING("dma still active\n");
  119. }
  120. #define portstate(stmt) stmt
  121. /*
  122. * VBUS SWITCHING IS BOARD-SPECIFIC ... at least for the DM6446 EVM,
  123. * which doesn't wire DRVVBUS to the FET that switches it. Unclear
  124. * if that's a problem with the DM6446 chip or just with that board.
  125. *
  126. * In either case, the DM355 EVM automates DRVVBUS the normal way,
  127. * when J10 is out, and TI documents it as handling OTG.
  128. */
  129. #ifdef CONFIG_MACH_DAVINCI_EVM
  130. static int vbus_state = -1;
  131. /* I2C operations are always synchronous, and require a task context.
  132. * With unloaded systems, using the shared workqueue seems to suffice
  133. * to satisfy the 100msec A_WAIT_VRISE timeout...
  134. */
  135. static void evm_deferred_drvvbus(struct work_struct *ignored)
  136. {
  137. gpio_set_value_cansleep(GPIO_nVBUS_DRV, vbus_state);
  138. vbus_state = !vbus_state;
  139. }
  140. #endif /* EVM */
  141. static void davinci_musb_source_power(struct musb *musb, int is_on, int immediate)
  142. {
  143. #ifdef CONFIG_MACH_DAVINCI_EVM
  144. if (is_on)
  145. is_on = 1;
  146. if (vbus_state == is_on)
  147. return;
  148. vbus_state = !is_on; /* 0/1 vs "-1 == unknown/init" */
  149. if (machine_is_davinci_evm()) {
  150. static DECLARE_WORK(evm_vbus_work, evm_deferred_drvvbus);
  151. if (immediate)
  152. gpio_set_value_cansleep(GPIO_nVBUS_DRV, vbus_state);
  153. else
  154. schedule_work(&evm_vbus_work);
  155. }
  156. if (immediate)
  157. vbus_state = is_on;
  158. #endif
  159. }
  160. static void davinci_musb_set_vbus(struct musb *musb, int is_on)
  161. {
  162. WARN_ON(is_on && is_peripheral_active(musb));
  163. davinci_musb_source_power(musb, is_on, 0);
  164. }
  165. #define POLL_SECONDS 2
  166. static struct timer_list otg_workaround;
  167. static void otg_timer(unsigned long _musb)
  168. {
  169. struct musb *musb = (void *)_musb;
  170. void __iomem *mregs = musb->mregs;
  171. u8 devctl;
  172. unsigned long flags;
  173. /* We poll because DaVinci's won't expose several OTG-critical
  174. * status change events (from the transceiver) otherwise.
  175. */
  176. devctl = musb_readb(mregs, MUSB_DEVCTL);
  177. dev_dbg(musb->controller, "poll devctl %02x (%s)\n", devctl,
  178. otg_state_string(musb->xceiv->state));
  179. spin_lock_irqsave(&musb->lock, flags);
  180. switch (musb->xceiv->state) {
  181. case OTG_STATE_A_WAIT_VFALL:
  182. /* Wait till VBUS falls below SessionEnd (~0.2V); the 1.3 RTL
  183. * seems to mis-handle session "start" otherwise (or in our
  184. * case "recover"), in routine "VBUS was valid by the time
  185. * VBUSERR got reported during enumeration" cases.
  186. */
  187. if (devctl & MUSB_DEVCTL_VBUS) {
  188. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  189. break;
  190. }
  191. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  192. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_SET_REG,
  193. MUSB_INTR_VBUSERROR << DAVINCI_USB_USBINT_SHIFT);
  194. break;
  195. case OTG_STATE_B_IDLE:
  196. /*
  197. * There's no ID-changed IRQ, so we have no good way to tell
  198. * when to switch to the A-Default state machine (by setting
  199. * the DEVCTL.SESSION flag).
  200. *
  201. * Workaround: whenever we're in B_IDLE, try setting the
  202. * session flag every few seconds. If it works, ID was
  203. * grounded and we're now in the A-Default state machine.
  204. *
  205. * NOTE setting the session flag is _supposed_ to trigger
  206. * SRP, but clearly it doesn't.
  207. */
  208. musb_writeb(mregs, MUSB_DEVCTL,
  209. devctl | MUSB_DEVCTL_SESSION);
  210. devctl = musb_readb(mregs, MUSB_DEVCTL);
  211. if (devctl & MUSB_DEVCTL_BDEVICE)
  212. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  213. else
  214. musb->xceiv->state = OTG_STATE_A_IDLE;
  215. break;
  216. default:
  217. break;
  218. }
  219. spin_unlock_irqrestore(&musb->lock, flags);
  220. }
  221. static irqreturn_t davinci_musb_interrupt(int irq, void *__hci)
  222. {
  223. unsigned long flags;
  224. irqreturn_t retval = IRQ_NONE;
  225. struct musb *musb = __hci;
  226. struct usb_otg *otg = musb->xceiv->otg;
  227. void __iomem *tibase = musb->ctrl_base;
  228. struct cppi *cppi;
  229. u32 tmp;
  230. spin_lock_irqsave(&musb->lock, flags);
  231. /* NOTE: DaVinci shadows the Mentor IRQs. Don't manage them through
  232. * the Mentor registers (except for setup), use the TI ones and EOI.
  233. *
  234. * Docs describe irq "vector" registers associated with the CPPI and
  235. * USB EOI registers. These hold a bitmask corresponding to the
  236. * current IRQ, not an irq handler address. Would using those bits
  237. * resolve some of the races observed in this dispatch code??
  238. */
  239. /* CPPI interrupts share the same IRQ line, but have their own
  240. * mask, state, "vector", and EOI registers.
  241. */
  242. cppi = container_of(musb->dma_controller, struct cppi, controller);
  243. if (is_cppi_enabled() && musb->dma_controller && !cppi->irq)
  244. retval = cppi_interrupt(irq, __hci);
  245. /* ack and handle non-CPPI interrupts */
  246. tmp = musb_readl(tibase, DAVINCI_USB_INT_SRC_MASKED_REG);
  247. musb_writel(tibase, DAVINCI_USB_INT_SRC_CLR_REG, tmp);
  248. dev_dbg(musb->controller, "IRQ %08x\n", tmp);
  249. musb->int_rx = (tmp & DAVINCI_USB_RXINT_MASK)
  250. >> DAVINCI_USB_RXINT_SHIFT;
  251. musb->int_tx = (tmp & DAVINCI_USB_TXINT_MASK)
  252. >> DAVINCI_USB_TXINT_SHIFT;
  253. musb->int_usb = (tmp & DAVINCI_USB_USBINT_MASK)
  254. >> DAVINCI_USB_USBINT_SHIFT;
  255. /* DRVVBUS irqs are the only proxy we have (a very poor one!) for
  256. * DaVinci's missing ID change IRQ. We need an ID change IRQ to
  257. * switch appropriately between halves of the OTG state machine.
  258. * Managing DEVCTL.SESSION per Mentor docs requires we know its
  259. * value, but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  260. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  261. */
  262. if (tmp & (DAVINCI_INTR_DRVVBUS << DAVINCI_USB_USBINT_SHIFT)) {
  263. int drvvbus = musb_readl(tibase, DAVINCI_USB_STAT_REG);
  264. void __iomem *mregs = musb->mregs;
  265. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  266. int err = musb->int_usb & MUSB_INTR_VBUSERROR;
  267. err = musb->int_usb & MUSB_INTR_VBUSERROR;
  268. if (err) {
  269. /* The Mentor core doesn't debounce VBUS as needed
  270. * to cope with device connect current spikes. This
  271. * means it's not uncommon for bus-powered devices
  272. * to get VBUS errors during enumeration.
  273. *
  274. * This is a workaround, but newer RTL from Mentor
  275. * seems to allow a better one: "re"starting sessions
  276. * without waiting (on EVM, a **long** time) for VBUS
  277. * to stop registering in devctl.
  278. */
  279. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  280. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  281. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  282. WARNING("VBUS error workaround (delay coming)\n");
  283. } else if (drvvbus) {
  284. MUSB_HST_MODE(musb);
  285. otg->default_a = 1;
  286. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  287. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  288. del_timer(&otg_workaround);
  289. } else {
  290. musb->is_active = 0;
  291. MUSB_DEV_MODE(musb);
  292. otg->default_a = 0;
  293. musb->xceiv->state = OTG_STATE_B_IDLE;
  294. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  295. }
  296. /* NOTE: this must complete poweron within 100 msec
  297. * (OTG_TIME_A_WAIT_VRISE) but we don't check for that.
  298. */
  299. davinci_musb_source_power(musb, drvvbus, 0);
  300. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  301. drvvbus ? "on" : "off",
  302. otg_state_string(musb->xceiv->state),
  303. err ? " ERROR" : "",
  304. devctl);
  305. retval = IRQ_HANDLED;
  306. }
  307. if (musb->int_tx || musb->int_rx || musb->int_usb)
  308. retval |= musb_interrupt(musb);
  309. /* irq stays asserted until EOI is written */
  310. musb_writel(tibase, DAVINCI_USB_EOI_REG, 0);
  311. /* poll for ID change */
  312. if (musb->xceiv->state == OTG_STATE_B_IDLE)
  313. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  314. spin_unlock_irqrestore(&musb->lock, flags);
  315. return retval;
  316. }
  317. static int davinci_musb_set_mode(struct musb *musb, u8 mode)
  318. {
  319. /* EVM can't do this (right?) */
  320. return -EIO;
  321. }
  322. static int davinci_musb_init(struct musb *musb)
  323. {
  324. void __iomem *tibase = musb->ctrl_base;
  325. u32 revision;
  326. int ret = -ENODEV;
  327. usb_nop_xceiv_register();
  328. musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
  329. if (IS_ERR_OR_NULL(musb->xceiv)) {
  330. ret = -EPROBE_DEFER;
  331. goto unregister;
  332. }
  333. musb->mregs += DAVINCI_BASE_OFFSET;
  334. /* returns zero if e.g. not clocked */
  335. revision = musb_readl(tibase, DAVINCI_USB_VERSION_REG);
  336. if (revision == 0)
  337. goto fail;
  338. setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
  339. davinci_musb_source_power(musb, 0, 1);
  340. /* dm355 EVM swaps D+/D- for signal integrity, and
  341. * is clocked from the main 24 MHz crystal.
  342. */
  343. if (machine_is_davinci_dm355_evm()) {
  344. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  345. phy_ctrl &= ~(3 << 9);
  346. phy_ctrl |= USBPHY_DATAPOL;
  347. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  348. }
  349. /* On dm355, the default-A state machine needs DRVVBUS control.
  350. * If we won't be a host, there's no need to turn it on.
  351. */
  352. if (cpu_is_davinci_dm355()) {
  353. u32 deepsleep = __raw_readl(DM355_DEEPSLEEP);
  354. deepsleep &= ~DRVVBUS_FORCE;
  355. __raw_writel(deepsleep, DM355_DEEPSLEEP);
  356. }
  357. /* reset the controller */
  358. musb_writel(tibase, DAVINCI_USB_CTRL_REG, 0x1);
  359. /* start the on-chip PHY and its PLL */
  360. phy_on();
  361. msleep(5);
  362. /* NOTE: irqs are in mixed mode, not bypass to pure-musb */
  363. pr_debug("DaVinci OTG revision %08x phy %03x control %02x\n",
  364. revision, __raw_readl(USB_PHY_CTRL),
  365. musb_readb(tibase, DAVINCI_USB_CTRL_REG));
  366. musb->isr = davinci_musb_interrupt;
  367. return 0;
  368. fail:
  369. usb_put_phy(musb->xceiv);
  370. unregister:
  371. usb_nop_xceiv_unregister();
  372. return ret;
  373. }
  374. static int davinci_musb_exit(struct musb *musb)
  375. {
  376. del_timer_sync(&otg_workaround);
  377. /* force VBUS off */
  378. if (cpu_is_davinci_dm355()) {
  379. u32 deepsleep = __raw_readl(DM355_DEEPSLEEP);
  380. deepsleep &= ~DRVVBUS_FORCE;
  381. deepsleep |= DRVVBUS_OVERRIDE;
  382. __raw_writel(deepsleep, DM355_DEEPSLEEP);
  383. }
  384. davinci_musb_source_power(musb, 0 /*off*/, 1);
  385. /* delay, to avoid problems with module reload */
  386. if (musb->xceiv->otg->default_a) {
  387. int maxdelay = 30;
  388. u8 devctl, warn = 0;
  389. /* if there's no peripheral connected, this can take a
  390. * long time to fall, especially on EVM with huge C133.
  391. */
  392. do {
  393. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  394. if (!(devctl & MUSB_DEVCTL_VBUS))
  395. break;
  396. if ((devctl & MUSB_DEVCTL_VBUS) != warn) {
  397. warn = devctl & MUSB_DEVCTL_VBUS;
  398. dev_dbg(musb->controller, "VBUS %d\n",
  399. warn >> MUSB_DEVCTL_VBUS_SHIFT);
  400. }
  401. msleep(1000);
  402. maxdelay--;
  403. } while (maxdelay > 0);
  404. /* in OTG mode, another host might be connected */
  405. if (devctl & MUSB_DEVCTL_VBUS)
  406. dev_dbg(musb->controller, "VBUS off timeout (devctl %02x)\n", devctl);
  407. }
  408. phy_off();
  409. usb_put_phy(musb->xceiv);
  410. usb_nop_xceiv_unregister();
  411. return 0;
  412. }
  413. static const struct musb_platform_ops davinci_ops = {
  414. .init = davinci_musb_init,
  415. .exit = davinci_musb_exit,
  416. .enable = davinci_musb_enable,
  417. .disable = davinci_musb_disable,
  418. .set_mode = davinci_musb_set_mode,
  419. .set_vbus = davinci_musb_set_vbus,
  420. };
  421. static u64 davinci_dmamask = DMA_BIT_MASK(32);
  422. static int davinci_probe(struct platform_device *pdev)
  423. {
  424. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  425. struct platform_device *musb;
  426. struct davinci_glue *glue;
  427. struct clk *clk;
  428. int ret = -ENOMEM;
  429. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  430. if (!glue) {
  431. dev_err(&pdev->dev, "failed to allocate glue context\n");
  432. goto err0;
  433. }
  434. musb = platform_device_alloc("musb-hdrc", PLATFORM_DEVID_AUTO);
  435. if (!musb) {
  436. dev_err(&pdev->dev, "failed to allocate musb device\n");
  437. goto err1;
  438. }
  439. clk = clk_get(&pdev->dev, "usb");
  440. if (IS_ERR(clk)) {
  441. dev_err(&pdev->dev, "failed to get clock\n");
  442. ret = PTR_ERR(clk);
  443. goto err3;
  444. }
  445. ret = clk_enable(clk);
  446. if (ret) {
  447. dev_err(&pdev->dev, "failed to enable clock\n");
  448. goto err4;
  449. }
  450. musb->dev.parent = &pdev->dev;
  451. musb->dev.dma_mask = &davinci_dmamask;
  452. musb->dev.coherent_dma_mask = davinci_dmamask;
  453. glue->dev = &pdev->dev;
  454. glue->musb = musb;
  455. glue->clk = clk;
  456. pdata->platform_ops = &davinci_ops;
  457. platform_set_drvdata(pdev, glue);
  458. ret = platform_device_add_resources(musb, pdev->resource,
  459. pdev->num_resources);
  460. if (ret) {
  461. dev_err(&pdev->dev, "failed to add resources\n");
  462. goto err5;
  463. }
  464. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  465. if (ret) {
  466. dev_err(&pdev->dev, "failed to add platform_data\n");
  467. goto err5;
  468. }
  469. ret = platform_device_add(musb);
  470. if (ret) {
  471. dev_err(&pdev->dev, "failed to register musb device\n");
  472. goto err5;
  473. }
  474. return 0;
  475. err5:
  476. clk_disable(clk);
  477. err4:
  478. clk_put(clk);
  479. err3:
  480. platform_device_put(musb);
  481. err1:
  482. kfree(glue);
  483. err0:
  484. return ret;
  485. }
  486. static int davinci_remove(struct platform_device *pdev)
  487. {
  488. struct davinci_glue *glue = platform_get_drvdata(pdev);
  489. platform_device_unregister(glue->musb);
  490. clk_disable(glue->clk);
  491. clk_put(glue->clk);
  492. kfree(glue);
  493. return 0;
  494. }
  495. static struct platform_driver davinci_driver = {
  496. .probe = davinci_probe,
  497. .remove = davinci_remove,
  498. .driver = {
  499. .name = "musb-davinci",
  500. },
  501. };
  502. MODULE_DESCRIPTION("DaVinci MUSB Glue Layer");
  503. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  504. MODULE_LICENSE("GPL v2");
  505. module_platform_driver(davinci_driver);