ehci.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for tuning/monitoring */
  37. #ifdef DEBUG
  38. #define EHCI_STATS
  39. #endif
  40. struct ehci_stats {
  41. /* irq usage */
  42. unsigned long normal;
  43. unsigned long error;
  44. unsigned long iaa;
  45. unsigned long lost_iaa;
  46. /* termination of urbs from core */
  47. unsigned long complete;
  48. unsigned long unlink;
  49. };
  50. /* ehci_hcd->lock guards shared data against other CPUs:
  51. * ehci_hcd: async, unlink, periodic (and shadow), ...
  52. * usb_host_endpoint: hcpriv
  53. * ehci_qh: qh_next, qtd_list
  54. * ehci_qtd: qtd_list
  55. *
  56. * Also, hold this lock when talking to HC registers or
  57. * when updating hw_* fields in shared qh/qtd/... structures.
  58. */
  59. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  60. /*
  61. * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
  62. * controller may be doing DMA. Lower values mean there's no DMA.
  63. */
  64. enum ehci_rh_state {
  65. EHCI_RH_HALTED,
  66. EHCI_RH_SUSPENDED,
  67. EHCI_RH_RUNNING,
  68. EHCI_RH_STOPPING
  69. };
  70. /*
  71. * Timer events, ordered by increasing delay length.
  72. * Always update event_delays_ns[] and event_handlers[] (defined in
  73. * ehci-timer.c) in parallel with this list.
  74. */
  75. enum ehci_hrtimer_event {
  76. EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
  77. EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
  78. EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
  79. EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
  80. EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
  81. EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
  82. EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
  83. EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
  84. EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
  85. EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
  86. EHCI_HRTIMER_NUM_EVENTS /* Must come last */
  87. };
  88. #define EHCI_HRTIMER_NO_EVENT 99
  89. struct ehci_hcd { /* one per controller */
  90. /* timing support */
  91. enum ehci_hrtimer_event next_hrtimer_event;
  92. unsigned enabled_hrtimer_events;
  93. ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
  94. struct hrtimer hrtimer;
  95. int PSS_poll_count;
  96. int ASS_poll_count;
  97. int died_poll_count;
  98. /* glue to PCI and HCD framework */
  99. struct ehci_caps __iomem *caps;
  100. struct ehci_regs __iomem *regs;
  101. struct ehci_dbg_port __iomem *debug;
  102. __u32 hcs_params; /* cached register copy */
  103. spinlock_t lock;
  104. enum ehci_rh_state rh_state;
  105. /* general schedule support */
  106. bool scanning:1;
  107. bool need_rescan:1;
  108. bool intr_unlinking:1;
  109. bool async_unlinking:1;
  110. bool shutdown:1;
  111. struct ehci_qh *qh_scan_next;
  112. /* async schedule support */
  113. struct ehci_qh *async;
  114. struct ehci_qh *dummy; /* For AMD quirk use */
  115. struct ehci_qh *async_unlink;
  116. struct ehci_qh *async_unlink_last;
  117. struct ehci_qh *async_iaa;
  118. unsigned async_unlink_cycle;
  119. unsigned async_count; /* async activity count */
  120. /* periodic schedule support */
  121. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  122. unsigned periodic_size;
  123. __hc32 *periodic; /* hw periodic table */
  124. dma_addr_t periodic_dma;
  125. struct list_head intr_qh_list;
  126. unsigned i_thresh; /* uframes HC might cache */
  127. union ehci_shadow *pshadow; /* mirror hw periodic table */
  128. struct ehci_qh *intr_unlink;
  129. struct ehci_qh *intr_unlink_last;
  130. unsigned intr_unlink_cycle;
  131. unsigned now_frame; /* frame from HC hardware */
  132. unsigned last_iso_frame; /* last frame scanned for iso */
  133. unsigned intr_count; /* intr activity count */
  134. unsigned isoc_count; /* isoc activity count */
  135. unsigned periodic_count; /* periodic activity count */
  136. unsigned uframe_periodic_max; /* max periodic time per uframe */
  137. /* list of itds & sitds completed while now_frame was still active */
  138. struct list_head cached_itd_list;
  139. struct ehci_itd *last_itd_to_free;
  140. struct list_head cached_sitd_list;
  141. struct ehci_sitd *last_sitd_to_free;
  142. /* per root hub port */
  143. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  144. /* bit vectors (one bit per port) */
  145. unsigned long bus_suspended; /* which ports were
  146. already suspended at the start of a bus suspend */
  147. unsigned long companion_ports; /* which ports are
  148. dedicated to the companion controller */
  149. unsigned long owned_ports; /* which ports are
  150. owned by the companion during a bus suspend */
  151. unsigned long port_c_suspend; /* which ports have
  152. the change-suspend feature turned on */
  153. unsigned long suspended_ports; /* which ports are
  154. suspended */
  155. unsigned long resuming_ports; /* which ports have
  156. started to resume */
  157. /* per-HC memory pools (could be per-bus, but ...) */
  158. struct dma_pool *qh_pool; /* qh per active urb */
  159. struct dma_pool *qtd_pool; /* one or more per qh */
  160. struct dma_pool *itd_pool; /* itd per iso urb */
  161. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  162. unsigned random_frame;
  163. unsigned long next_statechange;
  164. ktime_t last_periodic_enable;
  165. u32 command;
  166. /* SILICON QUIRKS */
  167. unsigned no_selective_suspend:1;
  168. unsigned has_fsl_port_bug:1; /* FreeScale */
  169. unsigned big_endian_mmio:1;
  170. unsigned big_endian_desc:1;
  171. unsigned big_endian_capbase:1;
  172. unsigned has_amcc_usb23:1;
  173. unsigned need_io_watchdog:1;
  174. unsigned amd_pll_fix:1;
  175. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  176. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  177. unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
  178. /* required for usb32 quirk */
  179. #define OHCI_CTRL_HCFS (3 << 6)
  180. #define OHCI_USB_OPER (2 << 6)
  181. #define OHCI_USB_SUSPEND (3 << 6)
  182. #define OHCI_HCCTRL_OFFSET 0x4
  183. #define OHCI_HCCTRL_LEN 0x4
  184. __hc32 *ohci_hcctrl_reg;
  185. unsigned has_hostpc:1;
  186. unsigned has_ppcd:1; /* support per-port change bits */
  187. u8 sbrn; /* packed release number */
  188. /* irq statistics */
  189. #ifdef EHCI_STATS
  190. struct ehci_stats stats;
  191. # define COUNT(x) do { (x)++; } while (0)
  192. #else
  193. # define COUNT(x) do {} while (0)
  194. #endif
  195. /* debug files */
  196. #ifdef DEBUG
  197. struct dentry *debug_dir;
  198. #endif
  199. /* platform-specific data -- must come last */
  200. unsigned long priv[0] __aligned(sizeof(s64));
  201. };
  202. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  203. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  204. {
  205. return (struct ehci_hcd *) (hcd->hcd_priv);
  206. }
  207. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  208. {
  209. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  210. }
  211. /*-------------------------------------------------------------------------*/
  212. #include <linux/usb/ehci_def.h>
  213. /*-------------------------------------------------------------------------*/
  214. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  215. /*
  216. * EHCI Specification 0.95 Section 3.5
  217. * QTD: describe data transfer components (buffer, direction, ...)
  218. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  219. *
  220. * These are associated only with "QH" (Queue Head) structures,
  221. * used with control, bulk, and interrupt transfers.
  222. */
  223. struct ehci_qtd {
  224. /* first part defined by EHCI spec */
  225. __hc32 hw_next; /* see EHCI 3.5.1 */
  226. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  227. __hc32 hw_token; /* see EHCI 3.5.3 */
  228. #define QTD_TOGGLE (1 << 31) /* data toggle */
  229. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  230. #define QTD_IOC (1 << 15) /* interrupt on complete */
  231. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  232. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  233. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  234. #define QTD_STS_HALT (1 << 6) /* halted on error */
  235. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  236. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  237. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  238. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  239. #define QTD_STS_STS (1 << 1) /* split transaction state */
  240. #define QTD_STS_PING (1 << 0) /* issue PING? */
  241. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  242. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  243. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  244. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  245. __hc32 hw_buf_hi [5]; /* Appendix B */
  246. /* the rest is HCD-private */
  247. dma_addr_t qtd_dma; /* qtd address */
  248. struct list_head qtd_list; /* sw qtd list */
  249. struct urb *urb; /* qtd's urb */
  250. size_t length; /* length of buffer */
  251. } __attribute__ ((aligned (32)));
  252. /* mask NakCnt+T in qh->hw_alt_next */
  253. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  254. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  255. /*-------------------------------------------------------------------------*/
  256. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  257. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  258. /*
  259. * Now the following defines are not converted using the
  260. * cpu_to_le32() macro anymore, since we have to support
  261. * "dynamic" switching between be and le support, so that the driver
  262. * can be used on one system with SoC EHCI controller using big-endian
  263. * descriptors as well as a normal little-endian PCI EHCI controller.
  264. */
  265. /* values for that type tag */
  266. #define Q_TYPE_ITD (0 << 1)
  267. #define Q_TYPE_QH (1 << 1)
  268. #define Q_TYPE_SITD (2 << 1)
  269. #define Q_TYPE_FSTN (3 << 1)
  270. /* next async queue entry, or pointer to interrupt/periodic QH */
  271. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  272. /* for periodic/async schedules and qtd lists, mark end of list */
  273. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  274. /*
  275. * Entries in periodic shadow table are pointers to one of four kinds
  276. * of data structure. That's dictated by the hardware; a type tag is
  277. * encoded in the low bits of the hardware's periodic schedule. Use
  278. * Q_NEXT_TYPE to get the tag.
  279. *
  280. * For entries in the async schedule, the type tag always says "qh".
  281. */
  282. union ehci_shadow {
  283. struct ehci_qh *qh; /* Q_TYPE_QH */
  284. struct ehci_itd *itd; /* Q_TYPE_ITD */
  285. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  286. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  287. __hc32 *hw_next; /* (all types) */
  288. void *ptr;
  289. };
  290. /*-------------------------------------------------------------------------*/
  291. /*
  292. * EHCI Specification 0.95 Section 3.6
  293. * QH: describes control/bulk/interrupt endpoints
  294. * See Fig 3-7 "Queue Head Structure Layout".
  295. *
  296. * These appear in both the async and (for interrupt) periodic schedules.
  297. */
  298. /* first part defined by EHCI spec */
  299. struct ehci_qh_hw {
  300. __hc32 hw_next; /* see EHCI 3.6.1 */
  301. __hc32 hw_info1; /* see EHCI 3.6.2 */
  302. #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
  303. #define QH_HEAD (1 << 15) /* Head of async reclamation list */
  304. #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
  305. #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
  306. #define QH_LOW_SPEED (1 << 12)
  307. #define QH_FULL_SPEED (0 << 12)
  308. #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
  309. __hc32 hw_info2; /* see EHCI 3.6.2 */
  310. #define QH_SMASK 0x000000ff
  311. #define QH_CMASK 0x0000ff00
  312. #define QH_HUBADDR 0x007f0000
  313. #define QH_HUBPORT 0x3f800000
  314. #define QH_MULT 0xc0000000
  315. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  316. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  317. __hc32 hw_qtd_next;
  318. __hc32 hw_alt_next;
  319. __hc32 hw_token;
  320. __hc32 hw_buf [5];
  321. __hc32 hw_buf_hi [5];
  322. } __attribute__ ((aligned(32)));
  323. struct ehci_qh {
  324. struct ehci_qh_hw *hw; /* Must come first */
  325. /* the rest is HCD-private */
  326. dma_addr_t qh_dma; /* address of qh */
  327. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  328. struct list_head qtd_list; /* sw qtd list */
  329. struct list_head intr_node; /* list of intr QHs */
  330. struct ehci_qtd *dummy;
  331. struct ehci_qh *unlink_next; /* next on unlink list */
  332. unsigned unlink_cycle;
  333. u8 needs_rescan; /* Dequeue during giveback */
  334. u8 qh_state;
  335. #define QH_STATE_LINKED 1 /* HC sees this */
  336. #define QH_STATE_UNLINK 2 /* HC may still see this */
  337. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  338. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
  339. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  340. u8 xacterrs; /* XactErr retry counter */
  341. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  342. /* periodic schedule info */
  343. u8 usecs; /* intr bandwidth */
  344. u8 gap_uf; /* uframes split/csplit gap */
  345. u8 c_usecs; /* ... split completion bw */
  346. u16 tt_usecs; /* tt downstream bandwidth */
  347. unsigned short period; /* polling interval */
  348. unsigned short start; /* where polling starts */
  349. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  350. struct usb_device *dev; /* access to TT */
  351. unsigned is_out:1; /* bulk or intr OUT */
  352. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  353. };
  354. /*-------------------------------------------------------------------------*/
  355. /* description of one iso transaction (up to 3 KB data if highspeed) */
  356. struct ehci_iso_packet {
  357. /* These will be copied to iTD when scheduling */
  358. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  359. __hc32 transaction; /* itd->hw_transaction[i] |= */
  360. u8 cross; /* buf crosses pages */
  361. /* for full speed OUT splits */
  362. u32 buf1;
  363. };
  364. /* temporary schedule data for packets from iso urbs (both speeds)
  365. * each packet is one logical usb transaction to the device (not TT),
  366. * beginning at stream->next_uframe
  367. */
  368. struct ehci_iso_sched {
  369. struct list_head td_list;
  370. unsigned span;
  371. struct ehci_iso_packet packet [0];
  372. };
  373. /*
  374. * ehci_iso_stream - groups all (s)itds for this endpoint.
  375. * acts like a qh would, if EHCI had them for ISO.
  376. */
  377. struct ehci_iso_stream {
  378. /* first field matches ehci_hq, but is NULL */
  379. struct ehci_qh_hw *hw;
  380. u8 bEndpointAddress;
  381. u8 highspeed;
  382. struct list_head td_list; /* queued itds/sitds */
  383. struct list_head free_list; /* list of unused itds/sitds */
  384. struct usb_device *udev;
  385. struct usb_host_endpoint *ep;
  386. /* output of (re)scheduling */
  387. int next_uframe;
  388. __hc32 splits;
  389. /* the rest is derived from the endpoint descriptor,
  390. * trusting urb->interval == f(epdesc->bInterval) and
  391. * including the extra info for hw_bufp[0..2]
  392. */
  393. u8 usecs, c_usecs;
  394. u16 interval;
  395. u16 tt_usecs;
  396. u16 maxp;
  397. u16 raw_mask;
  398. unsigned bandwidth;
  399. /* This is used to initialize iTD's hw_bufp fields */
  400. __hc32 buf0;
  401. __hc32 buf1;
  402. __hc32 buf2;
  403. /* this is used to initialize sITD's tt info */
  404. __hc32 address;
  405. };
  406. /*-------------------------------------------------------------------------*/
  407. /*
  408. * EHCI Specification 0.95 Section 3.3
  409. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  410. *
  411. * Schedule records for high speed iso xfers
  412. */
  413. struct ehci_itd {
  414. /* first part defined by EHCI spec */
  415. __hc32 hw_next; /* see EHCI 3.3.1 */
  416. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  417. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  418. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  419. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  420. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  421. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  422. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  423. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  424. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  425. __hc32 hw_bufp_hi [7]; /* Appendix B */
  426. /* the rest is HCD-private */
  427. dma_addr_t itd_dma; /* for this itd */
  428. union ehci_shadow itd_next; /* ptr to periodic q entry */
  429. struct urb *urb;
  430. struct ehci_iso_stream *stream; /* endpoint's queue */
  431. struct list_head itd_list; /* list of stream's itds */
  432. /* any/all hw_transactions here may be used by that urb */
  433. unsigned frame; /* where scheduled */
  434. unsigned pg;
  435. unsigned index[8]; /* in urb->iso_frame_desc */
  436. } __attribute__ ((aligned (32)));
  437. /*-------------------------------------------------------------------------*/
  438. /*
  439. * EHCI Specification 0.95 Section 3.4
  440. * siTD, aka split-transaction isochronous Transfer Descriptor
  441. * ... describe full speed iso xfers through TT in hubs
  442. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  443. */
  444. struct ehci_sitd {
  445. /* first part defined by EHCI spec */
  446. __hc32 hw_next;
  447. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  448. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  449. __hc32 hw_uframe; /* EHCI table 3-10 */
  450. __hc32 hw_results; /* EHCI table 3-11 */
  451. #define SITD_IOC (1 << 31) /* interrupt on completion */
  452. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  453. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  454. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  455. #define SITD_STS_ERR (1 << 6) /* error from TT */
  456. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  457. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  458. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  459. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  460. #define SITD_STS_STS (1 << 1) /* split transaction state */
  461. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  462. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  463. __hc32 hw_backpointer; /* EHCI table 3-13 */
  464. __hc32 hw_buf_hi [2]; /* Appendix B */
  465. /* the rest is HCD-private */
  466. dma_addr_t sitd_dma;
  467. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  468. struct urb *urb;
  469. struct ehci_iso_stream *stream; /* endpoint's queue */
  470. struct list_head sitd_list; /* list of stream's sitds */
  471. unsigned frame;
  472. unsigned index;
  473. } __attribute__ ((aligned (32)));
  474. /*-------------------------------------------------------------------------*/
  475. /*
  476. * EHCI Specification 0.96 Section 3.7
  477. * Periodic Frame Span Traversal Node (FSTN)
  478. *
  479. * Manages split interrupt transactions (using TT) that span frame boundaries
  480. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  481. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  482. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  483. */
  484. struct ehci_fstn {
  485. __hc32 hw_next; /* any periodic q entry */
  486. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  487. /* the rest is HCD-private */
  488. dma_addr_t fstn_dma;
  489. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  490. } __attribute__ ((aligned (32)));
  491. /*-------------------------------------------------------------------------*/
  492. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  493. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  494. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
  495. #define ehci_prepare_ports_for_controller_resume(ehci) \
  496. ehci_adjust_port_wakeup_flags(ehci, false, false);
  497. /*-------------------------------------------------------------------------*/
  498. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  499. /*
  500. * Some EHCI controllers have a Transaction Translator built into the
  501. * root hub. This is a non-standard feature. Each controller will need
  502. * to add code to the following inline functions, and call them as
  503. * needed (mostly in root hub code).
  504. */
  505. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  506. /* Returns the speed of a device attached to a port on the root hub. */
  507. static inline unsigned int
  508. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  509. {
  510. if (ehci_is_TDI(ehci)) {
  511. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  512. case 0:
  513. return 0;
  514. case 1:
  515. return USB_PORT_STAT_LOW_SPEED;
  516. case 2:
  517. default:
  518. return USB_PORT_STAT_HIGH_SPEED;
  519. }
  520. }
  521. return USB_PORT_STAT_HIGH_SPEED;
  522. }
  523. #else
  524. #define ehci_is_TDI(e) (0)
  525. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  526. #endif
  527. /*-------------------------------------------------------------------------*/
  528. #ifdef CONFIG_PPC_83xx
  529. /* Some Freescale processors have an erratum in which the TT
  530. * port number in the queue head was 0..N-1 instead of 1..N.
  531. */
  532. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  533. #else
  534. #define ehci_has_fsl_portno_bug(e) (0)
  535. #endif
  536. /*
  537. * While most USB host controllers implement their registers in
  538. * little-endian format, a minority (celleb companion chip) implement
  539. * them in big endian format.
  540. *
  541. * This attempts to support either format at compile time without a
  542. * runtime penalty, or both formats with the additional overhead
  543. * of checking a flag bit.
  544. *
  545. * ehci_big_endian_capbase is a special quirk for controllers that
  546. * implement the HC capability registers as separate registers and not
  547. * as fields of a 32-bit register.
  548. */
  549. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  550. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  551. #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
  552. #else
  553. #define ehci_big_endian_mmio(e) 0
  554. #define ehci_big_endian_capbase(e) 0
  555. #endif
  556. /*
  557. * Big-endian read/write functions are arch-specific.
  558. * Other arches can be added if/when they're needed.
  559. */
  560. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  561. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  562. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  563. #endif
  564. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  565. __u32 __iomem * regs)
  566. {
  567. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  568. return ehci_big_endian_mmio(ehci) ?
  569. readl_be(regs) :
  570. readl(regs);
  571. #else
  572. return readl(regs);
  573. #endif
  574. }
  575. static inline void ehci_writel(const struct ehci_hcd *ehci,
  576. const unsigned int val, __u32 __iomem *regs)
  577. {
  578. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  579. ehci_big_endian_mmio(ehci) ?
  580. writel_be(val, regs) :
  581. writel(val, regs);
  582. #else
  583. writel(val, regs);
  584. #endif
  585. }
  586. /*
  587. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  588. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  589. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  590. */
  591. #ifdef CONFIG_44x
  592. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  593. {
  594. u32 hc_control;
  595. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  596. if (operational)
  597. hc_control |= OHCI_USB_OPER;
  598. else
  599. hc_control |= OHCI_USB_SUSPEND;
  600. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  601. (void) readl_be(ehci->ohci_hcctrl_reg);
  602. }
  603. #else
  604. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  605. { }
  606. #endif
  607. /*-------------------------------------------------------------------------*/
  608. /*
  609. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  610. * format, but also its DMA data structures (descriptors).
  611. *
  612. * EHCI controllers accessed through PCI work normally (little-endian
  613. * everywhere), so we won't bother supporting a BE-only mode for now.
  614. */
  615. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  616. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  617. /* cpu to ehci */
  618. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  619. {
  620. return ehci_big_endian_desc(ehci)
  621. ? (__force __hc32)cpu_to_be32(x)
  622. : (__force __hc32)cpu_to_le32(x);
  623. }
  624. /* ehci to cpu */
  625. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  626. {
  627. return ehci_big_endian_desc(ehci)
  628. ? be32_to_cpu((__force __be32)x)
  629. : le32_to_cpu((__force __le32)x);
  630. }
  631. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  632. {
  633. return ehci_big_endian_desc(ehci)
  634. ? be32_to_cpup((__force __be32 *)x)
  635. : le32_to_cpup((__force __le32 *)x);
  636. }
  637. #else
  638. /* cpu to ehci */
  639. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  640. {
  641. return cpu_to_le32(x);
  642. }
  643. /* ehci to cpu */
  644. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  645. {
  646. return le32_to_cpu(x);
  647. }
  648. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  649. {
  650. return le32_to_cpup(x);
  651. }
  652. #endif
  653. /*-------------------------------------------------------------------------*/
  654. #define ehci_dbg(ehci, fmt, args...) \
  655. dev_dbg(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
  656. #define ehci_err(ehci, fmt, args...) \
  657. dev_err(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
  658. #define ehci_info(ehci, fmt, args...) \
  659. dev_info(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
  660. #define ehci_warn(ehci, fmt, args...) \
  661. dev_warn(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
  662. #ifdef VERBOSE_DEBUG
  663. # define ehci_vdbg ehci_dbg
  664. #else
  665. static inline void ehci_vdbg(struct ehci_hcd *ehci, ...) {}
  666. #endif
  667. #ifndef DEBUG
  668. #define STUB_DEBUG_FILES
  669. #endif /* DEBUG */
  670. /*-------------------------------------------------------------------------*/
  671. /* Declarations of things exported for use by ehci platform drivers */
  672. struct ehci_driver_overrides {
  673. size_t extra_priv_size;
  674. int (*reset)(struct usb_hcd *hcd);
  675. };
  676. extern void ehci_init_driver(struct hc_driver *drv,
  677. const struct ehci_driver_overrides *over);
  678. extern int ehci_setup(struct usb_hcd *hcd);
  679. #ifdef CONFIG_PM
  680. extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
  681. extern int ehci_resume(struct usb_hcd *hcd, bool hibernated);
  682. #endif /* CONFIG_PM */
  683. #endif /* __LINUX_EHCI_HCD_H */