mv_u3d_core.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098
  1. /*
  2. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/dmapool.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/ioport.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/errno.h>
  17. #include <linux/init.h>
  18. #include <linux/timer.h>
  19. #include <linux/list.h>
  20. #include <linux/notifier.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/device.h>
  24. #include <linux/usb/ch9.h>
  25. #include <linux/usb/gadget.h>
  26. #include <linux/pm.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/platform_data/mv_usb.h>
  31. #include <linux/clk.h>
  32. #include <asm/system.h>
  33. #include <asm/unaligned.h>
  34. #include <asm/byteorder.h>
  35. #include "mv_u3d.h"
  36. #define DRIVER_DESC "Marvell PXA USB3.0 Device Controller driver"
  37. static const char driver_name[] = "mv_u3d";
  38. static const char driver_desc[] = DRIVER_DESC;
  39. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status);
  40. static void mv_u3d_stop_activity(struct mv_u3d *u3d,
  41. struct usb_gadget_driver *driver);
  42. /* for endpoint 0 operations */
  43. static const struct usb_endpoint_descriptor mv_u3d_ep0_desc = {
  44. .bLength = USB_DT_ENDPOINT_SIZE,
  45. .bDescriptorType = USB_DT_ENDPOINT,
  46. .bEndpointAddress = 0,
  47. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  48. .wMaxPacketSize = MV_U3D_EP0_MAX_PKT_SIZE,
  49. };
  50. static void mv_u3d_ep0_reset(struct mv_u3d *u3d)
  51. {
  52. struct mv_u3d_ep *ep;
  53. u32 epxcr;
  54. int i;
  55. for (i = 0; i < 2; i++) {
  56. ep = &u3d->eps[i];
  57. ep->u3d = u3d;
  58. /* ep0 ep context, ep0 in and out share the same ep context */
  59. ep->ep_context = &u3d->ep_context[1];
  60. }
  61. /* reset ep state machine */
  62. /* reset ep0 out */
  63. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  64. epxcr |= MV_U3D_EPXCR_EP_INIT;
  65. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  66. udelay(5);
  67. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  68. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  69. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  70. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  71. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  72. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  73. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  74. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr1);
  75. /* reset ep0 in */
  76. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  77. epxcr |= MV_U3D_EPXCR_EP_INIT;
  78. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  79. udelay(5);
  80. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  81. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  82. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  83. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  84. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  85. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  86. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  87. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr1);
  88. }
  89. static void mv_u3d_ep0_stall(struct mv_u3d *u3d)
  90. {
  91. u32 tmp;
  92. dev_dbg(u3d->dev, "%s\n", __func__);
  93. /* set TX and RX to stall */
  94. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  95. tmp |= MV_U3D_EPXCR_EP_HALT;
  96. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  97. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  98. tmp |= MV_U3D_EPXCR_EP_HALT;
  99. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  100. /* update ep0 state */
  101. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  102. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  103. }
  104. static int mv_u3d_process_ep_req(struct mv_u3d *u3d, int index,
  105. struct mv_u3d_req *curr_req)
  106. {
  107. struct mv_u3d_trb *curr_trb;
  108. dma_addr_t cur_deq_lo;
  109. struct mv_u3d_ep_context *curr_ep_context;
  110. int trb_complete, actual, remaining_length;
  111. int direction, ep_num;
  112. int retval = 0;
  113. u32 tmp, status, length;
  114. curr_ep_context = &u3d->ep_context[index];
  115. direction = index % 2;
  116. ep_num = index / 2;
  117. trb_complete = 0;
  118. actual = curr_req->req.length;
  119. while (!list_empty(&curr_req->trb_list)) {
  120. curr_trb = list_entry(curr_req->trb_list.next,
  121. struct mv_u3d_trb, trb_list);
  122. if (!curr_trb->trb_hw->ctrl.own) {
  123. dev_err(u3d->dev, "%s, TRB own error!\n",
  124. u3d->eps[index].name);
  125. return 1;
  126. }
  127. curr_trb->trb_hw->ctrl.own = 0;
  128. if (direction == MV_U3D_EP_DIR_OUT) {
  129. tmp = ioread32(&u3d->vuc_regs->rxst[ep_num].statuslo);
  130. cur_deq_lo =
  131. ioread32(&u3d->vuc_regs->rxst[ep_num].curdeqlo);
  132. } else {
  133. tmp = ioread32(&u3d->vuc_regs->txst[ep_num].statuslo);
  134. cur_deq_lo =
  135. ioread32(&u3d->vuc_regs->txst[ep_num].curdeqlo);
  136. }
  137. status = tmp >> MV_U3D_XFERSTATUS_COMPLETE_SHIFT;
  138. length = tmp & MV_U3D_XFERSTATUS_TRB_LENGTH_MASK;
  139. if (status == MV_U3D_COMPLETE_SUCCESS ||
  140. (status == MV_U3D_COMPLETE_SHORT_PACKET &&
  141. direction == MV_U3D_EP_DIR_OUT)) {
  142. remaining_length += length;
  143. actual -= remaining_length;
  144. } else {
  145. dev_err(u3d->dev,
  146. "complete_tr error: ep=%d %s: error = 0x%x\n",
  147. index >> 1, direction ? "SEND" : "RECV",
  148. status);
  149. retval = -EPROTO;
  150. }
  151. list_del_init(&curr_trb->trb_list);
  152. }
  153. if (retval)
  154. return retval;
  155. curr_req->req.actual = actual;
  156. return 0;
  157. }
  158. /*
  159. * mv_u3d_done() - retire a request; caller blocked irqs
  160. * @status : request status to be set, only works when
  161. * request is still in progress.
  162. */
  163. static
  164. void mv_u3d_done(struct mv_u3d_ep *ep, struct mv_u3d_req *req, int status)
  165. {
  166. struct mv_u3d *u3d = (struct mv_u3d *)ep->u3d;
  167. dev_dbg(u3d->dev, "mv_u3d_done: remove req->queue\n");
  168. /* Removed the req from ep queue */
  169. list_del_init(&req->queue);
  170. /* req.status should be set as -EINPROGRESS in ep_queue() */
  171. if (req->req.status == -EINPROGRESS)
  172. req->req.status = status;
  173. else
  174. status = req->req.status;
  175. /* Free trb for the request */
  176. if (!req->chain)
  177. dma_pool_free(u3d->trb_pool,
  178. req->trb_head->trb_hw, req->trb_head->trb_dma);
  179. else {
  180. dma_unmap_single(ep->u3d->gadget.dev.parent,
  181. (dma_addr_t)req->trb_head->trb_dma,
  182. req->trb_count * sizeof(struct mv_u3d_trb_hw),
  183. DMA_BIDIRECTIONAL);
  184. kfree(req->trb_head->trb_hw);
  185. }
  186. kfree(req->trb_head);
  187. usb_gadget_unmap_request(&u3d->gadget, &req->req, mv_u3d_ep_dir(ep));
  188. if (status && (status != -ESHUTDOWN)) {
  189. dev_dbg(u3d->dev, "complete %s req %p stat %d len %u/%u",
  190. ep->ep.name, &req->req, status,
  191. req->req.actual, req->req.length);
  192. }
  193. spin_unlock(&ep->u3d->lock);
  194. /*
  195. * complete() is from gadget layer,
  196. * eg fsg->bulk_in_complete()
  197. */
  198. if (req->req.complete)
  199. req->req.complete(&ep->ep, &req->req);
  200. spin_lock(&ep->u3d->lock);
  201. }
  202. static int mv_u3d_queue_trb(struct mv_u3d_ep *ep, struct mv_u3d_req *req)
  203. {
  204. u32 tmp, direction;
  205. struct mv_u3d *u3d;
  206. struct mv_u3d_ep_context *ep_context;
  207. int retval = 0;
  208. u3d = ep->u3d;
  209. direction = mv_u3d_ep_dir(ep);
  210. /* ep0 in and out share the same ep context slot 1*/
  211. if (ep->ep_num == 0)
  212. ep_context = &(u3d->ep_context[1]);
  213. else
  214. ep_context = &(u3d->ep_context[ep->ep_num * 2 + direction]);
  215. /* check if the pipe is empty or not */
  216. if (!list_empty(&ep->queue)) {
  217. dev_err(u3d->dev, "add trb to non-empty queue!\n");
  218. retval = -ENOMEM;
  219. WARN_ON(1);
  220. } else {
  221. ep_context->rsvd0 = cpu_to_le32(1);
  222. ep_context->rsvd1 = 0;
  223. /* Configure the trb address and set the DCS bit.
  224. * Both DCS bit and own bit in trb should be set.
  225. */
  226. ep_context->trb_addr_lo =
  227. cpu_to_le32(req->trb_head->trb_dma | DCS_ENABLE);
  228. ep_context->trb_addr_hi = 0;
  229. /* Ensure that updates to the EP Context will
  230. * occure before Ring Bell.
  231. */
  232. wmb();
  233. /* ring bell the ep */
  234. if (ep->ep_num == 0)
  235. tmp = 0x1;
  236. else
  237. tmp = ep->ep_num * 2
  238. + ((direction == MV_U3D_EP_DIR_OUT) ? 0 : 1);
  239. iowrite32(tmp, &u3d->op_regs->doorbell);
  240. }
  241. return retval;
  242. }
  243. static struct mv_u3d_trb *mv_u3d_build_trb_one(struct mv_u3d_req *req,
  244. unsigned *length, dma_addr_t *dma)
  245. {
  246. u32 temp;
  247. unsigned int direction;
  248. struct mv_u3d_trb *trb;
  249. struct mv_u3d_trb_hw *trb_hw;
  250. struct mv_u3d *u3d;
  251. /* how big will this transfer be? */
  252. *length = req->req.length - req->req.actual;
  253. BUG_ON(*length > (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  254. u3d = req->ep->u3d;
  255. trb = kzalloc(sizeof(*trb), GFP_ATOMIC);
  256. if (!trb) {
  257. dev_err(u3d->dev, "%s, trb alloc fail\n", __func__);
  258. return NULL;
  259. }
  260. /*
  261. * Be careful that no _GFP_HIGHMEM is set,
  262. * or we can not use dma_to_virt
  263. * cannot use GFP_KERNEL in spin lock
  264. */
  265. trb_hw = dma_pool_alloc(u3d->trb_pool, GFP_ATOMIC, dma);
  266. if (!trb_hw) {
  267. dev_err(u3d->dev,
  268. "%s, dma_pool_alloc fail\n", __func__);
  269. return NULL;
  270. }
  271. trb->trb_dma = *dma;
  272. trb->trb_hw = trb_hw;
  273. /* initialize buffer page pointers */
  274. temp = (u32)(req->req.dma + req->req.actual);
  275. trb_hw->buf_addr_lo = cpu_to_le32(temp);
  276. trb_hw->buf_addr_hi = 0;
  277. trb_hw->trb_len = cpu_to_le32(*length);
  278. trb_hw->ctrl.own = 1;
  279. if (req->ep->ep_num == 0)
  280. trb_hw->ctrl.type = TYPE_DATA;
  281. else
  282. trb_hw->ctrl.type = TYPE_NORMAL;
  283. req->req.actual += *length;
  284. direction = mv_u3d_ep_dir(req->ep);
  285. if (direction == MV_U3D_EP_DIR_IN)
  286. trb_hw->ctrl.dir = 1;
  287. else
  288. trb_hw->ctrl.dir = 0;
  289. /* Enable interrupt for the last trb of a request */
  290. if (!req->req.no_interrupt)
  291. trb_hw->ctrl.ioc = 1;
  292. trb_hw->ctrl.chain = 0;
  293. wmb();
  294. return trb;
  295. }
  296. static int mv_u3d_build_trb_chain(struct mv_u3d_req *req, unsigned *length,
  297. struct mv_u3d_trb *trb, int *is_last)
  298. {
  299. u32 temp;
  300. unsigned int direction;
  301. struct mv_u3d *u3d;
  302. /* how big will this transfer be? */
  303. *length = min(req->req.length - req->req.actual,
  304. (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  305. u3d = req->ep->u3d;
  306. trb->trb_dma = 0;
  307. /* initialize buffer page pointers */
  308. temp = (u32)(req->req.dma + req->req.actual);
  309. trb->trb_hw->buf_addr_lo = cpu_to_le32(temp);
  310. trb->trb_hw->buf_addr_hi = 0;
  311. trb->trb_hw->trb_len = cpu_to_le32(*length);
  312. trb->trb_hw->ctrl.own = 1;
  313. if (req->ep->ep_num == 0)
  314. trb->trb_hw->ctrl.type = TYPE_DATA;
  315. else
  316. trb->trb_hw->ctrl.type = TYPE_NORMAL;
  317. req->req.actual += *length;
  318. direction = mv_u3d_ep_dir(req->ep);
  319. if (direction == MV_U3D_EP_DIR_IN)
  320. trb->trb_hw->ctrl.dir = 1;
  321. else
  322. trb->trb_hw->ctrl.dir = 0;
  323. /* zlp is needed if req->req.zero is set */
  324. if (req->req.zero) {
  325. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  326. *is_last = 1;
  327. else
  328. *is_last = 0;
  329. } else if (req->req.length == req->req.actual)
  330. *is_last = 1;
  331. else
  332. *is_last = 0;
  333. /* Enable interrupt for the last trb of a request */
  334. if (*is_last && !req->req.no_interrupt)
  335. trb->trb_hw->ctrl.ioc = 1;
  336. if (*is_last)
  337. trb->trb_hw->ctrl.chain = 0;
  338. else {
  339. trb->trb_hw->ctrl.chain = 1;
  340. dev_dbg(u3d->dev, "chain trb\n");
  341. }
  342. wmb();
  343. return 0;
  344. }
  345. /* generate TRB linked list for a request
  346. * usb controller only supports continous trb chain,
  347. * that trb structure physical address should be continous.
  348. */
  349. static int mv_u3d_req_to_trb(struct mv_u3d_req *req)
  350. {
  351. unsigned count;
  352. int is_last;
  353. struct mv_u3d_trb *trb;
  354. struct mv_u3d_trb_hw *trb_hw;
  355. struct mv_u3d *u3d;
  356. dma_addr_t dma;
  357. unsigned length;
  358. unsigned trb_num;
  359. u3d = req->ep->u3d;
  360. INIT_LIST_HEAD(&req->trb_list);
  361. length = req->req.length - req->req.actual;
  362. /* normally the request transfer length is less than 16KB.
  363. * we use buil_trb_one() to optimize it.
  364. */
  365. if (length <= (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER) {
  366. trb = mv_u3d_build_trb_one(req, &count, &dma);
  367. list_add_tail(&trb->trb_list, &req->trb_list);
  368. req->trb_head = trb;
  369. req->trb_count = 1;
  370. req->chain = 0;
  371. } else {
  372. trb_num = length / MV_U3D_EP_MAX_LENGTH_TRANSFER;
  373. if (length % MV_U3D_EP_MAX_LENGTH_TRANSFER)
  374. trb_num++;
  375. trb = kcalloc(trb_num, sizeof(*trb), GFP_ATOMIC);
  376. if (!trb) {
  377. dev_err(u3d->dev,
  378. "%s, trb alloc fail\n", __func__);
  379. return -ENOMEM;
  380. }
  381. trb_hw = kcalloc(trb_num, sizeof(*trb_hw), GFP_ATOMIC);
  382. if (!trb_hw) {
  383. dev_err(u3d->dev,
  384. "%s, trb_hw alloc fail\n", __func__);
  385. return -ENOMEM;
  386. }
  387. do {
  388. trb->trb_hw = trb_hw;
  389. if (mv_u3d_build_trb_chain(req, &count,
  390. trb, &is_last)) {
  391. dev_err(u3d->dev,
  392. "%s, mv_u3d_build_trb_chain fail\n",
  393. __func__);
  394. return -EIO;
  395. }
  396. list_add_tail(&trb->trb_list, &req->trb_list);
  397. req->trb_count++;
  398. trb++;
  399. trb_hw++;
  400. } while (!is_last);
  401. req->trb_head = list_entry(req->trb_list.next,
  402. struct mv_u3d_trb, trb_list);
  403. req->trb_head->trb_dma = dma_map_single(u3d->gadget.dev.parent,
  404. req->trb_head->trb_hw,
  405. trb_num * sizeof(*trb_hw),
  406. DMA_BIDIRECTIONAL);
  407. req->chain = 1;
  408. }
  409. return 0;
  410. }
  411. static int
  412. mv_u3d_start_queue(struct mv_u3d_ep *ep)
  413. {
  414. struct mv_u3d *u3d = ep->u3d;
  415. struct mv_u3d_req *req;
  416. int ret;
  417. if (!list_empty(&ep->req_list) && !ep->processing)
  418. req = list_entry(ep->req_list.next, struct mv_u3d_req, list);
  419. else
  420. return 0;
  421. ep->processing = 1;
  422. /* set up dma mapping */
  423. ret = usb_gadget_map_request(&u3d->gadget, &req->req,
  424. mv_u3d_ep_dir(ep));
  425. if (ret)
  426. return ret;
  427. req->req.status = -EINPROGRESS;
  428. req->req.actual = 0;
  429. req->trb_count = 0;
  430. /* build trbs and push them to device queue */
  431. if (!mv_u3d_req_to_trb(req)) {
  432. ret = mv_u3d_queue_trb(ep, req);
  433. if (ret) {
  434. ep->processing = 0;
  435. return ret;
  436. }
  437. } else {
  438. ep->processing = 0;
  439. dev_err(u3d->dev, "%s, mv_u3d_req_to_trb fail\n", __func__);
  440. return -ENOMEM;
  441. }
  442. /* irq handler advances the queue */
  443. if (req)
  444. list_add_tail(&req->queue, &ep->queue);
  445. return 0;
  446. }
  447. static int mv_u3d_ep_enable(struct usb_ep *_ep,
  448. const struct usb_endpoint_descriptor *desc)
  449. {
  450. struct mv_u3d *u3d;
  451. struct mv_u3d_ep *ep;
  452. struct mv_u3d_ep_context *ep_context;
  453. u16 max = 0;
  454. unsigned maxburst = 0;
  455. u32 epxcr, direction;
  456. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT)
  457. return -EINVAL;
  458. ep = container_of(_ep, struct mv_u3d_ep, ep);
  459. u3d = ep->u3d;
  460. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN)
  461. return -ESHUTDOWN;
  462. direction = mv_u3d_ep_dir(ep);
  463. max = le16_to_cpu(desc->wMaxPacketSize);
  464. if (!_ep->maxburst)
  465. _ep->maxburst = 1;
  466. maxburst = _ep->maxburst;
  467. /* Get the endpoint context address */
  468. ep_context = (struct mv_u3d_ep_context *)ep->ep_context;
  469. /* Set the max burst size */
  470. switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
  471. case USB_ENDPOINT_XFER_BULK:
  472. if (maxburst > 16) {
  473. dev_dbg(u3d->dev,
  474. "max burst should not be greater "
  475. "than 16 on bulk ep\n");
  476. maxburst = 1;
  477. _ep->maxburst = maxburst;
  478. }
  479. dev_dbg(u3d->dev,
  480. "maxburst: %d on bulk %s\n", maxburst, ep->name);
  481. break;
  482. case USB_ENDPOINT_XFER_CONTROL:
  483. /* control transfer only supports maxburst as one */
  484. maxburst = 1;
  485. _ep->maxburst = maxburst;
  486. break;
  487. case USB_ENDPOINT_XFER_INT:
  488. if (maxburst != 1) {
  489. dev_dbg(u3d->dev,
  490. "max burst should be 1 on int ep "
  491. "if transfer size is not 1024\n");
  492. maxburst = 1;
  493. _ep->maxburst = maxburst;
  494. }
  495. break;
  496. case USB_ENDPOINT_XFER_ISOC:
  497. if (maxburst != 1) {
  498. dev_dbg(u3d->dev,
  499. "max burst should be 1 on isoc ep "
  500. "if transfer size is not 1024\n");
  501. maxburst = 1;
  502. _ep->maxburst = maxburst;
  503. }
  504. break;
  505. default:
  506. goto en_done;
  507. }
  508. ep->ep.maxpacket = max;
  509. ep->ep.desc = desc;
  510. ep->enabled = 1;
  511. /* Enable the endpoint for Rx or Tx and set the endpoint type */
  512. if (direction == MV_U3D_EP_DIR_OUT) {
  513. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  514. epxcr |= MV_U3D_EPXCR_EP_INIT;
  515. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  516. udelay(5);
  517. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  518. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  519. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  520. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  521. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  522. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  523. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  524. } else {
  525. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  526. epxcr |= MV_U3D_EPXCR_EP_INIT;
  527. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  528. udelay(5);
  529. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  530. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  531. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  532. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  533. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  534. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  535. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  536. }
  537. return 0;
  538. en_done:
  539. return -EINVAL;
  540. }
  541. static int mv_u3d_ep_disable(struct usb_ep *_ep)
  542. {
  543. struct mv_u3d *u3d;
  544. struct mv_u3d_ep *ep;
  545. struct mv_u3d_ep_context *ep_context;
  546. u32 epxcr, direction;
  547. if (!_ep)
  548. return -EINVAL;
  549. ep = container_of(_ep, struct mv_u3d_ep, ep);
  550. if (!ep->ep.desc)
  551. return -EINVAL;
  552. u3d = ep->u3d;
  553. /* Get the endpoint context address */
  554. ep_context = ep->ep_context;
  555. direction = mv_u3d_ep_dir(ep);
  556. /* nuke all pending requests (does flush) */
  557. mv_u3d_nuke(ep, -ESHUTDOWN);
  558. /* Disable the endpoint for Rx or Tx and reset the endpoint type */
  559. if (direction == MV_U3D_EP_DIR_OUT) {
  560. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  561. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  562. | USB_ENDPOINT_XFERTYPE_MASK);
  563. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  564. } else {
  565. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  566. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  567. | USB_ENDPOINT_XFERTYPE_MASK);
  568. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  569. }
  570. ep->enabled = 0;
  571. ep->ep.desc = NULL;
  572. return 0;
  573. }
  574. static struct usb_request *
  575. mv_u3d_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  576. {
  577. struct mv_u3d_req *req = NULL;
  578. req = kzalloc(sizeof *req, gfp_flags);
  579. if (!req)
  580. return NULL;
  581. INIT_LIST_HEAD(&req->queue);
  582. return &req->req;
  583. }
  584. static void mv_u3d_free_request(struct usb_ep *_ep, struct usb_request *_req)
  585. {
  586. struct mv_u3d_req *req = container_of(_req, struct mv_u3d_req, req);
  587. kfree(req);
  588. }
  589. static void mv_u3d_ep_fifo_flush(struct usb_ep *_ep)
  590. {
  591. struct mv_u3d *u3d;
  592. u32 direction;
  593. struct mv_u3d_ep *ep = container_of(_ep, struct mv_u3d_ep, ep);
  594. unsigned int loops;
  595. u32 tmp;
  596. /* if endpoint is not enabled, cannot flush endpoint */
  597. if (!ep->enabled)
  598. return;
  599. u3d = ep->u3d;
  600. direction = mv_u3d_ep_dir(ep);
  601. /* ep0 need clear bit after flushing fifo. */
  602. if (!ep->ep_num) {
  603. if (direction == MV_U3D_EP_DIR_OUT) {
  604. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  605. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  606. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  607. udelay(10);
  608. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  609. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  610. } else {
  611. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  612. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  613. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  614. udelay(10);
  615. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  616. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  617. }
  618. return;
  619. }
  620. if (direction == MV_U3D_EP_DIR_OUT) {
  621. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  622. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  623. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  624. /* Wait until flushing completed */
  625. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  626. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0) &
  627. MV_U3D_EPXCR_EP_FLUSH) {
  628. /*
  629. * EP_FLUSH bit should be cleared to indicate this
  630. * operation is complete
  631. */
  632. if (loops == 0) {
  633. dev_dbg(u3d->dev,
  634. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  635. direction ? "in" : "out");
  636. return;
  637. }
  638. loops--;
  639. udelay(LOOPS_USEC);
  640. }
  641. } else { /* EP_DIR_IN */
  642. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  643. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  644. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  645. /* Wait until flushing completed */
  646. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  647. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0) &
  648. MV_U3D_EPXCR_EP_FLUSH) {
  649. /*
  650. * EP_FLUSH bit should be cleared to indicate this
  651. * operation is complete
  652. */
  653. if (loops == 0) {
  654. dev_dbg(u3d->dev,
  655. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  656. direction ? "in" : "out");
  657. return;
  658. }
  659. loops--;
  660. udelay(LOOPS_USEC);
  661. }
  662. }
  663. }
  664. /* queues (submits) an I/O request to an endpoint */
  665. static int
  666. mv_u3d_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  667. {
  668. struct mv_u3d_ep *ep;
  669. struct mv_u3d_req *req;
  670. struct mv_u3d *u3d;
  671. unsigned long flags;
  672. int is_first_req = 0;
  673. if (unlikely(!_ep || !_req))
  674. return -EINVAL;
  675. ep = container_of(_ep, struct mv_u3d_ep, ep);
  676. u3d = ep->u3d;
  677. req = container_of(_req, struct mv_u3d_req, req);
  678. if (!ep->ep_num
  679. && u3d->ep0_state == MV_U3D_STATUS_STAGE
  680. && !_req->length) {
  681. dev_dbg(u3d->dev, "ep0 status stage\n");
  682. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  683. return 0;
  684. }
  685. dev_dbg(u3d->dev, "%s: %s, req: 0x%x\n",
  686. __func__, _ep->name, (u32)req);
  687. /* catch various bogus parameters */
  688. if (!req->req.complete || !req->req.buf
  689. || !list_empty(&req->queue)) {
  690. dev_err(u3d->dev,
  691. "%s, bad params, _req: 0x%x,"
  692. "req->req.complete: 0x%x, req->req.buf: 0x%x,"
  693. "list_empty: 0x%x\n",
  694. __func__, (u32)_req,
  695. (u32)req->req.complete, (u32)req->req.buf,
  696. (u32)list_empty(&req->queue));
  697. return -EINVAL;
  698. }
  699. if (unlikely(!ep->ep.desc)) {
  700. dev_err(u3d->dev, "%s, bad ep\n", __func__);
  701. return -EINVAL;
  702. }
  703. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  704. if (req->req.length > ep->ep.maxpacket)
  705. return -EMSGSIZE;
  706. }
  707. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN) {
  708. dev_err(u3d->dev,
  709. "bad params of driver/speed\n");
  710. return -ESHUTDOWN;
  711. }
  712. req->ep = ep;
  713. /* Software list handles usb request. */
  714. spin_lock_irqsave(&ep->req_lock, flags);
  715. is_first_req = list_empty(&ep->req_list);
  716. list_add_tail(&req->list, &ep->req_list);
  717. spin_unlock_irqrestore(&ep->req_lock, flags);
  718. if (!is_first_req) {
  719. dev_dbg(u3d->dev, "list is not empty\n");
  720. return 0;
  721. }
  722. dev_dbg(u3d->dev, "call mv_u3d_start_queue from usb_ep_queue\n");
  723. spin_lock_irqsave(&u3d->lock, flags);
  724. mv_u3d_start_queue(ep);
  725. spin_unlock_irqrestore(&u3d->lock, flags);
  726. return 0;
  727. }
  728. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  729. static int mv_u3d_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  730. {
  731. struct mv_u3d_ep *ep;
  732. struct mv_u3d_req *req;
  733. struct mv_u3d *u3d;
  734. struct mv_u3d_ep_context *ep_context;
  735. struct mv_u3d_req *next_req;
  736. unsigned long flags;
  737. int ret = 0;
  738. if (!_ep || !_req)
  739. return -EINVAL;
  740. ep = container_of(_ep, struct mv_u3d_ep, ep);
  741. u3d = ep->u3d;
  742. spin_lock_irqsave(&ep->u3d->lock, flags);
  743. /* make sure it's actually queued on this endpoint */
  744. list_for_each_entry(req, &ep->queue, queue) {
  745. if (&req->req == _req)
  746. break;
  747. }
  748. if (&req->req != _req) {
  749. ret = -EINVAL;
  750. goto out;
  751. }
  752. /* The request is in progress, or completed but not dequeued */
  753. if (ep->queue.next == &req->queue) {
  754. _req->status = -ECONNRESET;
  755. mv_u3d_ep_fifo_flush(_ep);
  756. /* The request isn't the last request in this ep queue */
  757. if (req->queue.next != &ep->queue) {
  758. dev_dbg(u3d->dev,
  759. "it is the last request in this ep queue\n");
  760. ep_context = ep->ep_context;
  761. next_req = list_entry(req->queue.next,
  762. struct mv_u3d_req, queue);
  763. /* Point first TRB of next request to the EP context. */
  764. iowrite32((u32) next_req->trb_head,
  765. &ep_context->trb_addr_lo);
  766. } else {
  767. struct mv_u3d_ep_context *ep_context;
  768. ep_context = ep->ep_context;
  769. ep_context->trb_addr_lo = 0;
  770. ep_context->trb_addr_hi = 0;
  771. }
  772. } else
  773. WARN_ON(1);
  774. mv_u3d_done(ep, req, -ECONNRESET);
  775. /* remove the req from the ep req list */
  776. if (!list_empty(&ep->req_list)) {
  777. struct mv_u3d_req *curr_req;
  778. curr_req = list_entry(ep->req_list.next,
  779. struct mv_u3d_req, list);
  780. if (curr_req == req) {
  781. list_del_init(&req->list);
  782. ep->processing = 0;
  783. }
  784. }
  785. out:
  786. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  787. return ret;
  788. }
  789. static void
  790. mv_u3d_ep_set_stall(struct mv_u3d *u3d, u8 ep_num, u8 direction, int stall)
  791. {
  792. u32 tmp;
  793. struct mv_u3d_ep *ep = u3d->eps;
  794. dev_dbg(u3d->dev, "%s\n", __func__);
  795. if (direction == MV_U3D_EP_DIR_OUT) {
  796. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  797. if (stall)
  798. tmp |= MV_U3D_EPXCR_EP_HALT;
  799. else
  800. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  801. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  802. } else {
  803. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  804. if (stall)
  805. tmp |= MV_U3D_EPXCR_EP_HALT;
  806. else
  807. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  808. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  809. }
  810. }
  811. static int mv_u3d_ep_set_halt_wedge(struct usb_ep *_ep, int halt, int wedge)
  812. {
  813. struct mv_u3d_ep *ep;
  814. unsigned long flags = 0;
  815. int status = 0;
  816. struct mv_u3d *u3d;
  817. ep = container_of(_ep, struct mv_u3d_ep, ep);
  818. u3d = ep->u3d;
  819. if (!ep->ep.desc) {
  820. status = -EINVAL;
  821. goto out;
  822. }
  823. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  824. status = -EOPNOTSUPP;
  825. goto out;
  826. }
  827. /*
  828. * Attempt to halt IN ep will fail if any transfer requests
  829. * are still queue
  830. */
  831. if (halt && (mv_u3d_ep_dir(ep) == MV_U3D_EP_DIR_IN)
  832. && !list_empty(&ep->queue)) {
  833. status = -EAGAIN;
  834. goto out;
  835. }
  836. spin_lock_irqsave(&ep->u3d->lock, flags);
  837. mv_u3d_ep_set_stall(u3d, ep->ep_num, mv_u3d_ep_dir(ep), halt);
  838. if (halt && wedge)
  839. ep->wedge = 1;
  840. else if (!halt)
  841. ep->wedge = 0;
  842. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  843. if (ep->ep_num == 0)
  844. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  845. out:
  846. return status;
  847. }
  848. static int mv_u3d_ep_set_halt(struct usb_ep *_ep, int halt)
  849. {
  850. return mv_u3d_ep_set_halt_wedge(_ep, halt, 0);
  851. }
  852. static int mv_u3d_ep_set_wedge(struct usb_ep *_ep)
  853. {
  854. return mv_u3d_ep_set_halt_wedge(_ep, 1, 1);
  855. }
  856. static struct usb_ep_ops mv_u3d_ep_ops = {
  857. .enable = mv_u3d_ep_enable,
  858. .disable = mv_u3d_ep_disable,
  859. .alloc_request = mv_u3d_alloc_request,
  860. .free_request = mv_u3d_free_request,
  861. .queue = mv_u3d_ep_queue,
  862. .dequeue = mv_u3d_ep_dequeue,
  863. .set_wedge = mv_u3d_ep_set_wedge,
  864. .set_halt = mv_u3d_ep_set_halt,
  865. .fifo_flush = mv_u3d_ep_fifo_flush,
  866. };
  867. static void mv_u3d_controller_stop(struct mv_u3d *u3d)
  868. {
  869. u32 tmp;
  870. if (!u3d->clock_gating && u3d->vbus_valid_detect)
  871. iowrite32(MV_U3D_INTR_ENABLE_VBUS_VALID,
  872. &u3d->vuc_regs->intrenable);
  873. else
  874. iowrite32(0, &u3d->vuc_regs->intrenable);
  875. iowrite32(~0x0, &u3d->vuc_regs->endcomplete);
  876. iowrite32(~0x0, &u3d->vuc_regs->trbunderrun);
  877. iowrite32(~0x0, &u3d->vuc_regs->trbcomplete);
  878. iowrite32(~0x0, &u3d->vuc_regs->linkchange);
  879. iowrite32(0x1, &u3d->vuc_regs->setuplock);
  880. /* Reset the RUN bit in the command register to stop USB */
  881. tmp = ioread32(&u3d->op_regs->usbcmd);
  882. tmp &= ~MV_U3D_CMD_RUN_STOP;
  883. iowrite32(tmp, &u3d->op_regs->usbcmd);
  884. dev_dbg(u3d->dev, "after u3d_stop, USBCMD 0x%x\n",
  885. ioread32(&u3d->op_regs->usbcmd));
  886. }
  887. static void mv_u3d_controller_start(struct mv_u3d *u3d)
  888. {
  889. u32 usbintr;
  890. u32 temp;
  891. /* enable link LTSSM state machine */
  892. temp = ioread32(&u3d->vuc_regs->ltssm);
  893. temp |= MV_U3D_LTSSM_PHY_INIT_DONE;
  894. iowrite32(temp, &u3d->vuc_regs->ltssm);
  895. /* Enable interrupts */
  896. usbintr = MV_U3D_INTR_ENABLE_LINK_CHG | MV_U3D_INTR_ENABLE_TXDESC_ERR |
  897. MV_U3D_INTR_ENABLE_RXDESC_ERR | MV_U3D_INTR_ENABLE_TX_COMPLETE |
  898. MV_U3D_INTR_ENABLE_RX_COMPLETE | MV_U3D_INTR_ENABLE_SETUP |
  899. (u3d->vbus_valid_detect ? MV_U3D_INTR_ENABLE_VBUS_VALID : 0);
  900. iowrite32(usbintr, &u3d->vuc_regs->intrenable);
  901. /* Enable ctrl ep */
  902. iowrite32(0x1, &u3d->vuc_regs->ctrlepenable);
  903. /* Set the Run bit in the command register */
  904. iowrite32(MV_U3D_CMD_RUN_STOP, &u3d->op_regs->usbcmd);
  905. dev_dbg(u3d->dev, "after u3d_start, USBCMD 0x%x\n",
  906. ioread32(&u3d->op_regs->usbcmd));
  907. }
  908. static int mv_u3d_controller_reset(struct mv_u3d *u3d)
  909. {
  910. unsigned int loops;
  911. u32 tmp;
  912. /* Stop the controller */
  913. tmp = ioread32(&u3d->op_regs->usbcmd);
  914. tmp &= ~MV_U3D_CMD_RUN_STOP;
  915. iowrite32(tmp, &u3d->op_regs->usbcmd);
  916. /* Reset the controller to get default values */
  917. iowrite32(MV_U3D_CMD_CTRL_RESET, &u3d->op_regs->usbcmd);
  918. /* wait for reset to complete */
  919. loops = LOOPS(MV_U3D_RESET_TIMEOUT);
  920. while (ioread32(&u3d->op_regs->usbcmd) & MV_U3D_CMD_CTRL_RESET) {
  921. if (loops == 0) {
  922. dev_err(u3d->dev,
  923. "Wait for RESET completed TIMEOUT\n");
  924. return -ETIMEDOUT;
  925. }
  926. loops--;
  927. udelay(LOOPS_USEC);
  928. }
  929. /* Configure the Endpoint Context Address */
  930. iowrite32(u3d->ep_context_dma, &u3d->op_regs->dcbaapl);
  931. iowrite32(0, &u3d->op_regs->dcbaaph);
  932. return 0;
  933. }
  934. static int mv_u3d_enable(struct mv_u3d *u3d)
  935. {
  936. struct mv_usb_platform_data *pdata = u3d->dev->platform_data;
  937. int retval;
  938. if (u3d->active)
  939. return 0;
  940. if (!u3d->clock_gating) {
  941. u3d->active = 1;
  942. return 0;
  943. }
  944. dev_dbg(u3d->dev, "enable u3d\n");
  945. clk_enable(u3d->clk);
  946. if (pdata->phy_init) {
  947. retval = pdata->phy_init(u3d->phy_regs);
  948. if (retval) {
  949. dev_err(u3d->dev,
  950. "init phy error %d\n", retval);
  951. clk_disable(u3d->clk);
  952. return retval;
  953. }
  954. }
  955. u3d->active = 1;
  956. return 0;
  957. }
  958. static void mv_u3d_disable(struct mv_u3d *u3d)
  959. {
  960. struct mv_usb_platform_data *pdata = u3d->dev->platform_data;
  961. if (u3d->clock_gating && u3d->active) {
  962. dev_dbg(u3d->dev, "disable u3d\n");
  963. if (pdata->phy_deinit)
  964. pdata->phy_deinit(u3d->phy_regs);
  965. clk_disable(u3d->clk);
  966. u3d->active = 0;
  967. }
  968. }
  969. static int mv_u3d_vbus_session(struct usb_gadget *gadget, int is_active)
  970. {
  971. struct mv_u3d *u3d;
  972. unsigned long flags;
  973. int retval = 0;
  974. u3d = container_of(gadget, struct mv_u3d, gadget);
  975. spin_lock_irqsave(&u3d->lock, flags);
  976. u3d->vbus_active = (is_active != 0);
  977. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  978. __func__, u3d->softconnect, u3d->vbus_active);
  979. /*
  980. * 1. external VBUS detect: we can disable/enable clock on demand.
  981. * 2. UDC VBUS detect: we have to enable clock all the time.
  982. * 3. No VBUS detect: we have to enable clock all the time.
  983. */
  984. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  985. retval = mv_u3d_enable(u3d);
  986. if (retval == 0) {
  987. /*
  988. * after clock is disabled, we lost all the register
  989. * context. We have to re-init registers
  990. */
  991. mv_u3d_controller_reset(u3d);
  992. mv_u3d_ep0_reset(u3d);
  993. mv_u3d_controller_start(u3d);
  994. }
  995. } else if (u3d->driver && u3d->softconnect) {
  996. if (!u3d->active)
  997. goto out;
  998. /* stop all the transfer in queue*/
  999. mv_u3d_stop_activity(u3d, u3d->driver);
  1000. mv_u3d_controller_stop(u3d);
  1001. mv_u3d_disable(u3d);
  1002. }
  1003. out:
  1004. spin_unlock_irqrestore(&u3d->lock, flags);
  1005. return retval;
  1006. }
  1007. /* constrain controller's VBUS power usage
  1008. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1009. * reporting how much power the device may consume. For example, this
  1010. * could affect how quickly batteries are recharged.
  1011. *
  1012. * Returns zero on success, else negative errno.
  1013. */
  1014. static int mv_u3d_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1015. {
  1016. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1017. u3d->power = mA;
  1018. return 0;
  1019. }
  1020. static int mv_u3d_pullup(struct usb_gadget *gadget, int is_on)
  1021. {
  1022. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1023. unsigned long flags;
  1024. int retval = 0;
  1025. spin_lock_irqsave(&u3d->lock, flags);
  1026. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  1027. __func__, u3d->softconnect, u3d->vbus_active);
  1028. u3d->softconnect = (is_on != 0);
  1029. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  1030. retval = mv_u3d_enable(u3d);
  1031. if (retval == 0) {
  1032. /*
  1033. * after clock is disabled, we lost all the register
  1034. * context. We have to re-init registers
  1035. */
  1036. mv_u3d_controller_reset(u3d);
  1037. mv_u3d_ep0_reset(u3d);
  1038. mv_u3d_controller_start(u3d);
  1039. }
  1040. } else if (u3d->driver && u3d->vbus_active) {
  1041. /* stop all the transfer in queue*/
  1042. mv_u3d_stop_activity(u3d, u3d->driver);
  1043. mv_u3d_controller_stop(u3d);
  1044. mv_u3d_disable(u3d);
  1045. }
  1046. spin_unlock_irqrestore(&u3d->lock, flags);
  1047. return retval;
  1048. }
  1049. static int mv_u3d_start(struct usb_gadget *g,
  1050. struct usb_gadget_driver *driver)
  1051. {
  1052. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1053. struct mv_usb_platform_data *pdata = u3d->dev->platform_data;
  1054. unsigned long flags;
  1055. if (u3d->driver)
  1056. return -EBUSY;
  1057. spin_lock_irqsave(&u3d->lock, flags);
  1058. if (!u3d->clock_gating) {
  1059. clk_enable(u3d->clk);
  1060. if (pdata->phy_init)
  1061. pdata->phy_init(u3d->phy_regs);
  1062. }
  1063. /* hook up the driver ... */
  1064. driver->driver.bus = NULL;
  1065. u3d->driver = driver;
  1066. u3d->gadget.dev.driver = &driver->driver;
  1067. u3d->ep0_dir = USB_DIR_OUT;
  1068. spin_unlock_irqrestore(&u3d->lock, flags);
  1069. u3d->vbus_valid_detect = 1;
  1070. return 0;
  1071. }
  1072. static int mv_u3d_stop(struct usb_gadget *g,
  1073. struct usb_gadget_driver *driver)
  1074. {
  1075. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1076. struct mv_usb_platform_data *pdata = u3d->dev->platform_data;
  1077. unsigned long flags;
  1078. u3d->vbus_valid_detect = 0;
  1079. spin_lock_irqsave(&u3d->lock, flags);
  1080. /* enable clock to access controller register */
  1081. clk_enable(u3d->clk);
  1082. if (pdata->phy_init)
  1083. pdata->phy_init(u3d->phy_regs);
  1084. mv_u3d_controller_stop(u3d);
  1085. /* stop all usb activities */
  1086. u3d->gadget.speed = USB_SPEED_UNKNOWN;
  1087. mv_u3d_stop_activity(u3d, driver);
  1088. mv_u3d_disable(u3d);
  1089. if (pdata->phy_deinit)
  1090. pdata->phy_deinit(u3d->phy_regs);
  1091. clk_disable(u3d->clk);
  1092. spin_unlock_irqrestore(&u3d->lock, flags);
  1093. u3d->gadget.dev.driver = NULL;
  1094. u3d->driver = NULL;
  1095. return 0;
  1096. }
  1097. /* device controller usb_gadget_ops structure */
  1098. static const struct usb_gadget_ops mv_u3d_ops = {
  1099. /* notify controller that VBUS is powered or not */
  1100. .vbus_session = mv_u3d_vbus_session,
  1101. /* constrain controller's VBUS power usage */
  1102. .vbus_draw = mv_u3d_vbus_draw,
  1103. .pullup = mv_u3d_pullup,
  1104. .udc_start = mv_u3d_start,
  1105. .udc_stop = mv_u3d_stop,
  1106. };
  1107. static int mv_u3d_eps_init(struct mv_u3d *u3d)
  1108. {
  1109. struct mv_u3d_ep *ep;
  1110. char name[14];
  1111. int i;
  1112. /* initialize ep0, ep0 in/out use eps[1] */
  1113. ep = &u3d->eps[1];
  1114. ep->u3d = u3d;
  1115. strncpy(ep->name, "ep0", sizeof(ep->name));
  1116. ep->ep.name = ep->name;
  1117. ep->ep.ops = &mv_u3d_ep_ops;
  1118. ep->wedge = 0;
  1119. ep->ep.maxpacket = MV_U3D_EP0_MAX_PKT_SIZE;
  1120. ep->ep_num = 0;
  1121. ep->ep.desc = &mv_u3d_ep0_desc;
  1122. INIT_LIST_HEAD(&ep->queue);
  1123. INIT_LIST_HEAD(&ep->req_list);
  1124. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1125. /* add ep0 ep_context */
  1126. ep->ep_context = &u3d->ep_context[1];
  1127. /* initialize other endpoints */
  1128. for (i = 2; i < u3d->max_eps * 2; i++) {
  1129. ep = &u3d->eps[i];
  1130. if (i & 1) {
  1131. snprintf(name, sizeof(name), "ep%din", i >> 1);
  1132. ep->direction = MV_U3D_EP_DIR_IN;
  1133. } else {
  1134. snprintf(name, sizeof(name), "ep%dout", i >> 1);
  1135. ep->direction = MV_U3D_EP_DIR_OUT;
  1136. }
  1137. ep->u3d = u3d;
  1138. strncpy(ep->name, name, sizeof(ep->name));
  1139. ep->ep.name = ep->name;
  1140. ep->ep.ops = &mv_u3d_ep_ops;
  1141. ep->ep.maxpacket = (unsigned short) ~0;
  1142. ep->ep_num = i / 2;
  1143. INIT_LIST_HEAD(&ep->queue);
  1144. list_add_tail(&ep->ep.ep_list, &u3d->gadget.ep_list);
  1145. INIT_LIST_HEAD(&ep->req_list);
  1146. spin_lock_init(&ep->req_lock);
  1147. ep->ep_context = &u3d->ep_context[i];
  1148. }
  1149. return 0;
  1150. }
  1151. /* delete all endpoint requests, called with spinlock held */
  1152. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status)
  1153. {
  1154. /* endpoint fifo flush */
  1155. mv_u3d_ep_fifo_flush(&ep->ep);
  1156. while (!list_empty(&ep->queue)) {
  1157. struct mv_u3d_req *req = NULL;
  1158. req = list_entry(ep->queue.next, struct mv_u3d_req, queue);
  1159. mv_u3d_done(ep, req, status);
  1160. }
  1161. }
  1162. /* stop all USB activities */
  1163. static
  1164. void mv_u3d_stop_activity(struct mv_u3d *u3d, struct usb_gadget_driver *driver)
  1165. {
  1166. struct mv_u3d_ep *ep;
  1167. mv_u3d_nuke(&u3d->eps[1], -ESHUTDOWN);
  1168. list_for_each_entry(ep, &u3d->gadget.ep_list, ep.ep_list) {
  1169. mv_u3d_nuke(ep, -ESHUTDOWN);
  1170. }
  1171. /* report disconnect; the driver is already quiesced */
  1172. if (driver) {
  1173. spin_unlock(&u3d->lock);
  1174. driver->disconnect(&u3d->gadget);
  1175. spin_lock(&u3d->lock);
  1176. }
  1177. }
  1178. static void mv_u3d_irq_process_error(struct mv_u3d *u3d)
  1179. {
  1180. /* Increment the error count */
  1181. u3d->errors++;
  1182. dev_err(u3d->dev, "%s\n", __func__);
  1183. }
  1184. static void mv_u3d_irq_process_link_change(struct mv_u3d *u3d)
  1185. {
  1186. u32 linkchange;
  1187. linkchange = ioread32(&u3d->vuc_regs->linkchange);
  1188. iowrite32(linkchange, &u3d->vuc_regs->linkchange);
  1189. dev_dbg(u3d->dev, "linkchange: 0x%x\n", linkchange);
  1190. if (linkchange & MV_U3D_LINK_CHANGE_LINK_UP) {
  1191. dev_dbg(u3d->dev, "link up: ltssm state: 0x%x\n",
  1192. ioread32(&u3d->vuc_regs->ltssmstate));
  1193. u3d->usb_state = USB_STATE_DEFAULT;
  1194. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1195. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  1196. /* set speed */
  1197. u3d->gadget.speed = USB_SPEED_SUPER;
  1198. }
  1199. if (linkchange & MV_U3D_LINK_CHANGE_SUSPEND) {
  1200. dev_dbg(u3d->dev, "link suspend\n");
  1201. u3d->resume_state = u3d->usb_state;
  1202. u3d->usb_state = USB_STATE_SUSPENDED;
  1203. }
  1204. if (linkchange & MV_U3D_LINK_CHANGE_RESUME) {
  1205. dev_dbg(u3d->dev, "link resume\n");
  1206. u3d->usb_state = u3d->resume_state;
  1207. u3d->resume_state = 0;
  1208. }
  1209. if (linkchange & MV_U3D_LINK_CHANGE_WRESET) {
  1210. dev_dbg(u3d->dev, "warm reset\n");
  1211. u3d->usb_state = USB_STATE_POWERED;
  1212. }
  1213. if (linkchange & MV_U3D_LINK_CHANGE_HRESET) {
  1214. dev_dbg(u3d->dev, "hot reset\n");
  1215. u3d->usb_state = USB_STATE_DEFAULT;
  1216. }
  1217. if (linkchange & MV_U3D_LINK_CHANGE_INACT)
  1218. dev_dbg(u3d->dev, "inactive\n");
  1219. if (linkchange & MV_U3D_LINK_CHANGE_DISABLE_AFTER_U0)
  1220. dev_dbg(u3d->dev, "ss.disabled\n");
  1221. if (linkchange & MV_U3D_LINK_CHANGE_VBUS_INVALID) {
  1222. dev_dbg(u3d->dev, "vbus invalid\n");
  1223. u3d->usb_state = USB_STATE_ATTACHED;
  1224. u3d->vbus_valid_detect = 1;
  1225. /* if external vbus detect is not supported,
  1226. * we handle it here.
  1227. */
  1228. if (!u3d->vbus) {
  1229. spin_unlock(&u3d->lock);
  1230. mv_u3d_vbus_session(&u3d->gadget, 0);
  1231. spin_lock(&u3d->lock);
  1232. }
  1233. }
  1234. }
  1235. static void mv_u3d_ch9setaddress(struct mv_u3d *u3d,
  1236. struct usb_ctrlrequest *setup)
  1237. {
  1238. u32 tmp;
  1239. if (u3d->usb_state != USB_STATE_DEFAULT) {
  1240. dev_err(u3d->dev,
  1241. "%s, cannot setaddr in this state (%d)\n",
  1242. __func__, u3d->usb_state);
  1243. goto err;
  1244. }
  1245. u3d->dev_addr = (u8)setup->wValue;
  1246. dev_dbg(u3d->dev, "%s: 0x%x\n", __func__, u3d->dev_addr);
  1247. if (u3d->dev_addr > 127) {
  1248. dev_err(u3d->dev,
  1249. "%s, u3d address is wrong (out of range)\n", __func__);
  1250. u3d->dev_addr = 0;
  1251. goto err;
  1252. }
  1253. /* update usb state */
  1254. u3d->usb_state = USB_STATE_ADDRESS;
  1255. /* set the new address */
  1256. tmp = ioread32(&u3d->vuc_regs->devaddrtiebrkr);
  1257. tmp &= ~0x7F;
  1258. tmp |= (u32)u3d->dev_addr;
  1259. iowrite32(tmp, &u3d->vuc_regs->devaddrtiebrkr);
  1260. return;
  1261. err:
  1262. mv_u3d_ep0_stall(u3d);
  1263. }
  1264. static int mv_u3d_is_set_configuration(struct usb_ctrlrequest *setup)
  1265. {
  1266. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  1267. if (setup->bRequest == USB_REQ_SET_CONFIGURATION)
  1268. return 1;
  1269. return 0;
  1270. }
  1271. static void mv_u3d_handle_setup_packet(struct mv_u3d *u3d, u8 ep_num,
  1272. struct usb_ctrlrequest *setup)
  1273. {
  1274. bool delegate = false;
  1275. mv_u3d_nuke(&u3d->eps[ep_num * 2 + MV_U3D_EP_DIR_IN], -ESHUTDOWN);
  1276. dev_dbg(u3d->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1277. setup->bRequestType, setup->bRequest,
  1278. setup->wValue, setup->wIndex, setup->wLength);
  1279. /* We process some stardard setup requests here */
  1280. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
  1281. switch (setup->bRequest) {
  1282. case USB_REQ_GET_STATUS:
  1283. delegate = true;
  1284. break;
  1285. case USB_REQ_SET_ADDRESS:
  1286. mv_u3d_ch9setaddress(u3d, setup);
  1287. break;
  1288. case USB_REQ_CLEAR_FEATURE:
  1289. delegate = true;
  1290. break;
  1291. case USB_REQ_SET_FEATURE:
  1292. delegate = true;
  1293. break;
  1294. default:
  1295. delegate = true;
  1296. }
  1297. } else
  1298. delegate = true;
  1299. /* delegate USB standard requests to the gadget driver */
  1300. if (delegate == true) {
  1301. /* USB requests handled by gadget */
  1302. if (setup->wLength) {
  1303. /* DATA phase from gadget, STATUS phase from u3d */
  1304. u3d->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1305. ? MV_U3D_EP_DIR_IN : MV_U3D_EP_DIR_OUT;
  1306. spin_unlock(&u3d->lock);
  1307. if (u3d->driver->setup(&u3d->gadget,
  1308. &u3d->local_setup_buff) < 0) {
  1309. dev_err(u3d->dev, "setup error!\n");
  1310. mv_u3d_ep0_stall(u3d);
  1311. }
  1312. spin_lock(&u3d->lock);
  1313. } else {
  1314. /* no DATA phase, STATUS phase from gadget */
  1315. u3d->ep0_dir = MV_U3D_EP_DIR_IN;
  1316. u3d->ep0_state = MV_U3D_STATUS_STAGE;
  1317. spin_unlock(&u3d->lock);
  1318. if (u3d->driver->setup(&u3d->gadget,
  1319. &u3d->local_setup_buff) < 0)
  1320. mv_u3d_ep0_stall(u3d);
  1321. spin_lock(&u3d->lock);
  1322. }
  1323. if (mv_u3d_is_set_configuration(setup)) {
  1324. dev_dbg(u3d->dev, "u3d configured\n");
  1325. u3d->usb_state = USB_STATE_CONFIGURED;
  1326. }
  1327. }
  1328. }
  1329. static void mv_u3d_get_setup_data(struct mv_u3d *u3d, u8 ep_num, u8 *buffer_ptr)
  1330. {
  1331. struct mv_u3d_ep_context *epcontext;
  1332. epcontext = &u3d->ep_context[ep_num * 2 + MV_U3D_EP_DIR_IN];
  1333. /* Copy the setup packet to local buffer */
  1334. memcpy(buffer_ptr, (u8 *) &epcontext->setup_buffer, 8);
  1335. }
  1336. static void mv_u3d_irq_process_setup(struct mv_u3d *u3d)
  1337. {
  1338. u32 tmp, i;
  1339. /* Process all Setup packet received interrupts */
  1340. tmp = ioread32(&u3d->vuc_regs->setuplock);
  1341. if (tmp) {
  1342. for (i = 0; i < u3d->max_eps; i++) {
  1343. if (tmp & (1 << i)) {
  1344. mv_u3d_get_setup_data(u3d, i,
  1345. (u8 *)(&u3d->local_setup_buff));
  1346. mv_u3d_handle_setup_packet(u3d, i,
  1347. &u3d->local_setup_buff);
  1348. }
  1349. }
  1350. }
  1351. iowrite32(tmp, &u3d->vuc_regs->setuplock);
  1352. }
  1353. static void mv_u3d_irq_process_tr_complete(struct mv_u3d *u3d)
  1354. {
  1355. u32 tmp, bit_pos;
  1356. int i, ep_num = 0, direction = 0;
  1357. struct mv_u3d_ep *curr_ep;
  1358. struct mv_u3d_req *curr_req, *temp_req;
  1359. int status;
  1360. tmp = ioread32(&u3d->vuc_regs->endcomplete);
  1361. dev_dbg(u3d->dev, "tr_complete: ep: 0x%x\n", tmp);
  1362. if (!tmp)
  1363. return;
  1364. iowrite32(tmp, &u3d->vuc_regs->endcomplete);
  1365. for (i = 0; i < u3d->max_eps * 2; i++) {
  1366. ep_num = i >> 1;
  1367. direction = i % 2;
  1368. bit_pos = 1 << (ep_num + 16 * direction);
  1369. if (!(bit_pos & tmp))
  1370. continue;
  1371. if (i == 0)
  1372. curr_ep = &u3d->eps[1];
  1373. else
  1374. curr_ep = &u3d->eps[i];
  1375. /* remove req out of ep request list after completion */
  1376. dev_dbg(u3d->dev, "tr comp: check req_list\n");
  1377. spin_lock(&curr_ep->req_lock);
  1378. if (!list_empty(&curr_ep->req_list)) {
  1379. struct mv_u3d_req *req;
  1380. req = list_entry(curr_ep->req_list.next,
  1381. struct mv_u3d_req, list);
  1382. list_del_init(&req->list);
  1383. curr_ep->processing = 0;
  1384. }
  1385. spin_unlock(&curr_ep->req_lock);
  1386. /* process the req queue until an uncomplete request */
  1387. list_for_each_entry_safe(curr_req, temp_req,
  1388. &curr_ep->queue, queue) {
  1389. status = mv_u3d_process_ep_req(u3d, i, curr_req);
  1390. if (status)
  1391. break;
  1392. /* write back status to req */
  1393. curr_req->req.status = status;
  1394. /* ep0 request completion */
  1395. if (ep_num == 0) {
  1396. mv_u3d_done(curr_ep, curr_req, 0);
  1397. break;
  1398. } else {
  1399. mv_u3d_done(curr_ep, curr_req, status);
  1400. }
  1401. }
  1402. dev_dbg(u3d->dev, "call mv_u3d_start_queue from ep complete\n");
  1403. mv_u3d_start_queue(curr_ep);
  1404. }
  1405. }
  1406. static irqreturn_t mv_u3d_irq(int irq, void *dev)
  1407. {
  1408. struct mv_u3d *u3d = (struct mv_u3d *)dev;
  1409. u32 status, intr;
  1410. u32 bridgesetting;
  1411. u32 trbunderrun;
  1412. spin_lock(&u3d->lock);
  1413. status = ioread32(&u3d->vuc_regs->intrcause);
  1414. intr = ioread32(&u3d->vuc_regs->intrenable);
  1415. status &= intr;
  1416. if (status == 0) {
  1417. spin_unlock(&u3d->lock);
  1418. dev_err(u3d->dev, "irq error!\n");
  1419. return IRQ_NONE;
  1420. }
  1421. if (status & MV_U3D_USBINT_VBUS_VALID) {
  1422. bridgesetting = ioread32(&u3d->vuc_regs->bridgesetting);
  1423. if (bridgesetting & MV_U3D_BRIDGE_SETTING_VBUS_VALID) {
  1424. /* write vbus valid bit of bridge setting to clear */
  1425. bridgesetting = MV_U3D_BRIDGE_SETTING_VBUS_VALID;
  1426. iowrite32(bridgesetting, &u3d->vuc_regs->bridgesetting);
  1427. dev_dbg(u3d->dev, "vbus valid\n");
  1428. u3d->usb_state = USB_STATE_POWERED;
  1429. u3d->vbus_valid_detect = 0;
  1430. /* if external vbus detect is not supported,
  1431. * we handle it here.
  1432. */
  1433. if (!u3d->vbus) {
  1434. spin_unlock(&u3d->lock);
  1435. mv_u3d_vbus_session(&u3d->gadget, 1);
  1436. spin_lock(&u3d->lock);
  1437. }
  1438. } else
  1439. dev_err(u3d->dev, "vbus bit is not set\n");
  1440. }
  1441. /* RX data is already in the 16KB FIFO.*/
  1442. if (status & MV_U3D_USBINT_UNDER_RUN) {
  1443. trbunderrun = ioread32(&u3d->vuc_regs->trbunderrun);
  1444. dev_err(u3d->dev, "under run, ep%d\n", trbunderrun);
  1445. iowrite32(trbunderrun, &u3d->vuc_regs->trbunderrun);
  1446. mv_u3d_irq_process_error(u3d);
  1447. }
  1448. if (status & (MV_U3D_USBINT_RXDESC_ERR | MV_U3D_USBINT_TXDESC_ERR)) {
  1449. /* write one to clear */
  1450. iowrite32(status & (MV_U3D_USBINT_RXDESC_ERR
  1451. | MV_U3D_USBINT_TXDESC_ERR),
  1452. &u3d->vuc_regs->intrcause);
  1453. dev_err(u3d->dev, "desc err 0x%x\n", status);
  1454. mv_u3d_irq_process_error(u3d);
  1455. }
  1456. if (status & MV_U3D_USBINT_LINK_CHG)
  1457. mv_u3d_irq_process_link_change(u3d);
  1458. if (status & MV_U3D_USBINT_TX_COMPLETE)
  1459. mv_u3d_irq_process_tr_complete(u3d);
  1460. if (status & MV_U3D_USBINT_RX_COMPLETE)
  1461. mv_u3d_irq_process_tr_complete(u3d);
  1462. if (status & MV_U3D_USBINT_SETUP)
  1463. mv_u3d_irq_process_setup(u3d);
  1464. spin_unlock(&u3d->lock);
  1465. return IRQ_HANDLED;
  1466. }
  1467. static void mv_u3d_gadget_release(struct device *dev)
  1468. {
  1469. dev_dbg(dev, "%s\n", __func__);
  1470. }
  1471. static int mv_u3d_remove(struct platform_device *dev)
  1472. {
  1473. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1474. BUG_ON(u3d == NULL);
  1475. usb_del_gadget_udc(&u3d->gadget);
  1476. /* free memory allocated in probe */
  1477. if (u3d->trb_pool)
  1478. dma_pool_destroy(u3d->trb_pool);
  1479. if (u3d->ep_context)
  1480. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1481. u3d->ep_context, u3d->ep_context_dma);
  1482. kfree(u3d->eps);
  1483. if (u3d->irq)
  1484. free_irq(u3d->irq, &dev->dev);
  1485. if (u3d->cap_regs)
  1486. iounmap(u3d->cap_regs);
  1487. u3d->cap_regs = NULL;
  1488. kfree(u3d->status_req);
  1489. clk_put(u3d->clk);
  1490. device_unregister(&u3d->gadget.dev);
  1491. platform_set_drvdata(dev, NULL);
  1492. kfree(u3d);
  1493. return 0;
  1494. }
  1495. static int mv_u3d_probe(struct platform_device *dev)
  1496. {
  1497. struct mv_u3d *u3d = NULL;
  1498. struct mv_usb_platform_data *pdata = dev->dev.platform_data;
  1499. int retval = 0;
  1500. struct resource *r;
  1501. size_t size;
  1502. if (!dev->dev.platform_data) {
  1503. dev_err(&dev->dev, "missing platform_data\n");
  1504. retval = -ENODEV;
  1505. goto err_pdata;
  1506. }
  1507. u3d = kzalloc(sizeof(*u3d), GFP_KERNEL);
  1508. if (!u3d) {
  1509. dev_err(&dev->dev, "failed to allocate memory for u3d\n");
  1510. retval = -ENOMEM;
  1511. goto err_alloc_private;
  1512. }
  1513. spin_lock_init(&u3d->lock);
  1514. platform_set_drvdata(dev, u3d);
  1515. u3d->dev = &dev->dev;
  1516. u3d->vbus = pdata->vbus;
  1517. u3d->clk = clk_get(&dev->dev, pdata->clkname[0]);
  1518. if (IS_ERR(u3d->clk)) {
  1519. retval = PTR_ERR(u3d->clk);
  1520. goto err_get_clk;
  1521. }
  1522. r = platform_get_resource_byname(dev, IORESOURCE_MEM, "capregs");
  1523. if (!r) {
  1524. dev_err(&dev->dev, "no I/O memory resource defined\n");
  1525. retval = -ENODEV;
  1526. goto err_get_cap_regs;
  1527. }
  1528. u3d->cap_regs = (struct mv_u3d_cap_regs __iomem *)
  1529. ioremap(r->start, resource_size(r));
  1530. if (!u3d->cap_regs) {
  1531. dev_err(&dev->dev, "failed to map I/O memory\n");
  1532. retval = -EBUSY;
  1533. goto err_map_cap_regs;
  1534. } else {
  1535. dev_dbg(&dev->dev, "cap_regs address: 0x%x/0x%x\n",
  1536. (unsigned int)r->start, (unsigned int)u3d->cap_regs);
  1537. }
  1538. /* we will access controller register, so enable the u3d controller */
  1539. clk_enable(u3d->clk);
  1540. if (pdata->phy_init) {
  1541. retval = pdata->phy_init(u3d->phy_regs);
  1542. if (retval) {
  1543. dev_err(&dev->dev, "init phy error %d\n", retval);
  1544. goto err_u3d_enable;
  1545. }
  1546. }
  1547. u3d->op_regs = (struct mv_u3d_op_regs __iomem *)((u32)u3d->cap_regs
  1548. + MV_U3D_USB3_OP_REGS_OFFSET);
  1549. u3d->vuc_regs = (struct mv_u3d_vuc_regs __iomem *)((u32)u3d->cap_regs
  1550. + ioread32(&u3d->cap_regs->vuoff));
  1551. u3d->max_eps = 16;
  1552. /*
  1553. * some platform will use usb to download image, it may not disconnect
  1554. * usb gadget before loading kernel. So first stop u3d here.
  1555. */
  1556. mv_u3d_controller_stop(u3d);
  1557. iowrite32(0xFFFFFFFF, &u3d->vuc_regs->intrcause);
  1558. if (pdata->phy_deinit)
  1559. pdata->phy_deinit(u3d->phy_regs);
  1560. clk_disable(u3d->clk);
  1561. size = u3d->max_eps * sizeof(struct mv_u3d_ep_context) * 2;
  1562. size = (size + MV_U3D_EP_CONTEXT_ALIGNMENT - 1)
  1563. & ~(MV_U3D_EP_CONTEXT_ALIGNMENT - 1);
  1564. u3d->ep_context = dma_alloc_coherent(&dev->dev, size,
  1565. &u3d->ep_context_dma, GFP_KERNEL);
  1566. if (!u3d->ep_context) {
  1567. dev_err(&dev->dev, "allocate ep context memory failed\n");
  1568. retval = -ENOMEM;
  1569. goto err_alloc_ep_context;
  1570. }
  1571. u3d->ep_context_size = size;
  1572. /* create TRB dma_pool resource */
  1573. u3d->trb_pool = dma_pool_create("u3d_trb",
  1574. &dev->dev,
  1575. sizeof(struct mv_u3d_trb_hw),
  1576. MV_U3D_TRB_ALIGNMENT,
  1577. MV_U3D_DMA_BOUNDARY);
  1578. if (!u3d->trb_pool) {
  1579. retval = -ENOMEM;
  1580. goto err_alloc_trb_pool;
  1581. }
  1582. size = u3d->max_eps * sizeof(struct mv_u3d_ep) * 2;
  1583. u3d->eps = kzalloc(size, GFP_KERNEL);
  1584. if (!u3d->eps) {
  1585. dev_err(&dev->dev, "allocate ep memory failed\n");
  1586. retval = -ENOMEM;
  1587. goto err_alloc_eps;
  1588. }
  1589. /* initialize ep0 status request structure */
  1590. u3d->status_req = kzalloc(sizeof(struct mv_u3d_req) + 8, GFP_KERNEL);
  1591. if (!u3d->status_req) {
  1592. dev_err(&dev->dev, "allocate status_req memory failed\n");
  1593. retval = -ENOMEM;
  1594. goto err_alloc_status_req;
  1595. }
  1596. INIT_LIST_HEAD(&u3d->status_req->queue);
  1597. /* allocate a small amount of memory to get valid address */
  1598. u3d->status_req->req.buf = (char *)u3d->status_req
  1599. + sizeof(struct mv_u3d_req);
  1600. u3d->status_req->req.dma = virt_to_phys(u3d->status_req->req.buf);
  1601. u3d->resume_state = USB_STATE_NOTATTACHED;
  1602. u3d->usb_state = USB_STATE_ATTACHED;
  1603. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1604. u3d->remote_wakeup = 0;
  1605. r = platform_get_resource(dev, IORESOURCE_IRQ, 0);
  1606. if (!r) {
  1607. dev_err(&dev->dev, "no IRQ resource defined\n");
  1608. retval = -ENODEV;
  1609. goto err_get_irq;
  1610. }
  1611. u3d->irq = r->start;
  1612. if (request_irq(u3d->irq, mv_u3d_irq,
  1613. IRQF_DISABLED | IRQF_SHARED, driver_name, u3d)) {
  1614. u3d->irq = 0;
  1615. dev_err(&dev->dev, "Request irq %d for u3d failed\n",
  1616. u3d->irq);
  1617. retval = -ENODEV;
  1618. goto err_request_irq;
  1619. }
  1620. /* initialize gadget structure */
  1621. u3d->gadget.ops = &mv_u3d_ops; /* usb_gadget_ops */
  1622. u3d->gadget.ep0 = &u3d->eps[1].ep; /* gadget ep0 */
  1623. INIT_LIST_HEAD(&u3d->gadget.ep_list); /* ep_list */
  1624. u3d->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  1625. /* the "gadget" abstracts/virtualizes the controller */
  1626. dev_set_name(&u3d->gadget.dev, "gadget");
  1627. u3d->gadget.dev.parent = &dev->dev;
  1628. u3d->gadget.dev.dma_mask = dev->dev.dma_mask;
  1629. u3d->gadget.dev.release = mv_u3d_gadget_release;
  1630. u3d->gadget.name = driver_name; /* gadget name */
  1631. retval = device_register(&u3d->gadget.dev);
  1632. if (retval)
  1633. goto err_register_gadget_device;
  1634. mv_u3d_eps_init(u3d);
  1635. /* external vbus detection */
  1636. if (u3d->vbus) {
  1637. u3d->clock_gating = 1;
  1638. dev_err(&dev->dev, "external vbus detection\n");
  1639. }
  1640. if (!u3d->clock_gating)
  1641. u3d->vbus_active = 1;
  1642. /* enable usb3 controller vbus detection */
  1643. u3d->vbus_valid_detect = 1;
  1644. retval = usb_add_gadget_udc(&dev->dev, &u3d->gadget);
  1645. if (retval)
  1646. goto err_unregister;
  1647. dev_dbg(&dev->dev, "successful probe usb3 device %s clock gating.\n",
  1648. u3d->clock_gating ? "with" : "without");
  1649. return 0;
  1650. err_unregister:
  1651. device_unregister(&u3d->gadget.dev);
  1652. err_register_gadget_device:
  1653. free_irq(u3d->irq, &dev->dev);
  1654. err_request_irq:
  1655. err_get_irq:
  1656. kfree(u3d->status_req);
  1657. err_alloc_status_req:
  1658. kfree(u3d->eps);
  1659. err_alloc_eps:
  1660. dma_pool_destroy(u3d->trb_pool);
  1661. err_alloc_trb_pool:
  1662. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1663. u3d->ep_context, u3d->ep_context_dma);
  1664. err_alloc_ep_context:
  1665. if (pdata->phy_deinit)
  1666. pdata->phy_deinit(u3d->phy_regs);
  1667. clk_disable(u3d->clk);
  1668. err_u3d_enable:
  1669. iounmap(u3d->cap_regs);
  1670. err_map_cap_regs:
  1671. err_get_cap_regs:
  1672. err_get_clk:
  1673. clk_put(u3d->clk);
  1674. platform_set_drvdata(dev, NULL);
  1675. kfree(u3d);
  1676. err_alloc_private:
  1677. err_pdata:
  1678. return retval;
  1679. }
  1680. #ifdef CONFIG_PM
  1681. static int mv_u3d_suspend(struct device *dev)
  1682. {
  1683. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1684. /*
  1685. * only cable is unplugged, usb can suspend.
  1686. * So do not care about clock_gating == 1, it is handled by
  1687. * vbus session.
  1688. */
  1689. if (!u3d->clock_gating) {
  1690. mv_u3d_controller_stop(u3d);
  1691. spin_lock_irq(&u3d->lock);
  1692. /* stop all usb activities */
  1693. mv_u3d_stop_activity(u3d, u3d->driver);
  1694. spin_unlock_irq(&u3d->lock);
  1695. mv_u3d_disable(u3d);
  1696. }
  1697. return 0;
  1698. }
  1699. static int mv_u3d_resume(struct device *dev)
  1700. {
  1701. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1702. int retval;
  1703. if (!u3d->clock_gating) {
  1704. retval = mv_u3d_enable(u3d);
  1705. if (retval)
  1706. return retval;
  1707. if (u3d->driver && u3d->softconnect) {
  1708. mv_u3d_controller_reset(u3d);
  1709. mv_u3d_ep0_reset(u3d);
  1710. mv_u3d_controller_start(u3d);
  1711. }
  1712. }
  1713. return 0;
  1714. }
  1715. SIMPLE_DEV_PM_OPS(mv_u3d_pm_ops, mv_u3d_suspend, mv_u3d_resume);
  1716. #endif
  1717. static void mv_u3d_shutdown(struct platform_device *dev)
  1718. {
  1719. struct mv_u3d *u3d = dev_get_drvdata(&dev->dev);
  1720. u32 tmp;
  1721. tmp = ioread32(&u3d->op_regs->usbcmd);
  1722. tmp &= ~MV_U3D_CMD_RUN_STOP;
  1723. iowrite32(tmp, &u3d->op_regs->usbcmd);
  1724. }
  1725. static struct platform_driver mv_u3d_driver = {
  1726. .probe = mv_u3d_probe,
  1727. .remove = __exit_p(mv_u3d_remove),
  1728. .shutdown = mv_u3d_shutdown,
  1729. .driver = {
  1730. .owner = THIS_MODULE,
  1731. .name = "mv-u3d",
  1732. #ifdef CONFIG_PM
  1733. .pm = &mv_u3d_pm_ops,
  1734. #endif
  1735. },
  1736. };
  1737. module_platform_driver(mv_u3d_driver);
  1738. MODULE_ALIAS("platform:mv-u3d");
  1739. MODULE_DESCRIPTION(DRIVER_DESC);
  1740. MODULE_AUTHOR("Yu Xu <yuxu@marvell.com>");
  1741. MODULE_LICENSE("GPL");