fsl_usb2_udc.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /*
  2. * Copyright (C) 2004,2012 Freescale Semiconductor, Inc
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * Freescale USB device/endpoint management registers
  11. */
  12. #ifndef __FSL_USB2_UDC_H
  13. #define __FSL_USB2_UDC_H
  14. /* ### define USB registers here
  15. */
  16. #define USB_MAX_CTRL_PAYLOAD 64
  17. #define USB_DR_SYS_OFFSET 0x400
  18. /* USB DR device mode registers (Little Endian) */
  19. struct usb_dr_device {
  20. /* Capability register */
  21. u8 res1[256];
  22. u16 caplength; /* Capability Register Length */
  23. u16 hciversion; /* Host Controller Interface Version */
  24. u32 hcsparams; /* Host Controller Structural Parameters */
  25. u32 hccparams; /* Host Controller Capability Parameters */
  26. u8 res2[20];
  27. u32 dciversion; /* Device Controller Interface Version */
  28. u32 dccparams; /* Device Controller Capability Parameters */
  29. u8 res3[24];
  30. /* Operation register */
  31. u32 usbcmd; /* USB Command Register */
  32. u32 usbsts; /* USB Status Register */
  33. u32 usbintr; /* USB Interrupt Enable Register */
  34. u32 frindex; /* Frame Index Register */
  35. u8 res4[4];
  36. u32 deviceaddr; /* Device Address */
  37. u32 endpointlistaddr; /* Endpoint List Address Register */
  38. u8 res5[4];
  39. u32 burstsize; /* Master Interface Data Burst Size Register */
  40. u32 txttfilltuning; /* Transmit FIFO Tuning Controls Register */
  41. u8 res6[24];
  42. u32 configflag; /* Configure Flag Register */
  43. u32 portsc1; /* Port 1 Status and Control Register */
  44. u8 res7[28];
  45. u32 otgsc; /* On-The-Go Status and Control */
  46. u32 usbmode; /* USB Mode Register */
  47. u32 endptsetupstat; /* Endpoint Setup Status Register */
  48. u32 endpointprime; /* Endpoint Initialization Register */
  49. u32 endptflush; /* Endpoint Flush Register */
  50. u32 endptstatus; /* Endpoint Status Register */
  51. u32 endptcomplete; /* Endpoint Complete Register */
  52. u32 endptctrl[6]; /* Endpoint Control Registers */
  53. };
  54. /* USB DR host mode registers (Little Endian) */
  55. struct usb_dr_host {
  56. /* Capability register */
  57. u8 res1[256];
  58. u16 caplength; /* Capability Register Length */
  59. u16 hciversion; /* Host Controller Interface Version */
  60. u32 hcsparams; /* Host Controller Structural Parameters */
  61. u32 hccparams; /* Host Controller Capability Parameters */
  62. u8 res2[20];
  63. u32 dciversion; /* Device Controller Interface Version */
  64. u32 dccparams; /* Device Controller Capability Parameters */
  65. u8 res3[24];
  66. /* Operation register */
  67. u32 usbcmd; /* USB Command Register */
  68. u32 usbsts; /* USB Status Register */
  69. u32 usbintr; /* USB Interrupt Enable Register */
  70. u32 frindex; /* Frame Index Register */
  71. u8 res4[4];
  72. u32 periodiclistbase; /* Periodic Frame List Base Address Register */
  73. u32 asynclistaddr; /* Current Asynchronous List Address Register */
  74. u8 res5[4];
  75. u32 burstsize; /* Master Interface Data Burst Size Register */
  76. u32 txttfilltuning; /* Transmit FIFO Tuning Controls Register */
  77. u8 res6[24];
  78. u32 configflag; /* Configure Flag Register */
  79. u32 portsc1; /* Port 1 Status and Control Register */
  80. u8 res7[28];
  81. u32 otgsc; /* On-The-Go Status and Control */
  82. u32 usbmode; /* USB Mode Register */
  83. u32 endptsetupstat; /* Endpoint Setup Status Register */
  84. u32 endpointprime; /* Endpoint Initialization Register */
  85. u32 endptflush; /* Endpoint Flush Register */
  86. u32 endptstatus; /* Endpoint Status Register */
  87. u32 endptcomplete; /* Endpoint Complete Register */
  88. u32 endptctrl[6]; /* Endpoint Control Registers */
  89. };
  90. /* non-EHCI USB system interface registers (Big Endian) */
  91. struct usb_sys_interface {
  92. u32 snoop1;
  93. u32 snoop2;
  94. u32 age_cnt_thresh; /* Age Count Threshold Register */
  95. u32 pri_ctrl; /* Priority Control Register */
  96. u32 si_ctrl; /* System Interface Control Register */
  97. u8 res[236];
  98. u32 control; /* General Purpose Control Register */
  99. };
  100. /* ep0 transfer state */
  101. #define WAIT_FOR_SETUP 0
  102. #define DATA_STATE_XMIT 1
  103. #define DATA_STATE_NEED_ZLP 2
  104. #define WAIT_FOR_OUT_STATUS 3
  105. #define DATA_STATE_RECV 4
  106. /* Device Controller Capability Parameter register */
  107. #define DCCPARAMS_DC 0x00000080
  108. #define DCCPARAMS_DEN_MASK 0x0000001f
  109. /* Frame Index Register Bit Masks */
  110. #define USB_FRINDEX_MASKS 0x3fff
  111. /* USB CMD Register Bit Masks */
  112. #define USB_CMD_RUN_STOP 0x00000001
  113. #define USB_CMD_CTRL_RESET 0x00000002
  114. #define USB_CMD_PERIODIC_SCHEDULE_EN 0x00000010
  115. #define USB_CMD_ASYNC_SCHEDULE_EN 0x00000020
  116. #define USB_CMD_INT_AA_DOORBELL 0x00000040
  117. #define USB_CMD_ASP 0x00000300
  118. #define USB_CMD_ASYNC_SCH_PARK_EN 0x00000800
  119. #define USB_CMD_SUTW 0x00002000
  120. #define USB_CMD_ATDTW 0x00004000
  121. #define USB_CMD_ITC 0x00FF0000
  122. /* bit 15,3,2 are frame list size */
  123. #define USB_CMD_FRAME_SIZE_1024 0x00000000
  124. #define USB_CMD_FRAME_SIZE_512 0x00000004
  125. #define USB_CMD_FRAME_SIZE_256 0x00000008
  126. #define USB_CMD_FRAME_SIZE_128 0x0000000C
  127. #define USB_CMD_FRAME_SIZE_64 0x00008000
  128. #define USB_CMD_FRAME_SIZE_32 0x00008004
  129. #define USB_CMD_FRAME_SIZE_16 0x00008008
  130. #define USB_CMD_FRAME_SIZE_8 0x0000800C
  131. /* bit 9-8 are async schedule park mode count */
  132. #define USB_CMD_ASP_00 0x00000000
  133. #define USB_CMD_ASP_01 0x00000100
  134. #define USB_CMD_ASP_10 0x00000200
  135. #define USB_CMD_ASP_11 0x00000300
  136. #define USB_CMD_ASP_BIT_POS 8
  137. /* bit 23-16 are interrupt threshold control */
  138. #define USB_CMD_ITC_NO_THRESHOLD 0x00000000
  139. #define USB_CMD_ITC_1_MICRO_FRM 0x00010000
  140. #define USB_CMD_ITC_2_MICRO_FRM 0x00020000
  141. #define USB_CMD_ITC_4_MICRO_FRM 0x00040000
  142. #define USB_CMD_ITC_8_MICRO_FRM 0x00080000
  143. #define USB_CMD_ITC_16_MICRO_FRM 0x00100000
  144. #define USB_CMD_ITC_32_MICRO_FRM 0x00200000
  145. #define USB_CMD_ITC_64_MICRO_FRM 0x00400000
  146. #define USB_CMD_ITC_BIT_POS 16
  147. /* USB STS Register Bit Masks */
  148. #define USB_STS_INT 0x00000001
  149. #define USB_STS_ERR 0x00000002
  150. #define USB_STS_PORT_CHANGE 0x00000004
  151. #define USB_STS_FRM_LST_ROLL 0x00000008
  152. #define USB_STS_SYS_ERR 0x00000010
  153. #define USB_STS_IAA 0x00000020
  154. #define USB_STS_RESET 0x00000040
  155. #define USB_STS_SOF 0x00000080
  156. #define USB_STS_SUSPEND 0x00000100
  157. #define USB_STS_HC_HALTED 0x00001000
  158. #define USB_STS_RCL 0x00002000
  159. #define USB_STS_PERIODIC_SCHEDULE 0x00004000
  160. #define USB_STS_ASYNC_SCHEDULE 0x00008000
  161. /* USB INTR Register Bit Masks */
  162. #define USB_INTR_INT_EN 0x00000001
  163. #define USB_INTR_ERR_INT_EN 0x00000002
  164. #define USB_INTR_PTC_DETECT_EN 0x00000004
  165. #define USB_INTR_FRM_LST_ROLL_EN 0x00000008
  166. #define USB_INTR_SYS_ERR_EN 0x00000010
  167. #define USB_INTR_ASYN_ADV_EN 0x00000020
  168. #define USB_INTR_RESET_EN 0x00000040
  169. #define USB_INTR_SOF_EN 0x00000080
  170. #define USB_INTR_DEVICE_SUSPEND 0x00000100
  171. /* Device Address bit masks */
  172. #define USB_DEVICE_ADDRESS_MASK 0xFE000000
  173. #define USB_DEVICE_ADDRESS_BIT_POS 25
  174. /* endpoint list address bit masks */
  175. #define USB_EP_LIST_ADDRESS_MASK 0xfffff800
  176. /* PORTSCX Register Bit Masks */
  177. #define PORTSCX_CURRENT_CONNECT_STATUS 0x00000001
  178. #define PORTSCX_CONNECT_STATUS_CHANGE 0x00000002
  179. #define PORTSCX_PORT_ENABLE 0x00000004
  180. #define PORTSCX_PORT_EN_DIS_CHANGE 0x00000008
  181. #define PORTSCX_OVER_CURRENT_ACT 0x00000010
  182. #define PORTSCX_OVER_CURRENT_CHG 0x00000020
  183. #define PORTSCX_PORT_FORCE_RESUME 0x00000040
  184. #define PORTSCX_PORT_SUSPEND 0x00000080
  185. #define PORTSCX_PORT_RESET 0x00000100
  186. #define PORTSCX_LINE_STATUS_BITS 0x00000C00
  187. #define PORTSCX_PORT_POWER 0x00001000
  188. #define PORTSCX_PORT_INDICTOR_CTRL 0x0000C000
  189. #define PORTSCX_PORT_TEST_CTRL 0x000F0000
  190. #define PORTSCX_WAKE_ON_CONNECT_EN 0x00100000
  191. #define PORTSCX_WAKE_ON_CONNECT_DIS 0x00200000
  192. #define PORTSCX_WAKE_ON_OVER_CURRENT 0x00400000
  193. #define PORTSCX_PHY_LOW_POWER_SPD 0x00800000
  194. #define PORTSCX_PORT_FORCE_FULL_SPEED 0x01000000
  195. #define PORTSCX_PORT_SPEED_MASK 0x0C000000
  196. #define PORTSCX_PORT_WIDTH 0x10000000
  197. #define PORTSCX_PHY_TYPE_SEL 0xC0000000
  198. /* bit 11-10 are line status */
  199. #define PORTSCX_LINE_STATUS_SE0 0x00000000
  200. #define PORTSCX_LINE_STATUS_JSTATE 0x00000400
  201. #define PORTSCX_LINE_STATUS_KSTATE 0x00000800
  202. #define PORTSCX_LINE_STATUS_UNDEF 0x00000C00
  203. #define PORTSCX_LINE_STATUS_BIT_POS 10
  204. /* bit 15-14 are port indicator control */
  205. #define PORTSCX_PIC_OFF 0x00000000
  206. #define PORTSCX_PIC_AMBER 0x00004000
  207. #define PORTSCX_PIC_GREEN 0x00008000
  208. #define PORTSCX_PIC_UNDEF 0x0000C000
  209. #define PORTSCX_PIC_BIT_POS 14
  210. /* bit 19-16 are port test control */
  211. #define PORTSCX_PTC_DISABLE 0x00000000
  212. #define PORTSCX_PTC_JSTATE 0x00010000
  213. #define PORTSCX_PTC_KSTATE 0x00020000
  214. #define PORTSCX_PTC_SEQNAK 0x00030000
  215. #define PORTSCX_PTC_PACKET 0x00040000
  216. #define PORTSCX_PTC_FORCE_EN 0x00050000
  217. #define PORTSCX_PTC_BIT_POS 16
  218. /* bit 27-26 are port speed */
  219. #define PORTSCX_PORT_SPEED_FULL 0x00000000
  220. #define PORTSCX_PORT_SPEED_LOW 0x04000000
  221. #define PORTSCX_PORT_SPEED_HIGH 0x08000000
  222. #define PORTSCX_PORT_SPEED_UNDEF 0x0C000000
  223. #define PORTSCX_SPEED_BIT_POS 26
  224. /* bit 28 is parallel transceiver width for UTMI interface */
  225. #define PORTSCX_PTW 0x10000000
  226. #define PORTSCX_PTW_8BIT 0x00000000
  227. #define PORTSCX_PTW_16BIT 0x10000000
  228. /* bit 31-30 are port transceiver select */
  229. #define PORTSCX_PTS_UTMI 0x00000000
  230. #define PORTSCX_PTS_ULPI 0x80000000
  231. #define PORTSCX_PTS_FSLS 0xC0000000
  232. #define PORTSCX_PTS_BIT_POS 30
  233. /* otgsc Register Bit Masks */
  234. #define OTGSC_CTRL_VUSB_DISCHARGE 0x00000001
  235. #define OTGSC_CTRL_VUSB_CHARGE 0x00000002
  236. #define OTGSC_CTRL_OTG_TERM 0x00000008
  237. #define OTGSC_CTRL_DATA_PULSING 0x00000010
  238. #define OTGSC_STS_USB_ID 0x00000100
  239. #define OTGSC_STS_A_VBUS_VALID 0x00000200
  240. #define OTGSC_STS_A_SESSION_VALID 0x00000400
  241. #define OTGSC_STS_B_SESSION_VALID 0x00000800
  242. #define OTGSC_STS_B_SESSION_END 0x00001000
  243. #define OTGSC_STS_1MS_TOGGLE 0x00002000
  244. #define OTGSC_STS_DATA_PULSING 0x00004000
  245. #define OTGSC_INTSTS_USB_ID 0x00010000
  246. #define OTGSC_INTSTS_A_VBUS_VALID 0x00020000
  247. #define OTGSC_INTSTS_A_SESSION_VALID 0x00040000
  248. #define OTGSC_INTSTS_B_SESSION_VALID 0x00080000
  249. #define OTGSC_INTSTS_B_SESSION_END 0x00100000
  250. #define OTGSC_INTSTS_1MS 0x00200000
  251. #define OTGSC_INTSTS_DATA_PULSING 0x00400000
  252. #define OTGSC_INTR_USB_ID 0x01000000
  253. #define OTGSC_INTR_A_VBUS_VALID 0x02000000
  254. #define OTGSC_INTR_A_SESSION_VALID 0x04000000
  255. #define OTGSC_INTR_B_SESSION_VALID 0x08000000
  256. #define OTGSC_INTR_B_SESSION_END 0x10000000
  257. #define OTGSC_INTR_1MS_TIMER 0x20000000
  258. #define OTGSC_INTR_DATA_PULSING 0x40000000
  259. /* USB MODE Register Bit Masks */
  260. #define USB_MODE_CTRL_MODE_IDLE 0x00000000
  261. #define USB_MODE_CTRL_MODE_DEVICE 0x00000002
  262. #define USB_MODE_CTRL_MODE_HOST 0x00000003
  263. #define USB_MODE_CTRL_MODE_MASK 0x00000003
  264. #define USB_MODE_CTRL_MODE_RSV 0x00000001
  265. #define USB_MODE_ES 0x00000004 /* Endian Select */
  266. #define USB_MODE_SETUP_LOCK_OFF 0x00000008
  267. #define USB_MODE_STREAM_DISABLE 0x00000010
  268. /* Endpoint Flush Register */
  269. #define EPFLUSH_TX_OFFSET 0x00010000
  270. #define EPFLUSH_RX_OFFSET 0x00000000
  271. /* Endpoint Setup Status bit masks */
  272. #define EP_SETUP_STATUS_MASK 0x0000003F
  273. #define EP_SETUP_STATUS_EP0 0x00000001
  274. /* ENDPOINTCTRLx Register Bit Masks */
  275. #define EPCTRL_TX_ENABLE 0x00800000
  276. #define EPCTRL_TX_DATA_TOGGLE_RST 0x00400000 /* Not EP0 */
  277. #define EPCTRL_TX_DATA_TOGGLE_INH 0x00200000 /* Not EP0 */
  278. #define EPCTRL_TX_TYPE 0x000C0000
  279. #define EPCTRL_TX_DATA_SOURCE 0x00020000 /* Not EP0 */
  280. #define EPCTRL_TX_EP_STALL 0x00010000
  281. #define EPCTRL_RX_ENABLE 0x00000080
  282. #define EPCTRL_RX_DATA_TOGGLE_RST 0x00000040 /* Not EP0 */
  283. #define EPCTRL_RX_DATA_TOGGLE_INH 0x00000020 /* Not EP0 */
  284. #define EPCTRL_RX_TYPE 0x0000000C
  285. #define EPCTRL_RX_DATA_SINK 0x00000002 /* Not EP0 */
  286. #define EPCTRL_RX_EP_STALL 0x00000001
  287. /* bit 19-18 and 3-2 are endpoint type */
  288. #define EPCTRL_EP_TYPE_CONTROL 0
  289. #define EPCTRL_EP_TYPE_ISO 1
  290. #define EPCTRL_EP_TYPE_BULK 2
  291. #define EPCTRL_EP_TYPE_INTERRUPT 3
  292. #define EPCTRL_TX_EP_TYPE_SHIFT 18
  293. #define EPCTRL_RX_EP_TYPE_SHIFT 2
  294. /* SNOOPn Register Bit Masks */
  295. #define SNOOP_ADDRESS_MASK 0xFFFFF000
  296. #define SNOOP_SIZE_ZERO 0x00 /* snooping disable */
  297. #define SNOOP_SIZE_4KB 0x0B /* 4KB snoop size */
  298. #define SNOOP_SIZE_8KB 0x0C
  299. #define SNOOP_SIZE_16KB 0x0D
  300. #define SNOOP_SIZE_32KB 0x0E
  301. #define SNOOP_SIZE_64KB 0x0F
  302. #define SNOOP_SIZE_128KB 0x10
  303. #define SNOOP_SIZE_256KB 0x11
  304. #define SNOOP_SIZE_512KB 0x12
  305. #define SNOOP_SIZE_1MB 0x13
  306. #define SNOOP_SIZE_2MB 0x14
  307. #define SNOOP_SIZE_4MB 0x15
  308. #define SNOOP_SIZE_8MB 0x16
  309. #define SNOOP_SIZE_16MB 0x17
  310. #define SNOOP_SIZE_32MB 0x18
  311. #define SNOOP_SIZE_64MB 0x19
  312. #define SNOOP_SIZE_128MB 0x1A
  313. #define SNOOP_SIZE_256MB 0x1B
  314. #define SNOOP_SIZE_512MB 0x1C
  315. #define SNOOP_SIZE_1GB 0x1D
  316. #define SNOOP_SIZE_2GB 0x1E /* 2GB snoop size */
  317. /* pri_ctrl Register Bit Masks */
  318. #define PRI_CTRL_PRI_LVL1 0x0000000C
  319. #define PRI_CTRL_PRI_LVL0 0x00000003
  320. /* si_ctrl Register Bit Masks */
  321. #define SI_CTRL_ERR_DISABLE 0x00000010
  322. #define SI_CTRL_IDRC_DISABLE 0x00000008
  323. #define SI_CTRL_RD_SAFE_EN 0x00000004
  324. #define SI_CTRL_RD_PREFETCH_DISABLE 0x00000002
  325. #define SI_CTRL_RD_PREFEFETCH_VAL 0x00000001
  326. /* control Register Bit Masks */
  327. #define USB_CTRL_IOENB 0x00000004
  328. #define USB_CTRL_ULPI_INT0EN 0x00000001
  329. #define USB_CTRL_UTMI_PHY_EN 0x00000200
  330. #define USB_CTRL_USB_EN 0x00000004
  331. #define USB_CTRL_ULPI_PHY_CLK_SEL 0x00000400
  332. /* Endpoint Queue Head data struct
  333. * Rem: all the variables of qh are LittleEndian Mode
  334. * and NEXT_POINTER_MASK should operate on a LittleEndian, Phy Addr
  335. */
  336. struct ep_queue_head {
  337. u32 max_pkt_length; /* Mult(31-30) , Zlt(29) , Max Pkt len
  338. and IOS(15) */
  339. u32 curr_dtd_ptr; /* Current dTD Pointer(31-5) */
  340. u32 next_dtd_ptr; /* Next dTD Pointer(31-5), T(0) */
  341. u32 size_ioc_int_sts; /* Total bytes (30-16), IOC (15),
  342. MultO(11-10), STS (7-0) */
  343. u32 buff_ptr0; /* Buffer pointer Page 0 (31-12) */
  344. u32 buff_ptr1; /* Buffer pointer Page 1 (31-12) */
  345. u32 buff_ptr2; /* Buffer pointer Page 2 (31-12) */
  346. u32 buff_ptr3; /* Buffer pointer Page 3 (31-12) */
  347. u32 buff_ptr4; /* Buffer pointer Page 4 (31-12) */
  348. u32 res1;
  349. u8 setup_buffer[8]; /* Setup data 8 bytes */
  350. u32 res2[4];
  351. };
  352. /* Endpoint Queue Head Bit Masks */
  353. #define EP_QUEUE_HEAD_MULT_POS 30
  354. #define EP_QUEUE_HEAD_ZLT_SEL 0x20000000
  355. #define EP_QUEUE_HEAD_MAX_PKT_LEN_POS 16
  356. #define EP_QUEUE_HEAD_MAX_PKT_LEN(ep_info) (((ep_info)>>16)&0x07ff)
  357. #define EP_QUEUE_HEAD_IOS 0x00008000
  358. #define EP_QUEUE_HEAD_NEXT_TERMINATE 0x00000001
  359. #define EP_QUEUE_HEAD_IOC 0x00008000
  360. #define EP_QUEUE_HEAD_MULTO 0x00000C00
  361. #define EP_QUEUE_HEAD_STATUS_HALT 0x00000040
  362. #define EP_QUEUE_HEAD_STATUS_ACTIVE 0x00000080
  363. #define EP_QUEUE_CURRENT_OFFSET_MASK 0x00000FFF
  364. #define EP_QUEUE_HEAD_NEXT_POINTER_MASK 0xFFFFFFE0
  365. #define EP_QUEUE_FRINDEX_MASK 0x000007FF
  366. #define EP_MAX_LENGTH_TRANSFER 0x4000
  367. /* Endpoint Transfer Descriptor data struct */
  368. /* Rem: all the variables of td are LittleEndian Mode */
  369. struct ep_td_struct {
  370. u32 next_td_ptr; /* Next TD pointer(31-5), T(0) set
  371. indicate invalid */
  372. u32 size_ioc_sts; /* Total bytes (30-16), IOC (15),
  373. MultO(11-10), STS (7-0) */
  374. u32 buff_ptr0; /* Buffer pointer Page 0 */
  375. u32 buff_ptr1; /* Buffer pointer Page 1 */
  376. u32 buff_ptr2; /* Buffer pointer Page 2 */
  377. u32 buff_ptr3; /* Buffer pointer Page 3 */
  378. u32 buff_ptr4; /* Buffer pointer Page 4 */
  379. u32 res;
  380. /* 32 bytes */
  381. dma_addr_t td_dma; /* dma address for this td */
  382. /* virtual address of next td specified in next_td_ptr */
  383. struct ep_td_struct *next_td_virt;
  384. };
  385. /* Endpoint Transfer Descriptor bit Masks */
  386. #define DTD_NEXT_TERMINATE 0x00000001
  387. #define DTD_IOC 0x00008000
  388. #define DTD_STATUS_ACTIVE 0x00000080
  389. #define DTD_STATUS_HALTED 0x00000040
  390. #define DTD_STATUS_DATA_BUFF_ERR 0x00000020
  391. #define DTD_STATUS_TRANSACTION_ERR 0x00000008
  392. #define DTD_RESERVED_FIELDS 0x80007300
  393. #define DTD_ADDR_MASK 0xFFFFFFE0
  394. #define DTD_PACKET_SIZE 0x7FFF0000
  395. #define DTD_LENGTH_BIT_POS 16
  396. #define DTD_ERROR_MASK (DTD_STATUS_HALTED | \
  397. DTD_STATUS_DATA_BUFF_ERR | \
  398. DTD_STATUS_TRANSACTION_ERR)
  399. /* Alignment requirements; must be a power of two */
  400. #define DTD_ALIGNMENT 0x20
  401. #define QH_ALIGNMENT 2048
  402. /* Controller dma boundary */
  403. #define UDC_DMA_BOUNDARY 0x1000
  404. /*-------------------------------------------------------------------------*/
  405. /* ### driver private data
  406. */
  407. struct fsl_req {
  408. struct usb_request req;
  409. struct list_head queue;
  410. /* ep_queue() func will add
  411. a request->queue into a udc_ep->queue 'd tail */
  412. struct fsl_ep *ep;
  413. unsigned mapped:1;
  414. struct ep_td_struct *head, *tail; /* For dTD List
  415. cpu endian Virtual addr */
  416. unsigned int dtd_count;
  417. };
  418. #define REQ_UNCOMPLETE 1
  419. struct fsl_ep {
  420. struct usb_ep ep;
  421. struct list_head queue;
  422. struct fsl_udc *udc;
  423. struct ep_queue_head *qh;
  424. struct usb_gadget *gadget;
  425. char name[14];
  426. unsigned stopped:1;
  427. };
  428. #define EP_DIR_IN 1
  429. #define EP_DIR_OUT 0
  430. struct fsl_udc {
  431. struct usb_gadget gadget;
  432. struct usb_gadget_driver *driver;
  433. struct fsl_usb2_platform_data *pdata;
  434. struct completion *done; /* to make sure release() is done */
  435. struct fsl_ep *eps;
  436. unsigned int max_ep;
  437. unsigned int irq;
  438. struct usb_ctrlrequest local_setup_buff;
  439. spinlock_t lock;
  440. struct usb_phy *transceiver;
  441. unsigned softconnect:1;
  442. unsigned vbus_active:1;
  443. unsigned stopped:1;
  444. unsigned remote_wakeup:1;
  445. unsigned already_stopped:1;
  446. unsigned big_endian_desc:1;
  447. struct ep_queue_head *ep_qh; /* Endpoints Queue-Head */
  448. struct fsl_req *status_req; /* ep0 status request */
  449. struct dma_pool *td_pool; /* dma pool for DTD */
  450. enum fsl_usb2_phy_modes phy_mode;
  451. size_t ep_qh_size; /* size after alignment adjustment*/
  452. dma_addr_t ep_qh_dma; /* dma address of QH */
  453. u32 max_pipes; /* Device max pipes */
  454. u32 bus_reset; /* Device is bus resetting */
  455. u32 resume_state; /* USB state to resume */
  456. u32 usb_state; /* USB current state */
  457. u32 ep0_state; /* Endpoint zero state */
  458. u32 ep0_dir; /* Endpoint zero direction: can be
  459. USB_DIR_IN or USB_DIR_OUT */
  460. u8 device_address; /* Device USB address */
  461. };
  462. /*-------------------------------------------------------------------------*/
  463. #ifdef DEBUG
  464. #define DBG(fmt, args...) printk(KERN_DEBUG "[%s] " fmt "\n", \
  465. __func__, ## args)
  466. #else
  467. #define DBG(fmt, args...) do{}while(0)
  468. #endif
  469. #if 0
  470. static void dump_msg(const char *label, const u8 * buf, unsigned int length)
  471. {
  472. unsigned int start, num, i;
  473. char line[52], *p;
  474. if (length >= 512)
  475. return;
  476. DBG("%s, length %u:\n", label, length);
  477. start = 0;
  478. while (length > 0) {
  479. num = min(length, 16u);
  480. p = line;
  481. for (i = 0; i < num; ++i) {
  482. if (i == 8)
  483. *p++ = ' ';
  484. sprintf(p, " %02x", buf[i]);
  485. p += 3;
  486. }
  487. *p = 0;
  488. printk(KERN_DEBUG "%6x: %s\n", start, line);
  489. buf += num;
  490. start += num;
  491. length -= num;
  492. }
  493. }
  494. #endif
  495. #ifdef VERBOSE
  496. #define VDBG DBG
  497. #else
  498. #define VDBG(stuff...) do{}while(0)
  499. #endif
  500. #define ERR(stuff...) pr_err("udc: " stuff)
  501. #define WARNING(stuff...) pr_warning("udc: " stuff)
  502. #define INFO(stuff...) pr_info("udc: " stuff)
  503. /*-------------------------------------------------------------------------*/
  504. /* ### Add board specific defines here
  505. */
  506. /*
  507. * ### pipe direction macro from device view
  508. */
  509. #define USB_RECV 0 /* OUT EP */
  510. #define USB_SEND 1 /* IN EP */
  511. /*
  512. * ### internal used help routines.
  513. */
  514. #define ep_index(EP) ((EP)->ep.desc->bEndpointAddress&0xF)
  515. #define ep_maxpacket(EP) ((EP)->ep.maxpacket)
  516. #define ep_is_in(EP) ( (ep_index(EP) == 0) ? (EP->udc->ep0_dir == \
  517. USB_DIR_IN) : ((EP)->ep.desc->bEndpointAddress \
  518. & USB_DIR_IN)==USB_DIR_IN)
  519. #define get_ep_by_pipe(udc, pipe) ((pipe == 1)? &udc->eps[0]: \
  520. &udc->eps[pipe])
  521. #define get_pipe_by_windex(windex) ((windex & USB_ENDPOINT_NUMBER_MASK) \
  522. * 2 + ((windex & USB_DIR_IN) ? 1 : 0))
  523. #define get_pipe_by_ep(EP) (ep_index(EP) * 2 + ep_is_in(EP))
  524. static inline struct ep_queue_head *get_qh_by_ep(struct fsl_ep *ep)
  525. {
  526. /* we only have one ep0 structure but two queue heads */
  527. if (ep_index(ep) != 0)
  528. return ep->qh;
  529. else
  530. return &ep->udc->ep_qh[(ep->udc->ep0_dir ==
  531. USB_DIR_IN) ? 1 : 0];
  532. }
  533. struct platform_device;
  534. #ifdef CONFIG_ARCH_MXC
  535. int fsl_udc_clk_init(struct platform_device *pdev);
  536. int fsl_udc_clk_finalize(struct platform_device *pdev);
  537. void fsl_udc_clk_release(void);
  538. #else
  539. static inline int fsl_udc_clk_init(struct platform_device *pdev)
  540. {
  541. return 0;
  542. }
  543. static inline int fsl_udc_clk_finalize(struct platform_device *pdev)
  544. {
  545. return 0;
  546. }
  547. static inline void fsl_udc_clk_release(void)
  548. {
  549. }
  550. #endif
  551. #endif