dwc3-omap.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/module.h>
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/platform_data/dwc3-omap.h>
  45. #include <linux/usb/dwc3-omap.h>
  46. #include <linux/pm_runtime.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/ioport.h>
  49. #include <linux/io.h>
  50. #include <linux/of.h>
  51. #include <linux/of_platform.h>
  52. #include <linux/usb/otg.h>
  53. #include <linux/usb/nop-usb-xceiv.h>
  54. /*
  55. * All these registers belong to OMAP's Wrapper around the
  56. * DesignWare USB3 Core.
  57. */
  58. #define USBOTGSS_REVISION 0x0000
  59. #define USBOTGSS_SYSCONFIG 0x0010
  60. #define USBOTGSS_IRQ_EOI 0x0020
  61. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  62. #define USBOTGSS_IRQSTATUS_0 0x0028
  63. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  64. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  65. #define USBOTGSS_IRQSTATUS_RAW_1 0x0034
  66. #define USBOTGSS_IRQSTATUS_1 0x0038
  67. #define USBOTGSS_IRQENABLE_SET_1 0x003c
  68. #define USBOTGSS_IRQENABLE_CLR_1 0x0040
  69. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  70. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  71. #define USBOTGSS_MMRAM_OFFSET 0x0100
  72. #define USBOTGSS_FLADJ 0x0104
  73. #define USBOTGSS_DEBUG_CFG 0x0108
  74. #define USBOTGSS_DEBUG_DATA 0x010c
  75. /* SYSCONFIG REGISTER */
  76. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  77. /* IRQ_EOI REGISTER */
  78. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  79. /* IRQS0 BITS */
  80. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  81. /* IRQ1 BITS */
  82. #define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
  83. #define USBOTGSS_IRQ1_OEVT (1 << 16)
  84. #define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
  85. #define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
  86. #define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
  87. #define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
  88. #define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
  89. #define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
  90. #define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
  91. #define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
  92. /* UTMI_OTG_CTRL REGISTER */
  93. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  94. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  95. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  96. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  97. /* UTMI_OTG_STATUS REGISTER */
  98. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  99. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  100. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  101. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  102. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  103. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  104. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  105. struct dwc3_omap {
  106. /* device lock */
  107. spinlock_t lock;
  108. struct platform_device *usb2_phy;
  109. struct platform_device *usb3_phy;
  110. struct device *dev;
  111. int irq;
  112. void __iomem *base;
  113. void *context;
  114. u32 resource_size;
  115. u32 dma_status:1;
  116. };
  117. struct dwc3_omap *_omap;
  118. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  119. {
  120. return readl(base + offset);
  121. }
  122. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  123. {
  124. writel(value, base + offset);
  125. }
  126. void dwc3_omap_mailbox(enum omap_dwc3_vbus_id_status status)
  127. {
  128. u32 val;
  129. struct dwc3_omap *omap = _omap;
  130. switch (status) {
  131. case OMAP_DWC3_ID_GROUND:
  132. dev_dbg(omap->dev, "ID GND\n");
  133. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  134. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  135. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  136. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  137. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  138. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  139. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  140. break;
  141. case OMAP_DWC3_VBUS_VALID:
  142. dev_dbg(omap->dev, "VBUS Connect\n");
  143. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  144. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  145. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  146. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  147. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  148. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  149. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  150. break;
  151. case OMAP_DWC3_ID_FLOAT:
  152. case OMAP_DWC3_VBUS_OFF:
  153. dev_dbg(omap->dev, "VBUS Disconnect\n");
  154. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  155. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  156. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  157. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  158. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  159. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  160. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  161. break;
  162. default:
  163. dev_dbg(omap->dev, "ID float\n");
  164. }
  165. return;
  166. }
  167. EXPORT_SYMBOL_GPL(dwc3_omap_mailbox);
  168. static int dwc3_omap_register_phys(struct dwc3_omap *omap)
  169. {
  170. struct nop_usb_xceiv_platform_data pdata;
  171. struct platform_device *pdev;
  172. int ret;
  173. memset(&pdata, 0x00, sizeof(pdata));
  174. pdev = platform_device_alloc("nop_usb_xceiv", PLATFORM_DEVID_AUTO);
  175. if (!pdev)
  176. return -ENOMEM;
  177. omap->usb2_phy = pdev;
  178. pdata.type = USB_PHY_TYPE_USB2;
  179. ret = platform_device_add_data(omap->usb2_phy, &pdata, sizeof(pdata));
  180. if (ret)
  181. goto err1;
  182. pdev = platform_device_alloc("nop_usb_xceiv", PLATFORM_DEVID_AUTO);
  183. if (!pdev) {
  184. ret = -ENOMEM;
  185. goto err1;
  186. }
  187. omap->usb3_phy = pdev;
  188. pdata.type = USB_PHY_TYPE_USB3;
  189. ret = platform_device_add_data(omap->usb3_phy, &pdata, sizeof(pdata));
  190. if (ret)
  191. goto err2;
  192. ret = platform_device_add(omap->usb2_phy);
  193. if (ret)
  194. goto err2;
  195. ret = platform_device_add(omap->usb3_phy);
  196. if (ret)
  197. goto err3;
  198. return 0;
  199. err3:
  200. platform_device_del(omap->usb2_phy);
  201. err2:
  202. platform_device_put(omap->usb3_phy);
  203. err1:
  204. platform_device_put(omap->usb2_phy);
  205. return ret;
  206. }
  207. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  208. {
  209. struct dwc3_omap *omap = _omap;
  210. u32 reg;
  211. spin_lock(&omap->lock);
  212. reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
  213. if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
  214. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  215. omap->dma_status = false;
  216. }
  217. if (reg & USBOTGSS_IRQ1_OEVT)
  218. dev_dbg(omap->dev, "OTG Event\n");
  219. if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
  220. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  221. if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
  222. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  223. if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
  224. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  225. if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
  226. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  227. if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
  228. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  229. if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
  230. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  231. if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
  232. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  233. if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
  234. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  235. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
  236. reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
  237. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
  238. spin_unlock(&omap->lock);
  239. return IRQ_HANDLED;
  240. }
  241. static int dwc3_omap_remove_core(struct device *dev, void *c)
  242. {
  243. struct platform_device *pdev = to_platform_device(dev);
  244. platform_device_unregister(pdev);
  245. return 0;
  246. }
  247. static int dwc3_omap_probe(struct platform_device *pdev)
  248. {
  249. struct dwc3_omap_data *pdata = pdev->dev.platform_data;
  250. struct device_node *node = pdev->dev.of_node;
  251. struct dwc3_omap *omap;
  252. struct resource *res;
  253. struct device *dev = &pdev->dev;
  254. int size;
  255. int ret = -ENOMEM;
  256. int irq;
  257. const u32 *utmi_mode;
  258. u32 reg;
  259. void __iomem *base;
  260. void *context;
  261. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  262. if (!omap) {
  263. dev_err(dev, "not enough memory\n");
  264. return -ENOMEM;
  265. }
  266. platform_set_drvdata(pdev, omap);
  267. irq = platform_get_irq(pdev, 1);
  268. if (irq < 0) {
  269. dev_err(dev, "missing IRQ resource\n");
  270. return -EINVAL;
  271. }
  272. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  273. if (!res) {
  274. dev_err(dev, "missing memory base resource\n");
  275. return -EINVAL;
  276. }
  277. base = devm_ioremap_nocache(dev, res->start, resource_size(res));
  278. if (!base) {
  279. dev_err(dev, "ioremap failed\n");
  280. return -ENOMEM;
  281. }
  282. ret = dwc3_omap_register_phys(omap);
  283. if (ret) {
  284. dev_err(dev, "couldn't register PHYs\n");
  285. return ret;
  286. }
  287. context = devm_kzalloc(dev, resource_size(res), GFP_KERNEL);
  288. if (!context) {
  289. dev_err(dev, "couldn't allocate dwc3 context memory\n");
  290. return -ENOMEM;
  291. }
  292. spin_lock_init(&omap->lock);
  293. omap->resource_size = resource_size(res);
  294. omap->context = context;
  295. omap->dev = dev;
  296. omap->irq = irq;
  297. omap->base = base;
  298. /*
  299. * REVISIT if we ever have two instances of the wrapper, we will be
  300. * in big trouble
  301. */
  302. _omap = omap;
  303. pm_runtime_enable(dev);
  304. ret = pm_runtime_get_sync(dev);
  305. if (ret < 0) {
  306. dev_err(dev, "get_sync failed with err %d\n", ret);
  307. return ret;
  308. }
  309. reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  310. utmi_mode = of_get_property(node, "utmi-mode", &size);
  311. if (utmi_mode && size == sizeof(*utmi_mode)) {
  312. reg |= *utmi_mode;
  313. } else {
  314. if (!pdata) {
  315. dev_dbg(dev, "missing platform data\n");
  316. } else {
  317. switch (pdata->utmi_mode) {
  318. case DWC3_OMAP_UTMI_MODE_SW:
  319. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  320. break;
  321. case DWC3_OMAP_UTMI_MODE_HW:
  322. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  323. break;
  324. default:
  325. dev_dbg(dev, "UNKNOWN utmi mode %d\n",
  326. pdata->utmi_mode);
  327. }
  328. }
  329. }
  330. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
  331. /* check the DMA Status */
  332. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  333. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  334. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  335. "dwc3-omap", omap);
  336. if (ret) {
  337. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  338. omap->irq, ret);
  339. return ret;
  340. }
  341. /* enable all IRQs */
  342. reg = USBOTGSS_IRQO_COREIRQ_ST;
  343. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
  344. reg = (USBOTGSS_IRQ1_OEVT |
  345. USBOTGSS_IRQ1_DRVVBUS_RISE |
  346. USBOTGSS_IRQ1_CHRGVBUS_RISE |
  347. USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
  348. USBOTGSS_IRQ1_IDPULLUP_RISE |
  349. USBOTGSS_IRQ1_DRVVBUS_FALL |
  350. USBOTGSS_IRQ1_CHRGVBUS_FALL |
  351. USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
  352. USBOTGSS_IRQ1_IDPULLUP_FALL);
  353. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
  354. if (node) {
  355. ret = of_platform_populate(node, NULL, NULL, dev);
  356. if (ret) {
  357. dev_err(&pdev->dev,
  358. "failed to add create dwc3 core\n");
  359. return ret;
  360. }
  361. }
  362. return 0;
  363. }
  364. static int dwc3_omap_remove(struct platform_device *pdev)
  365. {
  366. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  367. platform_device_unregister(omap->usb2_phy);
  368. platform_device_unregister(omap->usb3_phy);
  369. pm_runtime_put_sync(&pdev->dev);
  370. pm_runtime_disable(&pdev->dev);
  371. device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
  372. return 0;
  373. }
  374. static const struct of_device_id of_dwc3_match[] = {
  375. {
  376. "ti,dwc3",
  377. },
  378. { },
  379. };
  380. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  381. static struct platform_driver dwc3_omap_driver = {
  382. .probe = dwc3_omap_probe,
  383. .remove = dwc3_omap_remove,
  384. .driver = {
  385. .name = "omap-dwc3",
  386. .of_match_table = of_dwc3_match,
  387. },
  388. };
  389. module_platform_driver(dwc3_omap_driver);
  390. MODULE_ALIAS("platform:omap-dwc3");
  391. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  392. MODULE_LICENSE("Dual BSD/GPL");
  393. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");