uartlite.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /*
  2. * uartlite.c: Serial driver for Xilinx uartlite serial controller
  3. *
  4. * Copyright (C) 2006 Peter Korsgaard <jacmet@sunsite.dk>
  5. * Copyright (C) 2007 Secret Lab Technologies Ltd.
  6. *
  7. * This file is licensed under the terms of the GNU General Public License
  8. * version 2. This program is licensed "as is" without any warranty of any
  9. * kind, whether express or implied.
  10. */
  11. #include <linux/platform_device.h>
  12. #include <linux/module.h>
  13. #include <linux/console.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_core.h>
  16. #include <linux/tty.h>
  17. #include <linux/tty_flip.h>
  18. #include <linux/delay.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/of.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_device.h>
  25. #include <linux/of_platform.h>
  26. #define ULITE_NAME "ttyUL"
  27. #define ULITE_MAJOR 204
  28. #define ULITE_MINOR 187
  29. #define ULITE_NR_UARTS 4
  30. /* ---------------------------------------------------------------------
  31. * Register definitions
  32. *
  33. * For register details see datasheet:
  34. * http://www.xilinx.com/support/documentation/ip_documentation/opb_uartlite.pdf
  35. */
  36. #define ULITE_RX 0x00
  37. #define ULITE_TX 0x04
  38. #define ULITE_STATUS 0x08
  39. #define ULITE_CONTROL 0x0c
  40. #define ULITE_REGION 16
  41. #define ULITE_STATUS_RXVALID 0x01
  42. #define ULITE_STATUS_RXFULL 0x02
  43. #define ULITE_STATUS_TXEMPTY 0x04
  44. #define ULITE_STATUS_TXFULL 0x08
  45. #define ULITE_STATUS_IE 0x10
  46. #define ULITE_STATUS_OVERRUN 0x20
  47. #define ULITE_STATUS_FRAME 0x40
  48. #define ULITE_STATUS_PARITY 0x80
  49. #define ULITE_CONTROL_RST_TX 0x01
  50. #define ULITE_CONTROL_RST_RX 0x02
  51. #define ULITE_CONTROL_IE 0x10
  52. struct uartlite_reg_ops {
  53. u32 (*in)(void __iomem *addr);
  54. void (*out)(u32 val, void __iomem *addr);
  55. };
  56. static u32 uartlite_inbe32(void __iomem *addr)
  57. {
  58. return ioread32be(addr);
  59. }
  60. static void uartlite_outbe32(u32 val, void __iomem *addr)
  61. {
  62. iowrite32be(val, addr);
  63. }
  64. static struct uartlite_reg_ops uartlite_be = {
  65. .in = uartlite_inbe32,
  66. .out = uartlite_outbe32,
  67. };
  68. static u32 uartlite_inle32(void __iomem *addr)
  69. {
  70. return ioread32(addr);
  71. }
  72. static void uartlite_outle32(u32 val, void __iomem *addr)
  73. {
  74. iowrite32(val, addr);
  75. }
  76. static struct uartlite_reg_ops uartlite_le = {
  77. .in = uartlite_inle32,
  78. .out = uartlite_outle32,
  79. };
  80. static inline u32 uart_in32(u32 offset, struct uart_port *port)
  81. {
  82. struct uartlite_reg_ops *reg_ops = port->private_data;
  83. return reg_ops->in(port->membase + offset);
  84. }
  85. static inline void uart_out32(u32 val, u32 offset, struct uart_port *port)
  86. {
  87. struct uartlite_reg_ops *reg_ops = port->private_data;
  88. reg_ops->out(val, port->membase + offset);
  89. }
  90. static struct uart_port ulite_ports[ULITE_NR_UARTS];
  91. /* ---------------------------------------------------------------------
  92. * Core UART driver operations
  93. */
  94. static int ulite_receive(struct uart_port *port, int stat)
  95. {
  96. struct tty_port *tport = &port->state->port;
  97. unsigned char ch = 0;
  98. char flag = TTY_NORMAL;
  99. if ((stat & (ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
  100. | ULITE_STATUS_FRAME)) == 0)
  101. return 0;
  102. /* stats */
  103. if (stat & ULITE_STATUS_RXVALID) {
  104. port->icount.rx++;
  105. ch = uart_in32(ULITE_RX, port);
  106. if (stat & ULITE_STATUS_PARITY)
  107. port->icount.parity++;
  108. }
  109. if (stat & ULITE_STATUS_OVERRUN)
  110. port->icount.overrun++;
  111. if (stat & ULITE_STATUS_FRAME)
  112. port->icount.frame++;
  113. /* drop byte with parity error if IGNPAR specificed */
  114. if (stat & port->ignore_status_mask & ULITE_STATUS_PARITY)
  115. stat &= ~ULITE_STATUS_RXVALID;
  116. stat &= port->read_status_mask;
  117. if (stat & ULITE_STATUS_PARITY)
  118. flag = TTY_PARITY;
  119. stat &= ~port->ignore_status_mask;
  120. if (stat & ULITE_STATUS_RXVALID)
  121. tty_insert_flip_char(tport, ch, flag);
  122. if (stat & ULITE_STATUS_FRAME)
  123. tty_insert_flip_char(tport, 0, TTY_FRAME);
  124. if (stat & ULITE_STATUS_OVERRUN)
  125. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  126. return 1;
  127. }
  128. static int ulite_transmit(struct uart_port *port, int stat)
  129. {
  130. struct circ_buf *xmit = &port->state->xmit;
  131. if (stat & ULITE_STATUS_TXFULL)
  132. return 0;
  133. if (port->x_char) {
  134. uart_out32(port->x_char, ULITE_TX, port);
  135. port->x_char = 0;
  136. port->icount.tx++;
  137. return 1;
  138. }
  139. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  140. return 0;
  141. uart_out32(xmit->buf[xmit->tail], ULITE_TX, port);
  142. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE-1);
  143. port->icount.tx++;
  144. /* wake up */
  145. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  146. uart_write_wakeup(port);
  147. return 1;
  148. }
  149. static irqreturn_t ulite_isr(int irq, void *dev_id)
  150. {
  151. struct uart_port *port = dev_id;
  152. int busy, n = 0;
  153. do {
  154. int stat = uart_in32(ULITE_STATUS, port);
  155. busy = ulite_receive(port, stat);
  156. busy |= ulite_transmit(port, stat);
  157. n++;
  158. } while (busy);
  159. /* work done? */
  160. if (n > 1) {
  161. tty_flip_buffer_push(&port->state->port);
  162. return IRQ_HANDLED;
  163. } else {
  164. return IRQ_NONE;
  165. }
  166. }
  167. static unsigned int ulite_tx_empty(struct uart_port *port)
  168. {
  169. unsigned long flags;
  170. unsigned int ret;
  171. spin_lock_irqsave(&port->lock, flags);
  172. ret = uart_in32(ULITE_STATUS, port);
  173. spin_unlock_irqrestore(&port->lock, flags);
  174. return ret & ULITE_STATUS_TXEMPTY ? TIOCSER_TEMT : 0;
  175. }
  176. static unsigned int ulite_get_mctrl(struct uart_port *port)
  177. {
  178. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  179. }
  180. static void ulite_set_mctrl(struct uart_port *port, unsigned int mctrl)
  181. {
  182. /* N/A */
  183. }
  184. static void ulite_stop_tx(struct uart_port *port)
  185. {
  186. /* N/A */
  187. }
  188. static void ulite_start_tx(struct uart_port *port)
  189. {
  190. ulite_transmit(port, uart_in32(ULITE_STATUS, port));
  191. }
  192. static void ulite_stop_rx(struct uart_port *port)
  193. {
  194. /* don't forward any more data (like !CREAD) */
  195. port->ignore_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
  196. | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
  197. }
  198. static void ulite_enable_ms(struct uart_port *port)
  199. {
  200. /* N/A */
  201. }
  202. static void ulite_break_ctl(struct uart_port *port, int ctl)
  203. {
  204. /* N/A */
  205. }
  206. static int ulite_startup(struct uart_port *port)
  207. {
  208. int ret;
  209. ret = request_irq(port->irq, ulite_isr, IRQF_SHARED, "uartlite", port);
  210. if (ret)
  211. return ret;
  212. uart_out32(ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX,
  213. ULITE_CONTROL, port);
  214. uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
  215. return 0;
  216. }
  217. static void ulite_shutdown(struct uart_port *port)
  218. {
  219. uart_out32(0, ULITE_CONTROL, port);
  220. uart_in32(ULITE_CONTROL, port); /* dummy */
  221. free_irq(port->irq, port);
  222. }
  223. static void ulite_set_termios(struct uart_port *port, struct ktermios *termios,
  224. struct ktermios *old)
  225. {
  226. unsigned long flags;
  227. unsigned int baud;
  228. spin_lock_irqsave(&port->lock, flags);
  229. port->read_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
  230. | ULITE_STATUS_TXFULL;
  231. if (termios->c_iflag & INPCK)
  232. port->read_status_mask |=
  233. ULITE_STATUS_PARITY | ULITE_STATUS_FRAME;
  234. port->ignore_status_mask = 0;
  235. if (termios->c_iflag & IGNPAR)
  236. port->ignore_status_mask |= ULITE_STATUS_PARITY
  237. | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
  238. /* ignore all characters if CREAD is not set */
  239. if ((termios->c_cflag & CREAD) == 0)
  240. port->ignore_status_mask |=
  241. ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
  242. | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
  243. /* update timeout */
  244. baud = uart_get_baud_rate(port, termios, old, 0, 460800);
  245. uart_update_timeout(port, termios->c_cflag, baud);
  246. spin_unlock_irqrestore(&port->lock, flags);
  247. }
  248. static const char *ulite_type(struct uart_port *port)
  249. {
  250. return port->type == PORT_UARTLITE ? "uartlite" : NULL;
  251. }
  252. static void ulite_release_port(struct uart_port *port)
  253. {
  254. release_mem_region(port->mapbase, ULITE_REGION);
  255. iounmap(port->membase);
  256. port->membase = NULL;
  257. }
  258. static int ulite_request_port(struct uart_port *port)
  259. {
  260. int ret;
  261. pr_debug("ulite console: port=%p; port->mapbase=%llx\n",
  262. port, (unsigned long long) port->mapbase);
  263. if (!request_mem_region(port->mapbase, ULITE_REGION, "uartlite")) {
  264. dev_err(port->dev, "Memory region busy\n");
  265. return -EBUSY;
  266. }
  267. port->membase = ioremap(port->mapbase, ULITE_REGION);
  268. if (!port->membase) {
  269. dev_err(port->dev, "Unable to map registers\n");
  270. release_mem_region(port->mapbase, ULITE_REGION);
  271. return -EBUSY;
  272. }
  273. port->private_data = &uartlite_be;
  274. ret = uart_in32(ULITE_CONTROL, port);
  275. uart_out32(ULITE_CONTROL_RST_TX, ULITE_CONTROL, port);
  276. ret = uart_in32(ULITE_STATUS, port);
  277. /* Endianess detection */
  278. if ((ret & ULITE_STATUS_TXEMPTY) != ULITE_STATUS_TXEMPTY)
  279. port->private_data = &uartlite_le;
  280. return 0;
  281. }
  282. static void ulite_config_port(struct uart_port *port, int flags)
  283. {
  284. if (!ulite_request_port(port))
  285. port->type = PORT_UARTLITE;
  286. }
  287. static int ulite_verify_port(struct uart_port *port, struct serial_struct *ser)
  288. {
  289. /* we don't want the core code to modify any port params */
  290. return -EINVAL;
  291. }
  292. #ifdef CONFIG_CONSOLE_POLL
  293. static int ulite_get_poll_char(struct uart_port *port)
  294. {
  295. if (!(uart_in32(ULITE_STATUS, port) & ULITE_STATUS_RXVALID))
  296. return NO_POLL_CHAR;
  297. return uart_in32(ULITE_RX, port);
  298. }
  299. static void ulite_put_poll_char(struct uart_port *port, unsigned char ch)
  300. {
  301. while (uart_in32(ULITE_STATUS, port) & ULITE_STATUS_TXFULL)
  302. cpu_relax();
  303. /* write char to device */
  304. uart_out32(ch, ULITE_TX, port);
  305. }
  306. #endif
  307. static struct uart_ops ulite_ops = {
  308. .tx_empty = ulite_tx_empty,
  309. .set_mctrl = ulite_set_mctrl,
  310. .get_mctrl = ulite_get_mctrl,
  311. .stop_tx = ulite_stop_tx,
  312. .start_tx = ulite_start_tx,
  313. .stop_rx = ulite_stop_rx,
  314. .enable_ms = ulite_enable_ms,
  315. .break_ctl = ulite_break_ctl,
  316. .startup = ulite_startup,
  317. .shutdown = ulite_shutdown,
  318. .set_termios = ulite_set_termios,
  319. .type = ulite_type,
  320. .release_port = ulite_release_port,
  321. .request_port = ulite_request_port,
  322. .config_port = ulite_config_port,
  323. .verify_port = ulite_verify_port,
  324. #ifdef CONFIG_CONSOLE_POLL
  325. .poll_get_char = ulite_get_poll_char,
  326. .poll_put_char = ulite_put_poll_char,
  327. #endif
  328. };
  329. /* ---------------------------------------------------------------------
  330. * Console driver operations
  331. */
  332. #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
  333. static void ulite_console_wait_tx(struct uart_port *port)
  334. {
  335. int i;
  336. u8 val;
  337. /* Spin waiting for TX fifo to have space available */
  338. for (i = 0; i < 100000; i++) {
  339. val = uart_in32(ULITE_STATUS, port);
  340. if ((val & ULITE_STATUS_TXFULL) == 0)
  341. break;
  342. cpu_relax();
  343. }
  344. }
  345. static void ulite_console_putchar(struct uart_port *port, int ch)
  346. {
  347. ulite_console_wait_tx(port);
  348. uart_out32(ch, ULITE_TX, port);
  349. }
  350. static void ulite_console_write(struct console *co, const char *s,
  351. unsigned int count)
  352. {
  353. struct uart_port *port = &ulite_ports[co->index];
  354. unsigned long flags;
  355. unsigned int ier;
  356. int locked = 1;
  357. if (oops_in_progress) {
  358. locked = spin_trylock_irqsave(&port->lock, flags);
  359. } else
  360. spin_lock_irqsave(&port->lock, flags);
  361. /* save and disable interrupt */
  362. ier = uart_in32(ULITE_STATUS, port) & ULITE_STATUS_IE;
  363. uart_out32(0, ULITE_CONTROL, port);
  364. uart_console_write(port, s, count, ulite_console_putchar);
  365. ulite_console_wait_tx(port);
  366. /* restore interrupt state */
  367. if (ier)
  368. uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
  369. if (locked)
  370. spin_unlock_irqrestore(&port->lock, flags);
  371. }
  372. static int ulite_console_setup(struct console *co, char *options)
  373. {
  374. struct uart_port *port;
  375. int baud = 9600;
  376. int bits = 8;
  377. int parity = 'n';
  378. int flow = 'n';
  379. if (co->index < 0 || co->index >= ULITE_NR_UARTS)
  380. return -EINVAL;
  381. port = &ulite_ports[co->index];
  382. /* Has the device been initialized yet? */
  383. if (!port->mapbase) {
  384. pr_debug("console on ttyUL%i not present\n", co->index);
  385. return -ENODEV;
  386. }
  387. /* not initialized yet? */
  388. if (!port->membase) {
  389. if (ulite_request_port(port))
  390. return -ENODEV;
  391. }
  392. if (options)
  393. uart_parse_options(options, &baud, &parity, &bits, &flow);
  394. return uart_set_options(port, co, baud, parity, bits, flow);
  395. }
  396. static struct uart_driver ulite_uart_driver;
  397. static struct console ulite_console = {
  398. .name = ULITE_NAME,
  399. .write = ulite_console_write,
  400. .device = uart_console_device,
  401. .setup = ulite_console_setup,
  402. .flags = CON_PRINTBUFFER,
  403. .index = -1, /* Specified on the cmdline (e.g. console=ttyUL0 ) */
  404. .data = &ulite_uart_driver,
  405. };
  406. static int __init ulite_console_init(void)
  407. {
  408. register_console(&ulite_console);
  409. return 0;
  410. }
  411. console_initcall(ulite_console_init);
  412. #endif /* CONFIG_SERIAL_UARTLITE_CONSOLE */
  413. static struct uart_driver ulite_uart_driver = {
  414. .owner = THIS_MODULE,
  415. .driver_name = "uartlite",
  416. .dev_name = ULITE_NAME,
  417. .major = ULITE_MAJOR,
  418. .minor = ULITE_MINOR,
  419. .nr = ULITE_NR_UARTS,
  420. #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
  421. .cons = &ulite_console,
  422. #endif
  423. };
  424. /* ---------------------------------------------------------------------
  425. * Port assignment functions (mapping devices to uart_port structures)
  426. */
  427. /** ulite_assign: register a uartlite device with the driver
  428. *
  429. * @dev: pointer to device structure
  430. * @id: requested id number. Pass -1 for automatic port assignment
  431. * @base: base address of uartlite registers
  432. * @irq: irq number for uartlite
  433. *
  434. * Returns: 0 on success, <0 otherwise
  435. */
  436. static int ulite_assign(struct device *dev, int id, u32 base, int irq)
  437. {
  438. struct uart_port *port;
  439. int rc;
  440. /* if id = -1; then scan for a free id and use that */
  441. if (id < 0) {
  442. for (id = 0; id < ULITE_NR_UARTS; id++)
  443. if (ulite_ports[id].mapbase == 0)
  444. break;
  445. }
  446. if (id < 0 || id >= ULITE_NR_UARTS) {
  447. dev_err(dev, "%s%i too large\n", ULITE_NAME, id);
  448. return -EINVAL;
  449. }
  450. if ((ulite_ports[id].mapbase) && (ulite_ports[id].mapbase != base)) {
  451. dev_err(dev, "cannot assign to %s%i; it is already in use\n",
  452. ULITE_NAME, id);
  453. return -EBUSY;
  454. }
  455. port = &ulite_ports[id];
  456. spin_lock_init(&port->lock);
  457. port->fifosize = 16;
  458. port->regshift = 2;
  459. port->iotype = UPIO_MEM;
  460. port->iobase = 1; /* mark port in use */
  461. port->mapbase = base;
  462. port->membase = NULL;
  463. port->ops = &ulite_ops;
  464. port->irq = irq;
  465. port->flags = UPF_BOOT_AUTOCONF;
  466. port->dev = dev;
  467. port->type = PORT_UNKNOWN;
  468. port->line = id;
  469. dev_set_drvdata(dev, port);
  470. /* Register the port */
  471. rc = uart_add_one_port(&ulite_uart_driver, port);
  472. if (rc) {
  473. dev_err(dev, "uart_add_one_port() failed; err=%i\n", rc);
  474. port->mapbase = 0;
  475. dev_set_drvdata(dev, NULL);
  476. return rc;
  477. }
  478. return 0;
  479. }
  480. /** ulite_release: register a uartlite device with the driver
  481. *
  482. * @dev: pointer to device structure
  483. */
  484. static int ulite_release(struct device *dev)
  485. {
  486. struct uart_port *port = dev_get_drvdata(dev);
  487. int rc = 0;
  488. if (port) {
  489. rc = uart_remove_one_port(&ulite_uart_driver, port);
  490. dev_set_drvdata(dev, NULL);
  491. port->mapbase = 0;
  492. }
  493. return rc;
  494. }
  495. /* ---------------------------------------------------------------------
  496. * Platform bus binding
  497. */
  498. #if defined(CONFIG_OF)
  499. /* Match table for of_platform binding */
  500. static struct of_device_id ulite_of_match[] = {
  501. { .compatible = "xlnx,opb-uartlite-1.00.b", },
  502. { .compatible = "xlnx,xps-uartlite-1.00.a", },
  503. {}
  504. };
  505. MODULE_DEVICE_TABLE(of, ulite_of_match);
  506. #endif /* CONFIG_OF */
  507. static int ulite_probe(struct platform_device *pdev)
  508. {
  509. struct resource *res, *res2;
  510. int id = pdev->id;
  511. #ifdef CONFIG_OF
  512. const __be32 *prop;
  513. prop = of_get_property(pdev->dev.of_node, "port-number", NULL);
  514. if (prop)
  515. id = be32_to_cpup(prop);
  516. #endif
  517. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  518. if (!res)
  519. return -ENODEV;
  520. res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  521. if (!res2)
  522. return -ENODEV;
  523. return ulite_assign(&pdev->dev, id, res->start, res2->start);
  524. }
  525. static int ulite_remove(struct platform_device *pdev)
  526. {
  527. return ulite_release(&pdev->dev);
  528. }
  529. /* work with hotplug and coldplug */
  530. MODULE_ALIAS("platform:uartlite");
  531. static struct platform_driver ulite_platform_driver = {
  532. .probe = ulite_probe,
  533. .remove = ulite_remove,
  534. .driver = {
  535. .owner = THIS_MODULE,
  536. .name = "uartlite",
  537. .of_match_table = of_match_ptr(ulite_of_match),
  538. },
  539. };
  540. /* ---------------------------------------------------------------------
  541. * Module setup/teardown
  542. */
  543. static int __init ulite_init(void)
  544. {
  545. int ret;
  546. pr_debug("uartlite: calling uart_register_driver()\n");
  547. ret = uart_register_driver(&ulite_uart_driver);
  548. if (ret)
  549. goto err_uart;
  550. pr_debug("uartlite: calling platform_driver_register()\n");
  551. ret = platform_driver_register(&ulite_platform_driver);
  552. if (ret)
  553. goto err_plat;
  554. return 0;
  555. err_plat:
  556. uart_unregister_driver(&ulite_uart_driver);
  557. err_uart:
  558. pr_err("registering uartlite driver failed: err=%i", ret);
  559. return ret;
  560. }
  561. static void __exit ulite_exit(void)
  562. {
  563. platform_driver_unregister(&ulite_platform_driver);
  564. uart_unregister_driver(&ulite_uart_driver);
  565. }
  566. module_init(ulite_init);
  567. module_exit(ulite_exit);
  568. MODULE_AUTHOR("Peter Korsgaard <jacmet@sunsite.dk>");
  569. MODULE_DESCRIPTION("Xilinx uartlite serial driver");
  570. MODULE_LICENSE("GPL");