omap-serial.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <linux/platform_data/serial-omap.h>
  43. #define OMAP_MAX_HSUART_PORTS 6
  44. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  45. #define OMAP_UART_REV_42 0x0402
  46. #define OMAP_UART_REV_46 0x0406
  47. #define OMAP_UART_REV_52 0x0502
  48. #define OMAP_UART_REV_63 0x0603
  49. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  50. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  51. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  52. /* SCR register bitmasks */
  53. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  54. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  55. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  56. /* FCR register bitmasks */
  57. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  58. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  59. /* MVR register bitmasks */
  60. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  61. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  62. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  63. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  64. #define OMAP_UART_MVR_MAJ_MASK 0x700
  65. #define OMAP_UART_MVR_MAJ_SHIFT 8
  66. #define OMAP_UART_MVR_MIN_MASK 0x3f
  67. #define OMAP_UART_DMA_CH_FREE -1
  68. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  69. #define OMAP_MODE13X_SPEED 230400
  70. /* WER = 0x7F
  71. * Enable module level wakeup in WER reg
  72. */
  73. #define OMAP_UART_WER_MOD_WKUP 0X7F
  74. /* Enable XON/XOFF flow control on output */
  75. #define OMAP_UART_SW_TX 0x08
  76. /* Enable XON/XOFF flow control on input */
  77. #define OMAP_UART_SW_RX 0x02
  78. #define OMAP_UART_SW_CLR 0xF0
  79. #define OMAP_UART_TCR_TRIG 0x0F
  80. struct uart_omap_dma {
  81. u8 uart_dma_tx;
  82. u8 uart_dma_rx;
  83. int rx_dma_channel;
  84. int tx_dma_channel;
  85. dma_addr_t rx_buf_dma_phys;
  86. dma_addr_t tx_buf_dma_phys;
  87. unsigned int uart_base;
  88. /*
  89. * Buffer for rx dma.It is not required for tx because the buffer
  90. * comes from port structure.
  91. */
  92. unsigned char *rx_buf;
  93. unsigned int prev_rx_dma_pos;
  94. int tx_buf_size;
  95. int tx_dma_used;
  96. int rx_dma_used;
  97. spinlock_t tx_lock;
  98. spinlock_t rx_lock;
  99. /* timer to poll activity on rx dma */
  100. struct timer_list rx_timer;
  101. unsigned int rx_buf_size;
  102. unsigned int rx_poll_rate;
  103. unsigned int rx_timeout;
  104. };
  105. struct uart_omap_port {
  106. struct uart_port port;
  107. struct uart_omap_dma uart_dma;
  108. struct device *dev;
  109. unsigned char ier;
  110. unsigned char lcr;
  111. unsigned char mcr;
  112. unsigned char fcr;
  113. unsigned char efr;
  114. unsigned char dll;
  115. unsigned char dlh;
  116. unsigned char mdr1;
  117. unsigned char scr;
  118. int use_dma;
  119. /*
  120. * Some bits in registers are cleared on a read, so they must
  121. * be saved whenever the register is read but the bits will not
  122. * be immediately processed.
  123. */
  124. unsigned int lsr_break_flag;
  125. unsigned char msr_saved_flags;
  126. char name[20];
  127. unsigned long port_activity;
  128. int context_loss_cnt;
  129. u32 errata;
  130. u8 wakeups_enabled;
  131. int DTR_gpio;
  132. int DTR_inverted;
  133. int DTR_active;
  134. struct pm_qos_request pm_qos_request;
  135. u32 latency;
  136. u32 calc_latency;
  137. struct work_struct qos_work;
  138. struct pinctrl *pins;
  139. };
  140. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  141. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  142. /* Forward declaration of functions */
  143. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  144. static struct workqueue_struct *serial_omap_uart_wq;
  145. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  146. {
  147. offset <<= up->port.regshift;
  148. return readw(up->port.membase + offset);
  149. }
  150. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  151. {
  152. offset <<= up->port.regshift;
  153. writew(value, up->port.membase + offset);
  154. }
  155. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  156. {
  157. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  158. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  159. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  160. serial_out(up, UART_FCR, 0);
  161. }
  162. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  163. {
  164. struct omap_uart_port_info *pdata = up->dev->platform_data;
  165. if (!pdata || !pdata->get_context_loss_count)
  166. return 0;
  167. return pdata->get_context_loss_count(up->dev);
  168. }
  169. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  170. {
  171. struct omap_uart_port_info *pdata = up->dev->platform_data;
  172. if (!pdata || !pdata->set_forceidle)
  173. return;
  174. pdata->set_forceidle(up->dev);
  175. }
  176. static void serial_omap_set_noidle(struct uart_omap_port *up)
  177. {
  178. struct omap_uart_port_info *pdata = up->dev->platform_data;
  179. if (!pdata || !pdata->set_noidle)
  180. return;
  181. pdata->set_noidle(up->dev);
  182. }
  183. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  184. {
  185. struct omap_uart_port_info *pdata = up->dev->platform_data;
  186. if (!pdata || !pdata->enable_wakeup)
  187. return;
  188. pdata->enable_wakeup(up->dev, enable);
  189. }
  190. /*
  191. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  192. * @port: uart port info
  193. * @baud: baudrate for which mode needs to be determined
  194. *
  195. * Returns true if baud rate is MODE16X and false if MODE13X
  196. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  197. * and Error Rates" determines modes not for all common baud rates.
  198. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  199. * table it's determined as 13x.
  200. */
  201. static bool
  202. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  203. {
  204. unsigned int n13 = port->uartclk / (13 * baud);
  205. unsigned int n16 = port->uartclk / (16 * baud);
  206. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  207. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  208. if(baudAbsDiff13 < 0)
  209. baudAbsDiff13 = -baudAbsDiff13;
  210. if(baudAbsDiff16 < 0)
  211. baudAbsDiff16 = -baudAbsDiff16;
  212. return (baudAbsDiff13 > baudAbsDiff16);
  213. }
  214. /*
  215. * serial_omap_get_divisor - calculate divisor value
  216. * @port: uart port info
  217. * @baud: baudrate for which divisor needs to be calculated.
  218. */
  219. static unsigned int
  220. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  221. {
  222. unsigned int divisor;
  223. if (!serial_omap_baud_is_mode16(port, baud))
  224. divisor = 13;
  225. else
  226. divisor = 16;
  227. return port->uartclk/(baud * divisor);
  228. }
  229. static void serial_omap_enable_ms(struct uart_port *port)
  230. {
  231. struct uart_omap_port *up = to_uart_omap_port(port);
  232. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  233. pm_runtime_get_sync(up->dev);
  234. up->ier |= UART_IER_MSI;
  235. serial_out(up, UART_IER, up->ier);
  236. pm_runtime_mark_last_busy(up->dev);
  237. pm_runtime_put_autosuspend(up->dev);
  238. }
  239. static void serial_omap_stop_tx(struct uart_port *port)
  240. {
  241. struct uart_omap_port *up = to_uart_omap_port(port);
  242. pm_runtime_get_sync(up->dev);
  243. if (up->ier & UART_IER_THRI) {
  244. up->ier &= ~UART_IER_THRI;
  245. serial_out(up, UART_IER, up->ier);
  246. }
  247. serial_omap_set_forceidle(up);
  248. pm_runtime_mark_last_busy(up->dev);
  249. pm_runtime_put_autosuspend(up->dev);
  250. }
  251. static void serial_omap_stop_rx(struct uart_port *port)
  252. {
  253. struct uart_omap_port *up = to_uart_omap_port(port);
  254. pm_runtime_get_sync(up->dev);
  255. up->ier &= ~UART_IER_RLSI;
  256. up->port.read_status_mask &= ~UART_LSR_DR;
  257. serial_out(up, UART_IER, up->ier);
  258. pm_runtime_mark_last_busy(up->dev);
  259. pm_runtime_put_autosuspend(up->dev);
  260. }
  261. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  262. {
  263. struct circ_buf *xmit = &up->port.state->xmit;
  264. int count;
  265. if (up->port.x_char) {
  266. serial_out(up, UART_TX, up->port.x_char);
  267. up->port.icount.tx++;
  268. up->port.x_char = 0;
  269. return;
  270. }
  271. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  272. serial_omap_stop_tx(&up->port);
  273. return;
  274. }
  275. count = up->port.fifosize / 4;
  276. do {
  277. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  278. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  279. up->port.icount.tx++;
  280. if (uart_circ_empty(xmit))
  281. break;
  282. } while (--count > 0);
  283. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  284. spin_unlock(&up->port.lock);
  285. uart_write_wakeup(&up->port);
  286. spin_lock(&up->port.lock);
  287. }
  288. if (uart_circ_empty(xmit))
  289. serial_omap_stop_tx(&up->port);
  290. }
  291. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  292. {
  293. if (!(up->ier & UART_IER_THRI)) {
  294. up->ier |= UART_IER_THRI;
  295. serial_out(up, UART_IER, up->ier);
  296. }
  297. }
  298. static void serial_omap_start_tx(struct uart_port *port)
  299. {
  300. struct uart_omap_port *up = to_uart_omap_port(port);
  301. pm_runtime_get_sync(up->dev);
  302. serial_omap_enable_ier_thri(up);
  303. serial_omap_set_noidle(up);
  304. pm_runtime_mark_last_busy(up->dev);
  305. pm_runtime_put_autosuspend(up->dev);
  306. }
  307. static void serial_omap_throttle(struct uart_port *port)
  308. {
  309. struct uart_omap_port *up = to_uart_omap_port(port);
  310. unsigned long flags;
  311. pm_runtime_get_sync(up->dev);
  312. spin_lock_irqsave(&up->port.lock, flags);
  313. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  314. serial_out(up, UART_IER, up->ier);
  315. spin_unlock_irqrestore(&up->port.lock, flags);
  316. pm_runtime_mark_last_busy(up->dev);
  317. pm_runtime_put_autosuspend(up->dev);
  318. }
  319. static void serial_omap_unthrottle(struct uart_port *port)
  320. {
  321. struct uart_omap_port *up = to_uart_omap_port(port);
  322. unsigned long flags;
  323. pm_runtime_get_sync(up->dev);
  324. spin_lock_irqsave(&up->port.lock, flags);
  325. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  326. serial_out(up, UART_IER, up->ier);
  327. spin_unlock_irqrestore(&up->port.lock, flags);
  328. pm_runtime_mark_last_busy(up->dev);
  329. pm_runtime_put_autosuspend(up->dev);
  330. }
  331. static unsigned int check_modem_status(struct uart_omap_port *up)
  332. {
  333. unsigned int status;
  334. status = serial_in(up, UART_MSR);
  335. status |= up->msr_saved_flags;
  336. up->msr_saved_flags = 0;
  337. if ((status & UART_MSR_ANY_DELTA) == 0)
  338. return status;
  339. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  340. up->port.state != NULL) {
  341. if (status & UART_MSR_TERI)
  342. up->port.icount.rng++;
  343. if (status & UART_MSR_DDSR)
  344. up->port.icount.dsr++;
  345. if (status & UART_MSR_DDCD)
  346. uart_handle_dcd_change
  347. (&up->port, status & UART_MSR_DCD);
  348. if (status & UART_MSR_DCTS)
  349. uart_handle_cts_change
  350. (&up->port, status & UART_MSR_CTS);
  351. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  352. }
  353. return status;
  354. }
  355. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  356. {
  357. unsigned int flag;
  358. unsigned char ch = 0;
  359. if (likely(lsr & UART_LSR_DR))
  360. ch = serial_in(up, UART_RX);
  361. up->port.icount.rx++;
  362. flag = TTY_NORMAL;
  363. if (lsr & UART_LSR_BI) {
  364. flag = TTY_BREAK;
  365. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  366. up->port.icount.brk++;
  367. /*
  368. * We do the SysRQ and SAK checking
  369. * here because otherwise the break
  370. * may get masked by ignore_status_mask
  371. * or read_status_mask.
  372. */
  373. if (uart_handle_break(&up->port))
  374. return;
  375. }
  376. if (lsr & UART_LSR_PE) {
  377. flag = TTY_PARITY;
  378. up->port.icount.parity++;
  379. }
  380. if (lsr & UART_LSR_FE) {
  381. flag = TTY_FRAME;
  382. up->port.icount.frame++;
  383. }
  384. if (lsr & UART_LSR_OE)
  385. up->port.icount.overrun++;
  386. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  387. if (up->port.line == up->port.cons->index) {
  388. /* Recover the break flag from console xmit */
  389. lsr |= up->lsr_break_flag;
  390. }
  391. #endif
  392. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  393. }
  394. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  395. {
  396. unsigned char ch = 0;
  397. unsigned int flag;
  398. if (!(lsr & UART_LSR_DR))
  399. return;
  400. ch = serial_in(up, UART_RX);
  401. flag = TTY_NORMAL;
  402. up->port.icount.rx++;
  403. if (uart_handle_sysrq_char(&up->port, ch))
  404. return;
  405. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  406. }
  407. /**
  408. * serial_omap_irq() - This handles the interrupt from one port
  409. * @irq: uart port irq number
  410. * @dev_id: uart port info
  411. */
  412. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  413. {
  414. struct uart_omap_port *up = dev_id;
  415. unsigned int iir, lsr;
  416. unsigned int type;
  417. irqreturn_t ret = IRQ_NONE;
  418. int max_count = 256;
  419. spin_lock(&up->port.lock);
  420. pm_runtime_get_sync(up->dev);
  421. do {
  422. iir = serial_in(up, UART_IIR);
  423. if (iir & UART_IIR_NO_INT)
  424. break;
  425. ret = IRQ_HANDLED;
  426. lsr = serial_in(up, UART_LSR);
  427. /* extract IRQ type from IIR register */
  428. type = iir & 0x3e;
  429. switch (type) {
  430. case UART_IIR_MSI:
  431. check_modem_status(up);
  432. break;
  433. case UART_IIR_THRI:
  434. transmit_chars(up, lsr);
  435. break;
  436. case UART_IIR_RX_TIMEOUT:
  437. /* FALLTHROUGH */
  438. case UART_IIR_RDI:
  439. serial_omap_rdi(up, lsr);
  440. break;
  441. case UART_IIR_RLSI:
  442. serial_omap_rlsi(up, lsr);
  443. break;
  444. case UART_IIR_CTS_RTS_DSR:
  445. /* simply try again */
  446. break;
  447. case UART_IIR_XOFF:
  448. /* FALLTHROUGH */
  449. default:
  450. break;
  451. }
  452. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  453. spin_unlock(&up->port.lock);
  454. tty_flip_buffer_push(&up->port.state->port);
  455. pm_runtime_mark_last_busy(up->dev);
  456. pm_runtime_put_autosuspend(up->dev);
  457. up->port_activity = jiffies;
  458. return ret;
  459. }
  460. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  461. {
  462. struct uart_omap_port *up = to_uart_omap_port(port);
  463. unsigned long flags = 0;
  464. unsigned int ret = 0;
  465. pm_runtime_get_sync(up->dev);
  466. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  467. spin_lock_irqsave(&up->port.lock, flags);
  468. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  469. spin_unlock_irqrestore(&up->port.lock, flags);
  470. pm_runtime_mark_last_busy(up->dev);
  471. pm_runtime_put_autosuspend(up->dev);
  472. return ret;
  473. }
  474. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  475. {
  476. struct uart_omap_port *up = to_uart_omap_port(port);
  477. unsigned int status;
  478. unsigned int ret = 0;
  479. pm_runtime_get_sync(up->dev);
  480. status = check_modem_status(up);
  481. pm_runtime_mark_last_busy(up->dev);
  482. pm_runtime_put_autosuspend(up->dev);
  483. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  484. if (status & UART_MSR_DCD)
  485. ret |= TIOCM_CAR;
  486. if (status & UART_MSR_RI)
  487. ret |= TIOCM_RNG;
  488. if (status & UART_MSR_DSR)
  489. ret |= TIOCM_DSR;
  490. if (status & UART_MSR_CTS)
  491. ret |= TIOCM_CTS;
  492. return ret;
  493. }
  494. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  495. {
  496. struct uart_omap_port *up = to_uart_omap_port(port);
  497. unsigned char mcr = 0, old_mcr;
  498. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  499. if (mctrl & TIOCM_RTS)
  500. mcr |= UART_MCR_RTS;
  501. if (mctrl & TIOCM_DTR)
  502. mcr |= UART_MCR_DTR;
  503. if (mctrl & TIOCM_OUT1)
  504. mcr |= UART_MCR_OUT1;
  505. if (mctrl & TIOCM_OUT2)
  506. mcr |= UART_MCR_OUT2;
  507. if (mctrl & TIOCM_LOOP)
  508. mcr |= UART_MCR_LOOP;
  509. pm_runtime_get_sync(up->dev);
  510. old_mcr = serial_in(up, UART_MCR);
  511. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  512. UART_MCR_DTR | UART_MCR_RTS);
  513. up->mcr = old_mcr | mcr;
  514. serial_out(up, UART_MCR, up->mcr);
  515. pm_runtime_mark_last_busy(up->dev);
  516. pm_runtime_put_autosuspend(up->dev);
  517. if (gpio_is_valid(up->DTR_gpio) &&
  518. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  519. up->DTR_active = !up->DTR_active;
  520. if (gpio_cansleep(up->DTR_gpio))
  521. schedule_work(&up->qos_work);
  522. else
  523. gpio_set_value(up->DTR_gpio,
  524. up->DTR_active != up->DTR_inverted);
  525. }
  526. }
  527. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  528. {
  529. struct uart_omap_port *up = to_uart_omap_port(port);
  530. unsigned long flags = 0;
  531. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  532. pm_runtime_get_sync(up->dev);
  533. spin_lock_irqsave(&up->port.lock, flags);
  534. if (break_state == -1)
  535. up->lcr |= UART_LCR_SBC;
  536. else
  537. up->lcr &= ~UART_LCR_SBC;
  538. serial_out(up, UART_LCR, up->lcr);
  539. spin_unlock_irqrestore(&up->port.lock, flags);
  540. pm_runtime_mark_last_busy(up->dev);
  541. pm_runtime_put_autosuspend(up->dev);
  542. }
  543. static int serial_omap_startup(struct uart_port *port)
  544. {
  545. struct uart_omap_port *up = to_uart_omap_port(port);
  546. unsigned long flags = 0;
  547. int retval;
  548. /*
  549. * Allocate the IRQ
  550. */
  551. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  552. up->name, up);
  553. if (retval)
  554. return retval;
  555. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  556. pm_runtime_get_sync(up->dev);
  557. /*
  558. * Clear the FIFO buffers and disable them.
  559. * (they will be reenabled in set_termios())
  560. */
  561. serial_omap_clear_fifos(up);
  562. /* For Hardware flow control */
  563. serial_out(up, UART_MCR, UART_MCR_RTS);
  564. /*
  565. * Clear the interrupt registers.
  566. */
  567. (void) serial_in(up, UART_LSR);
  568. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  569. (void) serial_in(up, UART_RX);
  570. (void) serial_in(up, UART_IIR);
  571. (void) serial_in(up, UART_MSR);
  572. /*
  573. * Now, initialize the UART
  574. */
  575. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  576. spin_lock_irqsave(&up->port.lock, flags);
  577. /*
  578. * Most PC uarts need OUT2 raised to enable interrupts.
  579. */
  580. up->port.mctrl |= TIOCM_OUT2;
  581. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  582. spin_unlock_irqrestore(&up->port.lock, flags);
  583. up->msr_saved_flags = 0;
  584. /*
  585. * Finally, enable interrupts. Note: Modem status interrupts
  586. * are set via set_termios(), which will be occurring imminently
  587. * anyway, so we don't enable them here.
  588. */
  589. up->ier = UART_IER_RLSI | UART_IER_RDI;
  590. serial_out(up, UART_IER, up->ier);
  591. /* Enable module level wake up */
  592. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  593. pm_runtime_mark_last_busy(up->dev);
  594. pm_runtime_put_autosuspend(up->dev);
  595. up->port_activity = jiffies;
  596. return 0;
  597. }
  598. static void serial_omap_shutdown(struct uart_port *port)
  599. {
  600. struct uart_omap_port *up = to_uart_omap_port(port);
  601. unsigned long flags = 0;
  602. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  603. pm_runtime_get_sync(up->dev);
  604. /*
  605. * Disable interrupts from this port
  606. */
  607. up->ier = 0;
  608. serial_out(up, UART_IER, 0);
  609. spin_lock_irqsave(&up->port.lock, flags);
  610. up->port.mctrl &= ~TIOCM_OUT2;
  611. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  612. spin_unlock_irqrestore(&up->port.lock, flags);
  613. /*
  614. * Disable break condition and FIFOs
  615. */
  616. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  617. serial_omap_clear_fifos(up);
  618. /*
  619. * Read data port to reset things, and then free the irq
  620. */
  621. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  622. (void) serial_in(up, UART_RX);
  623. pm_runtime_mark_last_busy(up->dev);
  624. pm_runtime_put_autosuspend(up->dev);
  625. free_irq(up->port.irq, up);
  626. }
  627. static void serial_omap_uart_qos_work(struct work_struct *work)
  628. {
  629. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  630. qos_work);
  631. pm_qos_update_request(&up->pm_qos_request, up->latency);
  632. if (gpio_is_valid(up->DTR_gpio))
  633. gpio_set_value_cansleep(up->DTR_gpio,
  634. up->DTR_active != up->DTR_inverted);
  635. }
  636. static void
  637. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  638. struct ktermios *old)
  639. {
  640. struct uart_omap_port *up = to_uart_omap_port(port);
  641. unsigned char cval = 0;
  642. unsigned long flags = 0;
  643. unsigned int baud, quot;
  644. switch (termios->c_cflag & CSIZE) {
  645. case CS5:
  646. cval = UART_LCR_WLEN5;
  647. break;
  648. case CS6:
  649. cval = UART_LCR_WLEN6;
  650. break;
  651. case CS7:
  652. cval = UART_LCR_WLEN7;
  653. break;
  654. default:
  655. case CS8:
  656. cval = UART_LCR_WLEN8;
  657. break;
  658. }
  659. if (termios->c_cflag & CSTOPB)
  660. cval |= UART_LCR_STOP;
  661. if (termios->c_cflag & PARENB)
  662. cval |= UART_LCR_PARITY;
  663. if (!(termios->c_cflag & PARODD))
  664. cval |= UART_LCR_EPAR;
  665. if (termios->c_cflag & CMSPAR)
  666. cval |= UART_LCR_SPAR;
  667. /*
  668. * Ask the core to calculate the divisor for us.
  669. */
  670. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  671. quot = serial_omap_get_divisor(port, baud);
  672. /* calculate wakeup latency constraint */
  673. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  674. up->latency = up->calc_latency;
  675. schedule_work(&up->qos_work);
  676. up->dll = quot & 0xff;
  677. up->dlh = quot >> 8;
  678. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  679. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  680. UART_FCR_ENABLE_FIFO;
  681. /*
  682. * Ok, we're now changing the port state. Do it with
  683. * interrupts disabled.
  684. */
  685. pm_runtime_get_sync(up->dev);
  686. spin_lock_irqsave(&up->port.lock, flags);
  687. /*
  688. * Update the per-port timeout.
  689. */
  690. uart_update_timeout(port, termios->c_cflag, baud);
  691. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  692. if (termios->c_iflag & INPCK)
  693. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  694. if (termios->c_iflag & (BRKINT | PARMRK))
  695. up->port.read_status_mask |= UART_LSR_BI;
  696. /*
  697. * Characters to ignore
  698. */
  699. up->port.ignore_status_mask = 0;
  700. if (termios->c_iflag & IGNPAR)
  701. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  702. if (termios->c_iflag & IGNBRK) {
  703. up->port.ignore_status_mask |= UART_LSR_BI;
  704. /*
  705. * If we're ignoring parity and break indicators,
  706. * ignore overruns too (for real raw support).
  707. */
  708. if (termios->c_iflag & IGNPAR)
  709. up->port.ignore_status_mask |= UART_LSR_OE;
  710. }
  711. /*
  712. * ignore all characters if CREAD is not set
  713. */
  714. if ((termios->c_cflag & CREAD) == 0)
  715. up->port.ignore_status_mask |= UART_LSR_DR;
  716. /*
  717. * Modem status interrupts
  718. */
  719. up->ier &= ~UART_IER_MSI;
  720. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  721. up->ier |= UART_IER_MSI;
  722. serial_out(up, UART_IER, up->ier);
  723. serial_out(up, UART_LCR, cval); /* reset DLAB */
  724. up->lcr = cval;
  725. up->scr = 0;
  726. /* FIFOs and DMA Settings */
  727. /* FCR can be changed only when the
  728. * baud clock is not running
  729. * DLL_REG and DLH_REG set to 0.
  730. */
  731. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  732. serial_out(up, UART_DLL, 0);
  733. serial_out(up, UART_DLM, 0);
  734. serial_out(up, UART_LCR, 0);
  735. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  736. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  737. up->efr &= ~UART_EFR_SCD;
  738. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  739. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  740. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  741. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  742. /* FIFO ENABLE, DMA MODE */
  743. /* Set receive FIFO threshold to 16 characters and
  744. * transmit FIFO threshold to 16 spaces
  745. */
  746. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  747. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  748. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  749. UART_FCR_ENABLE_FIFO;
  750. serial_out(up, UART_FCR, up->fcr);
  751. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  752. serial_out(up, UART_OMAP_SCR, up->scr);
  753. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  754. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  755. serial_out(up, UART_MCR, up->mcr);
  756. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  757. serial_out(up, UART_EFR, up->efr);
  758. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  759. /* Protocol, Baud Rate, and Interrupt Settings */
  760. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  761. serial_omap_mdr1_errataset(up, up->mdr1);
  762. else
  763. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  764. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  765. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  766. serial_out(up, UART_LCR, 0);
  767. serial_out(up, UART_IER, 0);
  768. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  769. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  770. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  771. serial_out(up, UART_LCR, 0);
  772. serial_out(up, UART_IER, up->ier);
  773. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  774. serial_out(up, UART_EFR, up->efr);
  775. serial_out(up, UART_LCR, cval);
  776. if (!serial_omap_baud_is_mode16(port, baud))
  777. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  778. else
  779. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  780. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  781. serial_omap_mdr1_errataset(up, up->mdr1);
  782. else
  783. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  784. /* Configure flow control */
  785. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  786. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  787. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  788. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  789. /* Enable access to TCR/TLR */
  790. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  791. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  792. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  793. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  794. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  795. /* Enable AUTORTS and AUTOCTS */
  796. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  797. /* Ensure MCR RTS is asserted */
  798. up->mcr |= UART_MCR_RTS;
  799. } else {
  800. /* Disable AUTORTS and AUTOCTS */
  801. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  802. }
  803. if (up->port.flags & UPF_SOFT_FLOW) {
  804. /* clear SW control mode bits */
  805. up->efr &= OMAP_UART_SW_CLR;
  806. /*
  807. * IXON Flag:
  808. * Enable XON/XOFF flow control on input.
  809. * Receiver compares XON1, XOFF1.
  810. */
  811. if (termios->c_iflag & IXON)
  812. up->efr |= OMAP_UART_SW_RX;
  813. /*
  814. * IXOFF Flag:
  815. * Enable XON/XOFF flow control on output.
  816. * Transmit XON1, XOFF1
  817. */
  818. if (termios->c_iflag & IXOFF)
  819. up->efr |= OMAP_UART_SW_TX;
  820. /*
  821. * IXANY Flag:
  822. * Enable any character to restart output.
  823. * Operation resumes after receiving any
  824. * character after recognition of the XOFF character
  825. */
  826. if (termios->c_iflag & IXANY)
  827. up->mcr |= UART_MCR_XONANY;
  828. else
  829. up->mcr &= ~UART_MCR_XONANY;
  830. }
  831. serial_out(up, UART_MCR, up->mcr);
  832. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  833. serial_out(up, UART_EFR, up->efr);
  834. serial_out(up, UART_LCR, up->lcr);
  835. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  836. spin_unlock_irqrestore(&up->port.lock, flags);
  837. pm_runtime_mark_last_busy(up->dev);
  838. pm_runtime_put_autosuspend(up->dev);
  839. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  840. }
  841. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  842. {
  843. struct uart_omap_port *up = to_uart_omap_port(port);
  844. serial_omap_enable_wakeup(up, state);
  845. return 0;
  846. }
  847. static void
  848. serial_omap_pm(struct uart_port *port, unsigned int state,
  849. unsigned int oldstate)
  850. {
  851. struct uart_omap_port *up = to_uart_omap_port(port);
  852. unsigned char efr;
  853. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  854. pm_runtime_get_sync(up->dev);
  855. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  856. efr = serial_in(up, UART_EFR);
  857. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  858. serial_out(up, UART_LCR, 0);
  859. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  860. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  861. serial_out(up, UART_EFR, efr);
  862. serial_out(up, UART_LCR, 0);
  863. if (!device_may_wakeup(up->dev)) {
  864. if (!state)
  865. pm_runtime_forbid(up->dev);
  866. else
  867. pm_runtime_allow(up->dev);
  868. }
  869. pm_runtime_mark_last_busy(up->dev);
  870. pm_runtime_put_autosuspend(up->dev);
  871. }
  872. static void serial_omap_release_port(struct uart_port *port)
  873. {
  874. dev_dbg(port->dev, "serial_omap_release_port+\n");
  875. }
  876. static int serial_omap_request_port(struct uart_port *port)
  877. {
  878. dev_dbg(port->dev, "serial_omap_request_port+\n");
  879. return 0;
  880. }
  881. static void serial_omap_config_port(struct uart_port *port, int flags)
  882. {
  883. struct uart_omap_port *up = to_uart_omap_port(port);
  884. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  885. up->port.line);
  886. up->port.type = PORT_OMAP;
  887. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  888. }
  889. static int
  890. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  891. {
  892. /* we don't want the core code to modify any port params */
  893. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  894. return -EINVAL;
  895. }
  896. static const char *
  897. serial_omap_type(struct uart_port *port)
  898. {
  899. struct uart_omap_port *up = to_uart_omap_port(port);
  900. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  901. return up->name;
  902. }
  903. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  904. static inline void wait_for_xmitr(struct uart_omap_port *up)
  905. {
  906. unsigned int status, tmout = 10000;
  907. /* Wait up to 10ms for the character(s) to be sent. */
  908. do {
  909. status = serial_in(up, UART_LSR);
  910. if (status & UART_LSR_BI)
  911. up->lsr_break_flag = UART_LSR_BI;
  912. if (--tmout == 0)
  913. break;
  914. udelay(1);
  915. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  916. /* Wait up to 1s for flow control if necessary */
  917. if (up->port.flags & UPF_CONS_FLOW) {
  918. tmout = 1000000;
  919. for (tmout = 1000000; tmout; tmout--) {
  920. unsigned int msr = serial_in(up, UART_MSR);
  921. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  922. if (msr & UART_MSR_CTS)
  923. break;
  924. udelay(1);
  925. }
  926. }
  927. }
  928. #ifdef CONFIG_CONSOLE_POLL
  929. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  930. {
  931. struct uart_omap_port *up = to_uart_omap_port(port);
  932. pm_runtime_get_sync(up->dev);
  933. wait_for_xmitr(up);
  934. serial_out(up, UART_TX, ch);
  935. pm_runtime_mark_last_busy(up->dev);
  936. pm_runtime_put_autosuspend(up->dev);
  937. }
  938. static int serial_omap_poll_get_char(struct uart_port *port)
  939. {
  940. struct uart_omap_port *up = to_uart_omap_port(port);
  941. unsigned int status;
  942. pm_runtime_get_sync(up->dev);
  943. status = serial_in(up, UART_LSR);
  944. if (!(status & UART_LSR_DR)) {
  945. status = NO_POLL_CHAR;
  946. goto out;
  947. }
  948. status = serial_in(up, UART_RX);
  949. out:
  950. pm_runtime_mark_last_busy(up->dev);
  951. pm_runtime_put_autosuspend(up->dev);
  952. return status;
  953. }
  954. #endif /* CONFIG_CONSOLE_POLL */
  955. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  956. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  957. static struct uart_driver serial_omap_reg;
  958. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  959. {
  960. struct uart_omap_port *up = to_uart_omap_port(port);
  961. wait_for_xmitr(up);
  962. serial_out(up, UART_TX, ch);
  963. }
  964. static void
  965. serial_omap_console_write(struct console *co, const char *s,
  966. unsigned int count)
  967. {
  968. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  969. unsigned long flags;
  970. unsigned int ier;
  971. int locked = 1;
  972. pm_runtime_get_sync(up->dev);
  973. local_irq_save(flags);
  974. if (up->port.sysrq)
  975. locked = 0;
  976. else if (oops_in_progress)
  977. locked = spin_trylock(&up->port.lock);
  978. else
  979. spin_lock(&up->port.lock);
  980. /*
  981. * First save the IER then disable the interrupts
  982. */
  983. ier = serial_in(up, UART_IER);
  984. serial_out(up, UART_IER, 0);
  985. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  986. /*
  987. * Finally, wait for transmitter to become empty
  988. * and restore the IER
  989. */
  990. wait_for_xmitr(up);
  991. serial_out(up, UART_IER, ier);
  992. /*
  993. * The receive handling will happen properly because the
  994. * receive ready bit will still be set; it is not cleared
  995. * on read. However, modem control will not, we must
  996. * call it if we have saved something in the saved flags
  997. * while processing with interrupts off.
  998. */
  999. if (up->msr_saved_flags)
  1000. check_modem_status(up);
  1001. pm_runtime_mark_last_busy(up->dev);
  1002. pm_runtime_put_autosuspend(up->dev);
  1003. if (locked)
  1004. spin_unlock(&up->port.lock);
  1005. local_irq_restore(flags);
  1006. }
  1007. static int __init
  1008. serial_omap_console_setup(struct console *co, char *options)
  1009. {
  1010. struct uart_omap_port *up;
  1011. int baud = 115200;
  1012. int bits = 8;
  1013. int parity = 'n';
  1014. int flow = 'n';
  1015. if (serial_omap_console_ports[co->index] == NULL)
  1016. return -ENODEV;
  1017. up = serial_omap_console_ports[co->index];
  1018. if (options)
  1019. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1020. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1021. }
  1022. static struct console serial_omap_console = {
  1023. .name = OMAP_SERIAL_NAME,
  1024. .write = serial_omap_console_write,
  1025. .device = uart_console_device,
  1026. .setup = serial_omap_console_setup,
  1027. .flags = CON_PRINTBUFFER,
  1028. .index = -1,
  1029. .data = &serial_omap_reg,
  1030. };
  1031. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1032. {
  1033. serial_omap_console_ports[up->port.line] = up;
  1034. }
  1035. #define OMAP_CONSOLE (&serial_omap_console)
  1036. #else
  1037. #define OMAP_CONSOLE NULL
  1038. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1039. {}
  1040. #endif
  1041. static struct uart_ops serial_omap_pops = {
  1042. .tx_empty = serial_omap_tx_empty,
  1043. .set_mctrl = serial_omap_set_mctrl,
  1044. .get_mctrl = serial_omap_get_mctrl,
  1045. .stop_tx = serial_omap_stop_tx,
  1046. .start_tx = serial_omap_start_tx,
  1047. .throttle = serial_omap_throttle,
  1048. .unthrottle = serial_omap_unthrottle,
  1049. .stop_rx = serial_omap_stop_rx,
  1050. .enable_ms = serial_omap_enable_ms,
  1051. .break_ctl = serial_omap_break_ctl,
  1052. .startup = serial_omap_startup,
  1053. .shutdown = serial_omap_shutdown,
  1054. .set_termios = serial_omap_set_termios,
  1055. .pm = serial_omap_pm,
  1056. .set_wake = serial_omap_set_wake,
  1057. .type = serial_omap_type,
  1058. .release_port = serial_omap_release_port,
  1059. .request_port = serial_omap_request_port,
  1060. .config_port = serial_omap_config_port,
  1061. .verify_port = serial_omap_verify_port,
  1062. #ifdef CONFIG_CONSOLE_POLL
  1063. .poll_put_char = serial_omap_poll_put_char,
  1064. .poll_get_char = serial_omap_poll_get_char,
  1065. #endif
  1066. };
  1067. static struct uart_driver serial_omap_reg = {
  1068. .owner = THIS_MODULE,
  1069. .driver_name = "OMAP-SERIAL",
  1070. .dev_name = OMAP_SERIAL_NAME,
  1071. .nr = OMAP_MAX_HSUART_PORTS,
  1072. .cons = OMAP_CONSOLE,
  1073. };
  1074. #ifdef CONFIG_PM_SLEEP
  1075. static int serial_omap_suspend(struct device *dev)
  1076. {
  1077. struct uart_omap_port *up = dev_get_drvdata(dev);
  1078. uart_suspend_port(&serial_omap_reg, &up->port);
  1079. flush_work(&up->qos_work);
  1080. return 0;
  1081. }
  1082. static int serial_omap_resume(struct device *dev)
  1083. {
  1084. struct uart_omap_port *up = dev_get_drvdata(dev);
  1085. uart_resume_port(&serial_omap_reg, &up->port);
  1086. return 0;
  1087. }
  1088. #endif
  1089. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1090. {
  1091. u32 mvr, scheme;
  1092. u16 revision, major, minor;
  1093. mvr = serial_in(up, UART_OMAP_MVER);
  1094. /* Check revision register scheme */
  1095. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1096. switch (scheme) {
  1097. case 0: /* Legacy Scheme: OMAP2/3 */
  1098. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1099. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1100. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1101. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1102. break;
  1103. case 1:
  1104. /* New Scheme: OMAP4+ */
  1105. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1106. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1107. OMAP_UART_MVR_MAJ_SHIFT;
  1108. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1109. break;
  1110. default:
  1111. dev_warn(up->dev,
  1112. "Unknown %s revision, defaulting to highest\n",
  1113. up->name);
  1114. /* highest possible revision */
  1115. major = 0xff;
  1116. minor = 0xff;
  1117. }
  1118. /* normalize revision for the driver */
  1119. revision = UART_BUILD_REVISION(major, minor);
  1120. switch (revision) {
  1121. case OMAP_UART_REV_46:
  1122. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1123. UART_ERRATA_i291_DMA_FORCEIDLE);
  1124. break;
  1125. case OMAP_UART_REV_52:
  1126. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1127. UART_ERRATA_i291_DMA_FORCEIDLE);
  1128. break;
  1129. case OMAP_UART_REV_63:
  1130. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1131. break;
  1132. default:
  1133. break;
  1134. }
  1135. }
  1136. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1137. {
  1138. struct omap_uart_port_info *omap_up_info;
  1139. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1140. if (!omap_up_info)
  1141. return NULL; /* out of memory */
  1142. of_property_read_u32(dev->of_node, "clock-frequency",
  1143. &omap_up_info->uartclk);
  1144. return omap_up_info;
  1145. }
  1146. static int serial_omap_probe(struct platform_device *pdev)
  1147. {
  1148. struct uart_omap_port *up;
  1149. struct resource *mem, *irq;
  1150. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1151. int ret;
  1152. if (pdev->dev.of_node)
  1153. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1154. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1155. if (!mem) {
  1156. dev_err(&pdev->dev, "no mem resource?\n");
  1157. return -ENODEV;
  1158. }
  1159. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1160. if (!irq) {
  1161. dev_err(&pdev->dev, "no irq resource?\n");
  1162. return -ENODEV;
  1163. }
  1164. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1165. pdev->dev.driver->name)) {
  1166. dev_err(&pdev->dev, "memory region already claimed\n");
  1167. return -EBUSY;
  1168. }
  1169. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1170. omap_up_info->DTR_present) {
  1171. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1172. if (ret < 0)
  1173. return ret;
  1174. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1175. omap_up_info->DTR_inverted);
  1176. if (ret < 0)
  1177. return ret;
  1178. }
  1179. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1180. if (!up)
  1181. return -ENOMEM;
  1182. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1183. omap_up_info->DTR_present) {
  1184. up->DTR_gpio = omap_up_info->DTR_gpio;
  1185. up->DTR_inverted = omap_up_info->DTR_inverted;
  1186. } else
  1187. up->DTR_gpio = -EINVAL;
  1188. up->DTR_active = 0;
  1189. up->dev = &pdev->dev;
  1190. up->port.dev = &pdev->dev;
  1191. up->port.type = PORT_OMAP;
  1192. up->port.iotype = UPIO_MEM;
  1193. up->port.irq = irq->start;
  1194. up->port.regshift = 2;
  1195. up->port.fifosize = 64;
  1196. up->port.ops = &serial_omap_pops;
  1197. if (pdev->dev.of_node)
  1198. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1199. else
  1200. up->port.line = pdev->id;
  1201. if (up->port.line < 0) {
  1202. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1203. up->port.line);
  1204. ret = -ENODEV;
  1205. goto err_port_line;
  1206. }
  1207. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1208. if (IS_ERR(up->pins)) {
  1209. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1210. up->port.line, PTR_ERR(up->pins));
  1211. up->pins = NULL;
  1212. }
  1213. sprintf(up->name, "OMAP UART%d", up->port.line);
  1214. up->port.mapbase = mem->start;
  1215. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1216. resource_size(mem));
  1217. if (!up->port.membase) {
  1218. dev_err(&pdev->dev, "can't ioremap UART\n");
  1219. ret = -ENOMEM;
  1220. goto err_ioremap;
  1221. }
  1222. up->port.flags = omap_up_info->flags;
  1223. up->port.uartclk = omap_up_info->uartclk;
  1224. if (!up->port.uartclk) {
  1225. up->port.uartclk = DEFAULT_CLK_SPEED;
  1226. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1227. "%d\n", DEFAULT_CLK_SPEED);
  1228. }
  1229. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1230. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1231. pm_qos_add_request(&up->pm_qos_request,
  1232. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1233. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1234. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1235. platform_set_drvdata(pdev, up);
  1236. pm_runtime_enable(&pdev->dev);
  1237. pm_runtime_use_autosuspend(&pdev->dev);
  1238. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1239. omap_up_info->autosuspend_timeout);
  1240. pm_runtime_irq_safe(&pdev->dev);
  1241. pm_runtime_get_sync(&pdev->dev);
  1242. omap_serial_fill_features_erratas(up);
  1243. ui[up->port.line] = up;
  1244. serial_omap_add_console_port(up);
  1245. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1246. if (ret != 0)
  1247. goto err_add_port;
  1248. pm_runtime_mark_last_busy(up->dev);
  1249. pm_runtime_put_autosuspend(up->dev);
  1250. return 0;
  1251. err_add_port:
  1252. pm_runtime_put(&pdev->dev);
  1253. pm_runtime_disable(&pdev->dev);
  1254. err_ioremap:
  1255. err_port_line:
  1256. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1257. pdev->id, __func__, ret);
  1258. return ret;
  1259. }
  1260. static int serial_omap_remove(struct platform_device *dev)
  1261. {
  1262. struct uart_omap_port *up = platform_get_drvdata(dev);
  1263. pm_runtime_put_sync(up->dev);
  1264. pm_runtime_disable(up->dev);
  1265. uart_remove_one_port(&serial_omap_reg, &up->port);
  1266. pm_qos_remove_request(&up->pm_qos_request);
  1267. return 0;
  1268. }
  1269. /*
  1270. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1271. * The access to uart register after MDR1 Access
  1272. * causes UART to corrupt data.
  1273. *
  1274. * Need a delay =
  1275. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1276. * give 10 times as much
  1277. */
  1278. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1279. {
  1280. u8 timeout = 255;
  1281. serial_out(up, UART_OMAP_MDR1, mdr1);
  1282. udelay(2);
  1283. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1284. UART_FCR_CLEAR_RCVR);
  1285. /*
  1286. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1287. * TX_FIFO_E bit is 1.
  1288. */
  1289. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1290. (UART_LSR_THRE | UART_LSR_DR))) {
  1291. timeout--;
  1292. if (!timeout) {
  1293. /* Should *never* happen. we warn and carry on */
  1294. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1295. serial_in(up, UART_LSR));
  1296. break;
  1297. }
  1298. udelay(1);
  1299. }
  1300. }
  1301. #ifdef CONFIG_PM_RUNTIME
  1302. static void serial_omap_restore_context(struct uart_omap_port *up)
  1303. {
  1304. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1305. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1306. else
  1307. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1308. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1309. serial_out(up, UART_EFR, UART_EFR_ECB);
  1310. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1311. serial_out(up, UART_IER, 0x0);
  1312. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1313. serial_out(up, UART_DLL, up->dll);
  1314. serial_out(up, UART_DLM, up->dlh);
  1315. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1316. serial_out(up, UART_IER, up->ier);
  1317. serial_out(up, UART_FCR, up->fcr);
  1318. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1319. serial_out(up, UART_MCR, up->mcr);
  1320. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1321. serial_out(up, UART_OMAP_SCR, up->scr);
  1322. serial_out(up, UART_EFR, up->efr);
  1323. serial_out(up, UART_LCR, up->lcr);
  1324. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1325. serial_omap_mdr1_errataset(up, up->mdr1);
  1326. else
  1327. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1328. }
  1329. static int serial_omap_runtime_suspend(struct device *dev)
  1330. {
  1331. struct uart_omap_port *up = dev_get_drvdata(dev);
  1332. struct omap_uart_port_info *pdata = dev->platform_data;
  1333. if (!up)
  1334. return -EINVAL;
  1335. if (!pdata)
  1336. return 0;
  1337. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1338. if (device_may_wakeup(dev)) {
  1339. if (!up->wakeups_enabled) {
  1340. serial_omap_enable_wakeup(up, true);
  1341. up->wakeups_enabled = true;
  1342. }
  1343. } else {
  1344. if (up->wakeups_enabled) {
  1345. serial_omap_enable_wakeup(up, false);
  1346. up->wakeups_enabled = false;
  1347. }
  1348. }
  1349. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1350. schedule_work(&up->qos_work);
  1351. return 0;
  1352. }
  1353. static int serial_omap_runtime_resume(struct device *dev)
  1354. {
  1355. struct uart_omap_port *up = dev_get_drvdata(dev);
  1356. int loss_cnt = serial_omap_get_context_loss_count(up);
  1357. if (loss_cnt < 0) {
  1358. dev_err(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1359. loss_cnt);
  1360. serial_omap_restore_context(up);
  1361. } else if (up->context_loss_cnt != loss_cnt) {
  1362. serial_omap_restore_context(up);
  1363. }
  1364. up->latency = up->calc_latency;
  1365. schedule_work(&up->qos_work);
  1366. return 0;
  1367. }
  1368. #endif
  1369. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1370. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1371. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1372. serial_omap_runtime_resume, NULL)
  1373. };
  1374. #if defined(CONFIG_OF)
  1375. static const struct of_device_id omap_serial_of_match[] = {
  1376. { .compatible = "ti,omap2-uart" },
  1377. { .compatible = "ti,omap3-uart" },
  1378. { .compatible = "ti,omap4-uart" },
  1379. {},
  1380. };
  1381. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1382. #endif
  1383. static struct platform_driver serial_omap_driver = {
  1384. .probe = serial_omap_probe,
  1385. .remove = serial_omap_remove,
  1386. .driver = {
  1387. .name = DRIVER_NAME,
  1388. .pm = &serial_omap_dev_pm_ops,
  1389. .of_match_table = of_match_ptr(omap_serial_of_match),
  1390. },
  1391. };
  1392. static int __init serial_omap_init(void)
  1393. {
  1394. int ret;
  1395. ret = uart_register_driver(&serial_omap_reg);
  1396. if (ret != 0)
  1397. return ret;
  1398. ret = platform_driver_register(&serial_omap_driver);
  1399. if (ret != 0)
  1400. uart_unregister_driver(&serial_omap_reg);
  1401. return ret;
  1402. }
  1403. static void __exit serial_omap_exit(void)
  1404. {
  1405. platform_driver_unregister(&serial_omap_driver);
  1406. uart_unregister_driver(&serial_omap_reg);
  1407. }
  1408. module_init(serial_omap_init);
  1409. module_exit(serial_omap_exit);
  1410. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1411. MODULE_LICENSE("GPL");
  1412. MODULE_AUTHOR("Texas Instruments Inc");