lantiq.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. /*
  2. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License version 2 as published
  6. * by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  16. *
  17. * Copyright (C) 2004 Infineon IFAP DC COM CPE
  18. * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
  19. * Copyright (C) 2007 John Crispin <blogic@openwrt.org>
  20. * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
  21. */
  22. #include <linux/slab.h>
  23. #include <linux/module.h>
  24. #include <linux/ioport.h>
  25. #include <linux/init.h>
  26. #include <linux/console.h>
  27. #include <linux/sysrq.h>
  28. #include <linux/device.h>
  29. #include <linux/tty.h>
  30. #include <linux/tty_flip.h>
  31. #include <linux/serial_core.h>
  32. #include <linux/serial.h>
  33. #include <linux/of_platform.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/io.h>
  37. #include <linux/clk.h>
  38. #include <linux/gpio.h>
  39. #include <lantiq_soc.h>
  40. #define PORT_LTQ_ASC 111
  41. #define MAXPORTS 2
  42. #define UART_DUMMY_UER_RX 1
  43. #define DRVNAME "lantiq,asc"
  44. #ifdef __BIG_ENDIAN
  45. #define LTQ_ASC_TBUF (0x0020 + 3)
  46. #define LTQ_ASC_RBUF (0x0024 + 3)
  47. #else
  48. #define LTQ_ASC_TBUF 0x0020
  49. #define LTQ_ASC_RBUF 0x0024
  50. #endif
  51. #define LTQ_ASC_FSTAT 0x0048
  52. #define LTQ_ASC_WHBSTATE 0x0018
  53. #define LTQ_ASC_STATE 0x0014
  54. #define LTQ_ASC_IRNCR 0x00F8
  55. #define LTQ_ASC_CLC 0x0000
  56. #define LTQ_ASC_ID 0x0008
  57. #define LTQ_ASC_PISEL 0x0004
  58. #define LTQ_ASC_TXFCON 0x0044
  59. #define LTQ_ASC_RXFCON 0x0040
  60. #define LTQ_ASC_CON 0x0010
  61. #define LTQ_ASC_BG 0x0050
  62. #define LTQ_ASC_IRNREN 0x00F4
  63. #define ASC_IRNREN_TX 0x1
  64. #define ASC_IRNREN_RX 0x2
  65. #define ASC_IRNREN_ERR 0x4
  66. #define ASC_IRNREN_TX_BUF 0x8
  67. #define ASC_IRNCR_TIR 0x1
  68. #define ASC_IRNCR_RIR 0x2
  69. #define ASC_IRNCR_EIR 0x4
  70. #define ASCOPT_CSIZE 0x3
  71. #define TXFIFO_FL 1
  72. #define RXFIFO_FL 1
  73. #define ASCCLC_DISS 0x2
  74. #define ASCCLC_RMCMASK 0x0000FF00
  75. #define ASCCLC_RMCOFFSET 8
  76. #define ASCCON_M_8ASYNC 0x0
  77. #define ASCCON_M_7ASYNC 0x2
  78. #define ASCCON_ODD 0x00000020
  79. #define ASCCON_STP 0x00000080
  80. #define ASCCON_BRS 0x00000100
  81. #define ASCCON_FDE 0x00000200
  82. #define ASCCON_R 0x00008000
  83. #define ASCCON_FEN 0x00020000
  84. #define ASCCON_ROEN 0x00080000
  85. #define ASCCON_TOEN 0x00100000
  86. #define ASCSTATE_PE 0x00010000
  87. #define ASCSTATE_FE 0x00020000
  88. #define ASCSTATE_ROE 0x00080000
  89. #define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
  90. #define ASCWHBSTATE_CLRREN 0x00000001
  91. #define ASCWHBSTATE_SETREN 0x00000002
  92. #define ASCWHBSTATE_CLRPE 0x00000004
  93. #define ASCWHBSTATE_CLRFE 0x00000008
  94. #define ASCWHBSTATE_CLRROE 0x00000020
  95. #define ASCTXFCON_TXFEN 0x0001
  96. #define ASCTXFCON_TXFFLU 0x0002
  97. #define ASCTXFCON_TXFITLMASK 0x3F00
  98. #define ASCTXFCON_TXFITLOFF 8
  99. #define ASCRXFCON_RXFEN 0x0001
  100. #define ASCRXFCON_RXFFLU 0x0002
  101. #define ASCRXFCON_RXFITLMASK 0x3F00
  102. #define ASCRXFCON_RXFITLOFF 8
  103. #define ASCFSTAT_RXFFLMASK 0x003F
  104. #define ASCFSTAT_TXFFLMASK 0x3F00
  105. #define ASCFSTAT_TXFREEMASK 0x3F000000
  106. #define ASCFSTAT_TXFREEOFF 24
  107. static void lqasc_tx_chars(struct uart_port *port);
  108. static struct ltq_uart_port *lqasc_port[MAXPORTS];
  109. static struct uart_driver lqasc_reg;
  110. static DEFINE_SPINLOCK(ltq_asc_lock);
  111. struct ltq_uart_port {
  112. struct uart_port port;
  113. /* clock used to derive divider */
  114. struct clk *fpiclk;
  115. /* clock gating of the ASC core */
  116. struct clk *clk;
  117. unsigned int tx_irq;
  118. unsigned int rx_irq;
  119. unsigned int err_irq;
  120. };
  121. static inline struct
  122. ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
  123. {
  124. return container_of(port, struct ltq_uart_port, port);
  125. }
  126. static void
  127. lqasc_stop_tx(struct uart_port *port)
  128. {
  129. return;
  130. }
  131. static void
  132. lqasc_start_tx(struct uart_port *port)
  133. {
  134. unsigned long flags;
  135. spin_lock_irqsave(&ltq_asc_lock, flags);
  136. lqasc_tx_chars(port);
  137. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  138. return;
  139. }
  140. static void
  141. lqasc_stop_rx(struct uart_port *port)
  142. {
  143. ltq_w32(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
  144. }
  145. static void
  146. lqasc_enable_ms(struct uart_port *port)
  147. {
  148. }
  149. static int
  150. lqasc_rx_chars(struct uart_port *port)
  151. {
  152. struct tty_port *tport = &port->state->port;
  153. unsigned int ch = 0, rsr = 0, fifocnt;
  154. fifocnt = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_RXFFLMASK;
  155. while (fifocnt--) {
  156. u8 flag = TTY_NORMAL;
  157. ch = ltq_r8(port->membase + LTQ_ASC_RBUF);
  158. rsr = (ltq_r32(port->membase + LTQ_ASC_STATE)
  159. & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
  160. tty_flip_buffer_push(tport);
  161. port->icount.rx++;
  162. /*
  163. * Note that the error handling code is
  164. * out of the main execution path
  165. */
  166. if (rsr & ASCSTATE_ANY) {
  167. if (rsr & ASCSTATE_PE) {
  168. port->icount.parity++;
  169. ltq_w32_mask(0, ASCWHBSTATE_CLRPE,
  170. port->membase + LTQ_ASC_WHBSTATE);
  171. } else if (rsr & ASCSTATE_FE) {
  172. port->icount.frame++;
  173. ltq_w32_mask(0, ASCWHBSTATE_CLRFE,
  174. port->membase + LTQ_ASC_WHBSTATE);
  175. }
  176. if (rsr & ASCSTATE_ROE) {
  177. port->icount.overrun++;
  178. ltq_w32_mask(0, ASCWHBSTATE_CLRROE,
  179. port->membase + LTQ_ASC_WHBSTATE);
  180. }
  181. rsr &= port->read_status_mask;
  182. if (rsr & ASCSTATE_PE)
  183. flag = TTY_PARITY;
  184. else if (rsr & ASCSTATE_FE)
  185. flag = TTY_FRAME;
  186. }
  187. if ((rsr & port->ignore_status_mask) == 0)
  188. tty_insert_flip_char(tport, ch, flag);
  189. if (rsr & ASCSTATE_ROE)
  190. /*
  191. * Overrun is special, since it's reported
  192. * immediately, and doesn't affect the current
  193. * character
  194. */
  195. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  196. }
  197. if (ch != 0)
  198. tty_flip_buffer_push(tport);
  199. return 0;
  200. }
  201. static void
  202. lqasc_tx_chars(struct uart_port *port)
  203. {
  204. struct circ_buf *xmit = &port->state->xmit;
  205. if (uart_tx_stopped(port)) {
  206. lqasc_stop_tx(port);
  207. return;
  208. }
  209. while (((ltq_r32(port->membase + LTQ_ASC_FSTAT) &
  210. ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
  211. if (port->x_char) {
  212. ltq_w8(port->x_char, port->membase + LTQ_ASC_TBUF);
  213. port->icount.tx++;
  214. port->x_char = 0;
  215. continue;
  216. }
  217. if (uart_circ_empty(xmit))
  218. break;
  219. ltq_w8(port->state->xmit.buf[port->state->xmit.tail],
  220. port->membase + LTQ_ASC_TBUF);
  221. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  222. port->icount.tx++;
  223. }
  224. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  225. uart_write_wakeup(port);
  226. }
  227. static irqreturn_t
  228. lqasc_tx_int(int irq, void *_port)
  229. {
  230. unsigned long flags;
  231. struct uart_port *port = (struct uart_port *)_port;
  232. spin_lock_irqsave(&ltq_asc_lock, flags);
  233. ltq_w32(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
  234. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  235. lqasc_start_tx(port);
  236. return IRQ_HANDLED;
  237. }
  238. static irqreturn_t
  239. lqasc_err_int(int irq, void *_port)
  240. {
  241. unsigned long flags;
  242. struct uart_port *port = (struct uart_port *)_port;
  243. spin_lock_irqsave(&ltq_asc_lock, flags);
  244. /* clear any pending interrupts */
  245. ltq_w32_mask(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
  246. ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
  247. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  248. return IRQ_HANDLED;
  249. }
  250. static irqreturn_t
  251. lqasc_rx_int(int irq, void *_port)
  252. {
  253. unsigned long flags;
  254. struct uart_port *port = (struct uart_port *)_port;
  255. spin_lock_irqsave(&ltq_asc_lock, flags);
  256. ltq_w32(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
  257. lqasc_rx_chars(port);
  258. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  259. return IRQ_HANDLED;
  260. }
  261. static unsigned int
  262. lqasc_tx_empty(struct uart_port *port)
  263. {
  264. int status;
  265. status = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_TXFFLMASK;
  266. return status ? 0 : TIOCSER_TEMT;
  267. }
  268. static unsigned int
  269. lqasc_get_mctrl(struct uart_port *port)
  270. {
  271. return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
  272. }
  273. static void
  274. lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
  275. {
  276. }
  277. static void
  278. lqasc_break_ctl(struct uart_port *port, int break_state)
  279. {
  280. }
  281. static int
  282. lqasc_startup(struct uart_port *port)
  283. {
  284. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  285. int retval;
  286. if (ltq_port->clk)
  287. clk_enable(ltq_port->clk);
  288. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  289. ltq_w32_mask(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
  290. port->membase + LTQ_ASC_CLC);
  291. ltq_w32(0, port->membase + LTQ_ASC_PISEL);
  292. ltq_w32(
  293. ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
  294. ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
  295. port->membase + LTQ_ASC_TXFCON);
  296. ltq_w32(
  297. ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
  298. | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
  299. port->membase + LTQ_ASC_RXFCON);
  300. /* make sure other settings are written to hardware before
  301. * setting enable bits
  302. */
  303. wmb();
  304. ltq_w32_mask(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
  305. ASCCON_ROEN, port->membase + LTQ_ASC_CON);
  306. retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
  307. 0, "asc_tx", port);
  308. if (retval) {
  309. pr_err("failed to request lqasc_tx_int\n");
  310. return retval;
  311. }
  312. retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
  313. 0, "asc_rx", port);
  314. if (retval) {
  315. pr_err("failed to request lqasc_rx_int\n");
  316. goto err1;
  317. }
  318. retval = request_irq(ltq_port->err_irq, lqasc_err_int,
  319. 0, "asc_err", port);
  320. if (retval) {
  321. pr_err("failed to request lqasc_err_int\n");
  322. goto err2;
  323. }
  324. ltq_w32(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
  325. port->membase + LTQ_ASC_IRNREN);
  326. return 0;
  327. err2:
  328. free_irq(ltq_port->rx_irq, port);
  329. err1:
  330. free_irq(ltq_port->tx_irq, port);
  331. return retval;
  332. }
  333. static void
  334. lqasc_shutdown(struct uart_port *port)
  335. {
  336. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  337. free_irq(ltq_port->tx_irq, port);
  338. free_irq(ltq_port->rx_irq, port);
  339. free_irq(ltq_port->err_irq, port);
  340. ltq_w32(0, port->membase + LTQ_ASC_CON);
  341. ltq_w32_mask(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
  342. port->membase + LTQ_ASC_RXFCON);
  343. ltq_w32_mask(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
  344. port->membase + LTQ_ASC_TXFCON);
  345. if (ltq_port->clk)
  346. clk_disable(ltq_port->clk);
  347. }
  348. static void
  349. lqasc_set_termios(struct uart_port *port,
  350. struct ktermios *new, struct ktermios *old)
  351. {
  352. unsigned int cflag;
  353. unsigned int iflag;
  354. unsigned int divisor;
  355. unsigned int baud;
  356. unsigned int con = 0;
  357. unsigned long flags;
  358. cflag = new->c_cflag;
  359. iflag = new->c_iflag;
  360. switch (cflag & CSIZE) {
  361. case CS7:
  362. con = ASCCON_M_7ASYNC;
  363. break;
  364. case CS5:
  365. case CS6:
  366. default:
  367. new->c_cflag &= ~ CSIZE;
  368. new->c_cflag |= CS8;
  369. con = ASCCON_M_8ASYNC;
  370. break;
  371. }
  372. cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  373. if (cflag & CSTOPB)
  374. con |= ASCCON_STP;
  375. if (cflag & PARENB) {
  376. if (!(cflag & PARODD))
  377. con &= ~ASCCON_ODD;
  378. else
  379. con |= ASCCON_ODD;
  380. }
  381. port->read_status_mask = ASCSTATE_ROE;
  382. if (iflag & INPCK)
  383. port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  384. port->ignore_status_mask = 0;
  385. if (iflag & IGNPAR)
  386. port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  387. if (iflag & IGNBRK) {
  388. /*
  389. * If we're ignoring parity and break indicators,
  390. * ignore overruns too (for real raw support).
  391. */
  392. if (iflag & IGNPAR)
  393. port->ignore_status_mask |= ASCSTATE_ROE;
  394. }
  395. if ((cflag & CREAD) == 0)
  396. port->ignore_status_mask |= UART_DUMMY_UER_RX;
  397. /* set error signals - framing, parity and overrun, enable receiver */
  398. con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
  399. spin_lock_irqsave(&ltq_asc_lock, flags);
  400. /* set up CON */
  401. ltq_w32_mask(0, con, port->membase + LTQ_ASC_CON);
  402. /* Set baud rate - take a divider of 2 into account */
  403. baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
  404. divisor = uart_get_divisor(port, baud);
  405. divisor = divisor / 2 - 1;
  406. /* disable the baudrate generator */
  407. ltq_w32_mask(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
  408. /* make sure the fractional divider is off */
  409. ltq_w32_mask(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
  410. /* set up to use divisor of 2 */
  411. ltq_w32_mask(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
  412. /* now we can write the new baudrate into the register */
  413. ltq_w32(divisor, port->membase + LTQ_ASC_BG);
  414. /* turn the baudrate generator back on */
  415. ltq_w32_mask(0, ASCCON_R, port->membase + LTQ_ASC_CON);
  416. /* enable rx */
  417. ltq_w32(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
  418. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  419. /* Don't rewrite B0 */
  420. if (tty_termios_baud_rate(new))
  421. tty_termios_encode_baud_rate(new, baud, baud);
  422. uart_update_timeout(port, cflag, baud);
  423. }
  424. static const char*
  425. lqasc_type(struct uart_port *port)
  426. {
  427. if (port->type == PORT_LTQ_ASC)
  428. return DRVNAME;
  429. else
  430. return NULL;
  431. }
  432. static void
  433. lqasc_release_port(struct uart_port *port)
  434. {
  435. if (port->flags & UPF_IOREMAP) {
  436. iounmap(port->membase);
  437. port->membase = NULL;
  438. }
  439. }
  440. static int
  441. lqasc_request_port(struct uart_port *port)
  442. {
  443. struct platform_device *pdev = to_platform_device(port->dev);
  444. struct resource *res;
  445. int size;
  446. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  447. if (!res) {
  448. dev_err(&pdev->dev, "cannot obtain I/O memory region");
  449. return -ENODEV;
  450. }
  451. size = resource_size(res);
  452. res = devm_request_mem_region(&pdev->dev, res->start,
  453. size, dev_name(&pdev->dev));
  454. if (!res) {
  455. dev_err(&pdev->dev, "cannot request I/O memory region");
  456. return -EBUSY;
  457. }
  458. if (port->flags & UPF_IOREMAP) {
  459. port->membase = devm_ioremap_nocache(&pdev->dev,
  460. port->mapbase, size);
  461. if (port->membase == NULL)
  462. return -ENOMEM;
  463. }
  464. return 0;
  465. }
  466. static void
  467. lqasc_config_port(struct uart_port *port, int flags)
  468. {
  469. if (flags & UART_CONFIG_TYPE) {
  470. port->type = PORT_LTQ_ASC;
  471. lqasc_request_port(port);
  472. }
  473. }
  474. static int
  475. lqasc_verify_port(struct uart_port *port,
  476. struct serial_struct *ser)
  477. {
  478. int ret = 0;
  479. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
  480. ret = -EINVAL;
  481. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  482. ret = -EINVAL;
  483. if (ser->baud_base < 9600)
  484. ret = -EINVAL;
  485. return ret;
  486. }
  487. static struct uart_ops lqasc_pops = {
  488. .tx_empty = lqasc_tx_empty,
  489. .set_mctrl = lqasc_set_mctrl,
  490. .get_mctrl = lqasc_get_mctrl,
  491. .stop_tx = lqasc_stop_tx,
  492. .start_tx = lqasc_start_tx,
  493. .stop_rx = lqasc_stop_rx,
  494. .enable_ms = lqasc_enable_ms,
  495. .break_ctl = lqasc_break_ctl,
  496. .startup = lqasc_startup,
  497. .shutdown = lqasc_shutdown,
  498. .set_termios = lqasc_set_termios,
  499. .type = lqasc_type,
  500. .release_port = lqasc_release_port,
  501. .request_port = lqasc_request_port,
  502. .config_port = lqasc_config_port,
  503. .verify_port = lqasc_verify_port,
  504. };
  505. static void
  506. lqasc_console_putchar(struct uart_port *port, int ch)
  507. {
  508. int fifofree;
  509. if (!port->membase)
  510. return;
  511. do {
  512. fifofree = (ltq_r32(port->membase + LTQ_ASC_FSTAT)
  513. & ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
  514. } while (fifofree == 0);
  515. ltq_w8(ch, port->membase + LTQ_ASC_TBUF);
  516. }
  517. static void
  518. lqasc_console_write(struct console *co, const char *s, u_int count)
  519. {
  520. struct ltq_uart_port *ltq_port;
  521. struct uart_port *port;
  522. unsigned long flags;
  523. if (co->index >= MAXPORTS)
  524. return;
  525. ltq_port = lqasc_port[co->index];
  526. if (!ltq_port)
  527. return;
  528. port = &ltq_port->port;
  529. spin_lock_irqsave(&ltq_asc_lock, flags);
  530. uart_console_write(port, s, count, lqasc_console_putchar);
  531. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  532. }
  533. static int __init
  534. lqasc_console_setup(struct console *co, char *options)
  535. {
  536. struct ltq_uart_port *ltq_port;
  537. struct uart_port *port;
  538. int baud = 115200;
  539. int bits = 8;
  540. int parity = 'n';
  541. int flow = 'n';
  542. if (co->index >= MAXPORTS)
  543. return -ENODEV;
  544. ltq_port = lqasc_port[co->index];
  545. if (!ltq_port)
  546. return -ENODEV;
  547. port = &ltq_port->port;
  548. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  549. if (options)
  550. uart_parse_options(options, &baud, &parity, &bits, &flow);
  551. return uart_set_options(port, co, baud, parity, bits, flow);
  552. }
  553. static struct console lqasc_console = {
  554. .name = "ttyLTQ",
  555. .write = lqasc_console_write,
  556. .device = uart_console_device,
  557. .setup = lqasc_console_setup,
  558. .flags = CON_PRINTBUFFER,
  559. .index = -1,
  560. .data = &lqasc_reg,
  561. };
  562. static int __init
  563. lqasc_console_init(void)
  564. {
  565. register_console(&lqasc_console);
  566. return 0;
  567. }
  568. console_initcall(lqasc_console_init);
  569. static struct uart_driver lqasc_reg = {
  570. .owner = THIS_MODULE,
  571. .driver_name = DRVNAME,
  572. .dev_name = "ttyLTQ",
  573. .major = 0,
  574. .minor = 0,
  575. .nr = MAXPORTS,
  576. .cons = &lqasc_console,
  577. };
  578. static int __init
  579. lqasc_probe(struct platform_device *pdev)
  580. {
  581. struct device_node *node = pdev->dev.of_node;
  582. struct ltq_uart_port *ltq_port;
  583. struct uart_port *port;
  584. struct resource *mmres, irqres[3];
  585. int line = 0;
  586. int ret;
  587. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  588. ret = of_irq_to_resource_table(node, irqres, 3);
  589. if (!mmres || (ret != 3)) {
  590. dev_err(&pdev->dev,
  591. "failed to get memory/irq for serial port\n");
  592. return -ENODEV;
  593. }
  594. /* check if this is the console port */
  595. if (mmres->start != CPHYSADDR(LTQ_EARLY_ASC))
  596. line = 1;
  597. if (lqasc_port[line]) {
  598. dev_err(&pdev->dev, "port %d already allocated\n", line);
  599. return -EBUSY;
  600. }
  601. ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
  602. GFP_KERNEL);
  603. if (!ltq_port)
  604. return -ENOMEM;
  605. port = &ltq_port->port;
  606. port->iotype = SERIAL_IO_MEM;
  607. port->flags = ASYNC_BOOT_AUTOCONF | UPF_IOREMAP;
  608. port->ops = &lqasc_pops;
  609. port->fifosize = 16;
  610. port->type = PORT_LTQ_ASC,
  611. port->line = line;
  612. port->dev = &pdev->dev;
  613. /* unused, just to be backward-compatible */
  614. port->irq = irqres[0].start;
  615. port->mapbase = mmres->start;
  616. ltq_port->fpiclk = clk_get_fpi();
  617. if (IS_ERR(ltq_port->fpiclk)) {
  618. pr_err("failed to get fpi clk\n");
  619. return -ENOENT;
  620. }
  621. /* not all asc ports have clock gates, lets ignore the return code */
  622. ltq_port->clk = clk_get(&pdev->dev, NULL);
  623. ltq_port->tx_irq = irqres[0].start;
  624. ltq_port->rx_irq = irqres[1].start;
  625. ltq_port->err_irq = irqres[2].start;
  626. lqasc_port[line] = ltq_port;
  627. platform_set_drvdata(pdev, ltq_port);
  628. ret = uart_add_one_port(&lqasc_reg, port);
  629. return ret;
  630. }
  631. static const struct of_device_id ltq_asc_match[] = {
  632. { .compatible = DRVNAME },
  633. {},
  634. };
  635. MODULE_DEVICE_TABLE(of, ltq_asc_match);
  636. static struct platform_driver lqasc_driver = {
  637. .driver = {
  638. .name = DRVNAME,
  639. .owner = THIS_MODULE,
  640. .of_match_table = ltq_asc_match,
  641. },
  642. };
  643. int __init
  644. init_lqasc(void)
  645. {
  646. int ret;
  647. ret = uart_register_driver(&lqasc_reg);
  648. if (ret != 0)
  649. return ret;
  650. ret = platform_driver_probe(&lqasc_driver, lqasc_probe);
  651. if (ret != 0)
  652. uart_unregister_driver(&lqasc_reg);
  653. return ret;
  654. }
  655. module_init(init_lqasc);
  656. MODULE_DESCRIPTION("Lantiq serial port driver");
  657. MODULE_LICENSE("GPL");