amba-pl010.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * Driver for AMBA serial ports
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright 1999 ARM Limited
  7. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. * This is a generic driver for ARM AMBA-type serial ports. They
  24. * have a lot of 16550-like features, but are not register compatible.
  25. * Note that although they do have CTS, DCD and DSR inputs, they do
  26. * not have an RI input, nor do they have DTR or RTS outputs. If
  27. * required, these have to be supplied via some other means (eg, GPIO)
  28. * and hooked into this driver.
  29. */
  30. #if defined(CONFIG_SERIAL_AMBA_PL010_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  31. #define SUPPORT_SYSRQ
  32. #endif
  33. #include <linux/module.h>
  34. #include <linux/ioport.h>
  35. #include <linux/init.h>
  36. #include <linux/console.h>
  37. #include <linux/sysrq.h>
  38. #include <linux/device.h>
  39. #include <linux/tty.h>
  40. #include <linux/tty_flip.h>
  41. #include <linux/serial_core.h>
  42. #include <linux/serial.h>
  43. #include <linux/amba/bus.h>
  44. #include <linux/amba/serial.h>
  45. #include <linux/clk.h>
  46. #include <linux/slab.h>
  47. #include <asm/io.h>
  48. #define UART_NR 8
  49. #define SERIAL_AMBA_MAJOR 204
  50. #define SERIAL_AMBA_MINOR 16
  51. #define SERIAL_AMBA_NR UART_NR
  52. #define AMBA_ISR_PASS_LIMIT 256
  53. #define UART_RX_DATA(s) (((s) & UART01x_FR_RXFE) == 0)
  54. #define UART_TX_READY(s) (((s) & UART01x_FR_TXFF) == 0)
  55. #define UART_DUMMY_RSR_RX 256
  56. #define UART_PORT_SIZE 64
  57. /*
  58. * We wrap our port structure around the generic uart_port.
  59. */
  60. struct uart_amba_port {
  61. struct uart_port port;
  62. struct clk *clk;
  63. struct amba_device *dev;
  64. struct amba_pl010_data *data;
  65. unsigned int old_status;
  66. };
  67. static void pl010_stop_tx(struct uart_port *port)
  68. {
  69. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  70. unsigned int cr;
  71. cr = readb(uap->port.membase + UART010_CR);
  72. cr &= ~UART010_CR_TIE;
  73. writel(cr, uap->port.membase + UART010_CR);
  74. }
  75. static void pl010_start_tx(struct uart_port *port)
  76. {
  77. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  78. unsigned int cr;
  79. cr = readb(uap->port.membase + UART010_CR);
  80. cr |= UART010_CR_TIE;
  81. writel(cr, uap->port.membase + UART010_CR);
  82. }
  83. static void pl010_stop_rx(struct uart_port *port)
  84. {
  85. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  86. unsigned int cr;
  87. cr = readb(uap->port.membase + UART010_CR);
  88. cr &= ~(UART010_CR_RIE | UART010_CR_RTIE);
  89. writel(cr, uap->port.membase + UART010_CR);
  90. }
  91. static void pl010_enable_ms(struct uart_port *port)
  92. {
  93. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  94. unsigned int cr;
  95. cr = readb(uap->port.membase + UART010_CR);
  96. cr |= UART010_CR_MSIE;
  97. writel(cr, uap->port.membase + UART010_CR);
  98. }
  99. static void pl010_rx_chars(struct uart_amba_port *uap)
  100. {
  101. unsigned int status, ch, flag, rsr, max_count = 256;
  102. status = readb(uap->port.membase + UART01x_FR);
  103. while (UART_RX_DATA(status) && max_count--) {
  104. ch = readb(uap->port.membase + UART01x_DR);
  105. flag = TTY_NORMAL;
  106. uap->port.icount.rx++;
  107. /*
  108. * Note that the error handling code is
  109. * out of the main execution path
  110. */
  111. rsr = readb(uap->port.membase + UART01x_RSR) | UART_DUMMY_RSR_RX;
  112. if (unlikely(rsr & UART01x_RSR_ANY)) {
  113. writel(0, uap->port.membase + UART01x_ECR);
  114. if (rsr & UART01x_RSR_BE) {
  115. rsr &= ~(UART01x_RSR_FE | UART01x_RSR_PE);
  116. uap->port.icount.brk++;
  117. if (uart_handle_break(&uap->port))
  118. goto ignore_char;
  119. } else if (rsr & UART01x_RSR_PE)
  120. uap->port.icount.parity++;
  121. else if (rsr & UART01x_RSR_FE)
  122. uap->port.icount.frame++;
  123. if (rsr & UART01x_RSR_OE)
  124. uap->port.icount.overrun++;
  125. rsr &= uap->port.read_status_mask;
  126. if (rsr & UART01x_RSR_BE)
  127. flag = TTY_BREAK;
  128. else if (rsr & UART01x_RSR_PE)
  129. flag = TTY_PARITY;
  130. else if (rsr & UART01x_RSR_FE)
  131. flag = TTY_FRAME;
  132. }
  133. if (uart_handle_sysrq_char(&uap->port, ch))
  134. goto ignore_char;
  135. uart_insert_char(&uap->port, rsr, UART01x_RSR_OE, ch, flag);
  136. ignore_char:
  137. status = readb(uap->port.membase + UART01x_FR);
  138. }
  139. spin_unlock(&uap->port.lock);
  140. tty_flip_buffer_push(&uap->port.state->port);
  141. spin_lock(&uap->port.lock);
  142. }
  143. static void pl010_tx_chars(struct uart_amba_port *uap)
  144. {
  145. struct circ_buf *xmit = &uap->port.state->xmit;
  146. int count;
  147. if (uap->port.x_char) {
  148. writel(uap->port.x_char, uap->port.membase + UART01x_DR);
  149. uap->port.icount.tx++;
  150. uap->port.x_char = 0;
  151. return;
  152. }
  153. if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
  154. pl010_stop_tx(&uap->port);
  155. return;
  156. }
  157. count = uap->port.fifosize >> 1;
  158. do {
  159. writel(xmit->buf[xmit->tail], uap->port.membase + UART01x_DR);
  160. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  161. uap->port.icount.tx++;
  162. if (uart_circ_empty(xmit))
  163. break;
  164. } while (--count > 0);
  165. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  166. uart_write_wakeup(&uap->port);
  167. if (uart_circ_empty(xmit))
  168. pl010_stop_tx(&uap->port);
  169. }
  170. static void pl010_modem_status(struct uart_amba_port *uap)
  171. {
  172. unsigned int status, delta;
  173. writel(0, uap->port.membase + UART010_ICR);
  174. status = readb(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
  175. delta = status ^ uap->old_status;
  176. uap->old_status = status;
  177. if (!delta)
  178. return;
  179. if (delta & UART01x_FR_DCD)
  180. uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
  181. if (delta & UART01x_FR_DSR)
  182. uap->port.icount.dsr++;
  183. if (delta & UART01x_FR_CTS)
  184. uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
  185. wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
  186. }
  187. static irqreturn_t pl010_int(int irq, void *dev_id)
  188. {
  189. struct uart_amba_port *uap = dev_id;
  190. unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
  191. int handled = 0;
  192. spin_lock(&uap->port.lock);
  193. status = readb(uap->port.membase + UART010_IIR);
  194. if (status) {
  195. do {
  196. if (status & (UART010_IIR_RTIS | UART010_IIR_RIS))
  197. pl010_rx_chars(uap);
  198. if (status & UART010_IIR_MIS)
  199. pl010_modem_status(uap);
  200. if (status & UART010_IIR_TIS)
  201. pl010_tx_chars(uap);
  202. if (pass_counter-- == 0)
  203. break;
  204. status = readb(uap->port.membase + UART010_IIR);
  205. } while (status & (UART010_IIR_RTIS | UART010_IIR_RIS |
  206. UART010_IIR_TIS));
  207. handled = 1;
  208. }
  209. spin_unlock(&uap->port.lock);
  210. return IRQ_RETVAL(handled);
  211. }
  212. static unsigned int pl010_tx_empty(struct uart_port *port)
  213. {
  214. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  215. unsigned int status = readb(uap->port.membase + UART01x_FR);
  216. return status & UART01x_FR_BUSY ? 0 : TIOCSER_TEMT;
  217. }
  218. static unsigned int pl010_get_mctrl(struct uart_port *port)
  219. {
  220. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  221. unsigned int result = 0;
  222. unsigned int status;
  223. status = readb(uap->port.membase + UART01x_FR);
  224. if (status & UART01x_FR_DCD)
  225. result |= TIOCM_CAR;
  226. if (status & UART01x_FR_DSR)
  227. result |= TIOCM_DSR;
  228. if (status & UART01x_FR_CTS)
  229. result |= TIOCM_CTS;
  230. return result;
  231. }
  232. static void pl010_set_mctrl(struct uart_port *port, unsigned int mctrl)
  233. {
  234. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  235. if (uap->data)
  236. uap->data->set_mctrl(uap->dev, uap->port.membase, mctrl);
  237. }
  238. static void pl010_break_ctl(struct uart_port *port, int break_state)
  239. {
  240. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  241. unsigned long flags;
  242. unsigned int lcr_h;
  243. spin_lock_irqsave(&uap->port.lock, flags);
  244. lcr_h = readb(uap->port.membase + UART010_LCRH);
  245. if (break_state == -1)
  246. lcr_h |= UART01x_LCRH_BRK;
  247. else
  248. lcr_h &= ~UART01x_LCRH_BRK;
  249. writel(lcr_h, uap->port.membase + UART010_LCRH);
  250. spin_unlock_irqrestore(&uap->port.lock, flags);
  251. }
  252. static int pl010_startup(struct uart_port *port)
  253. {
  254. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  255. int retval;
  256. /*
  257. * Try to enable the clock producer.
  258. */
  259. retval = clk_prepare_enable(uap->clk);
  260. if (retval)
  261. goto out;
  262. uap->port.uartclk = clk_get_rate(uap->clk);
  263. /*
  264. * Allocate the IRQ
  265. */
  266. retval = request_irq(uap->port.irq, pl010_int, 0, "uart-pl010", uap);
  267. if (retval)
  268. goto clk_dis;
  269. /*
  270. * initialise the old status of the modem signals
  271. */
  272. uap->old_status = readb(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
  273. /*
  274. * Finally, enable interrupts
  275. */
  276. writel(UART01x_CR_UARTEN | UART010_CR_RIE | UART010_CR_RTIE,
  277. uap->port.membase + UART010_CR);
  278. return 0;
  279. clk_dis:
  280. clk_disable_unprepare(uap->clk);
  281. out:
  282. return retval;
  283. }
  284. static void pl010_shutdown(struct uart_port *port)
  285. {
  286. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  287. /*
  288. * Free the interrupt
  289. */
  290. free_irq(uap->port.irq, uap);
  291. /*
  292. * disable all interrupts, disable the port
  293. */
  294. writel(0, uap->port.membase + UART010_CR);
  295. /* disable break condition and fifos */
  296. writel(readb(uap->port.membase + UART010_LCRH) &
  297. ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN),
  298. uap->port.membase + UART010_LCRH);
  299. /*
  300. * Shut down the clock producer
  301. */
  302. clk_disable_unprepare(uap->clk);
  303. }
  304. static void
  305. pl010_set_termios(struct uart_port *port, struct ktermios *termios,
  306. struct ktermios *old)
  307. {
  308. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  309. unsigned int lcr_h, old_cr;
  310. unsigned long flags;
  311. unsigned int baud, quot;
  312. /*
  313. * Ask the core to calculate the divisor for us.
  314. */
  315. baud = uart_get_baud_rate(port, termios, old, 0, uap->port.uartclk/16);
  316. quot = uart_get_divisor(port, baud);
  317. switch (termios->c_cflag & CSIZE) {
  318. case CS5:
  319. lcr_h = UART01x_LCRH_WLEN_5;
  320. break;
  321. case CS6:
  322. lcr_h = UART01x_LCRH_WLEN_6;
  323. break;
  324. case CS7:
  325. lcr_h = UART01x_LCRH_WLEN_7;
  326. break;
  327. default: // CS8
  328. lcr_h = UART01x_LCRH_WLEN_8;
  329. break;
  330. }
  331. if (termios->c_cflag & CSTOPB)
  332. lcr_h |= UART01x_LCRH_STP2;
  333. if (termios->c_cflag & PARENB) {
  334. lcr_h |= UART01x_LCRH_PEN;
  335. if (!(termios->c_cflag & PARODD))
  336. lcr_h |= UART01x_LCRH_EPS;
  337. }
  338. if (uap->port.fifosize > 1)
  339. lcr_h |= UART01x_LCRH_FEN;
  340. spin_lock_irqsave(&uap->port.lock, flags);
  341. /*
  342. * Update the per-port timeout.
  343. */
  344. uart_update_timeout(port, termios->c_cflag, baud);
  345. uap->port.read_status_mask = UART01x_RSR_OE;
  346. if (termios->c_iflag & INPCK)
  347. uap->port.read_status_mask |= UART01x_RSR_FE | UART01x_RSR_PE;
  348. if (termios->c_iflag & (BRKINT | PARMRK))
  349. uap->port.read_status_mask |= UART01x_RSR_BE;
  350. /*
  351. * Characters to ignore
  352. */
  353. uap->port.ignore_status_mask = 0;
  354. if (termios->c_iflag & IGNPAR)
  355. uap->port.ignore_status_mask |= UART01x_RSR_FE | UART01x_RSR_PE;
  356. if (termios->c_iflag & IGNBRK) {
  357. uap->port.ignore_status_mask |= UART01x_RSR_BE;
  358. /*
  359. * If we're ignoring parity and break indicators,
  360. * ignore overruns too (for real raw support).
  361. */
  362. if (termios->c_iflag & IGNPAR)
  363. uap->port.ignore_status_mask |= UART01x_RSR_OE;
  364. }
  365. /*
  366. * Ignore all characters if CREAD is not set.
  367. */
  368. if ((termios->c_cflag & CREAD) == 0)
  369. uap->port.ignore_status_mask |= UART_DUMMY_RSR_RX;
  370. /* first, disable everything */
  371. old_cr = readb(uap->port.membase + UART010_CR) & ~UART010_CR_MSIE;
  372. if (UART_ENABLE_MS(port, termios->c_cflag))
  373. old_cr |= UART010_CR_MSIE;
  374. writel(0, uap->port.membase + UART010_CR);
  375. /* Set baud rate */
  376. quot -= 1;
  377. writel((quot & 0xf00) >> 8, uap->port.membase + UART010_LCRM);
  378. writel(quot & 0xff, uap->port.membase + UART010_LCRL);
  379. /*
  380. * ----------v----------v----------v----------v-----
  381. * NOTE: MUST BE WRITTEN AFTER UARTLCR_M & UARTLCR_L
  382. * ----------^----------^----------^----------^-----
  383. */
  384. writel(lcr_h, uap->port.membase + UART010_LCRH);
  385. writel(old_cr, uap->port.membase + UART010_CR);
  386. spin_unlock_irqrestore(&uap->port.lock, flags);
  387. }
  388. static void pl010_set_ldisc(struct uart_port *port, int new)
  389. {
  390. if (new == N_PPS) {
  391. port->flags |= UPF_HARDPPS_CD;
  392. pl010_enable_ms(port);
  393. } else
  394. port->flags &= ~UPF_HARDPPS_CD;
  395. }
  396. static const char *pl010_type(struct uart_port *port)
  397. {
  398. return port->type == PORT_AMBA ? "AMBA" : NULL;
  399. }
  400. /*
  401. * Release the memory region(s) being used by 'port'
  402. */
  403. static void pl010_release_port(struct uart_port *port)
  404. {
  405. release_mem_region(port->mapbase, UART_PORT_SIZE);
  406. }
  407. /*
  408. * Request the memory region(s) being used by 'port'
  409. */
  410. static int pl010_request_port(struct uart_port *port)
  411. {
  412. return request_mem_region(port->mapbase, UART_PORT_SIZE, "uart-pl010")
  413. != NULL ? 0 : -EBUSY;
  414. }
  415. /*
  416. * Configure/autoconfigure the port.
  417. */
  418. static void pl010_config_port(struct uart_port *port, int flags)
  419. {
  420. if (flags & UART_CONFIG_TYPE) {
  421. port->type = PORT_AMBA;
  422. pl010_request_port(port);
  423. }
  424. }
  425. /*
  426. * verify the new serial_struct (for TIOCSSERIAL).
  427. */
  428. static int pl010_verify_port(struct uart_port *port, struct serial_struct *ser)
  429. {
  430. int ret = 0;
  431. if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
  432. ret = -EINVAL;
  433. if (ser->irq < 0 || ser->irq >= nr_irqs)
  434. ret = -EINVAL;
  435. if (ser->baud_base < 9600)
  436. ret = -EINVAL;
  437. return ret;
  438. }
  439. static struct uart_ops amba_pl010_pops = {
  440. .tx_empty = pl010_tx_empty,
  441. .set_mctrl = pl010_set_mctrl,
  442. .get_mctrl = pl010_get_mctrl,
  443. .stop_tx = pl010_stop_tx,
  444. .start_tx = pl010_start_tx,
  445. .stop_rx = pl010_stop_rx,
  446. .enable_ms = pl010_enable_ms,
  447. .break_ctl = pl010_break_ctl,
  448. .startup = pl010_startup,
  449. .shutdown = pl010_shutdown,
  450. .set_termios = pl010_set_termios,
  451. .set_ldisc = pl010_set_ldisc,
  452. .type = pl010_type,
  453. .release_port = pl010_release_port,
  454. .request_port = pl010_request_port,
  455. .config_port = pl010_config_port,
  456. .verify_port = pl010_verify_port,
  457. };
  458. static struct uart_amba_port *amba_ports[UART_NR];
  459. #ifdef CONFIG_SERIAL_AMBA_PL010_CONSOLE
  460. static void pl010_console_putchar(struct uart_port *port, int ch)
  461. {
  462. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  463. unsigned int status;
  464. do {
  465. status = readb(uap->port.membase + UART01x_FR);
  466. barrier();
  467. } while (!UART_TX_READY(status));
  468. writel(ch, uap->port.membase + UART01x_DR);
  469. }
  470. static void
  471. pl010_console_write(struct console *co, const char *s, unsigned int count)
  472. {
  473. struct uart_amba_port *uap = amba_ports[co->index];
  474. unsigned int status, old_cr;
  475. clk_enable(uap->clk);
  476. /*
  477. * First save the CR then disable the interrupts
  478. */
  479. old_cr = readb(uap->port.membase + UART010_CR);
  480. writel(UART01x_CR_UARTEN, uap->port.membase + UART010_CR);
  481. uart_console_write(&uap->port, s, count, pl010_console_putchar);
  482. /*
  483. * Finally, wait for transmitter to become empty
  484. * and restore the TCR
  485. */
  486. do {
  487. status = readb(uap->port.membase + UART01x_FR);
  488. barrier();
  489. } while (status & UART01x_FR_BUSY);
  490. writel(old_cr, uap->port.membase + UART010_CR);
  491. clk_disable(uap->clk);
  492. }
  493. static void __init
  494. pl010_console_get_options(struct uart_amba_port *uap, int *baud,
  495. int *parity, int *bits)
  496. {
  497. if (readb(uap->port.membase + UART010_CR) & UART01x_CR_UARTEN) {
  498. unsigned int lcr_h, quot;
  499. lcr_h = readb(uap->port.membase + UART010_LCRH);
  500. *parity = 'n';
  501. if (lcr_h & UART01x_LCRH_PEN) {
  502. if (lcr_h & UART01x_LCRH_EPS)
  503. *parity = 'e';
  504. else
  505. *parity = 'o';
  506. }
  507. if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
  508. *bits = 7;
  509. else
  510. *bits = 8;
  511. quot = readb(uap->port.membase + UART010_LCRL) |
  512. readb(uap->port.membase + UART010_LCRM) << 8;
  513. *baud = uap->port.uartclk / (16 * (quot + 1));
  514. }
  515. }
  516. static int __init pl010_console_setup(struct console *co, char *options)
  517. {
  518. struct uart_amba_port *uap;
  519. int baud = 38400;
  520. int bits = 8;
  521. int parity = 'n';
  522. int flow = 'n';
  523. int ret;
  524. /*
  525. * Check whether an invalid uart number has been specified, and
  526. * if so, search for the first available port that does have
  527. * console support.
  528. */
  529. if (co->index >= UART_NR)
  530. co->index = 0;
  531. uap = amba_ports[co->index];
  532. if (!uap)
  533. return -ENODEV;
  534. ret = clk_prepare(uap->clk);
  535. if (ret)
  536. return ret;
  537. uap->port.uartclk = clk_get_rate(uap->clk);
  538. if (options)
  539. uart_parse_options(options, &baud, &parity, &bits, &flow);
  540. else
  541. pl010_console_get_options(uap, &baud, &parity, &bits);
  542. return uart_set_options(&uap->port, co, baud, parity, bits, flow);
  543. }
  544. static struct uart_driver amba_reg;
  545. static struct console amba_console = {
  546. .name = "ttyAM",
  547. .write = pl010_console_write,
  548. .device = uart_console_device,
  549. .setup = pl010_console_setup,
  550. .flags = CON_PRINTBUFFER,
  551. .index = -1,
  552. .data = &amba_reg,
  553. };
  554. #define AMBA_CONSOLE &amba_console
  555. #else
  556. #define AMBA_CONSOLE NULL
  557. #endif
  558. static struct uart_driver amba_reg = {
  559. .owner = THIS_MODULE,
  560. .driver_name = "ttyAM",
  561. .dev_name = "ttyAM",
  562. .major = SERIAL_AMBA_MAJOR,
  563. .minor = SERIAL_AMBA_MINOR,
  564. .nr = UART_NR,
  565. .cons = AMBA_CONSOLE,
  566. };
  567. static int pl010_probe(struct amba_device *dev, const struct amba_id *id)
  568. {
  569. struct uart_amba_port *uap;
  570. void __iomem *base;
  571. int i, ret;
  572. for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
  573. if (amba_ports[i] == NULL)
  574. break;
  575. if (i == ARRAY_SIZE(amba_ports)) {
  576. ret = -EBUSY;
  577. goto out;
  578. }
  579. uap = kzalloc(sizeof(struct uart_amba_port), GFP_KERNEL);
  580. if (!uap) {
  581. ret = -ENOMEM;
  582. goto out;
  583. }
  584. base = ioremap(dev->res.start, resource_size(&dev->res));
  585. if (!base) {
  586. ret = -ENOMEM;
  587. goto free;
  588. }
  589. uap->clk = clk_get(&dev->dev, NULL);
  590. if (IS_ERR(uap->clk)) {
  591. ret = PTR_ERR(uap->clk);
  592. goto unmap;
  593. }
  594. uap->port.dev = &dev->dev;
  595. uap->port.mapbase = dev->res.start;
  596. uap->port.membase = base;
  597. uap->port.iotype = UPIO_MEM;
  598. uap->port.irq = dev->irq[0];
  599. uap->port.fifosize = 16;
  600. uap->port.ops = &amba_pl010_pops;
  601. uap->port.flags = UPF_BOOT_AUTOCONF;
  602. uap->port.line = i;
  603. uap->dev = dev;
  604. uap->data = dev->dev.platform_data;
  605. amba_ports[i] = uap;
  606. amba_set_drvdata(dev, uap);
  607. ret = uart_add_one_port(&amba_reg, &uap->port);
  608. if (ret) {
  609. amba_set_drvdata(dev, NULL);
  610. amba_ports[i] = NULL;
  611. clk_put(uap->clk);
  612. unmap:
  613. iounmap(base);
  614. free:
  615. kfree(uap);
  616. }
  617. out:
  618. return ret;
  619. }
  620. static int pl010_remove(struct amba_device *dev)
  621. {
  622. struct uart_amba_port *uap = amba_get_drvdata(dev);
  623. int i;
  624. amba_set_drvdata(dev, NULL);
  625. uart_remove_one_port(&amba_reg, &uap->port);
  626. for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
  627. if (amba_ports[i] == uap)
  628. amba_ports[i] = NULL;
  629. iounmap(uap->port.membase);
  630. clk_put(uap->clk);
  631. kfree(uap);
  632. return 0;
  633. }
  634. static int pl010_suspend(struct amba_device *dev, pm_message_t state)
  635. {
  636. struct uart_amba_port *uap = amba_get_drvdata(dev);
  637. if (uap)
  638. uart_suspend_port(&amba_reg, &uap->port);
  639. return 0;
  640. }
  641. static int pl010_resume(struct amba_device *dev)
  642. {
  643. struct uart_amba_port *uap = amba_get_drvdata(dev);
  644. if (uap)
  645. uart_resume_port(&amba_reg, &uap->port);
  646. return 0;
  647. }
  648. static struct amba_id pl010_ids[] = {
  649. {
  650. .id = 0x00041010,
  651. .mask = 0x000fffff,
  652. },
  653. { 0, 0 },
  654. };
  655. MODULE_DEVICE_TABLE(amba, pl010_ids);
  656. static struct amba_driver pl010_driver = {
  657. .drv = {
  658. .name = "uart-pl010",
  659. },
  660. .id_table = pl010_ids,
  661. .probe = pl010_probe,
  662. .remove = pl010_remove,
  663. .suspend = pl010_suspend,
  664. .resume = pl010_resume,
  665. };
  666. static int __init pl010_init(void)
  667. {
  668. int ret;
  669. printk(KERN_INFO "Serial: AMBA driver\n");
  670. ret = uart_register_driver(&amba_reg);
  671. if (ret == 0) {
  672. ret = amba_driver_register(&pl010_driver);
  673. if (ret)
  674. uart_unregister_driver(&amba_reg);
  675. }
  676. return ret;
  677. }
  678. static void __exit pl010_exit(void)
  679. {
  680. amba_driver_unregister(&pl010_driver);
  681. uart_unregister_driver(&amba_reg);
  682. }
  683. module_init(pl010_init);
  684. module_exit(pl010_exit);
  685. MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
  686. MODULE_DESCRIPTION("ARM AMBA serial port driver");
  687. MODULE_LICENSE("GPL");