8250_pci.c 126 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. #undef SERIAL_DEBUG_PCI
  28. /*
  29. * init function returns:
  30. * > 0 - number of ports
  31. * = 0 - use board->num_ports
  32. * < 0 - error
  33. */
  34. struct pci_serial_quirk {
  35. u32 vendor;
  36. u32 device;
  37. u32 subvendor;
  38. u32 subdevice;
  39. int (*probe)(struct pci_dev *dev);
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_8250_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static int pci_default_setup(struct serial_private*,
  55. const struct pciserial_board*, struct uart_8250_port *, int);
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING
  59. "%s: %s\n"
  60. "Please send the output of lspci -vv, this\n"
  61. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  62. "manufacturer and name of serial board or\n"
  63. "modem board to rmk+serial@arm.linux.org.uk.\n",
  64. pci_name(dev), str, dev->vendor, dev->device,
  65. dev->subsystem_vendor, dev->subsystem_device);
  66. }
  67. static int
  68. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  69. int bar, int offset, int regshift)
  70. {
  71. struct pci_dev *dev = priv->dev;
  72. unsigned long base, len;
  73. if (bar >= PCI_NUM_BAR_RESOURCES)
  74. return -EINVAL;
  75. base = pci_resource_start(dev, bar);
  76. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  77. len = pci_resource_len(dev, bar);
  78. if (!priv->remapped_bar[bar])
  79. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  80. if (!priv->remapped_bar[bar])
  81. return -ENOMEM;
  82. port->port.iotype = UPIO_MEM;
  83. port->port.iobase = 0;
  84. port->port.mapbase = base + offset;
  85. port->port.membase = priv->remapped_bar[bar] + offset;
  86. port->port.regshift = regshift;
  87. } else {
  88. port->port.iotype = UPIO_PORT;
  89. port->port.iobase = base + offset;
  90. port->port.mapbase = 0;
  91. port->port.membase = NULL;
  92. port->port.regshift = 0;
  93. }
  94. return 0;
  95. }
  96. /*
  97. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  98. */
  99. static int addidata_apci7800_setup(struct serial_private *priv,
  100. const struct pciserial_board *board,
  101. struct uart_8250_port *port, int idx)
  102. {
  103. unsigned int bar = 0, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 2) {
  106. offset += idx * board->uart_offset;
  107. } else if ((idx >= 2) && (idx < 4)) {
  108. bar += 1;
  109. offset += ((idx - 2) * board->uart_offset);
  110. } else if ((idx >= 4) && (idx < 6)) {
  111. bar += 2;
  112. offset += ((idx - 4) * board->uart_offset);
  113. } else if (idx >= 6) {
  114. bar += 3;
  115. offset += ((idx - 6) * board->uart_offset);
  116. }
  117. return setup_port(priv, port, bar, offset, board->reg_shift);
  118. }
  119. /*
  120. * AFAVLAB uses a different mixture of BARs and offsets
  121. * Not that ugly ;) -- HW
  122. */
  123. static int
  124. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  125. struct uart_8250_port *port, int idx)
  126. {
  127. unsigned int bar, offset = board->first_offset;
  128. bar = FL_GET_BASE(board->flags);
  129. if (idx < 4)
  130. bar += idx;
  131. else {
  132. bar = 4;
  133. offset += (idx - 4) * board->uart_offset;
  134. }
  135. return setup_port(priv, port, bar, offset, board->reg_shift);
  136. }
  137. /*
  138. * HP's Remote Management Console. The Diva chip came in several
  139. * different versions. N-class, L2000 and A500 have two Diva chips, each
  140. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  141. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  142. * one Diva chip, but it has been expanded to 5 UARTs.
  143. */
  144. static int pci_hp_diva_init(struct pci_dev *dev)
  145. {
  146. int rc = 0;
  147. switch (dev->subsystem_device) {
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  149. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  150. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  151. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  152. rc = 3;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  155. rc = 2;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  158. rc = 4;
  159. break;
  160. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  161. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  162. rc = 1;
  163. break;
  164. }
  165. return rc;
  166. }
  167. /*
  168. * HP's Diva chip puts the 4th/5th serial port further out, and
  169. * some serial ports are supposed to be hidden on certain models.
  170. */
  171. static int
  172. pci_hp_diva_setup(struct serial_private *priv,
  173. const struct pciserial_board *board,
  174. struct uart_8250_port *port, int idx)
  175. {
  176. unsigned int offset = board->first_offset;
  177. unsigned int bar = FL_GET_BASE(board->flags);
  178. switch (priv->dev->subsystem_device) {
  179. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  180. if (idx == 3)
  181. idx++;
  182. break;
  183. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  184. if (idx > 0)
  185. idx++;
  186. if (idx > 2)
  187. idx++;
  188. break;
  189. }
  190. if (idx > 2)
  191. offset = 0x18;
  192. offset += idx * board->uart_offset;
  193. return setup_port(priv, port, bar, offset, board->reg_shift);
  194. }
  195. /*
  196. * Added for EKF Intel i960 serial boards
  197. */
  198. static int pci_inteli960ni_init(struct pci_dev *dev)
  199. {
  200. unsigned long oldval;
  201. if (!(dev->subsystem_device & 0x1000))
  202. return -ENODEV;
  203. /* is firmware started? */
  204. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  205. if (oldval == 0x00001000L) { /* RESET value */
  206. printk(KERN_DEBUG "Local i960 firmware missing");
  207. return -ENODEV;
  208. }
  209. return 0;
  210. }
  211. /*
  212. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  213. * that the card interrupt be explicitly enabled or disabled. This
  214. * seems to be mainly needed on card using the PLX which also use I/O
  215. * mapped memory.
  216. */
  217. static int pci_plx9050_init(struct pci_dev *dev)
  218. {
  219. u8 irq_config;
  220. void __iomem *p;
  221. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  222. moan_device("no memory in bar 0", dev);
  223. return 0;
  224. }
  225. irq_config = 0x41;
  226. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  227. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  228. irq_config = 0x43;
  229. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  230. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  231. /*
  232. * As the megawolf cards have the int pins active
  233. * high, and have 2 UART chips, both ints must be
  234. * enabled on the 9050. Also, the UARTS are set in
  235. * 16450 mode by default, so we have to enable the
  236. * 16C950 'enhanced' mode so that we can use the
  237. * deep FIFOs
  238. */
  239. irq_config = 0x5b;
  240. /*
  241. * enable/disable interrupts
  242. */
  243. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  244. if (p == NULL)
  245. return -ENOMEM;
  246. writel(irq_config, p + 0x4c);
  247. /*
  248. * Read the register back to ensure that it took effect.
  249. */
  250. readl(p + 0x4c);
  251. iounmap(p);
  252. return 0;
  253. }
  254. static void pci_plx9050_exit(struct pci_dev *dev)
  255. {
  256. u8 __iomem *p;
  257. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  258. return;
  259. /*
  260. * disable interrupts
  261. */
  262. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  263. if (p != NULL) {
  264. writel(0, p + 0x4c);
  265. /*
  266. * Read the register back to ensure that it took effect.
  267. */
  268. readl(p + 0x4c);
  269. iounmap(p);
  270. }
  271. }
  272. #define NI8420_INT_ENABLE_REG 0x38
  273. #define NI8420_INT_ENABLE_BIT 0x2000
  274. static void pci_ni8420_exit(struct pci_dev *dev)
  275. {
  276. void __iomem *p;
  277. unsigned long base, len;
  278. unsigned int bar = 0;
  279. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  280. moan_device("no memory in bar", dev);
  281. return;
  282. }
  283. base = pci_resource_start(dev, bar);
  284. len = pci_resource_len(dev, bar);
  285. p = ioremap_nocache(base, len);
  286. if (p == NULL)
  287. return;
  288. /* Disable the CPU Interrupt */
  289. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  290. p + NI8420_INT_ENABLE_REG);
  291. iounmap(p);
  292. }
  293. /* MITE registers */
  294. #define MITE_IOWBSR1 0xc4
  295. #define MITE_IOWCR1 0xf4
  296. #define MITE_LCIMR1 0x08
  297. #define MITE_LCIMR2 0x10
  298. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  299. static void pci_ni8430_exit(struct pci_dev *dev)
  300. {
  301. void __iomem *p;
  302. unsigned long base, len;
  303. unsigned int bar = 0;
  304. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  305. moan_device("no memory in bar", dev);
  306. return;
  307. }
  308. base = pci_resource_start(dev, bar);
  309. len = pci_resource_len(dev, bar);
  310. p = ioremap_nocache(base, len);
  311. if (p == NULL)
  312. return;
  313. /* Disable the CPU Interrupt */
  314. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  315. iounmap(p);
  316. }
  317. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  318. static int
  319. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  320. struct uart_8250_port *port, int idx)
  321. {
  322. unsigned int bar, offset = board->first_offset;
  323. bar = 0;
  324. if (idx < 4) {
  325. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  326. offset += idx * board->uart_offset;
  327. } else if (idx < 8) {
  328. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  329. offset += idx * board->uart_offset + 0xC00;
  330. } else /* we have only 8 ports on PMC-OCTALPRO */
  331. return 1;
  332. return setup_port(priv, port, bar, offset, board->reg_shift);
  333. }
  334. /*
  335. * This does initialization for PMC OCTALPRO cards:
  336. * maps the device memory, resets the UARTs (needed, bc
  337. * if the module is removed and inserted again, the card
  338. * is in the sleep mode) and enables global interrupt.
  339. */
  340. /* global control register offset for SBS PMC-OctalPro */
  341. #define OCT_REG_CR_OFF 0x500
  342. static int sbs_init(struct pci_dev *dev)
  343. {
  344. u8 __iomem *p;
  345. p = pci_ioremap_bar(dev, 0);
  346. if (p == NULL)
  347. return -ENOMEM;
  348. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  349. writeb(0x10, p + OCT_REG_CR_OFF);
  350. udelay(50);
  351. writeb(0x0, p + OCT_REG_CR_OFF);
  352. /* Set bit-2 (INTENABLE) of Control Register */
  353. writeb(0x4, p + OCT_REG_CR_OFF);
  354. iounmap(p);
  355. return 0;
  356. }
  357. /*
  358. * Disables the global interrupt of PMC-OctalPro
  359. */
  360. static void sbs_exit(struct pci_dev *dev)
  361. {
  362. u8 __iomem *p;
  363. p = pci_ioremap_bar(dev, 0);
  364. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  365. if (p != NULL)
  366. writeb(0, p + OCT_REG_CR_OFF);
  367. iounmap(p);
  368. }
  369. /*
  370. * SIIG serial cards have an PCI interface chip which also controls
  371. * the UART clocking frequency. Each UART can be clocked independently
  372. * (except cards equipped with 4 UARTs) and initial clocking settings
  373. * are stored in the EEPROM chip. It can cause problems because this
  374. * version of serial driver doesn't support differently clocked UART's
  375. * on single PCI card. To prevent this, initialization functions set
  376. * high frequency clocking for all UART's on given card. It is safe (I
  377. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  378. * with other OSes (like M$ DOS).
  379. *
  380. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  381. *
  382. * There is two family of SIIG serial cards with different PCI
  383. * interface chip and different configuration methods:
  384. * - 10x cards have control registers in IO and/or memory space;
  385. * - 20x cards have control registers in standard PCI configuration space.
  386. *
  387. * Note: all 10x cards have PCI device ids 0x10..
  388. * all 20x cards have PCI device ids 0x20..
  389. *
  390. * There are also Quartet Serial cards which use Oxford Semiconductor
  391. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  392. *
  393. * Note: some SIIG cards are probed by the parport_serial object.
  394. */
  395. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  396. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  397. static int pci_siig10x_init(struct pci_dev *dev)
  398. {
  399. u16 data;
  400. void __iomem *p;
  401. switch (dev->device & 0xfff8) {
  402. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  403. data = 0xffdf;
  404. break;
  405. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  406. data = 0xf7ff;
  407. break;
  408. default: /* 1S1P, 4S */
  409. data = 0xfffb;
  410. break;
  411. }
  412. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  413. if (p == NULL)
  414. return -ENOMEM;
  415. writew(readw(p + 0x28) & data, p + 0x28);
  416. readw(p + 0x28);
  417. iounmap(p);
  418. return 0;
  419. }
  420. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  421. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  422. static int pci_siig20x_init(struct pci_dev *dev)
  423. {
  424. u8 data;
  425. /* Change clock frequency for the first UART. */
  426. pci_read_config_byte(dev, 0x6f, &data);
  427. pci_write_config_byte(dev, 0x6f, data & 0xef);
  428. /* If this card has 2 UART, we have to do the same with second UART. */
  429. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  430. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  431. pci_read_config_byte(dev, 0x73, &data);
  432. pci_write_config_byte(dev, 0x73, data & 0xef);
  433. }
  434. return 0;
  435. }
  436. static int pci_siig_init(struct pci_dev *dev)
  437. {
  438. unsigned int type = dev->device & 0xff00;
  439. if (type == 0x1000)
  440. return pci_siig10x_init(dev);
  441. else if (type == 0x2000)
  442. return pci_siig20x_init(dev);
  443. moan_device("Unknown SIIG card", dev);
  444. return -ENODEV;
  445. }
  446. static int pci_siig_setup(struct serial_private *priv,
  447. const struct pciserial_board *board,
  448. struct uart_8250_port *port, int idx)
  449. {
  450. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  451. if (idx > 3) {
  452. bar = 4;
  453. offset = (idx - 4) * 8;
  454. }
  455. return setup_port(priv, port, bar, offset, 0);
  456. }
  457. /*
  458. * Timedia has an explosion of boards, and to avoid the PCI table from
  459. * growing *huge*, we use this function to collapse some 70 entries
  460. * in the PCI table into one, for sanity's and compactness's sake.
  461. */
  462. static const unsigned short timedia_single_port[] = {
  463. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  464. };
  465. static const unsigned short timedia_dual_port[] = {
  466. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  467. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  468. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  469. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  470. 0xD079, 0
  471. };
  472. static const unsigned short timedia_quad_port[] = {
  473. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  474. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  475. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  476. 0xB157, 0
  477. };
  478. static const unsigned short timedia_eight_port[] = {
  479. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  480. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  481. };
  482. static const struct timedia_struct {
  483. int num;
  484. const unsigned short *ids;
  485. } timedia_data[] = {
  486. { 1, timedia_single_port },
  487. { 2, timedia_dual_port },
  488. { 4, timedia_quad_port },
  489. { 8, timedia_eight_port }
  490. };
  491. /*
  492. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  493. * listing them individually, this driver merely grabs them all with
  494. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  495. * and should be left free to be claimed by parport_serial instead.
  496. */
  497. static int pci_timedia_probe(struct pci_dev *dev)
  498. {
  499. /*
  500. * Check the third digit of the subdevice ID
  501. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  502. */
  503. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  504. dev_info(&dev->dev,
  505. "ignoring Timedia subdevice %04x for parport_serial\n",
  506. dev->subsystem_device);
  507. return -ENODEV;
  508. }
  509. return 0;
  510. }
  511. static int pci_timedia_init(struct pci_dev *dev)
  512. {
  513. const unsigned short *ids;
  514. int i, j;
  515. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  516. ids = timedia_data[i].ids;
  517. for (j = 0; ids[j]; j++)
  518. if (dev->subsystem_device == ids[j])
  519. return timedia_data[i].num;
  520. }
  521. return 0;
  522. }
  523. /*
  524. * Timedia/SUNIX uses a mixture of BARs and offsets
  525. * Ugh, this is ugly as all hell --- TYT
  526. */
  527. static int
  528. pci_timedia_setup(struct serial_private *priv,
  529. const struct pciserial_board *board,
  530. struct uart_8250_port *port, int idx)
  531. {
  532. unsigned int bar = 0, offset = board->first_offset;
  533. switch (idx) {
  534. case 0:
  535. bar = 0;
  536. break;
  537. case 1:
  538. offset = board->uart_offset;
  539. bar = 0;
  540. break;
  541. case 2:
  542. bar = 1;
  543. break;
  544. case 3:
  545. offset = board->uart_offset;
  546. /* FALLTHROUGH */
  547. case 4: /* BAR 2 */
  548. case 5: /* BAR 3 */
  549. case 6: /* BAR 4 */
  550. case 7: /* BAR 5 */
  551. bar = idx - 2;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. /*
  556. * Some Titan cards are also a little weird
  557. */
  558. static int
  559. titan_400l_800l_setup(struct serial_private *priv,
  560. const struct pciserial_board *board,
  561. struct uart_8250_port *port, int idx)
  562. {
  563. unsigned int bar, offset = board->first_offset;
  564. switch (idx) {
  565. case 0:
  566. bar = 1;
  567. break;
  568. case 1:
  569. bar = 2;
  570. break;
  571. default:
  572. bar = 4;
  573. offset = (idx - 2) * board->uart_offset;
  574. }
  575. return setup_port(priv, port, bar, offset, board->reg_shift);
  576. }
  577. static int pci_xircom_init(struct pci_dev *dev)
  578. {
  579. msleep(100);
  580. return 0;
  581. }
  582. static int pci_ni8420_init(struct pci_dev *dev)
  583. {
  584. void __iomem *p;
  585. unsigned long base, len;
  586. unsigned int bar = 0;
  587. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  588. moan_device("no memory in bar", dev);
  589. return 0;
  590. }
  591. base = pci_resource_start(dev, bar);
  592. len = pci_resource_len(dev, bar);
  593. p = ioremap_nocache(base, len);
  594. if (p == NULL)
  595. return -ENOMEM;
  596. /* Enable CPU Interrupt */
  597. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  598. p + NI8420_INT_ENABLE_REG);
  599. iounmap(p);
  600. return 0;
  601. }
  602. #define MITE_IOWBSR1_WSIZE 0xa
  603. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  604. #define MITE_IOWBSR1_WENAB (1 << 7)
  605. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  606. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  607. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  608. static int pci_ni8430_init(struct pci_dev *dev)
  609. {
  610. void __iomem *p;
  611. unsigned long base, len;
  612. u32 device_window;
  613. unsigned int bar = 0;
  614. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  615. moan_device("no memory in bar", dev);
  616. return 0;
  617. }
  618. base = pci_resource_start(dev, bar);
  619. len = pci_resource_len(dev, bar);
  620. p = ioremap_nocache(base, len);
  621. if (p == NULL)
  622. return -ENOMEM;
  623. /* Set device window address and size in BAR0 */
  624. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  625. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  626. writel(device_window, p + MITE_IOWBSR1);
  627. /* Set window access to go to RAMSEL IO address space */
  628. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  629. p + MITE_IOWCR1);
  630. /* Enable IO Bus Interrupt 0 */
  631. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  632. /* Enable CPU Interrupt */
  633. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  634. iounmap(p);
  635. return 0;
  636. }
  637. /* UART Port Control Register */
  638. #define NI8430_PORTCON 0x0f
  639. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  640. static int
  641. pci_ni8430_setup(struct serial_private *priv,
  642. const struct pciserial_board *board,
  643. struct uart_8250_port *port, int idx)
  644. {
  645. void __iomem *p;
  646. unsigned long base, len;
  647. unsigned int bar, offset = board->first_offset;
  648. if (idx >= board->num_ports)
  649. return 1;
  650. bar = FL_GET_BASE(board->flags);
  651. offset += idx * board->uart_offset;
  652. base = pci_resource_start(priv->dev, bar);
  653. len = pci_resource_len(priv->dev, bar);
  654. p = ioremap_nocache(base, len);
  655. /* enable the transceiver */
  656. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  657. p + offset + NI8430_PORTCON);
  658. iounmap(p);
  659. return setup_port(priv, port, bar, offset, board->reg_shift);
  660. }
  661. static int pci_netmos_9900_setup(struct serial_private *priv,
  662. const struct pciserial_board *board,
  663. struct uart_8250_port *port, int idx)
  664. {
  665. unsigned int bar;
  666. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. printk(KERN_ERR "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. printk(KERN_DEBUG
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int pci_asix_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_8250_port *port, int idx)
  885. {
  886. port->bugs |= UART_BUG_PARITY;
  887. return pci_default_setup(priv, board, port, idx);
  888. }
  889. /* Quatech devices have their own extra interface features */
  890. struct quatech_feature {
  891. u16 devid;
  892. bool amcc;
  893. };
  894. #define QPCR_TEST_FOR1 0x3F
  895. #define QPCR_TEST_GET1 0x00
  896. #define QPCR_TEST_FOR2 0x40
  897. #define QPCR_TEST_GET2 0x40
  898. #define QPCR_TEST_FOR3 0x80
  899. #define QPCR_TEST_GET3 0x40
  900. #define QPCR_TEST_FOR4 0xC0
  901. #define QPCR_TEST_GET4 0x80
  902. #define QOPR_CLOCK_X1 0x0000
  903. #define QOPR_CLOCK_X2 0x0001
  904. #define QOPR_CLOCK_X4 0x0002
  905. #define QOPR_CLOCK_X8 0x0003
  906. #define QOPR_CLOCK_RATE_MASK 0x0003
  907. static struct quatech_feature quatech_cards[] = {
  908. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  909. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  910. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  911. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  912. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  913. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  914. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  915. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  916. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  917. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  918. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  919. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  920. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  921. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  922. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  923. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  924. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  925. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  926. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  927. { 0, }
  928. };
  929. static int pci_quatech_amcc(u16 devid)
  930. {
  931. struct quatech_feature *qf = &quatech_cards[0];
  932. while (qf->devid) {
  933. if (qf->devid == devid)
  934. return qf->amcc;
  935. qf++;
  936. }
  937. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  938. return 0;
  939. };
  940. static int pci_quatech_rqopr(struct uart_8250_port *port)
  941. {
  942. unsigned long base = port->port.iobase;
  943. u8 LCR, val;
  944. LCR = inb(base + UART_LCR);
  945. outb(0xBF, base + UART_LCR);
  946. val = inb(base + UART_SCR);
  947. outb(LCR, base + UART_LCR);
  948. return val;
  949. }
  950. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  951. {
  952. unsigned long base = port->port.iobase;
  953. u8 LCR, val;
  954. LCR = inb(base + UART_LCR);
  955. outb(0xBF, base + UART_LCR);
  956. val = inb(base + UART_SCR);
  957. outb(qopr, base + UART_SCR);
  958. outb(LCR, base + UART_LCR);
  959. }
  960. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  961. {
  962. unsigned long base = port->port.iobase;
  963. u8 LCR, val, qmcr;
  964. LCR = inb(base + UART_LCR);
  965. outb(0xBF, base + UART_LCR);
  966. val = inb(base + UART_SCR);
  967. outb(val | 0x10, base + UART_SCR);
  968. qmcr = inb(base + UART_MCR);
  969. outb(val, base + UART_SCR);
  970. outb(LCR, base + UART_LCR);
  971. return qmcr;
  972. }
  973. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  974. {
  975. unsigned long base = port->port.iobase;
  976. u8 LCR, val;
  977. LCR = inb(base + UART_LCR);
  978. outb(0xBF, base + UART_LCR);
  979. val = inb(base + UART_SCR);
  980. outb(val | 0x10, base + UART_SCR);
  981. outb(qmcr, base + UART_MCR);
  982. outb(val, base + UART_SCR);
  983. outb(LCR, base + UART_LCR);
  984. }
  985. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  986. {
  987. unsigned long base = port->port.iobase;
  988. u8 LCR, val;
  989. LCR = inb(base + UART_LCR);
  990. outb(0xBF, base + UART_LCR);
  991. val = inb(base + UART_SCR);
  992. if (val & 0x20) {
  993. outb(0x80, UART_LCR);
  994. if (!(inb(UART_SCR) & 0x20)) {
  995. outb(LCR, base + UART_LCR);
  996. return 1;
  997. }
  998. }
  999. return 0;
  1000. }
  1001. static int pci_quatech_test(struct uart_8250_port *port)
  1002. {
  1003. u8 reg;
  1004. u8 qopr = pci_quatech_rqopr(port);
  1005. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1006. reg = pci_quatech_rqopr(port) & 0xC0;
  1007. if (reg != QPCR_TEST_GET1)
  1008. return -EINVAL;
  1009. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1010. reg = pci_quatech_rqopr(port) & 0xC0;
  1011. if (reg != QPCR_TEST_GET2)
  1012. return -EINVAL;
  1013. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1014. reg = pci_quatech_rqopr(port) & 0xC0;
  1015. if (reg != QPCR_TEST_GET3)
  1016. return -EINVAL;
  1017. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1018. reg = pci_quatech_rqopr(port) & 0xC0;
  1019. if (reg != QPCR_TEST_GET4)
  1020. return -EINVAL;
  1021. pci_quatech_wqopr(port, qopr);
  1022. return 0;
  1023. }
  1024. static int pci_quatech_clock(struct uart_8250_port *port)
  1025. {
  1026. u8 qopr, reg, set;
  1027. unsigned long clock;
  1028. if (pci_quatech_test(port) < 0)
  1029. return 1843200;
  1030. qopr = pci_quatech_rqopr(port);
  1031. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1032. reg = pci_quatech_rqopr(port);
  1033. if (reg & QOPR_CLOCK_X8) {
  1034. clock = 1843200;
  1035. goto out;
  1036. }
  1037. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1038. reg = pci_quatech_rqopr(port);
  1039. if (!(reg & QOPR_CLOCK_X8)) {
  1040. clock = 1843200;
  1041. goto out;
  1042. }
  1043. reg &= QOPR_CLOCK_X8;
  1044. if (reg == QOPR_CLOCK_X2) {
  1045. clock = 3685400;
  1046. set = QOPR_CLOCK_X2;
  1047. } else if (reg == QOPR_CLOCK_X4) {
  1048. clock = 7372800;
  1049. set = QOPR_CLOCK_X4;
  1050. } else if (reg == QOPR_CLOCK_X8) {
  1051. clock = 14745600;
  1052. set = QOPR_CLOCK_X8;
  1053. } else {
  1054. clock = 1843200;
  1055. set = QOPR_CLOCK_X1;
  1056. }
  1057. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1058. qopr |= set;
  1059. out:
  1060. pci_quatech_wqopr(port, qopr);
  1061. return clock;
  1062. }
  1063. static int pci_quatech_rs422(struct uart_8250_port *port)
  1064. {
  1065. u8 qmcr;
  1066. int rs422 = 0;
  1067. if (!pci_quatech_has_qmcr(port))
  1068. return 0;
  1069. qmcr = pci_quatech_rqmcr(port);
  1070. pci_quatech_wqmcr(port, 0xFF);
  1071. if (pci_quatech_rqmcr(port))
  1072. rs422 = 1;
  1073. pci_quatech_wqmcr(port, qmcr);
  1074. return rs422;
  1075. }
  1076. static int pci_quatech_init(struct pci_dev *dev)
  1077. {
  1078. if (pci_quatech_amcc(dev->device)) {
  1079. unsigned long base = pci_resource_start(dev, 0);
  1080. if (base) {
  1081. u32 tmp;
  1082. outl(inl(base + 0x38), base + 0x38);
  1083. tmp = inl(base + 0x3c);
  1084. outl(tmp | 0x01000000, base + 0x3c);
  1085. outl(tmp, base + 0x3c);
  1086. }
  1087. }
  1088. return 0;
  1089. }
  1090. static int pci_quatech_setup(struct serial_private *priv,
  1091. const struct pciserial_board *board,
  1092. struct uart_8250_port *port, int idx)
  1093. {
  1094. /* Needed by pci_quatech calls below */
  1095. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1096. /* Set up the clocking */
  1097. port->port.uartclk = pci_quatech_clock(port);
  1098. /* For now just warn about RS422 */
  1099. if (pci_quatech_rs422(port))
  1100. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1101. return pci_default_setup(priv, board, port, idx);
  1102. }
  1103. static void pci_quatech_exit(struct pci_dev *dev)
  1104. {
  1105. }
  1106. static int pci_default_setup(struct serial_private *priv,
  1107. const struct pciserial_board *board,
  1108. struct uart_8250_port *port, int idx)
  1109. {
  1110. unsigned int bar, offset = board->first_offset, maxnr;
  1111. bar = FL_GET_BASE(board->flags);
  1112. if (board->flags & FL_BASE_BARS)
  1113. bar += idx;
  1114. else
  1115. offset += idx * board->uart_offset;
  1116. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1117. (board->reg_shift + 3);
  1118. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1119. return 1;
  1120. return setup_port(priv, port, bar, offset, board->reg_shift);
  1121. }
  1122. static int
  1123. ce4100_serial_setup(struct serial_private *priv,
  1124. const struct pciserial_board *board,
  1125. struct uart_8250_port *port, int idx)
  1126. {
  1127. int ret;
  1128. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1129. port->port.iotype = UPIO_MEM32;
  1130. port->port.type = PORT_XSCALE;
  1131. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1132. port->port.regshift = 2;
  1133. return ret;
  1134. }
  1135. static int
  1136. pci_omegapci_setup(struct serial_private *priv,
  1137. const struct pciserial_board *board,
  1138. struct uart_8250_port *port, int idx)
  1139. {
  1140. return setup_port(priv, port, 2, idx * 8, 0);
  1141. }
  1142. static int
  1143. pci_brcm_trumanage_setup(struct serial_private *priv,
  1144. const struct pciserial_board *board,
  1145. struct uart_8250_port *port, int idx)
  1146. {
  1147. int ret = pci_default_setup(priv, board, port, idx);
  1148. port->port.type = PORT_BRCM_TRUMANAGE;
  1149. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1150. return ret;
  1151. }
  1152. static int skip_tx_en_setup(struct serial_private *priv,
  1153. const struct pciserial_board *board,
  1154. struct uart_8250_port *port, int idx)
  1155. {
  1156. port->port.flags |= UPF_NO_TXEN_TEST;
  1157. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  1158. "[%04x:%04x] subsystem [%04x:%04x]\n",
  1159. priv->dev->vendor,
  1160. priv->dev->device,
  1161. priv->dev->subsystem_vendor,
  1162. priv->dev->subsystem_device);
  1163. return pci_default_setup(priv, board, port, idx);
  1164. }
  1165. static void kt_handle_break(struct uart_port *p)
  1166. {
  1167. struct uart_8250_port *up =
  1168. container_of(p, struct uart_8250_port, port);
  1169. /*
  1170. * On receipt of a BI, serial device in Intel ME (Intel
  1171. * management engine) needs to have its fifos cleared for sane
  1172. * SOL (Serial Over Lan) output.
  1173. */
  1174. serial8250_clear_and_reinit_fifos(up);
  1175. }
  1176. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1177. {
  1178. struct uart_8250_port *up =
  1179. container_of(p, struct uart_8250_port, port);
  1180. unsigned int val;
  1181. /*
  1182. * When the Intel ME (management engine) gets reset its serial
  1183. * port registers could return 0 momentarily. Functions like
  1184. * serial8250_console_write, read and save the IER, perform
  1185. * some operation and then restore it. In order to avoid
  1186. * setting IER register inadvertently to 0, if the value read
  1187. * is 0, double check with ier value in uart_8250_port and use
  1188. * that instead. up->ier should be the same value as what is
  1189. * currently configured.
  1190. */
  1191. val = inb(p->iobase + offset);
  1192. if (offset == UART_IER) {
  1193. if (val == 0)
  1194. val = up->ier;
  1195. }
  1196. return val;
  1197. }
  1198. static int kt_serial_setup(struct serial_private *priv,
  1199. const struct pciserial_board *board,
  1200. struct uart_8250_port *port, int idx)
  1201. {
  1202. port->port.flags |= UPF_BUG_THRE;
  1203. port->port.serial_in = kt_serial_in;
  1204. port->port.handle_break = kt_handle_break;
  1205. return skip_tx_en_setup(priv, board, port, idx);
  1206. }
  1207. static int pci_eg20t_init(struct pci_dev *dev)
  1208. {
  1209. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1210. return -ENODEV;
  1211. #else
  1212. return 0;
  1213. #endif
  1214. }
  1215. static int
  1216. pci_xr17c154_setup(struct serial_private *priv,
  1217. const struct pciserial_board *board,
  1218. struct uart_8250_port *port, int idx)
  1219. {
  1220. port->port.flags |= UPF_EXAR_EFR;
  1221. return pci_default_setup(priv, board, port, idx);
  1222. }
  1223. static int
  1224. pci_xr17v35x_setup(struct serial_private *priv,
  1225. const struct pciserial_board *board,
  1226. struct uart_8250_port *port, int idx)
  1227. {
  1228. u8 __iomem *p;
  1229. p = pci_ioremap_bar(priv->dev, 0);
  1230. if (p == NULL)
  1231. return -ENOMEM;
  1232. port->port.flags |= UPF_EXAR_EFR;
  1233. /*
  1234. * Setup Multipurpose Input/Output pins.
  1235. */
  1236. if (idx == 0) {
  1237. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1238. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1239. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1240. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1241. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1242. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1243. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1244. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1245. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1246. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1247. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1248. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1249. }
  1250. writeb(0x00, p + UART_EXAR_8XMODE);
  1251. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1252. writeb(128, p + UART_EXAR_TXTRG);
  1253. writeb(128, p + UART_EXAR_RXTRG);
  1254. iounmap(p);
  1255. return pci_default_setup(priv, board, port, idx);
  1256. }
  1257. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  1258. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  1259. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  1260. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  1261. static int
  1262. pci_fastcom335_setup(struct serial_private *priv,
  1263. const struct pciserial_board *board,
  1264. struct uart_8250_port *port, int idx)
  1265. {
  1266. u8 __iomem *p;
  1267. p = pci_ioremap_bar(priv->dev, 0);
  1268. if (p == NULL)
  1269. return -ENOMEM;
  1270. port->port.flags |= UPF_EXAR_EFR;
  1271. /*
  1272. * Setup Multipurpose Input/Output pins.
  1273. */
  1274. if (idx == 0) {
  1275. switch (priv->dev->device) {
  1276. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  1277. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  1278. writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
  1279. writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
  1280. writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
  1281. break;
  1282. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  1283. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  1284. writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
  1285. writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
  1286. writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
  1287. break;
  1288. }
  1289. writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
  1290. writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
  1291. writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
  1292. }
  1293. writeb(0x00, p + UART_EXAR_8XMODE);
  1294. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1295. writeb(32, p + UART_EXAR_TXTRG);
  1296. writeb(32, p + UART_EXAR_RXTRG);
  1297. iounmap(p);
  1298. return pci_default_setup(priv, board, port, idx);
  1299. }
  1300. static int
  1301. pci_wch_ch353_setup(struct serial_private *priv,
  1302. const struct pciserial_board *board,
  1303. struct uart_8250_port *port, int idx)
  1304. {
  1305. port->port.flags |= UPF_FIXED_TYPE;
  1306. port->port.type = PORT_16550A;
  1307. return pci_default_setup(priv, board, port, idx);
  1308. }
  1309. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1310. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1311. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1312. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1313. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1314. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1315. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1316. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1317. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1318. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1319. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1320. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1321. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1322. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1323. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1324. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1325. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1326. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1327. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1328. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1329. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1330. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1331. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1332. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1333. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1334. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1335. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1336. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1337. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1338. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1339. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1340. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1341. #define PCI_VENDOR_ID_WCH 0x4348
  1342. #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
  1343. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1344. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1345. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1346. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1347. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1348. #define PCI_VENDOR_ID_ASIX 0x9710
  1349. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  1350. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  1351. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  1352. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1353. #define PCI_VENDOR_ID_SUNIX 0x1fd4
  1354. #define PCI_DEVICE_ID_SUNIX_1999 0x1999
  1355. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1356. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1357. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1358. /*
  1359. * Master list of serial port init/setup/exit quirks.
  1360. * This does not describe the general nature of the port.
  1361. * (ie, baud base, number and location of ports, etc)
  1362. *
  1363. * This list is ordered alphabetically by vendor then device.
  1364. * Specific entries must come before more generic entries.
  1365. */
  1366. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1367. /*
  1368. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1369. */
  1370. {
  1371. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  1372. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  1373. .subvendor = PCI_ANY_ID,
  1374. .subdevice = PCI_ANY_ID,
  1375. .setup = addidata_apci7800_setup,
  1376. },
  1377. /*
  1378. * AFAVLAB cards - these may be called via parport_serial
  1379. * It is not clear whether this applies to all products.
  1380. */
  1381. {
  1382. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1383. .device = PCI_ANY_ID,
  1384. .subvendor = PCI_ANY_ID,
  1385. .subdevice = PCI_ANY_ID,
  1386. .setup = afavlab_setup,
  1387. },
  1388. /*
  1389. * HP Diva
  1390. */
  1391. {
  1392. .vendor = PCI_VENDOR_ID_HP,
  1393. .device = PCI_DEVICE_ID_HP_DIVA,
  1394. .subvendor = PCI_ANY_ID,
  1395. .subdevice = PCI_ANY_ID,
  1396. .init = pci_hp_diva_init,
  1397. .setup = pci_hp_diva_setup,
  1398. },
  1399. /*
  1400. * Intel
  1401. */
  1402. {
  1403. .vendor = PCI_VENDOR_ID_INTEL,
  1404. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1405. .subvendor = 0xe4bf,
  1406. .subdevice = PCI_ANY_ID,
  1407. .init = pci_inteli960ni_init,
  1408. .setup = pci_default_setup,
  1409. },
  1410. {
  1411. .vendor = PCI_VENDOR_ID_INTEL,
  1412. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1413. .subvendor = PCI_ANY_ID,
  1414. .subdevice = PCI_ANY_ID,
  1415. .setup = skip_tx_en_setup,
  1416. },
  1417. {
  1418. .vendor = PCI_VENDOR_ID_INTEL,
  1419. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1420. .subvendor = PCI_ANY_ID,
  1421. .subdevice = PCI_ANY_ID,
  1422. .setup = skip_tx_en_setup,
  1423. },
  1424. {
  1425. .vendor = PCI_VENDOR_ID_INTEL,
  1426. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1427. .subvendor = PCI_ANY_ID,
  1428. .subdevice = PCI_ANY_ID,
  1429. .setup = skip_tx_en_setup,
  1430. },
  1431. {
  1432. .vendor = PCI_VENDOR_ID_INTEL,
  1433. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1434. .subvendor = PCI_ANY_ID,
  1435. .subdevice = PCI_ANY_ID,
  1436. .setup = ce4100_serial_setup,
  1437. },
  1438. {
  1439. .vendor = PCI_VENDOR_ID_INTEL,
  1440. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1441. .subvendor = PCI_ANY_ID,
  1442. .subdevice = PCI_ANY_ID,
  1443. .setup = kt_serial_setup,
  1444. },
  1445. /*
  1446. * ITE
  1447. */
  1448. {
  1449. .vendor = PCI_VENDOR_ID_ITE,
  1450. .device = PCI_DEVICE_ID_ITE_8872,
  1451. .subvendor = PCI_ANY_ID,
  1452. .subdevice = PCI_ANY_ID,
  1453. .init = pci_ite887x_init,
  1454. .setup = pci_default_setup,
  1455. .exit = pci_ite887x_exit,
  1456. },
  1457. /*
  1458. * National Instruments
  1459. */
  1460. {
  1461. .vendor = PCI_VENDOR_ID_NI,
  1462. .device = PCI_DEVICE_ID_NI_PCI23216,
  1463. .subvendor = PCI_ANY_ID,
  1464. .subdevice = PCI_ANY_ID,
  1465. .init = pci_ni8420_init,
  1466. .setup = pci_default_setup,
  1467. .exit = pci_ni8420_exit,
  1468. },
  1469. {
  1470. .vendor = PCI_VENDOR_ID_NI,
  1471. .device = PCI_DEVICE_ID_NI_PCI2328,
  1472. .subvendor = PCI_ANY_ID,
  1473. .subdevice = PCI_ANY_ID,
  1474. .init = pci_ni8420_init,
  1475. .setup = pci_default_setup,
  1476. .exit = pci_ni8420_exit,
  1477. },
  1478. {
  1479. .vendor = PCI_VENDOR_ID_NI,
  1480. .device = PCI_DEVICE_ID_NI_PCI2324,
  1481. .subvendor = PCI_ANY_ID,
  1482. .subdevice = PCI_ANY_ID,
  1483. .init = pci_ni8420_init,
  1484. .setup = pci_default_setup,
  1485. .exit = pci_ni8420_exit,
  1486. },
  1487. {
  1488. .vendor = PCI_VENDOR_ID_NI,
  1489. .device = PCI_DEVICE_ID_NI_PCI2322,
  1490. .subvendor = PCI_ANY_ID,
  1491. .subdevice = PCI_ANY_ID,
  1492. .init = pci_ni8420_init,
  1493. .setup = pci_default_setup,
  1494. .exit = pci_ni8420_exit,
  1495. },
  1496. {
  1497. .vendor = PCI_VENDOR_ID_NI,
  1498. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1499. .subvendor = PCI_ANY_ID,
  1500. .subdevice = PCI_ANY_ID,
  1501. .init = pci_ni8420_init,
  1502. .setup = pci_default_setup,
  1503. .exit = pci_ni8420_exit,
  1504. },
  1505. {
  1506. .vendor = PCI_VENDOR_ID_NI,
  1507. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1508. .subvendor = PCI_ANY_ID,
  1509. .subdevice = PCI_ANY_ID,
  1510. .init = pci_ni8420_init,
  1511. .setup = pci_default_setup,
  1512. .exit = pci_ni8420_exit,
  1513. },
  1514. {
  1515. .vendor = PCI_VENDOR_ID_NI,
  1516. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1517. .subvendor = PCI_ANY_ID,
  1518. .subdevice = PCI_ANY_ID,
  1519. .init = pci_ni8420_init,
  1520. .setup = pci_default_setup,
  1521. .exit = pci_ni8420_exit,
  1522. },
  1523. {
  1524. .vendor = PCI_VENDOR_ID_NI,
  1525. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1526. .subvendor = PCI_ANY_ID,
  1527. .subdevice = PCI_ANY_ID,
  1528. .init = pci_ni8420_init,
  1529. .setup = pci_default_setup,
  1530. .exit = pci_ni8420_exit,
  1531. },
  1532. {
  1533. .vendor = PCI_VENDOR_ID_NI,
  1534. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1535. .subvendor = PCI_ANY_ID,
  1536. .subdevice = PCI_ANY_ID,
  1537. .init = pci_ni8420_init,
  1538. .setup = pci_default_setup,
  1539. .exit = pci_ni8420_exit,
  1540. },
  1541. {
  1542. .vendor = PCI_VENDOR_ID_NI,
  1543. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1544. .subvendor = PCI_ANY_ID,
  1545. .subdevice = PCI_ANY_ID,
  1546. .init = pci_ni8420_init,
  1547. .setup = pci_default_setup,
  1548. .exit = pci_ni8420_exit,
  1549. },
  1550. {
  1551. .vendor = PCI_VENDOR_ID_NI,
  1552. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1553. .subvendor = PCI_ANY_ID,
  1554. .subdevice = PCI_ANY_ID,
  1555. .init = pci_ni8420_init,
  1556. .setup = pci_default_setup,
  1557. .exit = pci_ni8420_exit,
  1558. },
  1559. {
  1560. .vendor = PCI_VENDOR_ID_NI,
  1561. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1562. .subvendor = PCI_ANY_ID,
  1563. .subdevice = PCI_ANY_ID,
  1564. .init = pci_ni8420_init,
  1565. .setup = pci_default_setup,
  1566. .exit = pci_ni8420_exit,
  1567. },
  1568. {
  1569. .vendor = PCI_VENDOR_ID_NI,
  1570. .device = PCI_ANY_ID,
  1571. .subvendor = PCI_ANY_ID,
  1572. .subdevice = PCI_ANY_ID,
  1573. .init = pci_ni8430_init,
  1574. .setup = pci_ni8430_setup,
  1575. .exit = pci_ni8430_exit,
  1576. },
  1577. /* Quatech */
  1578. {
  1579. .vendor = PCI_VENDOR_ID_QUATECH,
  1580. .device = PCI_ANY_ID,
  1581. .subvendor = PCI_ANY_ID,
  1582. .subdevice = PCI_ANY_ID,
  1583. .init = pci_quatech_init,
  1584. .setup = pci_quatech_setup,
  1585. .exit = pci_quatech_exit,
  1586. },
  1587. /*
  1588. * Panacom
  1589. */
  1590. {
  1591. .vendor = PCI_VENDOR_ID_PANACOM,
  1592. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1593. .subvendor = PCI_ANY_ID,
  1594. .subdevice = PCI_ANY_ID,
  1595. .init = pci_plx9050_init,
  1596. .setup = pci_default_setup,
  1597. .exit = pci_plx9050_exit,
  1598. },
  1599. {
  1600. .vendor = PCI_VENDOR_ID_PANACOM,
  1601. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1602. .subvendor = PCI_ANY_ID,
  1603. .subdevice = PCI_ANY_ID,
  1604. .init = pci_plx9050_init,
  1605. .setup = pci_default_setup,
  1606. .exit = pci_plx9050_exit,
  1607. },
  1608. /*
  1609. * PLX
  1610. */
  1611. {
  1612. .vendor = PCI_VENDOR_ID_PLX,
  1613. .device = PCI_DEVICE_ID_PLX_9030,
  1614. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1615. .subdevice = PCI_ANY_ID,
  1616. .setup = pci_default_setup,
  1617. },
  1618. {
  1619. .vendor = PCI_VENDOR_ID_PLX,
  1620. .device = PCI_DEVICE_ID_PLX_9050,
  1621. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1622. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1623. .init = pci_plx9050_init,
  1624. .setup = pci_default_setup,
  1625. .exit = pci_plx9050_exit,
  1626. },
  1627. {
  1628. .vendor = PCI_VENDOR_ID_PLX,
  1629. .device = PCI_DEVICE_ID_PLX_9050,
  1630. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1631. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1632. .init = pci_plx9050_init,
  1633. .setup = pci_default_setup,
  1634. .exit = pci_plx9050_exit,
  1635. },
  1636. {
  1637. .vendor = PCI_VENDOR_ID_PLX,
  1638. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1639. .subvendor = PCI_VENDOR_ID_PLX,
  1640. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1641. .init = pci_plx9050_init,
  1642. .setup = pci_default_setup,
  1643. .exit = pci_plx9050_exit,
  1644. },
  1645. /*
  1646. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1647. */
  1648. {
  1649. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1650. .device = PCI_DEVICE_ID_OCTPRO,
  1651. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1652. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1653. .init = sbs_init,
  1654. .setup = sbs_setup,
  1655. .exit = sbs_exit,
  1656. },
  1657. /*
  1658. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1659. */
  1660. {
  1661. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1662. .device = PCI_DEVICE_ID_OCTPRO,
  1663. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1664. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1665. .init = sbs_init,
  1666. .setup = sbs_setup,
  1667. .exit = sbs_exit,
  1668. },
  1669. /*
  1670. * SBS Technologies, Inc., P-Octal 232
  1671. */
  1672. {
  1673. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1674. .device = PCI_DEVICE_ID_OCTPRO,
  1675. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1676. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1677. .init = sbs_init,
  1678. .setup = sbs_setup,
  1679. .exit = sbs_exit,
  1680. },
  1681. /*
  1682. * SBS Technologies, Inc., P-Octal 422
  1683. */
  1684. {
  1685. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1686. .device = PCI_DEVICE_ID_OCTPRO,
  1687. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1688. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1689. .init = sbs_init,
  1690. .setup = sbs_setup,
  1691. .exit = sbs_exit,
  1692. },
  1693. /*
  1694. * SIIG cards - these may be called via parport_serial
  1695. */
  1696. {
  1697. .vendor = PCI_VENDOR_ID_SIIG,
  1698. .device = PCI_ANY_ID,
  1699. .subvendor = PCI_ANY_ID,
  1700. .subdevice = PCI_ANY_ID,
  1701. .init = pci_siig_init,
  1702. .setup = pci_siig_setup,
  1703. },
  1704. /*
  1705. * Titan cards
  1706. */
  1707. {
  1708. .vendor = PCI_VENDOR_ID_TITAN,
  1709. .device = PCI_DEVICE_ID_TITAN_400L,
  1710. .subvendor = PCI_ANY_ID,
  1711. .subdevice = PCI_ANY_ID,
  1712. .setup = titan_400l_800l_setup,
  1713. },
  1714. {
  1715. .vendor = PCI_VENDOR_ID_TITAN,
  1716. .device = PCI_DEVICE_ID_TITAN_800L,
  1717. .subvendor = PCI_ANY_ID,
  1718. .subdevice = PCI_ANY_ID,
  1719. .setup = titan_400l_800l_setup,
  1720. },
  1721. /*
  1722. * Timedia cards
  1723. */
  1724. {
  1725. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1726. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1727. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1728. .subdevice = PCI_ANY_ID,
  1729. .probe = pci_timedia_probe,
  1730. .init = pci_timedia_init,
  1731. .setup = pci_timedia_setup,
  1732. },
  1733. {
  1734. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1735. .device = PCI_ANY_ID,
  1736. .subvendor = PCI_ANY_ID,
  1737. .subdevice = PCI_ANY_ID,
  1738. .setup = pci_timedia_setup,
  1739. },
  1740. /*
  1741. * SUNIX (Timedia) cards
  1742. * Do not "probe" for these cards as there is at least one combination
  1743. * card that should be handled by parport_pc that doesn't match the
  1744. * rule in pci_timedia_probe.
  1745. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  1746. * There are some boards with part number SER5037AL that report
  1747. * subdevice ID 0x0002.
  1748. */
  1749. {
  1750. .vendor = PCI_VENDOR_ID_SUNIX,
  1751. .device = PCI_DEVICE_ID_SUNIX_1999,
  1752. .subvendor = PCI_VENDOR_ID_SUNIX,
  1753. .subdevice = PCI_ANY_ID,
  1754. .init = pci_timedia_init,
  1755. .setup = pci_timedia_setup,
  1756. },
  1757. /*
  1758. * Exar cards
  1759. */
  1760. {
  1761. .vendor = PCI_VENDOR_ID_EXAR,
  1762. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1763. .subvendor = PCI_ANY_ID,
  1764. .subdevice = PCI_ANY_ID,
  1765. .setup = pci_xr17c154_setup,
  1766. },
  1767. {
  1768. .vendor = PCI_VENDOR_ID_EXAR,
  1769. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1770. .subvendor = PCI_ANY_ID,
  1771. .subdevice = PCI_ANY_ID,
  1772. .setup = pci_xr17c154_setup,
  1773. },
  1774. {
  1775. .vendor = PCI_VENDOR_ID_EXAR,
  1776. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1777. .subvendor = PCI_ANY_ID,
  1778. .subdevice = PCI_ANY_ID,
  1779. .setup = pci_xr17c154_setup,
  1780. },
  1781. {
  1782. .vendor = PCI_VENDOR_ID_EXAR,
  1783. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  1784. .subvendor = PCI_ANY_ID,
  1785. .subdevice = PCI_ANY_ID,
  1786. .setup = pci_xr17v35x_setup,
  1787. },
  1788. {
  1789. .vendor = PCI_VENDOR_ID_EXAR,
  1790. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  1791. .subvendor = PCI_ANY_ID,
  1792. .subdevice = PCI_ANY_ID,
  1793. .setup = pci_xr17v35x_setup,
  1794. },
  1795. {
  1796. .vendor = PCI_VENDOR_ID_EXAR,
  1797. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  1798. .subvendor = PCI_ANY_ID,
  1799. .subdevice = PCI_ANY_ID,
  1800. .setup = pci_xr17v35x_setup,
  1801. },
  1802. /*
  1803. * Xircom cards
  1804. */
  1805. {
  1806. .vendor = PCI_VENDOR_ID_XIRCOM,
  1807. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1808. .subvendor = PCI_ANY_ID,
  1809. .subdevice = PCI_ANY_ID,
  1810. .init = pci_xircom_init,
  1811. .setup = pci_default_setup,
  1812. },
  1813. /*
  1814. * Netmos cards - these may be called via parport_serial
  1815. */
  1816. {
  1817. .vendor = PCI_VENDOR_ID_NETMOS,
  1818. .device = PCI_ANY_ID,
  1819. .subvendor = PCI_ANY_ID,
  1820. .subdevice = PCI_ANY_ID,
  1821. .init = pci_netmos_init,
  1822. .setup = pci_netmos_9900_setup,
  1823. },
  1824. /*
  1825. * For Oxford Semiconductor Tornado based devices
  1826. */
  1827. {
  1828. .vendor = PCI_VENDOR_ID_OXSEMI,
  1829. .device = PCI_ANY_ID,
  1830. .subvendor = PCI_ANY_ID,
  1831. .subdevice = PCI_ANY_ID,
  1832. .init = pci_oxsemi_tornado_init,
  1833. .setup = pci_default_setup,
  1834. },
  1835. {
  1836. .vendor = PCI_VENDOR_ID_MAINPINE,
  1837. .device = PCI_ANY_ID,
  1838. .subvendor = PCI_ANY_ID,
  1839. .subdevice = PCI_ANY_ID,
  1840. .init = pci_oxsemi_tornado_init,
  1841. .setup = pci_default_setup,
  1842. },
  1843. {
  1844. .vendor = PCI_VENDOR_ID_DIGI,
  1845. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1846. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1847. .subdevice = PCI_ANY_ID,
  1848. .init = pci_oxsemi_tornado_init,
  1849. .setup = pci_default_setup,
  1850. },
  1851. {
  1852. .vendor = PCI_VENDOR_ID_INTEL,
  1853. .device = 0x8811,
  1854. .subvendor = PCI_ANY_ID,
  1855. .subdevice = PCI_ANY_ID,
  1856. .init = pci_eg20t_init,
  1857. .setup = pci_default_setup,
  1858. },
  1859. {
  1860. .vendor = PCI_VENDOR_ID_INTEL,
  1861. .device = 0x8812,
  1862. .subvendor = PCI_ANY_ID,
  1863. .subdevice = PCI_ANY_ID,
  1864. .init = pci_eg20t_init,
  1865. .setup = pci_default_setup,
  1866. },
  1867. {
  1868. .vendor = PCI_VENDOR_ID_INTEL,
  1869. .device = 0x8813,
  1870. .subvendor = PCI_ANY_ID,
  1871. .subdevice = PCI_ANY_ID,
  1872. .init = pci_eg20t_init,
  1873. .setup = pci_default_setup,
  1874. },
  1875. {
  1876. .vendor = PCI_VENDOR_ID_INTEL,
  1877. .device = 0x8814,
  1878. .subvendor = PCI_ANY_ID,
  1879. .subdevice = PCI_ANY_ID,
  1880. .init = pci_eg20t_init,
  1881. .setup = pci_default_setup,
  1882. },
  1883. {
  1884. .vendor = 0x10DB,
  1885. .device = 0x8027,
  1886. .subvendor = PCI_ANY_ID,
  1887. .subdevice = PCI_ANY_ID,
  1888. .init = pci_eg20t_init,
  1889. .setup = pci_default_setup,
  1890. },
  1891. {
  1892. .vendor = 0x10DB,
  1893. .device = 0x8028,
  1894. .subvendor = PCI_ANY_ID,
  1895. .subdevice = PCI_ANY_ID,
  1896. .init = pci_eg20t_init,
  1897. .setup = pci_default_setup,
  1898. },
  1899. {
  1900. .vendor = 0x10DB,
  1901. .device = 0x8029,
  1902. .subvendor = PCI_ANY_ID,
  1903. .subdevice = PCI_ANY_ID,
  1904. .init = pci_eg20t_init,
  1905. .setup = pci_default_setup,
  1906. },
  1907. {
  1908. .vendor = 0x10DB,
  1909. .device = 0x800C,
  1910. .subvendor = PCI_ANY_ID,
  1911. .subdevice = PCI_ANY_ID,
  1912. .init = pci_eg20t_init,
  1913. .setup = pci_default_setup,
  1914. },
  1915. {
  1916. .vendor = 0x10DB,
  1917. .device = 0x800D,
  1918. .subvendor = PCI_ANY_ID,
  1919. .subdevice = PCI_ANY_ID,
  1920. .init = pci_eg20t_init,
  1921. .setup = pci_default_setup,
  1922. },
  1923. /*
  1924. * Cronyx Omega PCI (PLX-chip based)
  1925. */
  1926. {
  1927. .vendor = PCI_VENDOR_ID_PLX,
  1928. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1929. .subvendor = PCI_ANY_ID,
  1930. .subdevice = PCI_ANY_ID,
  1931. .setup = pci_omegapci_setup,
  1932. },
  1933. /* WCH CH353 2S1P card (16550 clone) */
  1934. {
  1935. .vendor = PCI_VENDOR_ID_WCH,
  1936. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  1937. .subvendor = PCI_ANY_ID,
  1938. .subdevice = PCI_ANY_ID,
  1939. .setup = pci_wch_ch353_setup,
  1940. },
  1941. /* WCH CH353 4S card (16550 clone) */
  1942. {
  1943. .vendor = PCI_VENDOR_ID_WCH,
  1944. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  1945. .subvendor = PCI_ANY_ID,
  1946. .subdevice = PCI_ANY_ID,
  1947. .setup = pci_wch_ch353_setup,
  1948. },
  1949. /* WCH CH353 2S1PF card (16550 clone) */
  1950. {
  1951. .vendor = PCI_VENDOR_ID_WCH,
  1952. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  1953. .subvendor = PCI_ANY_ID,
  1954. .subdevice = PCI_ANY_ID,
  1955. .setup = pci_wch_ch353_setup,
  1956. },
  1957. /* WCH CH352 2S card (16550 clone) */
  1958. {
  1959. .vendor = PCI_VENDOR_ID_WCH,
  1960. .device = PCI_DEVICE_ID_WCH_CH352_2S,
  1961. .subvendor = PCI_ANY_ID,
  1962. .subdevice = PCI_ANY_ID,
  1963. .setup = pci_wch_ch353_setup,
  1964. },
  1965. /*
  1966. * ASIX devices with FIFO bug
  1967. */
  1968. {
  1969. .vendor = PCI_VENDOR_ID_ASIX,
  1970. .device = PCI_ANY_ID,
  1971. .subvendor = PCI_ANY_ID,
  1972. .subdevice = PCI_ANY_ID,
  1973. .setup = pci_asix_setup,
  1974. },
  1975. /*
  1976. * Commtech, Inc. Fastcom adapters
  1977. *
  1978. */
  1979. {
  1980. .vendor = PCI_VENDOR_ID_COMMTECH,
  1981. .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
  1982. .subvendor = PCI_ANY_ID,
  1983. .subdevice = PCI_ANY_ID,
  1984. .setup = pci_fastcom335_setup,
  1985. },
  1986. {
  1987. .vendor = PCI_VENDOR_ID_COMMTECH,
  1988. .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
  1989. .subvendor = PCI_ANY_ID,
  1990. .subdevice = PCI_ANY_ID,
  1991. .setup = pci_fastcom335_setup,
  1992. },
  1993. {
  1994. .vendor = PCI_VENDOR_ID_COMMTECH,
  1995. .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
  1996. .subvendor = PCI_ANY_ID,
  1997. .subdevice = PCI_ANY_ID,
  1998. .setup = pci_fastcom335_setup,
  1999. },
  2000. {
  2001. .vendor = PCI_VENDOR_ID_COMMTECH,
  2002. .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
  2003. .subvendor = PCI_ANY_ID,
  2004. .subdevice = PCI_ANY_ID,
  2005. .setup = pci_fastcom335_setup,
  2006. },
  2007. {
  2008. .vendor = PCI_VENDOR_ID_COMMTECH,
  2009. .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
  2010. .subvendor = PCI_ANY_ID,
  2011. .subdevice = PCI_ANY_ID,
  2012. .setup = pci_xr17v35x_setup,
  2013. },
  2014. {
  2015. .vendor = PCI_VENDOR_ID_COMMTECH,
  2016. .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
  2017. .subvendor = PCI_ANY_ID,
  2018. .subdevice = PCI_ANY_ID,
  2019. .setup = pci_xr17v35x_setup,
  2020. },
  2021. {
  2022. .vendor = PCI_VENDOR_ID_COMMTECH,
  2023. .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
  2024. .subvendor = PCI_ANY_ID,
  2025. .subdevice = PCI_ANY_ID,
  2026. .setup = pci_xr17v35x_setup,
  2027. },
  2028. /*
  2029. * Broadcom TruManage (NetXtreme)
  2030. */
  2031. {
  2032. .vendor = PCI_VENDOR_ID_BROADCOM,
  2033. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2034. .subvendor = PCI_ANY_ID,
  2035. .subdevice = PCI_ANY_ID,
  2036. .setup = pci_brcm_trumanage_setup,
  2037. },
  2038. /*
  2039. * Default "match everything" terminator entry
  2040. */
  2041. {
  2042. .vendor = PCI_ANY_ID,
  2043. .device = PCI_ANY_ID,
  2044. .subvendor = PCI_ANY_ID,
  2045. .subdevice = PCI_ANY_ID,
  2046. .setup = pci_default_setup,
  2047. }
  2048. };
  2049. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2050. {
  2051. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2052. }
  2053. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2054. {
  2055. struct pci_serial_quirk *quirk;
  2056. for (quirk = pci_serial_quirks; ; quirk++)
  2057. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2058. quirk_id_matches(quirk->device, dev->device) &&
  2059. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2060. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2061. break;
  2062. return quirk;
  2063. }
  2064. static inline int get_pci_irq(struct pci_dev *dev,
  2065. const struct pciserial_board *board)
  2066. {
  2067. if (board->flags & FL_NOIRQ)
  2068. return 0;
  2069. else
  2070. return dev->irq;
  2071. }
  2072. /*
  2073. * This is the configuration table for all of the PCI serial boards
  2074. * which we support. It is directly indexed by the pci_board_num_t enum
  2075. * value, which is encoded in the pci_device_id PCI probe table's
  2076. * driver_data member.
  2077. *
  2078. * The makeup of these names are:
  2079. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2080. *
  2081. * bn = PCI BAR number
  2082. * bt = Index using PCI BARs
  2083. * n = number of serial ports
  2084. * baud = baud rate
  2085. * offsetinhex = offset for each sequential port (in hex)
  2086. *
  2087. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2088. *
  2089. * Please note: in theory if n = 1, _bt infix should make no difference.
  2090. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2091. */
  2092. enum pci_board_num_t {
  2093. pbn_default = 0,
  2094. pbn_b0_1_115200,
  2095. pbn_b0_2_115200,
  2096. pbn_b0_4_115200,
  2097. pbn_b0_5_115200,
  2098. pbn_b0_8_115200,
  2099. pbn_b0_1_921600,
  2100. pbn_b0_2_921600,
  2101. pbn_b0_4_921600,
  2102. pbn_b0_2_1130000,
  2103. pbn_b0_4_1152000,
  2104. pbn_b0_2_1152000_200,
  2105. pbn_b0_4_1152000_200,
  2106. pbn_b0_8_1152000_200,
  2107. pbn_b0_2_1843200,
  2108. pbn_b0_4_1843200,
  2109. pbn_b0_2_1843200_200,
  2110. pbn_b0_4_1843200_200,
  2111. pbn_b0_8_1843200_200,
  2112. pbn_b0_1_4000000,
  2113. pbn_b0_bt_1_115200,
  2114. pbn_b0_bt_2_115200,
  2115. pbn_b0_bt_4_115200,
  2116. pbn_b0_bt_8_115200,
  2117. pbn_b0_bt_1_460800,
  2118. pbn_b0_bt_2_460800,
  2119. pbn_b0_bt_4_460800,
  2120. pbn_b0_bt_1_921600,
  2121. pbn_b0_bt_2_921600,
  2122. pbn_b0_bt_4_921600,
  2123. pbn_b0_bt_8_921600,
  2124. pbn_b1_1_115200,
  2125. pbn_b1_2_115200,
  2126. pbn_b1_4_115200,
  2127. pbn_b1_8_115200,
  2128. pbn_b1_16_115200,
  2129. pbn_b1_1_921600,
  2130. pbn_b1_2_921600,
  2131. pbn_b1_4_921600,
  2132. pbn_b1_8_921600,
  2133. pbn_b1_2_1250000,
  2134. pbn_b1_bt_1_115200,
  2135. pbn_b1_bt_2_115200,
  2136. pbn_b1_bt_4_115200,
  2137. pbn_b1_bt_2_921600,
  2138. pbn_b1_1_1382400,
  2139. pbn_b1_2_1382400,
  2140. pbn_b1_4_1382400,
  2141. pbn_b1_8_1382400,
  2142. pbn_b2_1_115200,
  2143. pbn_b2_2_115200,
  2144. pbn_b2_4_115200,
  2145. pbn_b2_8_115200,
  2146. pbn_b2_1_460800,
  2147. pbn_b2_4_460800,
  2148. pbn_b2_8_460800,
  2149. pbn_b2_16_460800,
  2150. pbn_b2_1_921600,
  2151. pbn_b2_4_921600,
  2152. pbn_b2_8_921600,
  2153. pbn_b2_8_1152000,
  2154. pbn_b2_bt_1_115200,
  2155. pbn_b2_bt_2_115200,
  2156. pbn_b2_bt_4_115200,
  2157. pbn_b2_bt_2_921600,
  2158. pbn_b2_bt_4_921600,
  2159. pbn_b3_2_115200,
  2160. pbn_b3_4_115200,
  2161. pbn_b3_8_115200,
  2162. pbn_b4_bt_2_921600,
  2163. pbn_b4_bt_4_921600,
  2164. pbn_b4_bt_8_921600,
  2165. /*
  2166. * Board-specific versions.
  2167. */
  2168. pbn_panacom,
  2169. pbn_panacom2,
  2170. pbn_panacom4,
  2171. pbn_plx_romulus,
  2172. pbn_oxsemi,
  2173. pbn_oxsemi_1_4000000,
  2174. pbn_oxsemi_2_4000000,
  2175. pbn_oxsemi_4_4000000,
  2176. pbn_oxsemi_8_4000000,
  2177. pbn_intel_i960,
  2178. pbn_sgi_ioc3,
  2179. pbn_computone_4,
  2180. pbn_computone_6,
  2181. pbn_computone_8,
  2182. pbn_sbsxrsio,
  2183. pbn_exar_XR17C152,
  2184. pbn_exar_XR17C154,
  2185. pbn_exar_XR17C158,
  2186. pbn_exar_XR17V352,
  2187. pbn_exar_XR17V354,
  2188. pbn_exar_XR17V358,
  2189. pbn_exar_ibm_saturn,
  2190. pbn_pasemi_1682M,
  2191. pbn_ni8430_2,
  2192. pbn_ni8430_4,
  2193. pbn_ni8430_8,
  2194. pbn_ni8430_16,
  2195. pbn_ADDIDATA_PCIe_1_3906250,
  2196. pbn_ADDIDATA_PCIe_2_3906250,
  2197. pbn_ADDIDATA_PCIe_4_3906250,
  2198. pbn_ADDIDATA_PCIe_8_3906250,
  2199. pbn_ce4100_1_115200,
  2200. pbn_omegapci,
  2201. pbn_NETMOS9900_2s_115200,
  2202. pbn_brcm_trumanage,
  2203. };
  2204. /*
  2205. * uart_offset - the space between channels
  2206. * reg_shift - describes how the UART registers are mapped
  2207. * to PCI memory by the card.
  2208. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2209. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2210. * in include/linux/serial_reg.h,
  2211. * see first lines of serial_in() and serial_out() in 8250.c
  2212. */
  2213. static struct pciserial_board pci_boards[] = {
  2214. [pbn_default] = {
  2215. .flags = FL_BASE0,
  2216. .num_ports = 1,
  2217. .base_baud = 115200,
  2218. .uart_offset = 8,
  2219. },
  2220. [pbn_b0_1_115200] = {
  2221. .flags = FL_BASE0,
  2222. .num_ports = 1,
  2223. .base_baud = 115200,
  2224. .uart_offset = 8,
  2225. },
  2226. [pbn_b0_2_115200] = {
  2227. .flags = FL_BASE0,
  2228. .num_ports = 2,
  2229. .base_baud = 115200,
  2230. .uart_offset = 8,
  2231. },
  2232. [pbn_b0_4_115200] = {
  2233. .flags = FL_BASE0,
  2234. .num_ports = 4,
  2235. .base_baud = 115200,
  2236. .uart_offset = 8,
  2237. },
  2238. [pbn_b0_5_115200] = {
  2239. .flags = FL_BASE0,
  2240. .num_ports = 5,
  2241. .base_baud = 115200,
  2242. .uart_offset = 8,
  2243. },
  2244. [pbn_b0_8_115200] = {
  2245. .flags = FL_BASE0,
  2246. .num_ports = 8,
  2247. .base_baud = 115200,
  2248. .uart_offset = 8,
  2249. },
  2250. [pbn_b0_1_921600] = {
  2251. .flags = FL_BASE0,
  2252. .num_ports = 1,
  2253. .base_baud = 921600,
  2254. .uart_offset = 8,
  2255. },
  2256. [pbn_b0_2_921600] = {
  2257. .flags = FL_BASE0,
  2258. .num_ports = 2,
  2259. .base_baud = 921600,
  2260. .uart_offset = 8,
  2261. },
  2262. [pbn_b0_4_921600] = {
  2263. .flags = FL_BASE0,
  2264. .num_ports = 4,
  2265. .base_baud = 921600,
  2266. .uart_offset = 8,
  2267. },
  2268. [pbn_b0_2_1130000] = {
  2269. .flags = FL_BASE0,
  2270. .num_ports = 2,
  2271. .base_baud = 1130000,
  2272. .uart_offset = 8,
  2273. },
  2274. [pbn_b0_4_1152000] = {
  2275. .flags = FL_BASE0,
  2276. .num_ports = 4,
  2277. .base_baud = 1152000,
  2278. .uart_offset = 8,
  2279. },
  2280. [pbn_b0_2_1152000_200] = {
  2281. .flags = FL_BASE0,
  2282. .num_ports = 2,
  2283. .base_baud = 1152000,
  2284. .uart_offset = 0x200,
  2285. },
  2286. [pbn_b0_4_1152000_200] = {
  2287. .flags = FL_BASE0,
  2288. .num_ports = 4,
  2289. .base_baud = 1152000,
  2290. .uart_offset = 0x200,
  2291. },
  2292. [pbn_b0_8_1152000_200] = {
  2293. .flags = FL_BASE0,
  2294. .num_ports = 8,
  2295. .base_baud = 1152000,
  2296. .uart_offset = 0x200,
  2297. },
  2298. [pbn_b0_2_1843200] = {
  2299. .flags = FL_BASE0,
  2300. .num_ports = 2,
  2301. .base_baud = 1843200,
  2302. .uart_offset = 8,
  2303. },
  2304. [pbn_b0_4_1843200] = {
  2305. .flags = FL_BASE0,
  2306. .num_ports = 4,
  2307. .base_baud = 1843200,
  2308. .uart_offset = 8,
  2309. },
  2310. [pbn_b0_2_1843200_200] = {
  2311. .flags = FL_BASE0,
  2312. .num_ports = 2,
  2313. .base_baud = 1843200,
  2314. .uart_offset = 0x200,
  2315. },
  2316. [pbn_b0_4_1843200_200] = {
  2317. .flags = FL_BASE0,
  2318. .num_ports = 4,
  2319. .base_baud = 1843200,
  2320. .uart_offset = 0x200,
  2321. },
  2322. [pbn_b0_8_1843200_200] = {
  2323. .flags = FL_BASE0,
  2324. .num_ports = 8,
  2325. .base_baud = 1843200,
  2326. .uart_offset = 0x200,
  2327. },
  2328. [pbn_b0_1_4000000] = {
  2329. .flags = FL_BASE0,
  2330. .num_ports = 1,
  2331. .base_baud = 4000000,
  2332. .uart_offset = 8,
  2333. },
  2334. [pbn_b0_bt_1_115200] = {
  2335. .flags = FL_BASE0|FL_BASE_BARS,
  2336. .num_ports = 1,
  2337. .base_baud = 115200,
  2338. .uart_offset = 8,
  2339. },
  2340. [pbn_b0_bt_2_115200] = {
  2341. .flags = FL_BASE0|FL_BASE_BARS,
  2342. .num_ports = 2,
  2343. .base_baud = 115200,
  2344. .uart_offset = 8,
  2345. },
  2346. [pbn_b0_bt_4_115200] = {
  2347. .flags = FL_BASE0|FL_BASE_BARS,
  2348. .num_ports = 4,
  2349. .base_baud = 115200,
  2350. .uart_offset = 8,
  2351. },
  2352. [pbn_b0_bt_8_115200] = {
  2353. .flags = FL_BASE0|FL_BASE_BARS,
  2354. .num_ports = 8,
  2355. .base_baud = 115200,
  2356. .uart_offset = 8,
  2357. },
  2358. [pbn_b0_bt_1_460800] = {
  2359. .flags = FL_BASE0|FL_BASE_BARS,
  2360. .num_ports = 1,
  2361. .base_baud = 460800,
  2362. .uart_offset = 8,
  2363. },
  2364. [pbn_b0_bt_2_460800] = {
  2365. .flags = FL_BASE0|FL_BASE_BARS,
  2366. .num_ports = 2,
  2367. .base_baud = 460800,
  2368. .uart_offset = 8,
  2369. },
  2370. [pbn_b0_bt_4_460800] = {
  2371. .flags = FL_BASE0|FL_BASE_BARS,
  2372. .num_ports = 4,
  2373. .base_baud = 460800,
  2374. .uart_offset = 8,
  2375. },
  2376. [pbn_b0_bt_1_921600] = {
  2377. .flags = FL_BASE0|FL_BASE_BARS,
  2378. .num_ports = 1,
  2379. .base_baud = 921600,
  2380. .uart_offset = 8,
  2381. },
  2382. [pbn_b0_bt_2_921600] = {
  2383. .flags = FL_BASE0|FL_BASE_BARS,
  2384. .num_ports = 2,
  2385. .base_baud = 921600,
  2386. .uart_offset = 8,
  2387. },
  2388. [pbn_b0_bt_4_921600] = {
  2389. .flags = FL_BASE0|FL_BASE_BARS,
  2390. .num_ports = 4,
  2391. .base_baud = 921600,
  2392. .uart_offset = 8,
  2393. },
  2394. [pbn_b0_bt_8_921600] = {
  2395. .flags = FL_BASE0|FL_BASE_BARS,
  2396. .num_ports = 8,
  2397. .base_baud = 921600,
  2398. .uart_offset = 8,
  2399. },
  2400. [pbn_b1_1_115200] = {
  2401. .flags = FL_BASE1,
  2402. .num_ports = 1,
  2403. .base_baud = 115200,
  2404. .uart_offset = 8,
  2405. },
  2406. [pbn_b1_2_115200] = {
  2407. .flags = FL_BASE1,
  2408. .num_ports = 2,
  2409. .base_baud = 115200,
  2410. .uart_offset = 8,
  2411. },
  2412. [pbn_b1_4_115200] = {
  2413. .flags = FL_BASE1,
  2414. .num_ports = 4,
  2415. .base_baud = 115200,
  2416. .uart_offset = 8,
  2417. },
  2418. [pbn_b1_8_115200] = {
  2419. .flags = FL_BASE1,
  2420. .num_ports = 8,
  2421. .base_baud = 115200,
  2422. .uart_offset = 8,
  2423. },
  2424. [pbn_b1_16_115200] = {
  2425. .flags = FL_BASE1,
  2426. .num_ports = 16,
  2427. .base_baud = 115200,
  2428. .uart_offset = 8,
  2429. },
  2430. [pbn_b1_1_921600] = {
  2431. .flags = FL_BASE1,
  2432. .num_ports = 1,
  2433. .base_baud = 921600,
  2434. .uart_offset = 8,
  2435. },
  2436. [pbn_b1_2_921600] = {
  2437. .flags = FL_BASE1,
  2438. .num_ports = 2,
  2439. .base_baud = 921600,
  2440. .uart_offset = 8,
  2441. },
  2442. [pbn_b1_4_921600] = {
  2443. .flags = FL_BASE1,
  2444. .num_ports = 4,
  2445. .base_baud = 921600,
  2446. .uart_offset = 8,
  2447. },
  2448. [pbn_b1_8_921600] = {
  2449. .flags = FL_BASE1,
  2450. .num_ports = 8,
  2451. .base_baud = 921600,
  2452. .uart_offset = 8,
  2453. },
  2454. [pbn_b1_2_1250000] = {
  2455. .flags = FL_BASE1,
  2456. .num_ports = 2,
  2457. .base_baud = 1250000,
  2458. .uart_offset = 8,
  2459. },
  2460. [pbn_b1_bt_1_115200] = {
  2461. .flags = FL_BASE1|FL_BASE_BARS,
  2462. .num_ports = 1,
  2463. .base_baud = 115200,
  2464. .uart_offset = 8,
  2465. },
  2466. [pbn_b1_bt_2_115200] = {
  2467. .flags = FL_BASE1|FL_BASE_BARS,
  2468. .num_ports = 2,
  2469. .base_baud = 115200,
  2470. .uart_offset = 8,
  2471. },
  2472. [pbn_b1_bt_4_115200] = {
  2473. .flags = FL_BASE1|FL_BASE_BARS,
  2474. .num_ports = 4,
  2475. .base_baud = 115200,
  2476. .uart_offset = 8,
  2477. },
  2478. [pbn_b1_bt_2_921600] = {
  2479. .flags = FL_BASE1|FL_BASE_BARS,
  2480. .num_ports = 2,
  2481. .base_baud = 921600,
  2482. .uart_offset = 8,
  2483. },
  2484. [pbn_b1_1_1382400] = {
  2485. .flags = FL_BASE1,
  2486. .num_ports = 1,
  2487. .base_baud = 1382400,
  2488. .uart_offset = 8,
  2489. },
  2490. [pbn_b1_2_1382400] = {
  2491. .flags = FL_BASE1,
  2492. .num_ports = 2,
  2493. .base_baud = 1382400,
  2494. .uart_offset = 8,
  2495. },
  2496. [pbn_b1_4_1382400] = {
  2497. .flags = FL_BASE1,
  2498. .num_ports = 4,
  2499. .base_baud = 1382400,
  2500. .uart_offset = 8,
  2501. },
  2502. [pbn_b1_8_1382400] = {
  2503. .flags = FL_BASE1,
  2504. .num_ports = 8,
  2505. .base_baud = 1382400,
  2506. .uart_offset = 8,
  2507. },
  2508. [pbn_b2_1_115200] = {
  2509. .flags = FL_BASE2,
  2510. .num_ports = 1,
  2511. .base_baud = 115200,
  2512. .uart_offset = 8,
  2513. },
  2514. [pbn_b2_2_115200] = {
  2515. .flags = FL_BASE2,
  2516. .num_ports = 2,
  2517. .base_baud = 115200,
  2518. .uart_offset = 8,
  2519. },
  2520. [pbn_b2_4_115200] = {
  2521. .flags = FL_BASE2,
  2522. .num_ports = 4,
  2523. .base_baud = 115200,
  2524. .uart_offset = 8,
  2525. },
  2526. [pbn_b2_8_115200] = {
  2527. .flags = FL_BASE2,
  2528. .num_ports = 8,
  2529. .base_baud = 115200,
  2530. .uart_offset = 8,
  2531. },
  2532. [pbn_b2_1_460800] = {
  2533. .flags = FL_BASE2,
  2534. .num_ports = 1,
  2535. .base_baud = 460800,
  2536. .uart_offset = 8,
  2537. },
  2538. [pbn_b2_4_460800] = {
  2539. .flags = FL_BASE2,
  2540. .num_ports = 4,
  2541. .base_baud = 460800,
  2542. .uart_offset = 8,
  2543. },
  2544. [pbn_b2_8_460800] = {
  2545. .flags = FL_BASE2,
  2546. .num_ports = 8,
  2547. .base_baud = 460800,
  2548. .uart_offset = 8,
  2549. },
  2550. [pbn_b2_16_460800] = {
  2551. .flags = FL_BASE2,
  2552. .num_ports = 16,
  2553. .base_baud = 460800,
  2554. .uart_offset = 8,
  2555. },
  2556. [pbn_b2_1_921600] = {
  2557. .flags = FL_BASE2,
  2558. .num_ports = 1,
  2559. .base_baud = 921600,
  2560. .uart_offset = 8,
  2561. },
  2562. [pbn_b2_4_921600] = {
  2563. .flags = FL_BASE2,
  2564. .num_ports = 4,
  2565. .base_baud = 921600,
  2566. .uart_offset = 8,
  2567. },
  2568. [pbn_b2_8_921600] = {
  2569. .flags = FL_BASE2,
  2570. .num_ports = 8,
  2571. .base_baud = 921600,
  2572. .uart_offset = 8,
  2573. },
  2574. [pbn_b2_8_1152000] = {
  2575. .flags = FL_BASE2,
  2576. .num_ports = 8,
  2577. .base_baud = 1152000,
  2578. .uart_offset = 8,
  2579. },
  2580. [pbn_b2_bt_1_115200] = {
  2581. .flags = FL_BASE2|FL_BASE_BARS,
  2582. .num_ports = 1,
  2583. .base_baud = 115200,
  2584. .uart_offset = 8,
  2585. },
  2586. [pbn_b2_bt_2_115200] = {
  2587. .flags = FL_BASE2|FL_BASE_BARS,
  2588. .num_ports = 2,
  2589. .base_baud = 115200,
  2590. .uart_offset = 8,
  2591. },
  2592. [pbn_b2_bt_4_115200] = {
  2593. .flags = FL_BASE2|FL_BASE_BARS,
  2594. .num_ports = 4,
  2595. .base_baud = 115200,
  2596. .uart_offset = 8,
  2597. },
  2598. [pbn_b2_bt_2_921600] = {
  2599. .flags = FL_BASE2|FL_BASE_BARS,
  2600. .num_ports = 2,
  2601. .base_baud = 921600,
  2602. .uart_offset = 8,
  2603. },
  2604. [pbn_b2_bt_4_921600] = {
  2605. .flags = FL_BASE2|FL_BASE_BARS,
  2606. .num_ports = 4,
  2607. .base_baud = 921600,
  2608. .uart_offset = 8,
  2609. },
  2610. [pbn_b3_2_115200] = {
  2611. .flags = FL_BASE3,
  2612. .num_ports = 2,
  2613. .base_baud = 115200,
  2614. .uart_offset = 8,
  2615. },
  2616. [pbn_b3_4_115200] = {
  2617. .flags = FL_BASE3,
  2618. .num_ports = 4,
  2619. .base_baud = 115200,
  2620. .uart_offset = 8,
  2621. },
  2622. [pbn_b3_8_115200] = {
  2623. .flags = FL_BASE3,
  2624. .num_ports = 8,
  2625. .base_baud = 115200,
  2626. .uart_offset = 8,
  2627. },
  2628. [pbn_b4_bt_2_921600] = {
  2629. .flags = FL_BASE4,
  2630. .num_ports = 2,
  2631. .base_baud = 921600,
  2632. .uart_offset = 8,
  2633. },
  2634. [pbn_b4_bt_4_921600] = {
  2635. .flags = FL_BASE4,
  2636. .num_ports = 4,
  2637. .base_baud = 921600,
  2638. .uart_offset = 8,
  2639. },
  2640. [pbn_b4_bt_8_921600] = {
  2641. .flags = FL_BASE4,
  2642. .num_ports = 8,
  2643. .base_baud = 921600,
  2644. .uart_offset = 8,
  2645. },
  2646. /*
  2647. * Entries following this are board-specific.
  2648. */
  2649. /*
  2650. * Panacom - IOMEM
  2651. */
  2652. [pbn_panacom] = {
  2653. .flags = FL_BASE2,
  2654. .num_ports = 2,
  2655. .base_baud = 921600,
  2656. .uart_offset = 0x400,
  2657. .reg_shift = 7,
  2658. },
  2659. [pbn_panacom2] = {
  2660. .flags = FL_BASE2|FL_BASE_BARS,
  2661. .num_ports = 2,
  2662. .base_baud = 921600,
  2663. .uart_offset = 0x400,
  2664. .reg_shift = 7,
  2665. },
  2666. [pbn_panacom4] = {
  2667. .flags = FL_BASE2|FL_BASE_BARS,
  2668. .num_ports = 4,
  2669. .base_baud = 921600,
  2670. .uart_offset = 0x400,
  2671. .reg_shift = 7,
  2672. },
  2673. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2674. [pbn_plx_romulus] = {
  2675. .flags = FL_BASE2,
  2676. .num_ports = 4,
  2677. .base_baud = 921600,
  2678. .uart_offset = 8 << 2,
  2679. .reg_shift = 2,
  2680. .first_offset = 0x03,
  2681. },
  2682. /*
  2683. * This board uses the size of PCI Base region 0 to
  2684. * signal now many ports are available
  2685. */
  2686. [pbn_oxsemi] = {
  2687. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2688. .num_ports = 32,
  2689. .base_baud = 115200,
  2690. .uart_offset = 8,
  2691. },
  2692. [pbn_oxsemi_1_4000000] = {
  2693. .flags = FL_BASE0,
  2694. .num_ports = 1,
  2695. .base_baud = 4000000,
  2696. .uart_offset = 0x200,
  2697. .first_offset = 0x1000,
  2698. },
  2699. [pbn_oxsemi_2_4000000] = {
  2700. .flags = FL_BASE0,
  2701. .num_ports = 2,
  2702. .base_baud = 4000000,
  2703. .uart_offset = 0x200,
  2704. .first_offset = 0x1000,
  2705. },
  2706. [pbn_oxsemi_4_4000000] = {
  2707. .flags = FL_BASE0,
  2708. .num_ports = 4,
  2709. .base_baud = 4000000,
  2710. .uart_offset = 0x200,
  2711. .first_offset = 0x1000,
  2712. },
  2713. [pbn_oxsemi_8_4000000] = {
  2714. .flags = FL_BASE0,
  2715. .num_ports = 8,
  2716. .base_baud = 4000000,
  2717. .uart_offset = 0x200,
  2718. .first_offset = 0x1000,
  2719. },
  2720. /*
  2721. * EKF addition for i960 Boards form EKF with serial port.
  2722. * Max 256 ports.
  2723. */
  2724. [pbn_intel_i960] = {
  2725. .flags = FL_BASE0,
  2726. .num_ports = 32,
  2727. .base_baud = 921600,
  2728. .uart_offset = 8 << 2,
  2729. .reg_shift = 2,
  2730. .first_offset = 0x10000,
  2731. },
  2732. [pbn_sgi_ioc3] = {
  2733. .flags = FL_BASE0|FL_NOIRQ,
  2734. .num_ports = 1,
  2735. .base_baud = 458333,
  2736. .uart_offset = 8,
  2737. .reg_shift = 0,
  2738. .first_offset = 0x20178,
  2739. },
  2740. /*
  2741. * Computone - uses IOMEM.
  2742. */
  2743. [pbn_computone_4] = {
  2744. .flags = FL_BASE0,
  2745. .num_ports = 4,
  2746. .base_baud = 921600,
  2747. .uart_offset = 0x40,
  2748. .reg_shift = 2,
  2749. .first_offset = 0x200,
  2750. },
  2751. [pbn_computone_6] = {
  2752. .flags = FL_BASE0,
  2753. .num_ports = 6,
  2754. .base_baud = 921600,
  2755. .uart_offset = 0x40,
  2756. .reg_shift = 2,
  2757. .first_offset = 0x200,
  2758. },
  2759. [pbn_computone_8] = {
  2760. .flags = FL_BASE0,
  2761. .num_ports = 8,
  2762. .base_baud = 921600,
  2763. .uart_offset = 0x40,
  2764. .reg_shift = 2,
  2765. .first_offset = 0x200,
  2766. },
  2767. [pbn_sbsxrsio] = {
  2768. .flags = FL_BASE0,
  2769. .num_ports = 8,
  2770. .base_baud = 460800,
  2771. .uart_offset = 256,
  2772. .reg_shift = 4,
  2773. },
  2774. /*
  2775. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2776. * Only basic 16550A support.
  2777. * XR17C15[24] are not tested, but they should work.
  2778. */
  2779. [pbn_exar_XR17C152] = {
  2780. .flags = FL_BASE0,
  2781. .num_ports = 2,
  2782. .base_baud = 921600,
  2783. .uart_offset = 0x200,
  2784. },
  2785. [pbn_exar_XR17C154] = {
  2786. .flags = FL_BASE0,
  2787. .num_ports = 4,
  2788. .base_baud = 921600,
  2789. .uart_offset = 0x200,
  2790. },
  2791. [pbn_exar_XR17C158] = {
  2792. .flags = FL_BASE0,
  2793. .num_ports = 8,
  2794. .base_baud = 921600,
  2795. .uart_offset = 0x200,
  2796. },
  2797. [pbn_exar_XR17V352] = {
  2798. .flags = FL_BASE0,
  2799. .num_ports = 2,
  2800. .base_baud = 7812500,
  2801. .uart_offset = 0x400,
  2802. .reg_shift = 0,
  2803. .first_offset = 0,
  2804. },
  2805. [pbn_exar_XR17V354] = {
  2806. .flags = FL_BASE0,
  2807. .num_ports = 4,
  2808. .base_baud = 7812500,
  2809. .uart_offset = 0x400,
  2810. .reg_shift = 0,
  2811. .first_offset = 0,
  2812. },
  2813. [pbn_exar_XR17V358] = {
  2814. .flags = FL_BASE0,
  2815. .num_ports = 8,
  2816. .base_baud = 7812500,
  2817. .uart_offset = 0x400,
  2818. .reg_shift = 0,
  2819. .first_offset = 0,
  2820. },
  2821. [pbn_exar_ibm_saturn] = {
  2822. .flags = FL_BASE0,
  2823. .num_ports = 1,
  2824. .base_baud = 921600,
  2825. .uart_offset = 0x200,
  2826. },
  2827. /*
  2828. * PA Semi PWRficient PA6T-1682M on-chip UART
  2829. */
  2830. [pbn_pasemi_1682M] = {
  2831. .flags = FL_BASE0,
  2832. .num_ports = 1,
  2833. .base_baud = 8333333,
  2834. },
  2835. /*
  2836. * National Instruments 843x
  2837. */
  2838. [pbn_ni8430_16] = {
  2839. .flags = FL_BASE0,
  2840. .num_ports = 16,
  2841. .base_baud = 3686400,
  2842. .uart_offset = 0x10,
  2843. .first_offset = 0x800,
  2844. },
  2845. [pbn_ni8430_8] = {
  2846. .flags = FL_BASE0,
  2847. .num_ports = 8,
  2848. .base_baud = 3686400,
  2849. .uart_offset = 0x10,
  2850. .first_offset = 0x800,
  2851. },
  2852. [pbn_ni8430_4] = {
  2853. .flags = FL_BASE0,
  2854. .num_ports = 4,
  2855. .base_baud = 3686400,
  2856. .uart_offset = 0x10,
  2857. .first_offset = 0x800,
  2858. },
  2859. [pbn_ni8430_2] = {
  2860. .flags = FL_BASE0,
  2861. .num_ports = 2,
  2862. .base_baud = 3686400,
  2863. .uart_offset = 0x10,
  2864. .first_offset = 0x800,
  2865. },
  2866. /*
  2867. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2868. */
  2869. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2870. .flags = FL_BASE0,
  2871. .num_ports = 1,
  2872. .base_baud = 3906250,
  2873. .uart_offset = 0x200,
  2874. .first_offset = 0x1000,
  2875. },
  2876. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2877. .flags = FL_BASE0,
  2878. .num_ports = 2,
  2879. .base_baud = 3906250,
  2880. .uart_offset = 0x200,
  2881. .first_offset = 0x1000,
  2882. },
  2883. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2884. .flags = FL_BASE0,
  2885. .num_ports = 4,
  2886. .base_baud = 3906250,
  2887. .uart_offset = 0x200,
  2888. .first_offset = 0x1000,
  2889. },
  2890. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2891. .flags = FL_BASE0,
  2892. .num_ports = 8,
  2893. .base_baud = 3906250,
  2894. .uart_offset = 0x200,
  2895. .first_offset = 0x1000,
  2896. },
  2897. [pbn_ce4100_1_115200] = {
  2898. .flags = FL_BASE_BARS,
  2899. .num_ports = 2,
  2900. .base_baud = 921600,
  2901. .reg_shift = 2,
  2902. },
  2903. [pbn_omegapci] = {
  2904. .flags = FL_BASE0,
  2905. .num_ports = 8,
  2906. .base_baud = 115200,
  2907. .uart_offset = 0x200,
  2908. },
  2909. [pbn_NETMOS9900_2s_115200] = {
  2910. .flags = FL_BASE0,
  2911. .num_ports = 2,
  2912. .base_baud = 115200,
  2913. },
  2914. [pbn_brcm_trumanage] = {
  2915. .flags = FL_BASE0,
  2916. .num_ports = 1,
  2917. .reg_shift = 2,
  2918. .base_baud = 115200,
  2919. },
  2920. };
  2921. static const struct pci_device_id blacklist[] = {
  2922. /* softmodems */
  2923. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2924. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2925. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2926. /* multi-io cards handled by parport_serial */
  2927. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  2928. };
  2929. /*
  2930. * Given a complete unknown PCI device, try to use some heuristics to
  2931. * guess what the configuration might be, based on the pitiful PCI
  2932. * serial specs. Returns 0 on success, 1 on failure.
  2933. */
  2934. static int
  2935. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2936. {
  2937. const struct pci_device_id *bldev;
  2938. int num_iomem, num_port, first_port = -1, i;
  2939. /*
  2940. * If it is not a communications device or the programming
  2941. * interface is greater than 6, give up.
  2942. *
  2943. * (Should we try to make guesses for multiport serial devices
  2944. * later?)
  2945. */
  2946. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2947. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2948. (dev->class & 0xff) > 6)
  2949. return -ENODEV;
  2950. /*
  2951. * Do not access blacklisted devices that are known not to
  2952. * feature serial ports or are handled by other modules.
  2953. */
  2954. for (bldev = blacklist;
  2955. bldev < blacklist + ARRAY_SIZE(blacklist);
  2956. bldev++) {
  2957. if (dev->vendor == bldev->vendor &&
  2958. dev->device == bldev->device)
  2959. return -ENODEV;
  2960. }
  2961. num_iomem = num_port = 0;
  2962. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2963. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2964. num_port++;
  2965. if (first_port == -1)
  2966. first_port = i;
  2967. }
  2968. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2969. num_iomem++;
  2970. }
  2971. /*
  2972. * If there is 1 or 0 iomem regions, and exactly one port,
  2973. * use it. We guess the number of ports based on the IO
  2974. * region size.
  2975. */
  2976. if (num_iomem <= 1 && num_port == 1) {
  2977. board->flags = first_port;
  2978. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2979. return 0;
  2980. }
  2981. /*
  2982. * Now guess if we've got a board which indexes by BARs.
  2983. * Each IO BAR should be 8 bytes, and they should follow
  2984. * consecutively.
  2985. */
  2986. first_port = -1;
  2987. num_port = 0;
  2988. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2989. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2990. pci_resource_len(dev, i) == 8 &&
  2991. (first_port == -1 || (first_port + num_port) == i)) {
  2992. num_port++;
  2993. if (first_port == -1)
  2994. first_port = i;
  2995. }
  2996. }
  2997. if (num_port > 1) {
  2998. board->flags = first_port | FL_BASE_BARS;
  2999. board->num_ports = num_port;
  3000. return 0;
  3001. }
  3002. return -ENODEV;
  3003. }
  3004. static inline int
  3005. serial_pci_matches(const struct pciserial_board *board,
  3006. const struct pciserial_board *guessed)
  3007. {
  3008. return
  3009. board->num_ports == guessed->num_ports &&
  3010. board->base_baud == guessed->base_baud &&
  3011. board->uart_offset == guessed->uart_offset &&
  3012. board->reg_shift == guessed->reg_shift &&
  3013. board->first_offset == guessed->first_offset;
  3014. }
  3015. struct serial_private *
  3016. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3017. {
  3018. struct uart_8250_port uart;
  3019. struct serial_private *priv;
  3020. struct pci_serial_quirk *quirk;
  3021. int rc, nr_ports, i;
  3022. nr_ports = board->num_ports;
  3023. /*
  3024. * Find an init and setup quirks.
  3025. */
  3026. quirk = find_quirk(dev);
  3027. /*
  3028. * Run the new-style initialization function.
  3029. * The initialization function returns:
  3030. * <0 - error
  3031. * 0 - use board->num_ports
  3032. * >0 - number of ports
  3033. */
  3034. if (quirk->init) {
  3035. rc = quirk->init(dev);
  3036. if (rc < 0) {
  3037. priv = ERR_PTR(rc);
  3038. goto err_out;
  3039. }
  3040. if (rc)
  3041. nr_ports = rc;
  3042. }
  3043. priv = kzalloc(sizeof(struct serial_private) +
  3044. sizeof(unsigned int) * nr_ports,
  3045. GFP_KERNEL);
  3046. if (!priv) {
  3047. priv = ERR_PTR(-ENOMEM);
  3048. goto err_deinit;
  3049. }
  3050. priv->dev = dev;
  3051. priv->quirk = quirk;
  3052. memset(&uart, 0, sizeof(uart));
  3053. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3054. uart.port.uartclk = board->base_baud * 16;
  3055. uart.port.irq = get_pci_irq(dev, board);
  3056. uart.port.dev = &dev->dev;
  3057. for (i = 0; i < nr_ports; i++) {
  3058. if (quirk->setup(priv, board, &uart, i))
  3059. break;
  3060. #ifdef SERIAL_DEBUG_PCI
  3061. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  3062. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3063. #endif
  3064. priv->line[i] = serial8250_register_8250_port(&uart);
  3065. if (priv->line[i] < 0) {
  3066. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  3067. break;
  3068. }
  3069. }
  3070. priv->nr = i;
  3071. return priv;
  3072. err_deinit:
  3073. if (quirk->exit)
  3074. quirk->exit(dev);
  3075. err_out:
  3076. return priv;
  3077. }
  3078. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3079. void pciserial_remove_ports(struct serial_private *priv)
  3080. {
  3081. struct pci_serial_quirk *quirk;
  3082. int i;
  3083. for (i = 0; i < priv->nr; i++)
  3084. serial8250_unregister_port(priv->line[i]);
  3085. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3086. if (priv->remapped_bar[i])
  3087. iounmap(priv->remapped_bar[i]);
  3088. priv->remapped_bar[i] = NULL;
  3089. }
  3090. /*
  3091. * Find the exit quirks.
  3092. */
  3093. quirk = find_quirk(priv->dev);
  3094. if (quirk->exit)
  3095. quirk->exit(priv->dev);
  3096. kfree(priv);
  3097. }
  3098. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3099. void pciserial_suspend_ports(struct serial_private *priv)
  3100. {
  3101. int i;
  3102. for (i = 0; i < priv->nr; i++)
  3103. if (priv->line[i] >= 0)
  3104. serial8250_suspend_port(priv->line[i]);
  3105. /*
  3106. * Ensure that every init quirk is properly torn down
  3107. */
  3108. if (priv->quirk->exit)
  3109. priv->quirk->exit(priv->dev);
  3110. }
  3111. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3112. void pciserial_resume_ports(struct serial_private *priv)
  3113. {
  3114. int i;
  3115. /*
  3116. * Ensure that the board is correctly configured.
  3117. */
  3118. if (priv->quirk->init)
  3119. priv->quirk->init(priv->dev);
  3120. for (i = 0; i < priv->nr; i++)
  3121. if (priv->line[i] >= 0)
  3122. serial8250_resume_port(priv->line[i]);
  3123. }
  3124. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3125. /*
  3126. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3127. * to the arrangement of serial ports on a PCI card.
  3128. */
  3129. static int
  3130. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3131. {
  3132. struct pci_serial_quirk *quirk;
  3133. struct serial_private *priv;
  3134. const struct pciserial_board *board;
  3135. struct pciserial_board tmp;
  3136. int rc;
  3137. quirk = find_quirk(dev);
  3138. if (quirk->probe) {
  3139. rc = quirk->probe(dev);
  3140. if (rc)
  3141. return rc;
  3142. }
  3143. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3144. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  3145. ent->driver_data);
  3146. return -EINVAL;
  3147. }
  3148. board = &pci_boards[ent->driver_data];
  3149. rc = pci_enable_device(dev);
  3150. pci_save_state(dev);
  3151. if (rc)
  3152. return rc;
  3153. if (ent->driver_data == pbn_default) {
  3154. /*
  3155. * Use a copy of the pci_board entry for this;
  3156. * avoid changing entries in the table.
  3157. */
  3158. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3159. board = &tmp;
  3160. /*
  3161. * We matched one of our class entries. Try to
  3162. * determine the parameters of this board.
  3163. */
  3164. rc = serial_pci_guess_board(dev, &tmp);
  3165. if (rc)
  3166. goto disable;
  3167. } else {
  3168. /*
  3169. * We matched an explicit entry. If we are able to
  3170. * detect this boards settings with our heuristic,
  3171. * then we no longer need this entry.
  3172. */
  3173. memcpy(&tmp, &pci_boards[pbn_default],
  3174. sizeof(struct pciserial_board));
  3175. rc = serial_pci_guess_board(dev, &tmp);
  3176. if (rc == 0 && serial_pci_matches(board, &tmp))
  3177. moan_device("Redundant entry in serial pci_table.",
  3178. dev);
  3179. }
  3180. priv = pciserial_init_ports(dev, board);
  3181. if (!IS_ERR(priv)) {
  3182. pci_set_drvdata(dev, priv);
  3183. return 0;
  3184. }
  3185. rc = PTR_ERR(priv);
  3186. disable:
  3187. pci_disable_device(dev);
  3188. return rc;
  3189. }
  3190. static void pciserial_remove_one(struct pci_dev *dev)
  3191. {
  3192. struct serial_private *priv = pci_get_drvdata(dev);
  3193. pci_set_drvdata(dev, NULL);
  3194. pciserial_remove_ports(priv);
  3195. pci_disable_device(dev);
  3196. }
  3197. #ifdef CONFIG_PM
  3198. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  3199. {
  3200. struct serial_private *priv = pci_get_drvdata(dev);
  3201. if (priv)
  3202. pciserial_suspend_ports(priv);
  3203. pci_save_state(dev);
  3204. pci_set_power_state(dev, pci_choose_state(dev, state));
  3205. return 0;
  3206. }
  3207. static int pciserial_resume_one(struct pci_dev *dev)
  3208. {
  3209. int err;
  3210. struct serial_private *priv = pci_get_drvdata(dev);
  3211. pci_set_power_state(dev, PCI_D0);
  3212. pci_restore_state(dev);
  3213. if (priv) {
  3214. /*
  3215. * The device may have been disabled. Re-enable it.
  3216. */
  3217. err = pci_enable_device(dev);
  3218. /* FIXME: We cannot simply error out here */
  3219. if (err)
  3220. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  3221. pciserial_resume_ports(priv);
  3222. }
  3223. return 0;
  3224. }
  3225. #endif
  3226. static struct pci_device_id serial_pci_tbl[] = {
  3227. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3228. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3229. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3230. pbn_b2_8_921600 },
  3231. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3232. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3233. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3234. pbn_b1_8_1382400 },
  3235. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3236. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3237. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3238. pbn_b1_4_1382400 },
  3239. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3240. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3241. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3242. pbn_b1_2_1382400 },
  3243. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3244. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3245. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3246. pbn_b1_8_1382400 },
  3247. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3248. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3249. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3250. pbn_b1_4_1382400 },
  3251. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3252. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3253. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3254. pbn_b1_2_1382400 },
  3255. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3256. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3257. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3258. pbn_b1_8_921600 },
  3259. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3260. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3261. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3262. pbn_b1_8_921600 },
  3263. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3264. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3265. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3266. pbn_b1_4_921600 },
  3267. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3268. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3269. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3270. pbn_b1_4_921600 },
  3271. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3272. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3273. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3274. pbn_b1_2_921600 },
  3275. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3276. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3277. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3278. pbn_b1_8_921600 },
  3279. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3280. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3281. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3282. pbn_b1_8_921600 },
  3283. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3284. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3285. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3286. pbn_b1_4_921600 },
  3287. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3288. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3289. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3290. pbn_b1_2_1250000 },
  3291. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3292. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3293. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3294. pbn_b0_2_1843200 },
  3295. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3296. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3297. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3298. pbn_b0_4_1843200 },
  3299. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3300. PCI_VENDOR_ID_AFAVLAB,
  3301. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3302. pbn_b0_4_1152000 },
  3303. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3304. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3305. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  3306. pbn_b0_2_1843200_200 },
  3307. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3308. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3309. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  3310. pbn_b0_4_1843200_200 },
  3311. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3312. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3313. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  3314. pbn_b0_8_1843200_200 },
  3315. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3316. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3317. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  3318. pbn_b0_2_1843200_200 },
  3319. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3320. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3321. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  3322. pbn_b0_4_1843200_200 },
  3323. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3324. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3325. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  3326. pbn_b0_8_1843200_200 },
  3327. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3328. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3329. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  3330. pbn_b0_2_1843200_200 },
  3331. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3332. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3333. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  3334. pbn_b0_4_1843200_200 },
  3335. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3336. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3337. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  3338. pbn_b0_8_1843200_200 },
  3339. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3340. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3341. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  3342. pbn_b0_2_1843200_200 },
  3343. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3344. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3345. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  3346. pbn_b0_4_1843200_200 },
  3347. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3348. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3349. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  3350. pbn_b0_8_1843200_200 },
  3351. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3352. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  3353. 0, 0, pbn_exar_ibm_saturn },
  3354. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3355. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3356. pbn_b2_bt_1_115200 },
  3357. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3358. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3359. pbn_b2_bt_2_115200 },
  3360. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3361. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3362. pbn_b2_bt_4_115200 },
  3363. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3364. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3365. pbn_b2_bt_2_115200 },
  3366. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3367. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3368. pbn_b2_bt_4_115200 },
  3369. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3370. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3371. pbn_b2_8_115200 },
  3372. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3373. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3374. pbn_b2_8_460800 },
  3375. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3376. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3377. pbn_b2_8_115200 },
  3378. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3379. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3380. pbn_b2_bt_2_115200 },
  3381. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3382. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3383. pbn_b2_bt_2_921600 },
  3384. /*
  3385. * VScom SPCOM800, from sl@s.pl
  3386. */
  3387. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3388. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3389. pbn_b2_8_921600 },
  3390. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3391. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3392. pbn_b2_4_921600 },
  3393. /* Unknown card - subdevice 0x1584 */
  3394. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3395. PCI_VENDOR_ID_PLX,
  3396. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3397. pbn_b2_4_115200 },
  3398. /* Unknown card - subdevice 0x1588 */
  3399. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3400. PCI_VENDOR_ID_PLX,
  3401. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3402. pbn_b2_8_115200 },
  3403. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3404. PCI_SUBVENDOR_ID_KEYSPAN,
  3405. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3406. pbn_panacom },
  3407. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3408. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3409. pbn_panacom4 },
  3410. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3411. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3412. pbn_panacom2 },
  3413. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3414. PCI_VENDOR_ID_ESDGMBH,
  3415. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3416. pbn_b2_4_115200 },
  3417. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3418. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3419. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3420. pbn_b2_4_460800 },
  3421. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3422. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3423. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3424. pbn_b2_8_460800 },
  3425. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3426. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3427. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3428. pbn_b2_16_460800 },
  3429. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3430. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3431. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3432. pbn_b2_16_460800 },
  3433. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3434. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3435. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3436. pbn_b2_4_460800 },
  3437. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3438. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3439. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3440. pbn_b2_8_460800 },
  3441. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3442. PCI_SUBVENDOR_ID_EXSYS,
  3443. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3444. pbn_b2_4_115200 },
  3445. /*
  3446. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3447. * (Exoray@isys.ca)
  3448. */
  3449. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3450. 0x10b5, 0x106a, 0, 0,
  3451. pbn_plx_romulus },
  3452. /*
  3453. * Quatech cards. These actually have configurable clocks but for
  3454. * now we just use the default.
  3455. *
  3456. * 100 series are RS232, 200 series RS422,
  3457. */
  3458. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3459. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3460. pbn_b1_4_115200 },
  3461. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3462. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3463. pbn_b1_2_115200 },
  3464. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3465. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3466. pbn_b2_2_115200 },
  3467. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3468. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3469. pbn_b1_2_115200 },
  3470. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3471. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3472. pbn_b2_2_115200 },
  3473. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3474. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3475. pbn_b1_4_115200 },
  3476. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3477. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3478. pbn_b1_8_115200 },
  3479. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3480. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3481. pbn_b1_8_115200 },
  3482. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3483. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3484. pbn_b1_4_115200 },
  3485. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3486. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3487. pbn_b1_2_115200 },
  3488. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3489. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3490. pbn_b1_4_115200 },
  3491. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3492. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3493. pbn_b1_2_115200 },
  3494. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3495. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3496. pbn_b2_4_115200 },
  3497. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3498. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3499. pbn_b2_2_115200 },
  3500. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3501. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3502. pbn_b2_1_115200 },
  3503. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3504. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3505. pbn_b2_4_115200 },
  3506. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3507. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3508. pbn_b2_2_115200 },
  3509. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3510. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3511. pbn_b2_1_115200 },
  3512. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3513. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3514. pbn_b0_8_115200 },
  3515. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3516. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3517. 0, 0,
  3518. pbn_b0_4_921600 },
  3519. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3520. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3521. 0, 0,
  3522. pbn_b0_4_1152000 },
  3523. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3524. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3525. pbn_b0_bt_2_921600 },
  3526. /*
  3527. * The below card is a little controversial since it is the
  3528. * subject of a PCI vendor/device ID clash. (See
  3529. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3530. * For now just used the hex ID 0x950a.
  3531. */
  3532. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3533. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3534. 0, 0, pbn_b0_2_115200 },
  3535. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3536. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3537. 0, 0, pbn_b0_2_115200 },
  3538. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3539. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3540. pbn_b0_2_1130000 },
  3541. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3542. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3543. pbn_b0_1_921600 },
  3544. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3545. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3546. pbn_b0_4_115200 },
  3547. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3548. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3549. pbn_b0_bt_2_921600 },
  3550. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3551. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3552. pbn_b2_8_1152000 },
  3553. /*
  3554. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3555. */
  3556. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3557. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3558. pbn_b0_1_4000000 },
  3559. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3560. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3561. pbn_b0_1_4000000 },
  3562. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3563. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3564. pbn_oxsemi_1_4000000 },
  3565. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3566. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3567. pbn_oxsemi_1_4000000 },
  3568. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3569. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3570. pbn_b0_1_4000000 },
  3571. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3572. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3573. pbn_b0_1_4000000 },
  3574. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3575. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3576. pbn_oxsemi_1_4000000 },
  3577. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3578. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3579. pbn_oxsemi_1_4000000 },
  3580. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3581. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3582. pbn_b0_1_4000000 },
  3583. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3584. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3585. pbn_b0_1_4000000 },
  3586. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3587. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3588. pbn_b0_1_4000000 },
  3589. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3590. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3591. pbn_b0_1_4000000 },
  3592. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3593. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3594. pbn_oxsemi_2_4000000 },
  3595. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3596. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3597. pbn_oxsemi_2_4000000 },
  3598. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3599. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3600. pbn_oxsemi_4_4000000 },
  3601. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3602. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3603. pbn_oxsemi_4_4000000 },
  3604. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3605. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3606. pbn_oxsemi_8_4000000 },
  3607. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3608. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3609. pbn_oxsemi_8_4000000 },
  3610. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3611. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3612. pbn_oxsemi_1_4000000 },
  3613. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3614. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3615. pbn_oxsemi_1_4000000 },
  3616. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3617. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3618. pbn_oxsemi_1_4000000 },
  3619. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3620. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3621. pbn_oxsemi_1_4000000 },
  3622. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3623. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3624. pbn_oxsemi_1_4000000 },
  3625. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3626. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3627. pbn_oxsemi_1_4000000 },
  3628. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3629. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3630. pbn_oxsemi_1_4000000 },
  3631. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3632. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3633. pbn_oxsemi_1_4000000 },
  3634. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3635. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3636. pbn_oxsemi_1_4000000 },
  3637. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3638. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3639. pbn_oxsemi_1_4000000 },
  3640. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3641. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3642. pbn_oxsemi_1_4000000 },
  3643. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3644. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3645. pbn_oxsemi_1_4000000 },
  3646. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3647. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3648. pbn_oxsemi_1_4000000 },
  3649. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3650. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3651. pbn_oxsemi_1_4000000 },
  3652. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3653. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3654. pbn_oxsemi_1_4000000 },
  3655. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3656. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3657. pbn_oxsemi_1_4000000 },
  3658. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3659. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3660. pbn_oxsemi_1_4000000 },
  3661. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3662. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3663. pbn_oxsemi_1_4000000 },
  3664. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3665. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3666. pbn_oxsemi_1_4000000 },
  3667. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3668. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3669. pbn_oxsemi_1_4000000 },
  3670. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3671. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3672. pbn_oxsemi_1_4000000 },
  3673. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3674. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3675. pbn_oxsemi_1_4000000 },
  3676. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3677. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3678. pbn_oxsemi_1_4000000 },
  3679. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3680. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3681. pbn_oxsemi_1_4000000 },
  3682. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3683. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3684. pbn_oxsemi_1_4000000 },
  3685. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3686. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3687. pbn_oxsemi_1_4000000 },
  3688. /*
  3689. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3690. */
  3691. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3692. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3693. pbn_oxsemi_1_4000000 },
  3694. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3695. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3696. pbn_oxsemi_2_4000000 },
  3697. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3698. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3699. pbn_oxsemi_4_4000000 },
  3700. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3701. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3702. pbn_oxsemi_8_4000000 },
  3703. /*
  3704. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3705. */
  3706. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3707. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3708. pbn_oxsemi_2_4000000 },
  3709. /*
  3710. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3711. * from skokodyn@yahoo.com
  3712. */
  3713. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3714. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3715. pbn_sbsxrsio },
  3716. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3717. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3718. pbn_sbsxrsio },
  3719. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3720. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3721. pbn_sbsxrsio },
  3722. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3723. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3724. pbn_sbsxrsio },
  3725. /*
  3726. * Digitan DS560-558, from jimd@esoft.com
  3727. */
  3728. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3729. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3730. pbn_b1_1_115200 },
  3731. /*
  3732. * Titan Electronic cards
  3733. * The 400L and 800L have a custom setup quirk.
  3734. */
  3735. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3737. pbn_b0_1_921600 },
  3738. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3740. pbn_b0_2_921600 },
  3741. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3743. pbn_b0_4_921600 },
  3744. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3746. pbn_b0_4_921600 },
  3747. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3749. pbn_b1_1_921600 },
  3750. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3752. pbn_b1_bt_2_921600 },
  3753. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3755. pbn_b0_bt_4_921600 },
  3756. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3758. pbn_b0_bt_8_921600 },
  3759. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3761. pbn_b4_bt_2_921600 },
  3762. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3764. pbn_b4_bt_4_921600 },
  3765. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3767. pbn_b4_bt_8_921600 },
  3768. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3770. pbn_b0_4_921600 },
  3771. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3773. pbn_b0_4_921600 },
  3774. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3776. pbn_b0_4_921600 },
  3777. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3779. pbn_oxsemi_1_4000000 },
  3780. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3782. pbn_oxsemi_2_4000000 },
  3783. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3785. pbn_oxsemi_4_4000000 },
  3786. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3788. pbn_oxsemi_8_4000000 },
  3789. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3791. pbn_oxsemi_2_4000000 },
  3792. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3793. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3794. pbn_oxsemi_2_4000000 },
  3795. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3796. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3797. pbn_b0_4_921600 },
  3798. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3799. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3800. pbn_b0_4_921600 },
  3801. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3803. pbn_b0_4_921600 },
  3804. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3805. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3806. pbn_b0_4_921600 },
  3807. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3809. pbn_b2_1_460800 },
  3810. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3812. pbn_b2_1_460800 },
  3813. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3814. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3815. pbn_b2_1_460800 },
  3816. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3817. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3818. pbn_b2_bt_2_921600 },
  3819. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3820. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3821. pbn_b2_bt_2_921600 },
  3822. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3823. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3824. pbn_b2_bt_2_921600 },
  3825. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3826. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3827. pbn_b2_bt_4_921600 },
  3828. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3829. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3830. pbn_b2_bt_4_921600 },
  3831. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3833. pbn_b2_bt_4_921600 },
  3834. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3835. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3836. pbn_b0_1_921600 },
  3837. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3839. pbn_b0_1_921600 },
  3840. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3842. pbn_b0_1_921600 },
  3843. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3844. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3845. pbn_b0_bt_2_921600 },
  3846. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3847. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3848. pbn_b0_bt_2_921600 },
  3849. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3850. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3851. pbn_b0_bt_2_921600 },
  3852. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3853. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3854. pbn_b0_bt_4_921600 },
  3855. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3856. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3857. pbn_b0_bt_4_921600 },
  3858. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3859. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3860. pbn_b0_bt_4_921600 },
  3861. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3862. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3863. pbn_b0_bt_8_921600 },
  3864. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3865. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3866. pbn_b0_bt_8_921600 },
  3867. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3868. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3869. pbn_b0_bt_8_921600 },
  3870. /*
  3871. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3872. */
  3873. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3874. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3875. 0, 0, pbn_computone_4 },
  3876. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3877. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3878. 0, 0, pbn_computone_8 },
  3879. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3880. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3881. 0, 0, pbn_computone_6 },
  3882. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3883. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3884. pbn_oxsemi },
  3885. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3886. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3887. pbn_b0_bt_1_921600 },
  3888. /*
  3889. * SUNIX (TIMEDIA)
  3890. */
  3891. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  3892. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  3893. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  3894. pbn_b0_bt_1_921600 },
  3895. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  3896. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  3897. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  3898. pbn_b0_bt_1_921600 },
  3899. /*
  3900. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3901. */
  3902. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3904. pbn_b0_bt_8_115200 },
  3905. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3907. pbn_b0_bt_8_115200 },
  3908. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3910. pbn_b0_bt_2_115200 },
  3911. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3913. pbn_b0_bt_2_115200 },
  3914. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3916. pbn_b0_bt_2_115200 },
  3917. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3919. pbn_b0_bt_2_115200 },
  3920. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3922. pbn_b0_bt_2_115200 },
  3923. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3925. pbn_b0_bt_4_460800 },
  3926. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3928. pbn_b0_bt_4_460800 },
  3929. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3931. pbn_b0_bt_2_460800 },
  3932. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3934. pbn_b0_bt_2_460800 },
  3935. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3937. pbn_b0_bt_2_460800 },
  3938. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3940. pbn_b0_bt_1_115200 },
  3941. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3943. pbn_b0_bt_1_460800 },
  3944. /*
  3945. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3946. * Cards are identified by their subsystem vendor IDs, which
  3947. * (in hex) match the model number.
  3948. *
  3949. * Note that JC140x are RS422/485 cards which require ox950
  3950. * ACR = 0x10, and as such are not currently fully supported.
  3951. */
  3952. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3953. 0x1204, 0x0004, 0, 0,
  3954. pbn_b0_4_921600 },
  3955. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3956. 0x1208, 0x0004, 0, 0,
  3957. pbn_b0_4_921600 },
  3958. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3959. 0x1402, 0x0002, 0, 0,
  3960. pbn_b0_2_921600 }, */
  3961. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3962. 0x1404, 0x0004, 0, 0,
  3963. pbn_b0_4_921600 }, */
  3964. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3965. 0x1208, 0x0004, 0, 0,
  3966. pbn_b0_4_921600 },
  3967. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3968. 0x1204, 0x0004, 0, 0,
  3969. pbn_b0_4_921600 },
  3970. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3971. 0x1208, 0x0004, 0, 0,
  3972. pbn_b0_4_921600 },
  3973. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3974. 0x1208, 0x0004, 0, 0,
  3975. pbn_b0_4_921600 },
  3976. /*
  3977. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3978. */
  3979. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3980. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3981. pbn_b1_1_1382400 },
  3982. /*
  3983. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3984. */
  3985. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3986. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3987. pbn_b1_1_1382400 },
  3988. /*
  3989. * RAStel 2 port modem, gerg@moreton.com.au
  3990. */
  3991. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3992. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3993. pbn_b2_bt_2_115200 },
  3994. /*
  3995. * EKF addition for i960 Boards form EKF with serial port
  3996. */
  3997. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3998. 0xE4BF, PCI_ANY_ID, 0, 0,
  3999. pbn_intel_i960 },
  4000. /*
  4001. * Xircom Cardbus/Ethernet combos
  4002. */
  4003. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  4004. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4005. pbn_b0_1_115200 },
  4006. /*
  4007. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  4008. */
  4009. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4010. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4011. pbn_b0_1_115200 },
  4012. /*
  4013. * Untested PCI modems, sent in from various folks...
  4014. */
  4015. /*
  4016. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4017. */
  4018. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4019. 0x1048, 0x1500, 0, 0,
  4020. pbn_b1_1_115200 },
  4021. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4022. 0xFF00, 0, 0, 0,
  4023. pbn_sgi_ioc3 },
  4024. /*
  4025. * HP Diva card
  4026. */
  4027. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4028. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4029. pbn_b1_1_115200 },
  4030. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4032. pbn_b0_5_115200 },
  4033. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4035. pbn_b2_1_115200 },
  4036. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4038. pbn_b3_2_115200 },
  4039. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4040. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4041. pbn_b3_4_115200 },
  4042. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4043. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4044. pbn_b3_8_115200 },
  4045. /*
  4046. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  4047. */
  4048. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  4049. PCI_ANY_ID, PCI_ANY_ID,
  4050. 0,
  4051. 0, pbn_exar_XR17C152 },
  4052. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  4053. PCI_ANY_ID, PCI_ANY_ID,
  4054. 0,
  4055. 0, pbn_exar_XR17C154 },
  4056. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  4057. PCI_ANY_ID, PCI_ANY_ID,
  4058. 0,
  4059. 0, pbn_exar_XR17C158 },
  4060. /*
  4061. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  4062. */
  4063. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  4064. PCI_ANY_ID, PCI_ANY_ID,
  4065. 0,
  4066. 0, pbn_exar_XR17V352 },
  4067. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  4068. PCI_ANY_ID, PCI_ANY_ID,
  4069. 0,
  4070. 0, pbn_exar_XR17V354 },
  4071. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  4072. PCI_ANY_ID, PCI_ANY_ID,
  4073. 0,
  4074. 0, pbn_exar_XR17V358 },
  4075. /*
  4076. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4077. */
  4078. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4079. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4080. pbn_b0_1_115200 },
  4081. /*
  4082. * ITE
  4083. */
  4084. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4085. PCI_ANY_ID, PCI_ANY_ID,
  4086. 0, 0,
  4087. pbn_b1_bt_1_115200 },
  4088. /*
  4089. * IntaShield IS-200
  4090. */
  4091. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4092. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4093. pbn_b2_2_115200 },
  4094. /*
  4095. * IntaShield IS-400
  4096. */
  4097. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4098. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4099. pbn_b2_4_115200 },
  4100. /*
  4101. * Perle PCI-RAS cards
  4102. */
  4103. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4104. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4105. 0, 0, pbn_b2_4_921600 },
  4106. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4107. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4108. 0, 0, pbn_b2_8_921600 },
  4109. /*
  4110. * Mainpine series cards: Fairly standard layout but fools
  4111. * parts of the autodetect in some cases and uses otherwise
  4112. * unmatched communications subclasses in the PCI Express case
  4113. */
  4114. { /* RockForceDUO */
  4115. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4116. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4117. 0, 0, pbn_b0_2_115200 },
  4118. { /* RockForceQUATRO */
  4119. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4120. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4121. 0, 0, pbn_b0_4_115200 },
  4122. { /* RockForceDUO+ */
  4123. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4124. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4125. 0, 0, pbn_b0_2_115200 },
  4126. { /* RockForceQUATRO+ */
  4127. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4128. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4129. 0, 0, pbn_b0_4_115200 },
  4130. { /* RockForce+ */
  4131. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4132. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4133. 0, 0, pbn_b0_2_115200 },
  4134. { /* RockForce+ */
  4135. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4136. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4137. 0, 0, pbn_b0_4_115200 },
  4138. { /* RockForceOCTO+ */
  4139. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4140. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4141. 0, 0, pbn_b0_8_115200 },
  4142. { /* RockForceDUO+ */
  4143. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4144. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4145. 0, 0, pbn_b0_2_115200 },
  4146. { /* RockForceQUARTRO+ */
  4147. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4148. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4149. 0, 0, pbn_b0_4_115200 },
  4150. { /* RockForceOCTO+ */
  4151. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4152. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4153. 0, 0, pbn_b0_8_115200 },
  4154. { /* RockForceD1 */
  4155. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4156. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4157. 0, 0, pbn_b0_1_115200 },
  4158. { /* RockForceF1 */
  4159. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4160. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4161. 0, 0, pbn_b0_1_115200 },
  4162. { /* RockForceD2 */
  4163. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4164. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4165. 0, 0, pbn_b0_2_115200 },
  4166. { /* RockForceF2 */
  4167. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4168. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4169. 0, 0, pbn_b0_2_115200 },
  4170. { /* RockForceD4 */
  4171. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4172. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4173. 0, 0, pbn_b0_4_115200 },
  4174. { /* RockForceF4 */
  4175. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4176. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4177. 0, 0, pbn_b0_4_115200 },
  4178. { /* RockForceD8 */
  4179. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4180. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4181. 0, 0, pbn_b0_8_115200 },
  4182. { /* RockForceF8 */
  4183. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4184. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4185. 0, 0, pbn_b0_8_115200 },
  4186. { /* IQ Express D1 */
  4187. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4188. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4189. 0, 0, pbn_b0_1_115200 },
  4190. { /* IQ Express F1 */
  4191. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4192. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4193. 0, 0, pbn_b0_1_115200 },
  4194. { /* IQ Express D2 */
  4195. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4196. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4197. 0, 0, pbn_b0_2_115200 },
  4198. { /* IQ Express F2 */
  4199. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4200. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4201. 0, 0, pbn_b0_2_115200 },
  4202. { /* IQ Express D4 */
  4203. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4204. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4205. 0, 0, pbn_b0_4_115200 },
  4206. { /* IQ Express F4 */
  4207. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4208. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4209. 0, 0, pbn_b0_4_115200 },
  4210. { /* IQ Express D8 */
  4211. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4212. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4213. 0, 0, pbn_b0_8_115200 },
  4214. { /* IQ Express F8 */
  4215. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4216. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4217. 0, 0, pbn_b0_8_115200 },
  4218. /*
  4219. * PA Semi PA6T-1682M on-chip UART
  4220. */
  4221. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4222. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4223. pbn_pasemi_1682M },
  4224. /*
  4225. * National Instruments
  4226. */
  4227. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4228. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4229. pbn_b1_16_115200 },
  4230. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4231. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4232. pbn_b1_8_115200 },
  4233. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4234. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4235. pbn_b1_bt_4_115200 },
  4236. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4237. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4238. pbn_b1_bt_2_115200 },
  4239. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4240. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4241. pbn_b1_bt_4_115200 },
  4242. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4243. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4244. pbn_b1_bt_2_115200 },
  4245. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4246. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4247. pbn_b1_16_115200 },
  4248. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4249. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4250. pbn_b1_8_115200 },
  4251. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4252. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4253. pbn_b1_bt_4_115200 },
  4254. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4255. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4256. pbn_b1_bt_2_115200 },
  4257. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4258. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4259. pbn_b1_bt_4_115200 },
  4260. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4261. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4262. pbn_b1_bt_2_115200 },
  4263. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4264. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4265. pbn_ni8430_2 },
  4266. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4267. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4268. pbn_ni8430_2 },
  4269. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4270. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4271. pbn_ni8430_4 },
  4272. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4273. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4274. pbn_ni8430_4 },
  4275. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4276. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4277. pbn_ni8430_8 },
  4278. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4279. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4280. pbn_ni8430_8 },
  4281. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4282. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4283. pbn_ni8430_16 },
  4284. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4285. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4286. pbn_ni8430_16 },
  4287. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4288. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4289. pbn_ni8430_2 },
  4290. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4291. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4292. pbn_ni8430_2 },
  4293. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4294. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4295. pbn_ni8430_4 },
  4296. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4297. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4298. pbn_ni8430_4 },
  4299. /*
  4300. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4301. */
  4302. { PCI_VENDOR_ID_ADDIDATA,
  4303. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4304. PCI_ANY_ID,
  4305. PCI_ANY_ID,
  4306. 0,
  4307. 0,
  4308. pbn_b0_4_115200 },
  4309. { PCI_VENDOR_ID_ADDIDATA,
  4310. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4311. PCI_ANY_ID,
  4312. PCI_ANY_ID,
  4313. 0,
  4314. 0,
  4315. pbn_b0_2_115200 },
  4316. { PCI_VENDOR_ID_ADDIDATA,
  4317. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4318. PCI_ANY_ID,
  4319. PCI_ANY_ID,
  4320. 0,
  4321. 0,
  4322. pbn_b0_1_115200 },
  4323. { PCI_VENDOR_ID_ADDIDATA_OLD,
  4324. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  4325. PCI_ANY_ID,
  4326. PCI_ANY_ID,
  4327. 0,
  4328. 0,
  4329. pbn_b1_8_115200 },
  4330. { PCI_VENDOR_ID_ADDIDATA,
  4331. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4332. PCI_ANY_ID,
  4333. PCI_ANY_ID,
  4334. 0,
  4335. 0,
  4336. pbn_b0_4_115200 },
  4337. { PCI_VENDOR_ID_ADDIDATA,
  4338. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4339. PCI_ANY_ID,
  4340. PCI_ANY_ID,
  4341. 0,
  4342. 0,
  4343. pbn_b0_2_115200 },
  4344. { PCI_VENDOR_ID_ADDIDATA,
  4345. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4346. PCI_ANY_ID,
  4347. PCI_ANY_ID,
  4348. 0,
  4349. 0,
  4350. pbn_b0_1_115200 },
  4351. { PCI_VENDOR_ID_ADDIDATA,
  4352. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4353. PCI_ANY_ID,
  4354. PCI_ANY_ID,
  4355. 0,
  4356. 0,
  4357. pbn_b0_4_115200 },
  4358. { PCI_VENDOR_ID_ADDIDATA,
  4359. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4360. PCI_ANY_ID,
  4361. PCI_ANY_ID,
  4362. 0,
  4363. 0,
  4364. pbn_b0_2_115200 },
  4365. { PCI_VENDOR_ID_ADDIDATA,
  4366. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4367. PCI_ANY_ID,
  4368. PCI_ANY_ID,
  4369. 0,
  4370. 0,
  4371. pbn_b0_1_115200 },
  4372. { PCI_VENDOR_ID_ADDIDATA,
  4373. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4374. PCI_ANY_ID,
  4375. PCI_ANY_ID,
  4376. 0,
  4377. 0,
  4378. pbn_b0_8_115200 },
  4379. { PCI_VENDOR_ID_ADDIDATA,
  4380. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4381. PCI_ANY_ID,
  4382. PCI_ANY_ID,
  4383. 0,
  4384. 0,
  4385. pbn_ADDIDATA_PCIe_4_3906250 },
  4386. { PCI_VENDOR_ID_ADDIDATA,
  4387. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4388. PCI_ANY_ID,
  4389. PCI_ANY_ID,
  4390. 0,
  4391. 0,
  4392. pbn_ADDIDATA_PCIe_2_3906250 },
  4393. { PCI_VENDOR_ID_ADDIDATA,
  4394. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4395. PCI_ANY_ID,
  4396. PCI_ANY_ID,
  4397. 0,
  4398. 0,
  4399. pbn_ADDIDATA_PCIe_1_3906250 },
  4400. { PCI_VENDOR_ID_ADDIDATA,
  4401. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4402. PCI_ANY_ID,
  4403. PCI_ANY_ID,
  4404. 0,
  4405. 0,
  4406. pbn_ADDIDATA_PCIe_8_3906250 },
  4407. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4408. PCI_VENDOR_ID_IBM, 0x0299,
  4409. 0, 0, pbn_b0_bt_2_115200 },
  4410. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4411. 0x1000, 0x0012,
  4412. 0, 0, pbn_b0_bt_2_115200 },
  4413. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4414. 0xA000, 0x1000,
  4415. 0, 0, pbn_b0_1_115200 },
  4416. /* the 9901 is a rebranded 9912 */
  4417. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4418. 0xA000, 0x1000,
  4419. 0, 0, pbn_b0_1_115200 },
  4420. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4421. 0xA000, 0x1000,
  4422. 0, 0, pbn_b0_1_115200 },
  4423. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4424. 0xA000, 0x1000,
  4425. 0, 0, pbn_b0_1_115200 },
  4426. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4427. 0xA000, 0x1000,
  4428. 0, 0, pbn_b0_1_115200 },
  4429. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4430. 0xA000, 0x3002,
  4431. 0, 0, pbn_NETMOS9900_2s_115200 },
  4432. /*
  4433. * Best Connectivity and Rosewill PCI Multi I/O cards
  4434. */
  4435. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4436. 0xA000, 0x1000,
  4437. 0, 0, pbn_b0_1_115200 },
  4438. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4439. 0xA000, 0x3002,
  4440. 0, 0, pbn_b0_bt_2_115200 },
  4441. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4442. 0xA000, 0x3004,
  4443. 0, 0, pbn_b0_bt_4_115200 },
  4444. /* Intel CE4100 */
  4445. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4446. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4447. pbn_ce4100_1_115200 },
  4448. /*
  4449. * Cronyx Omega PCI
  4450. */
  4451. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4452. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4453. pbn_omegapci },
  4454. /*
  4455. * Broadcom TruManage
  4456. */
  4457. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  4458. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4459. pbn_brcm_trumanage },
  4460. /*
  4461. * AgeStar as-prs2-009
  4462. */
  4463. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4464. PCI_ANY_ID, PCI_ANY_ID,
  4465. 0, 0, pbn_b0_bt_2_115200 },
  4466. /*
  4467. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4468. * so not listed here.
  4469. */
  4470. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4471. PCI_ANY_ID, PCI_ANY_ID,
  4472. 0, 0, pbn_b0_bt_4_115200 },
  4473. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4474. PCI_ANY_ID, PCI_ANY_ID,
  4475. 0, 0, pbn_b0_bt_2_115200 },
  4476. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH352_2S,
  4477. PCI_ANY_ID, PCI_ANY_ID,
  4478. 0, 0, pbn_b0_bt_2_115200 },
  4479. /*
  4480. * Commtech, Inc. Fastcom adapters
  4481. */
  4482. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
  4483. PCI_ANY_ID, PCI_ANY_ID,
  4484. 0,
  4485. 0, pbn_b0_2_1152000_200 },
  4486. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
  4487. PCI_ANY_ID, PCI_ANY_ID,
  4488. 0,
  4489. 0, pbn_b0_4_1152000_200 },
  4490. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
  4491. PCI_ANY_ID, PCI_ANY_ID,
  4492. 0,
  4493. 0, pbn_b0_4_1152000_200 },
  4494. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
  4495. PCI_ANY_ID, PCI_ANY_ID,
  4496. 0,
  4497. 0, pbn_b0_8_1152000_200 },
  4498. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
  4499. PCI_ANY_ID, PCI_ANY_ID,
  4500. 0,
  4501. 0, pbn_exar_XR17V352 },
  4502. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
  4503. PCI_ANY_ID, PCI_ANY_ID,
  4504. 0,
  4505. 0, pbn_exar_XR17V354 },
  4506. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
  4507. PCI_ANY_ID, PCI_ANY_ID,
  4508. 0,
  4509. 0, pbn_exar_XR17V358 },
  4510. /*
  4511. * These entries match devices with class COMMUNICATION_SERIAL,
  4512. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4513. */
  4514. { PCI_ANY_ID, PCI_ANY_ID,
  4515. PCI_ANY_ID, PCI_ANY_ID,
  4516. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4517. 0xffff00, pbn_default },
  4518. { PCI_ANY_ID, PCI_ANY_ID,
  4519. PCI_ANY_ID, PCI_ANY_ID,
  4520. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4521. 0xffff00, pbn_default },
  4522. { PCI_ANY_ID, PCI_ANY_ID,
  4523. PCI_ANY_ID, PCI_ANY_ID,
  4524. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4525. 0xffff00, pbn_default },
  4526. { 0, }
  4527. };
  4528. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4529. pci_channel_state_t state)
  4530. {
  4531. struct serial_private *priv = pci_get_drvdata(dev);
  4532. if (state == pci_channel_io_perm_failure)
  4533. return PCI_ERS_RESULT_DISCONNECT;
  4534. if (priv)
  4535. pciserial_suspend_ports(priv);
  4536. pci_disable_device(dev);
  4537. return PCI_ERS_RESULT_NEED_RESET;
  4538. }
  4539. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4540. {
  4541. int rc;
  4542. rc = pci_enable_device(dev);
  4543. if (rc)
  4544. return PCI_ERS_RESULT_DISCONNECT;
  4545. pci_restore_state(dev);
  4546. pci_save_state(dev);
  4547. return PCI_ERS_RESULT_RECOVERED;
  4548. }
  4549. static void serial8250_io_resume(struct pci_dev *dev)
  4550. {
  4551. struct serial_private *priv = pci_get_drvdata(dev);
  4552. if (priv)
  4553. pciserial_resume_ports(priv);
  4554. }
  4555. static const struct pci_error_handlers serial8250_err_handler = {
  4556. .error_detected = serial8250_io_error_detected,
  4557. .slot_reset = serial8250_io_slot_reset,
  4558. .resume = serial8250_io_resume,
  4559. };
  4560. static struct pci_driver serial_pci_driver = {
  4561. .name = "serial",
  4562. .probe = pciserial_init_one,
  4563. .remove = pciserial_remove_one,
  4564. #ifdef CONFIG_PM
  4565. .suspend = pciserial_suspend_one,
  4566. .resume = pciserial_resume_one,
  4567. #endif
  4568. .id_table = serial_pci_tbl,
  4569. .err_handler = &serial8250_err_handler,
  4570. };
  4571. module_pci_driver(serial_pci_driver);
  4572. MODULE_LICENSE("GPL");
  4573. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4574. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);