spi-pxa2xx.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397
  1. /*
  2. * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
  3. * Copyright (C) 2013, Intel Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/device.h>
  22. #include <linux/ioport.h>
  23. #include <linux/errno.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/spi/pxa2xx_spi.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/workqueue.h>
  29. #include <linux/delay.h>
  30. #include <linux/gpio.h>
  31. #include <linux/slab.h>
  32. #include <linux/clk.h>
  33. #include <linux/pm_runtime.h>
  34. #include <linux/acpi.h>
  35. #include <asm/io.h>
  36. #include <asm/irq.h>
  37. #include <asm/delay.h>
  38. #include "spi-pxa2xx.h"
  39. MODULE_AUTHOR("Stephen Street");
  40. MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
  41. MODULE_LICENSE("GPL");
  42. MODULE_ALIAS("platform:pxa2xx-spi");
  43. #define MAX_BUSES 3
  44. #define TIMOUT_DFLT 1000
  45. /*
  46. * for testing SSCR1 changes that require SSP restart, basically
  47. * everything except the service and interrupt enables, the pxa270 developer
  48. * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
  49. * list, but the PXA255 dev man says all bits without really meaning the
  50. * service and interrupt enables
  51. */
  52. #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
  53. | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
  54. | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
  55. | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
  56. | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
  57. | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
  58. #define LPSS_RX_THRESH_DFLT 64
  59. #define LPSS_TX_LOTHRESH_DFLT 160
  60. #define LPSS_TX_HITHRESH_DFLT 224
  61. /* Offset from drv_data->lpss_base */
  62. #define SPI_CS_CONTROL 0x18
  63. #define SPI_CS_CONTROL_SW_MODE BIT(0)
  64. #define SPI_CS_CONTROL_CS_HIGH BIT(1)
  65. static bool is_lpss_ssp(const struct driver_data *drv_data)
  66. {
  67. return drv_data->ssp_type == LPSS_SSP;
  68. }
  69. /*
  70. * Read and write LPSS SSP private registers. Caller must first check that
  71. * is_lpss_ssp() returns true before these can be called.
  72. */
  73. static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
  74. {
  75. WARN_ON(!drv_data->lpss_base);
  76. return readl(drv_data->lpss_base + offset);
  77. }
  78. static void __lpss_ssp_write_priv(struct driver_data *drv_data,
  79. unsigned offset, u32 value)
  80. {
  81. WARN_ON(!drv_data->lpss_base);
  82. writel(value, drv_data->lpss_base + offset);
  83. }
  84. /*
  85. * lpss_ssp_setup - perform LPSS SSP specific setup
  86. * @drv_data: pointer to the driver private data
  87. *
  88. * Perform LPSS SSP specific setup. This function must be called first if
  89. * one is going to use LPSS SSP private registers.
  90. */
  91. static void lpss_ssp_setup(struct driver_data *drv_data)
  92. {
  93. unsigned offset = 0x400;
  94. u32 value, orig;
  95. if (!is_lpss_ssp(drv_data))
  96. return;
  97. /*
  98. * Perform auto-detection of the LPSS SSP private registers. They
  99. * can be either at 1k or 2k offset from the base address.
  100. */
  101. orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
  102. value = orig | SPI_CS_CONTROL_SW_MODE;
  103. writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
  104. value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
  105. if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
  106. offset = 0x800;
  107. goto detection_done;
  108. }
  109. value &= ~SPI_CS_CONTROL_SW_MODE;
  110. writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
  111. value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
  112. if (value != orig) {
  113. offset = 0x800;
  114. goto detection_done;
  115. }
  116. detection_done:
  117. /* Now set the LPSS base */
  118. drv_data->lpss_base = drv_data->ioaddr + offset;
  119. /* Enable software chip select control */
  120. value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
  121. __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
  122. }
  123. static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
  124. {
  125. u32 value;
  126. if (!is_lpss_ssp(drv_data))
  127. return;
  128. value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
  129. if (enable)
  130. value &= ~SPI_CS_CONTROL_CS_HIGH;
  131. else
  132. value |= SPI_CS_CONTROL_CS_HIGH;
  133. __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
  134. }
  135. static void cs_assert(struct driver_data *drv_data)
  136. {
  137. struct chip_data *chip = drv_data->cur_chip;
  138. if (drv_data->ssp_type == CE4100_SSP) {
  139. write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
  140. return;
  141. }
  142. if (chip->cs_control) {
  143. chip->cs_control(PXA2XX_CS_ASSERT);
  144. return;
  145. }
  146. if (gpio_is_valid(chip->gpio_cs)) {
  147. gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
  148. return;
  149. }
  150. lpss_ssp_cs_control(drv_data, true);
  151. }
  152. static void cs_deassert(struct driver_data *drv_data)
  153. {
  154. struct chip_data *chip = drv_data->cur_chip;
  155. if (drv_data->ssp_type == CE4100_SSP)
  156. return;
  157. if (chip->cs_control) {
  158. chip->cs_control(PXA2XX_CS_DEASSERT);
  159. return;
  160. }
  161. if (gpio_is_valid(chip->gpio_cs)) {
  162. gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
  163. return;
  164. }
  165. lpss_ssp_cs_control(drv_data, false);
  166. }
  167. int pxa2xx_spi_flush(struct driver_data *drv_data)
  168. {
  169. unsigned long limit = loops_per_jiffy << 1;
  170. void __iomem *reg = drv_data->ioaddr;
  171. do {
  172. while (read_SSSR(reg) & SSSR_RNE) {
  173. read_SSDR(reg);
  174. }
  175. } while ((read_SSSR(reg) & SSSR_BSY) && --limit);
  176. write_SSSR_CS(drv_data, SSSR_ROR);
  177. return limit;
  178. }
  179. static int null_writer(struct driver_data *drv_data)
  180. {
  181. void __iomem *reg = drv_data->ioaddr;
  182. u8 n_bytes = drv_data->n_bytes;
  183. if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
  184. || (drv_data->tx == drv_data->tx_end))
  185. return 0;
  186. write_SSDR(0, reg);
  187. drv_data->tx += n_bytes;
  188. return 1;
  189. }
  190. static int null_reader(struct driver_data *drv_data)
  191. {
  192. void __iomem *reg = drv_data->ioaddr;
  193. u8 n_bytes = drv_data->n_bytes;
  194. while ((read_SSSR(reg) & SSSR_RNE)
  195. && (drv_data->rx < drv_data->rx_end)) {
  196. read_SSDR(reg);
  197. drv_data->rx += n_bytes;
  198. }
  199. return drv_data->rx == drv_data->rx_end;
  200. }
  201. static int u8_writer(struct driver_data *drv_data)
  202. {
  203. void __iomem *reg = drv_data->ioaddr;
  204. if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
  205. || (drv_data->tx == drv_data->tx_end))
  206. return 0;
  207. write_SSDR(*(u8 *)(drv_data->tx), reg);
  208. ++drv_data->tx;
  209. return 1;
  210. }
  211. static int u8_reader(struct driver_data *drv_data)
  212. {
  213. void __iomem *reg = drv_data->ioaddr;
  214. while ((read_SSSR(reg) & SSSR_RNE)
  215. && (drv_data->rx < drv_data->rx_end)) {
  216. *(u8 *)(drv_data->rx) = read_SSDR(reg);
  217. ++drv_data->rx;
  218. }
  219. return drv_data->rx == drv_data->rx_end;
  220. }
  221. static int u16_writer(struct driver_data *drv_data)
  222. {
  223. void __iomem *reg = drv_data->ioaddr;
  224. if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
  225. || (drv_data->tx == drv_data->tx_end))
  226. return 0;
  227. write_SSDR(*(u16 *)(drv_data->tx), reg);
  228. drv_data->tx += 2;
  229. return 1;
  230. }
  231. static int u16_reader(struct driver_data *drv_data)
  232. {
  233. void __iomem *reg = drv_data->ioaddr;
  234. while ((read_SSSR(reg) & SSSR_RNE)
  235. && (drv_data->rx < drv_data->rx_end)) {
  236. *(u16 *)(drv_data->rx) = read_SSDR(reg);
  237. drv_data->rx += 2;
  238. }
  239. return drv_data->rx == drv_data->rx_end;
  240. }
  241. static int u32_writer(struct driver_data *drv_data)
  242. {
  243. void __iomem *reg = drv_data->ioaddr;
  244. if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
  245. || (drv_data->tx == drv_data->tx_end))
  246. return 0;
  247. write_SSDR(*(u32 *)(drv_data->tx), reg);
  248. drv_data->tx += 4;
  249. return 1;
  250. }
  251. static int u32_reader(struct driver_data *drv_data)
  252. {
  253. void __iomem *reg = drv_data->ioaddr;
  254. while ((read_SSSR(reg) & SSSR_RNE)
  255. && (drv_data->rx < drv_data->rx_end)) {
  256. *(u32 *)(drv_data->rx) = read_SSDR(reg);
  257. drv_data->rx += 4;
  258. }
  259. return drv_data->rx == drv_data->rx_end;
  260. }
  261. void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
  262. {
  263. struct spi_message *msg = drv_data->cur_msg;
  264. struct spi_transfer *trans = drv_data->cur_transfer;
  265. /* Move to next transfer */
  266. if (trans->transfer_list.next != &msg->transfers) {
  267. drv_data->cur_transfer =
  268. list_entry(trans->transfer_list.next,
  269. struct spi_transfer,
  270. transfer_list);
  271. return RUNNING_STATE;
  272. } else
  273. return DONE_STATE;
  274. }
  275. /* caller already set message->status; dma and pio irqs are blocked */
  276. static void giveback(struct driver_data *drv_data)
  277. {
  278. struct spi_transfer* last_transfer;
  279. struct spi_message *msg;
  280. msg = drv_data->cur_msg;
  281. drv_data->cur_msg = NULL;
  282. drv_data->cur_transfer = NULL;
  283. last_transfer = list_entry(msg->transfers.prev,
  284. struct spi_transfer,
  285. transfer_list);
  286. /* Delay if requested before any change in chip select */
  287. if (last_transfer->delay_usecs)
  288. udelay(last_transfer->delay_usecs);
  289. /* Drop chip select UNLESS cs_change is true or we are returning
  290. * a message with an error, or next message is for another chip
  291. */
  292. if (!last_transfer->cs_change)
  293. cs_deassert(drv_data);
  294. else {
  295. struct spi_message *next_msg;
  296. /* Holding of cs was hinted, but we need to make sure
  297. * the next message is for the same chip. Don't waste
  298. * time with the following tests unless this was hinted.
  299. *
  300. * We cannot postpone this until pump_messages, because
  301. * after calling msg->complete (below) the driver that
  302. * sent the current message could be unloaded, which
  303. * could invalidate the cs_control() callback...
  304. */
  305. /* get a pointer to the next message, if any */
  306. next_msg = spi_get_next_queued_message(drv_data->master);
  307. /* see if the next and current messages point
  308. * to the same chip
  309. */
  310. if (next_msg && next_msg->spi != msg->spi)
  311. next_msg = NULL;
  312. if (!next_msg || msg->state == ERROR_STATE)
  313. cs_deassert(drv_data);
  314. }
  315. spi_finalize_current_message(drv_data->master);
  316. drv_data->cur_chip = NULL;
  317. }
  318. static void reset_sccr1(struct driver_data *drv_data)
  319. {
  320. void __iomem *reg = drv_data->ioaddr;
  321. struct chip_data *chip = drv_data->cur_chip;
  322. u32 sccr1_reg;
  323. sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
  324. sccr1_reg &= ~SSCR1_RFT;
  325. sccr1_reg |= chip->threshold;
  326. write_SSCR1(sccr1_reg, reg);
  327. }
  328. static void int_error_stop(struct driver_data *drv_data, const char* msg)
  329. {
  330. void __iomem *reg = drv_data->ioaddr;
  331. /* Stop and reset SSP */
  332. write_SSSR_CS(drv_data, drv_data->clear_sr);
  333. reset_sccr1(drv_data);
  334. if (!pxa25x_ssp_comp(drv_data))
  335. write_SSTO(0, reg);
  336. pxa2xx_spi_flush(drv_data);
  337. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  338. dev_err(&drv_data->pdev->dev, "%s\n", msg);
  339. drv_data->cur_msg->state = ERROR_STATE;
  340. tasklet_schedule(&drv_data->pump_transfers);
  341. }
  342. static void int_transfer_complete(struct driver_data *drv_data)
  343. {
  344. void __iomem *reg = drv_data->ioaddr;
  345. /* Stop SSP */
  346. write_SSSR_CS(drv_data, drv_data->clear_sr);
  347. reset_sccr1(drv_data);
  348. if (!pxa25x_ssp_comp(drv_data))
  349. write_SSTO(0, reg);
  350. /* Update total byte transferred return count actual bytes read */
  351. drv_data->cur_msg->actual_length += drv_data->len -
  352. (drv_data->rx_end - drv_data->rx);
  353. /* Transfer delays and chip select release are
  354. * handled in pump_transfers or giveback
  355. */
  356. /* Move to next transfer */
  357. drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
  358. /* Schedule transfer tasklet */
  359. tasklet_schedule(&drv_data->pump_transfers);
  360. }
  361. static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
  362. {
  363. void __iomem *reg = drv_data->ioaddr;
  364. u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
  365. drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
  366. u32 irq_status = read_SSSR(reg) & irq_mask;
  367. if (irq_status & SSSR_ROR) {
  368. int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
  369. return IRQ_HANDLED;
  370. }
  371. if (irq_status & SSSR_TINT) {
  372. write_SSSR(SSSR_TINT, reg);
  373. if (drv_data->read(drv_data)) {
  374. int_transfer_complete(drv_data);
  375. return IRQ_HANDLED;
  376. }
  377. }
  378. /* Drain rx fifo, Fill tx fifo and prevent overruns */
  379. do {
  380. if (drv_data->read(drv_data)) {
  381. int_transfer_complete(drv_data);
  382. return IRQ_HANDLED;
  383. }
  384. } while (drv_data->write(drv_data));
  385. if (drv_data->read(drv_data)) {
  386. int_transfer_complete(drv_data);
  387. return IRQ_HANDLED;
  388. }
  389. if (drv_data->tx == drv_data->tx_end) {
  390. u32 bytes_left;
  391. u32 sccr1_reg;
  392. sccr1_reg = read_SSCR1(reg);
  393. sccr1_reg &= ~SSCR1_TIE;
  394. /*
  395. * PXA25x_SSP has no timeout, set up rx threshould for the
  396. * remaining RX bytes.
  397. */
  398. if (pxa25x_ssp_comp(drv_data)) {
  399. sccr1_reg &= ~SSCR1_RFT;
  400. bytes_left = drv_data->rx_end - drv_data->rx;
  401. switch (drv_data->n_bytes) {
  402. case 4:
  403. bytes_left >>= 1;
  404. case 2:
  405. bytes_left >>= 1;
  406. }
  407. if (bytes_left > RX_THRESH_DFLT)
  408. bytes_left = RX_THRESH_DFLT;
  409. sccr1_reg |= SSCR1_RxTresh(bytes_left);
  410. }
  411. write_SSCR1(sccr1_reg, reg);
  412. }
  413. /* We did something */
  414. return IRQ_HANDLED;
  415. }
  416. static irqreturn_t ssp_int(int irq, void *dev_id)
  417. {
  418. struct driver_data *drv_data = dev_id;
  419. void __iomem *reg = drv_data->ioaddr;
  420. u32 sccr1_reg;
  421. u32 mask = drv_data->mask_sr;
  422. u32 status;
  423. /*
  424. * The IRQ might be shared with other peripherals so we must first
  425. * check that are we RPM suspended or not. If we are we assume that
  426. * the IRQ was not for us (we shouldn't be RPM suspended when the
  427. * interrupt is enabled).
  428. */
  429. if (pm_runtime_suspended(&drv_data->pdev->dev))
  430. return IRQ_NONE;
  431. sccr1_reg = read_SSCR1(reg);
  432. status = read_SSSR(reg);
  433. /* Ignore possible writes if we don't need to write */
  434. if (!(sccr1_reg & SSCR1_TIE))
  435. mask &= ~SSSR_TFS;
  436. if (!(status & mask))
  437. return IRQ_NONE;
  438. if (!drv_data->cur_msg) {
  439. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  440. write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
  441. if (!pxa25x_ssp_comp(drv_data))
  442. write_SSTO(0, reg);
  443. write_SSSR_CS(drv_data, drv_data->clear_sr);
  444. dev_err(&drv_data->pdev->dev, "bad message state "
  445. "in interrupt handler\n");
  446. /* Never fail */
  447. return IRQ_HANDLED;
  448. }
  449. return drv_data->transfer_handler(drv_data);
  450. }
  451. static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
  452. {
  453. unsigned long ssp_clk = drv_data->max_clk_rate;
  454. const struct ssp_device *ssp = drv_data->ssp;
  455. rate = min_t(int, ssp_clk, rate);
  456. if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
  457. return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
  458. else
  459. return ((ssp_clk / rate - 1) & 0xfff) << 8;
  460. }
  461. static void pump_transfers(unsigned long data)
  462. {
  463. struct driver_data *drv_data = (struct driver_data *)data;
  464. struct spi_message *message = NULL;
  465. struct spi_transfer *transfer = NULL;
  466. struct spi_transfer *previous = NULL;
  467. struct chip_data *chip = NULL;
  468. void __iomem *reg = drv_data->ioaddr;
  469. u32 clk_div = 0;
  470. u8 bits = 0;
  471. u32 speed = 0;
  472. u32 cr0;
  473. u32 cr1;
  474. u32 dma_thresh = drv_data->cur_chip->dma_threshold;
  475. u32 dma_burst = drv_data->cur_chip->dma_burst_size;
  476. /* Get current state information */
  477. message = drv_data->cur_msg;
  478. transfer = drv_data->cur_transfer;
  479. chip = drv_data->cur_chip;
  480. /* Handle for abort */
  481. if (message->state == ERROR_STATE) {
  482. message->status = -EIO;
  483. giveback(drv_data);
  484. return;
  485. }
  486. /* Handle end of message */
  487. if (message->state == DONE_STATE) {
  488. message->status = 0;
  489. giveback(drv_data);
  490. return;
  491. }
  492. /* Delay if requested at end of transfer before CS change */
  493. if (message->state == RUNNING_STATE) {
  494. previous = list_entry(transfer->transfer_list.prev,
  495. struct spi_transfer,
  496. transfer_list);
  497. if (previous->delay_usecs)
  498. udelay(previous->delay_usecs);
  499. /* Drop chip select only if cs_change is requested */
  500. if (previous->cs_change)
  501. cs_deassert(drv_data);
  502. }
  503. /* Check if we can DMA this transfer */
  504. if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
  505. /* reject already-mapped transfers; PIO won't always work */
  506. if (message->is_dma_mapped
  507. || transfer->rx_dma || transfer->tx_dma) {
  508. dev_err(&drv_data->pdev->dev,
  509. "pump_transfers: mapped transfer length "
  510. "of %u is greater than %d\n",
  511. transfer->len, MAX_DMA_LEN);
  512. message->status = -EINVAL;
  513. giveback(drv_data);
  514. return;
  515. }
  516. /* warn ... we force this to PIO mode */
  517. if (printk_ratelimit())
  518. dev_warn(&message->spi->dev, "pump_transfers: "
  519. "DMA disabled for transfer length %ld "
  520. "greater than %d\n",
  521. (long)drv_data->len, MAX_DMA_LEN);
  522. }
  523. /* Setup the transfer state based on the type of transfer */
  524. if (pxa2xx_spi_flush(drv_data) == 0) {
  525. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  526. message->status = -EIO;
  527. giveback(drv_data);
  528. return;
  529. }
  530. drv_data->n_bytes = chip->n_bytes;
  531. drv_data->tx = (void *)transfer->tx_buf;
  532. drv_data->tx_end = drv_data->tx + transfer->len;
  533. drv_data->rx = transfer->rx_buf;
  534. drv_data->rx_end = drv_data->rx + transfer->len;
  535. drv_data->rx_dma = transfer->rx_dma;
  536. drv_data->tx_dma = transfer->tx_dma;
  537. drv_data->len = transfer->len;
  538. drv_data->write = drv_data->tx ? chip->write : null_writer;
  539. drv_data->read = drv_data->rx ? chip->read : null_reader;
  540. /* Change speed and bit per word on a per transfer */
  541. cr0 = chip->cr0;
  542. if (transfer->speed_hz || transfer->bits_per_word) {
  543. bits = chip->bits_per_word;
  544. speed = chip->speed_hz;
  545. if (transfer->speed_hz)
  546. speed = transfer->speed_hz;
  547. if (transfer->bits_per_word)
  548. bits = transfer->bits_per_word;
  549. clk_div = ssp_get_clk_div(drv_data, speed);
  550. if (bits <= 8) {
  551. drv_data->n_bytes = 1;
  552. drv_data->read = drv_data->read != null_reader ?
  553. u8_reader : null_reader;
  554. drv_data->write = drv_data->write != null_writer ?
  555. u8_writer : null_writer;
  556. } else if (bits <= 16) {
  557. drv_data->n_bytes = 2;
  558. drv_data->read = drv_data->read != null_reader ?
  559. u16_reader : null_reader;
  560. drv_data->write = drv_data->write != null_writer ?
  561. u16_writer : null_writer;
  562. } else if (bits <= 32) {
  563. drv_data->n_bytes = 4;
  564. drv_data->read = drv_data->read != null_reader ?
  565. u32_reader : null_reader;
  566. drv_data->write = drv_data->write != null_writer ?
  567. u32_writer : null_writer;
  568. }
  569. /* if bits/word is changed in dma mode, then must check the
  570. * thresholds and burst also */
  571. if (chip->enable_dma) {
  572. if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
  573. message->spi,
  574. bits, &dma_burst,
  575. &dma_thresh))
  576. if (printk_ratelimit())
  577. dev_warn(&message->spi->dev,
  578. "pump_transfers: "
  579. "DMA burst size reduced to "
  580. "match bits_per_word\n");
  581. }
  582. cr0 = clk_div
  583. | SSCR0_Motorola
  584. | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
  585. | SSCR0_SSE
  586. | (bits > 16 ? SSCR0_EDSS : 0);
  587. }
  588. message->state = RUNNING_STATE;
  589. drv_data->dma_mapped = 0;
  590. if (pxa2xx_spi_dma_is_possible(drv_data->len))
  591. drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
  592. if (drv_data->dma_mapped) {
  593. /* Ensure we have the correct interrupt handler */
  594. drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
  595. pxa2xx_spi_dma_prepare(drv_data, dma_burst);
  596. /* Clear status and start DMA engine */
  597. cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
  598. write_SSSR(drv_data->clear_sr, reg);
  599. pxa2xx_spi_dma_start(drv_data);
  600. } else {
  601. /* Ensure we have the correct interrupt handler */
  602. drv_data->transfer_handler = interrupt_transfer;
  603. /* Clear status */
  604. cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
  605. write_SSSR_CS(drv_data, drv_data->clear_sr);
  606. }
  607. if (is_lpss_ssp(drv_data)) {
  608. if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
  609. write_SSIRF(chip->lpss_rx_threshold, reg);
  610. if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
  611. write_SSITF(chip->lpss_tx_threshold, reg);
  612. }
  613. /* see if we need to reload the config registers */
  614. if ((read_SSCR0(reg) != cr0)
  615. || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
  616. (cr1 & SSCR1_CHANGE_MASK)) {
  617. /* stop the SSP, and update the other bits */
  618. write_SSCR0(cr0 & ~SSCR0_SSE, reg);
  619. if (!pxa25x_ssp_comp(drv_data))
  620. write_SSTO(chip->timeout, reg);
  621. /* first set CR1 without interrupt and service enables */
  622. write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
  623. /* restart the SSP */
  624. write_SSCR0(cr0, reg);
  625. } else {
  626. if (!pxa25x_ssp_comp(drv_data))
  627. write_SSTO(chip->timeout, reg);
  628. }
  629. cs_assert(drv_data);
  630. /* after chip select, release the data by enabling service
  631. * requests and interrupts, without changing any mode bits */
  632. write_SSCR1(cr1, reg);
  633. }
  634. static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
  635. struct spi_message *msg)
  636. {
  637. struct driver_data *drv_data = spi_master_get_devdata(master);
  638. drv_data->cur_msg = msg;
  639. /* Initial message state*/
  640. drv_data->cur_msg->state = START_STATE;
  641. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  642. struct spi_transfer,
  643. transfer_list);
  644. /* prepare to setup the SSP, in pump_transfers, using the per
  645. * chip configuration */
  646. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  647. /* Mark as busy and launch transfers */
  648. tasklet_schedule(&drv_data->pump_transfers);
  649. return 0;
  650. }
  651. static int pxa2xx_spi_prepare_transfer(struct spi_master *master)
  652. {
  653. struct driver_data *drv_data = spi_master_get_devdata(master);
  654. pm_runtime_get_sync(&drv_data->pdev->dev);
  655. return 0;
  656. }
  657. static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
  658. {
  659. struct driver_data *drv_data = spi_master_get_devdata(master);
  660. /* Disable the SSP now */
  661. write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
  662. drv_data->ioaddr);
  663. pm_runtime_mark_last_busy(&drv_data->pdev->dev);
  664. pm_runtime_put_autosuspend(&drv_data->pdev->dev);
  665. return 0;
  666. }
  667. static int setup_cs(struct spi_device *spi, struct chip_data *chip,
  668. struct pxa2xx_spi_chip *chip_info)
  669. {
  670. int err = 0;
  671. if (chip == NULL || chip_info == NULL)
  672. return 0;
  673. /* NOTE: setup() can be called multiple times, possibly with
  674. * different chip_info, release previously requested GPIO
  675. */
  676. if (gpio_is_valid(chip->gpio_cs))
  677. gpio_free(chip->gpio_cs);
  678. /* If (*cs_control) is provided, ignore GPIO chip select */
  679. if (chip_info->cs_control) {
  680. chip->cs_control = chip_info->cs_control;
  681. return 0;
  682. }
  683. if (gpio_is_valid(chip_info->gpio_cs)) {
  684. err = gpio_request(chip_info->gpio_cs, "SPI_CS");
  685. if (err) {
  686. dev_err(&spi->dev, "failed to request chip select "
  687. "GPIO%d\n", chip_info->gpio_cs);
  688. return err;
  689. }
  690. chip->gpio_cs = chip_info->gpio_cs;
  691. chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
  692. err = gpio_direction_output(chip->gpio_cs,
  693. !chip->gpio_cs_inverted);
  694. }
  695. return err;
  696. }
  697. static int setup(struct spi_device *spi)
  698. {
  699. struct pxa2xx_spi_chip *chip_info = NULL;
  700. struct chip_data *chip;
  701. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  702. unsigned int clk_div;
  703. uint tx_thres, tx_hi_thres, rx_thres;
  704. if (is_lpss_ssp(drv_data)) {
  705. tx_thres = LPSS_TX_LOTHRESH_DFLT;
  706. tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
  707. rx_thres = LPSS_RX_THRESH_DFLT;
  708. } else {
  709. tx_thres = TX_THRESH_DFLT;
  710. tx_hi_thres = 0;
  711. rx_thres = RX_THRESH_DFLT;
  712. }
  713. if (!pxa25x_ssp_comp(drv_data)
  714. && (spi->bits_per_word < 4 || spi->bits_per_word > 32)) {
  715. dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
  716. "b/w not 4-32 for type non-PXA25x_SSP\n",
  717. drv_data->ssp_type, spi->bits_per_word);
  718. return -EINVAL;
  719. } else if (pxa25x_ssp_comp(drv_data)
  720. && (spi->bits_per_word < 4
  721. || spi->bits_per_word > 16)) {
  722. dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
  723. "b/w not 4-16 for type PXA25x_SSP\n",
  724. drv_data->ssp_type, spi->bits_per_word);
  725. return -EINVAL;
  726. }
  727. /* Only alloc on first setup */
  728. chip = spi_get_ctldata(spi);
  729. if (!chip) {
  730. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  731. if (!chip) {
  732. dev_err(&spi->dev,
  733. "failed setup: can't allocate chip data\n");
  734. return -ENOMEM;
  735. }
  736. if (drv_data->ssp_type == CE4100_SSP) {
  737. if (spi->chip_select > 4) {
  738. dev_err(&spi->dev, "failed setup: "
  739. "cs number must not be > 4.\n");
  740. kfree(chip);
  741. return -EINVAL;
  742. }
  743. chip->frm = spi->chip_select;
  744. } else
  745. chip->gpio_cs = -1;
  746. chip->enable_dma = 0;
  747. chip->timeout = TIMOUT_DFLT;
  748. }
  749. /* protocol drivers may change the chip settings, so...
  750. * if chip_info exists, use it */
  751. chip_info = spi->controller_data;
  752. /* chip_info isn't always needed */
  753. chip->cr1 = 0;
  754. if (chip_info) {
  755. if (chip_info->timeout)
  756. chip->timeout = chip_info->timeout;
  757. if (chip_info->tx_threshold)
  758. tx_thres = chip_info->tx_threshold;
  759. if (chip_info->tx_hi_threshold)
  760. tx_hi_thres = chip_info->tx_hi_threshold;
  761. if (chip_info->rx_threshold)
  762. rx_thres = chip_info->rx_threshold;
  763. chip->enable_dma = drv_data->master_info->enable_dma;
  764. chip->dma_threshold = 0;
  765. if (chip_info->enable_loopback)
  766. chip->cr1 = SSCR1_LBM;
  767. } else if (ACPI_HANDLE(&spi->dev)) {
  768. /*
  769. * Slave devices enumerated from ACPI namespace don't
  770. * usually have chip_info but we still might want to use
  771. * DMA with them.
  772. */
  773. chip->enable_dma = drv_data->master_info->enable_dma;
  774. }
  775. chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
  776. (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
  777. chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
  778. chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
  779. | SSITF_TxHiThresh(tx_hi_thres);
  780. /* set dma burst and threshold outside of chip_info path so that if
  781. * chip_info goes away after setting chip->enable_dma, the
  782. * burst and threshold can still respond to changes in bits_per_word */
  783. if (chip->enable_dma) {
  784. /* set up legal burst and threshold for dma */
  785. if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
  786. spi->bits_per_word,
  787. &chip->dma_burst_size,
  788. &chip->dma_threshold)) {
  789. dev_warn(&spi->dev, "in setup: DMA burst size reduced "
  790. "to match bits_per_word\n");
  791. }
  792. }
  793. clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
  794. chip->speed_hz = spi->max_speed_hz;
  795. chip->cr0 = clk_div
  796. | SSCR0_Motorola
  797. | SSCR0_DataSize(spi->bits_per_word > 16 ?
  798. spi->bits_per_word - 16 : spi->bits_per_word)
  799. | SSCR0_SSE
  800. | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
  801. chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
  802. chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
  803. | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
  804. if (spi->mode & SPI_LOOP)
  805. chip->cr1 |= SSCR1_LBM;
  806. /* NOTE: PXA25x_SSP _could_ use external clocking ... */
  807. if (!pxa25x_ssp_comp(drv_data))
  808. dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
  809. drv_data->max_clk_rate
  810. / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
  811. chip->enable_dma ? "DMA" : "PIO");
  812. else
  813. dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
  814. drv_data->max_clk_rate / 2
  815. / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
  816. chip->enable_dma ? "DMA" : "PIO");
  817. if (spi->bits_per_word <= 8) {
  818. chip->n_bytes = 1;
  819. chip->read = u8_reader;
  820. chip->write = u8_writer;
  821. } else if (spi->bits_per_word <= 16) {
  822. chip->n_bytes = 2;
  823. chip->read = u16_reader;
  824. chip->write = u16_writer;
  825. } else if (spi->bits_per_word <= 32) {
  826. chip->cr0 |= SSCR0_EDSS;
  827. chip->n_bytes = 4;
  828. chip->read = u32_reader;
  829. chip->write = u32_writer;
  830. } else {
  831. dev_err(&spi->dev, "invalid wordsize\n");
  832. return -ENODEV;
  833. }
  834. chip->bits_per_word = spi->bits_per_word;
  835. spi_set_ctldata(spi, chip);
  836. if (drv_data->ssp_type == CE4100_SSP)
  837. return 0;
  838. return setup_cs(spi, chip, chip_info);
  839. }
  840. static void cleanup(struct spi_device *spi)
  841. {
  842. struct chip_data *chip = spi_get_ctldata(spi);
  843. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  844. if (!chip)
  845. return;
  846. if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
  847. gpio_free(chip->gpio_cs);
  848. kfree(chip);
  849. }
  850. #ifdef CONFIG_ACPI
  851. static int pxa2xx_spi_acpi_add_dma(struct acpi_resource *res, void *data)
  852. {
  853. struct pxa2xx_spi_master *pdata = data;
  854. if (res->type == ACPI_RESOURCE_TYPE_FIXED_DMA) {
  855. const struct acpi_resource_fixed_dma *dma;
  856. dma = &res->data.fixed_dma;
  857. if (pdata->tx_slave_id < 0) {
  858. pdata->tx_slave_id = dma->request_lines;
  859. pdata->tx_chan_id = dma->channels;
  860. } else if (pdata->rx_slave_id < 0) {
  861. pdata->rx_slave_id = dma->request_lines;
  862. pdata->rx_chan_id = dma->channels;
  863. }
  864. }
  865. /* Tell the ACPI core to skip this resource */
  866. return 1;
  867. }
  868. static struct pxa2xx_spi_master *
  869. pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
  870. {
  871. struct pxa2xx_spi_master *pdata;
  872. struct list_head resource_list;
  873. struct acpi_device *adev;
  874. struct ssp_device *ssp;
  875. struct resource *res;
  876. int devid;
  877. if (!ACPI_HANDLE(&pdev->dev) ||
  878. acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
  879. return NULL;
  880. pdata = devm_kzalloc(&pdev->dev, sizeof(*ssp), GFP_KERNEL);
  881. if (!pdata) {
  882. dev_err(&pdev->dev,
  883. "failed to allocate memory for platform data\n");
  884. return NULL;
  885. }
  886. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  887. if (!res)
  888. return NULL;
  889. ssp = &pdata->ssp;
  890. ssp->phys_base = res->start;
  891. ssp->mmio_base = devm_request_and_ioremap(&pdev->dev, res);
  892. if (!ssp->mmio_base) {
  893. dev_err(&pdev->dev, "failed to ioremap mmio_base\n");
  894. return NULL;
  895. }
  896. ssp->clk = devm_clk_get(&pdev->dev, NULL);
  897. ssp->irq = platform_get_irq(pdev, 0);
  898. ssp->type = LPSS_SSP;
  899. ssp->pdev = pdev;
  900. ssp->port_id = -1;
  901. if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
  902. ssp->port_id = devid;
  903. pdata->num_chipselect = 1;
  904. pdata->rx_slave_id = -1;
  905. pdata->tx_slave_id = -1;
  906. INIT_LIST_HEAD(&resource_list);
  907. acpi_dev_get_resources(adev, &resource_list, pxa2xx_spi_acpi_add_dma,
  908. pdata);
  909. acpi_dev_free_resource_list(&resource_list);
  910. pdata->enable_dma = pdata->rx_slave_id >= 0 && pdata->tx_slave_id >= 0;
  911. return pdata;
  912. }
  913. static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
  914. { "INT33C0", 0 },
  915. { "INT33C1", 0 },
  916. { },
  917. };
  918. MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
  919. #else
  920. static inline struct pxa2xx_spi_master *
  921. pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
  922. {
  923. return NULL;
  924. }
  925. #endif
  926. static int pxa2xx_spi_probe(struct platform_device *pdev)
  927. {
  928. struct device *dev = &pdev->dev;
  929. struct pxa2xx_spi_master *platform_info;
  930. struct spi_master *master;
  931. struct driver_data *drv_data;
  932. struct ssp_device *ssp;
  933. int status;
  934. platform_info = dev_get_platdata(dev);
  935. if (!platform_info) {
  936. platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
  937. if (!platform_info) {
  938. dev_err(&pdev->dev, "missing platform data\n");
  939. return -ENODEV;
  940. }
  941. }
  942. ssp = pxa_ssp_request(pdev->id, pdev->name);
  943. if (!ssp)
  944. ssp = &platform_info->ssp;
  945. if (!ssp->mmio_base) {
  946. dev_err(&pdev->dev, "failed to get ssp\n");
  947. return -ENODEV;
  948. }
  949. /* Allocate master with space for drv_data and null dma buffer */
  950. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  951. if (!master) {
  952. dev_err(&pdev->dev, "cannot alloc spi_master\n");
  953. pxa_ssp_free(ssp);
  954. return -ENOMEM;
  955. }
  956. drv_data = spi_master_get_devdata(master);
  957. drv_data->master = master;
  958. drv_data->master_info = platform_info;
  959. drv_data->pdev = pdev;
  960. drv_data->ssp = ssp;
  961. master->dev.parent = &pdev->dev;
  962. master->dev.of_node = pdev->dev.of_node;
  963. ACPI_HANDLE_SET(&master->dev, ACPI_HANDLE(&pdev->dev));
  964. /* the spi->mode bits understood by this driver: */
  965. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
  966. master->bus_num = ssp->port_id;
  967. master->num_chipselect = platform_info->num_chipselect;
  968. master->dma_alignment = DMA_ALIGNMENT;
  969. master->cleanup = cleanup;
  970. master->setup = setup;
  971. master->transfer_one_message = pxa2xx_spi_transfer_one_message;
  972. master->prepare_transfer_hardware = pxa2xx_spi_prepare_transfer;
  973. master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
  974. drv_data->ssp_type = ssp->type;
  975. drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
  976. drv_data->ioaddr = ssp->mmio_base;
  977. drv_data->ssdr_physical = ssp->phys_base + SSDR;
  978. if (pxa25x_ssp_comp(drv_data)) {
  979. drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
  980. drv_data->dma_cr1 = 0;
  981. drv_data->clear_sr = SSSR_ROR;
  982. drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
  983. } else {
  984. drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
  985. drv_data->dma_cr1 = DEFAULT_DMA_CR1;
  986. drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
  987. drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
  988. }
  989. status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
  990. drv_data);
  991. if (status < 0) {
  992. dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
  993. goto out_error_master_alloc;
  994. }
  995. /* Setup DMA if requested */
  996. drv_data->tx_channel = -1;
  997. drv_data->rx_channel = -1;
  998. if (platform_info->enable_dma) {
  999. status = pxa2xx_spi_dma_setup(drv_data);
  1000. if (status) {
  1001. dev_warn(dev, "failed to setup DMA, using PIO\n");
  1002. platform_info->enable_dma = false;
  1003. }
  1004. }
  1005. /* Enable SOC clock */
  1006. clk_prepare_enable(ssp->clk);
  1007. drv_data->max_clk_rate = clk_get_rate(ssp->clk);
  1008. /* Load default SSP configuration */
  1009. write_SSCR0(0, drv_data->ioaddr);
  1010. write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
  1011. SSCR1_TxTresh(TX_THRESH_DFLT),
  1012. drv_data->ioaddr);
  1013. write_SSCR0(SSCR0_SCR(2)
  1014. | SSCR0_Motorola
  1015. | SSCR0_DataSize(8),
  1016. drv_data->ioaddr);
  1017. if (!pxa25x_ssp_comp(drv_data))
  1018. write_SSTO(0, drv_data->ioaddr);
  1019. write_SSPSP(0, drv_data->ioaddr);
  1020. lpss_ssp_setup(drv_data);
  1021. tasklet_init(&drv_data->pump_transfers, pump_transfers,
  1022. (unsigned long)drv_data);
  1023. /* Register with the SPI framework */
  1024. platform_set_drvdata(pdev, drv_data);
  1025. status = spi_register_master(master);
  1026. if (status != 0) {
  1027. dev_err(&pdev->dev, "problem registering spi master\n");
  1028. goto out_error_clock_enabled;
  1029. }
  1030. pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
  1031. pm_runtime_use_autosuspend(&pdev->dev);
  1032. pm_runtime_set_active(&pdev->dev);
  1033. pm_runtime_enable(&pdev->dev);
  1034. return status;
  1035. out_error_clock_enabled:
  1036. clk_disable_unprepare(ssp->clk);
  1037. pxa2xx_spi_dma_release(drv_data);
  1038. free_irq(ssp->irq, drv_data);
  1039. out_error_master_alloc:
  1040. spi_master_put(master);
  1041. pxa_ssp_free(ssp);
  1042. return status;
  1043. }
  1044. static int pxa2xx_spi_remove(struct platform_device *pdev)
  1045. {
  1046. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1047. struct ssp_device *ssp;
  1048. if (!drv_data)
  1049. return 0;
  1050. ssp = drv_data->ssp;
  1051. pm_runtime_get_sync(&pdev->dev);
  1052. /* Disable the SSP at the peripheral and SOC level */
  1053. write_SSCR0(0, drv_data->ioaddr);
  1054. clk_disable_unprepare(ssp->clk);
  1055. /* Release DMA */
  1056. if (drv_data->master_info->enable_dma)
  1057. pxa2xx_spi_dma_release(drv_data);
  1058. pm_runtime_put_noidle(&pdev->dev);
  1059. pm_runtime_disable(&pdev->dev);
  1060. /* Release IRQ */
  1061. free_irq(ssp->irq, drv_data);
  1062. /* Release SSP */
  1063. pxa_ssp_free(ssp);
  1064. /* Disconnect from the SPI framework */
  1065. spi_unregister_master(drv_data->master);
  1066. /* Prevent double remove */
  1067. platform_set_drvdata(pdev, NULL);
  1068. return 0;
  1069. }
  1070. static void pxa2xx_spi_shutdown(struct platform_device *pdev)
  1071. {
  1072. int status = 0;
  1073. if ((status = pxa2xx_spi_remove(pdev)) != 0)
  1074. dev_err(&pdev->dev, "shutdown failed with %d\n", status);
  1075. }
  1076. #ifdef CONFIG_PM
  1077. static int pxa2xx_spi_suspend(struct device *dev)
  1078. {
  1079. struct driver_data *drv_data = dev_get_drvdata(dev);
  1080. struct ssp_device *ssp = drv_data->ssp;
  1081. int status = 0;
  1082. status = spi_master_suspend(drv_data->master);
  1083. if (status != 0)
  1084. return status;
  1085. write_SSCR0(0, drv_data->ioaddr);
  1086. clk_disable_unprepare(ssp->clk);
  1087. return 0;
  1088. }
  1089. static int pxa2xx_spi_resume(struct device *dev)
  1090. {
  1091. struct driver_data *drv_data = dev_get_drvdata(dev);
  1092. struct ssp_device *ssp = drv_data->ssp;
  1093. int status = 0;
  1094. pxa2xx_spi_dma_resume(drv_data);
  1095. /* Enable the SSP clock */
  1096. clk_prepare_enable(ssp->clk);
  1097. /* Start the queue running */
  1098. status = spi_master_resume(drv_data->master);
  1099. if (status != 0) {
  1100. dev_err(dev, "problem starting queue (%d)\n", status);
  1101. return status;
  1102. }
  1103. return 0;
  1104. }
  1105. #endif
  1106. #ifdef CONFIG_PM_RUNTIME
  1107. static int pxa2xx_spi_runtime_suspend(struct device *dev)
  1108. {
  1109. struct driver_data *drv_data = dev_get_drvdata(dev);
  1110. clk_disable_unprepare(drv_data->ssp->clk);
  1111. return 0;
  1112. }
  1113. static int pxa2xx_spi_runtime_resume(struct device *dev)
  1114. {
  1115. struct driver_data *drv_data = dev_get_drvdata(dev);
  1116. clk_prepare_enable(drv_data->ssp->clk);
  1117. return 0;
  1118. }
  1119. #endif
  1120. static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
  1121. SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
  1122. SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
  1123. pxa2xx_spi_runtime_resume, NULL)
  1124. };
  1125. static struct platform_driver driver = {
  1126. .driver = {
  1127. .name = "pxa2xx-spi",
  1128. .owner = THIS_MODULE,
  1129. .pm = &pxa2xx_spi_pm_ops,
  1130. .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
  1131. },
  1132. .probe = pxa2xx_spi_probe,
  1133. .remove = pxa2xx_spi_remove,
  1134. .shutdown = pxa2xx_spi_shutdown,
  1135. };
  1136. static int __init pxa2xx_spi_init(void)
  1137. {
  1138. return platform_driver_register(&driver);
  1139. }
  1140. subsys_initcall(pxa2xx_spi_init);
  1141. static void __exit pxa2xx_spi_exit(void)
  1142. {
  1143. platform_driver_unregister(&driver);
  1144. }
  1145. module_exit(pxa2xx_spi_exit);