spi-bcm63xx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * Broadcom BCM63xx SPI controller support
  3. *
  4. * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
  5. * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the
  19. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/completion.h>
  31. #include <linux/err.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/pm_runtime.h>
  34. #include <bcm63xx_dev_spi.h>
  35. #define PFX KBUILD_MODNAME
  36. #define BCM63XX_SPI_MAX_PREPEND 15
  37. struct bcm63xx_spi {
  38. struct completion done;
  39. void __iomem *regs;
  40. int irq;
  41. /* Platform data */
  42. u32 speed_hz;
  43. unsigned fifo_size;
  44. unsigned int msg_type_shift;
  45. unsigned int msg_ctl_width;
  46. /* data iomem */
  47. u8 __iomem *tx_io;
  48. const u8 __iomem *rx_io;
  49. struct clk *clk;
  50. struct platform_device *pdev;
  51. };
  52. static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
  53. unsigned int offset)
  54. {
  55. return bcm_readb(bs->regs + bcm63xx_spireg(offset));
  56. }
  57. static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
  58. unsigned int offset)
  59. {
  60. return bcm_readw(bs->regs + bcm63xx_spireg(offset));
  61. }
  62. static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
  63. u8 value, unsigned int offset)
  64. {
  65. bcm_writeb(value, bs->regs + bcm63xx_spireg(offset));
  66. }
  67. static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
  68. u16 value, unsigned int offset)
  69. {
  70. bcm_writew(value, bs->regs + bcm63xx_spireg(offset));
  71. }
  72. static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
  73. { 20000000, SPI_CLK_20MHZ },
  74. { 12500000, SPI_CLK_12_50MHZ },
  75. { 6250000, SPI_CLK_6_250MHZ },
  76. { 3125000, SPI_CLK_3_125MHZ },
  77. { 1563000, SPI_CLK_1_563MHZ },
  78. { 781000, SPI_CLK_0_781MHZ },
  79. { 391000, SPI_CLK_0_391MHZ }
  80. };
  81. static int bcm63xx_spi_check_transfer(struct spi_device *spi,
  82. struct spi_transfer *t)
  83. {
  84. u8 bits_per_word;
  85. bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
  86. if (bits_per_word != 8) {
  87. dev_err(&spi->dev, "%s, unsupported bits_per_word=%d\n",
  88. __func__, bits_per_word);
  89. return -EINVAL;
  90. }
  91. if (spi->chip_select > spi->master->num_chipselect) {
  92. dev_err(&spi->dev, "%s, unsupported slave %d\n",
  93. __func__, spi->chip_select);
  94. return -EINVAL;
  95. }
  96. return 0;
  97. }
  98. static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
  99. struct spi_transfer *t)
  100. {
  101. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  102. u32 hz;
  103. u8 clk_cfg, reg;
  104. int i;
  105. hz = (t) ? t->speed_hz : spi->max_speed_hz;
  106. /* Find the closest clock configuration */
  107. for (i = 0; i < SPI_CLK_MASK; i++) {
  108. if (hz >= bcm63xx_spi_freq_table[i][0]) {
  109. clk_cfg = bcm63xx_spi_freq_table[i][1];
  110. break;
  111. }
  112. }
  113. /* No matching configuration found, default to lowest */
  114. if (i == SPI_CLK_MASK)
  115. clk_cfg = SPI_CLK_0_391MHZ;
  116. /* clear existing clock configuration bits of the register */
  117. reg = bcm_spi_readb(bs, SPI_CLK_CFG);
  118. reg &= ~SPI_CLK_MASK;
  119. reg |= clk_cfg;
  120. bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
  121. dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
  122. clk_cfg, hz);
  123. }
  124. /* the spi->mode bits understood by this driver: */
  125. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  126. static int bcm63xx_spi_setup(struct spi_device *spi)
  127. {
  128. struct bcm63xx_spi *bs;
  129. int ret;
  130. bs = spi_master_get_devdata(spi->master);
  131. if (!spi->bits_per_word)
  132. spi->bits_per_word = 8;
  133. if (spi->mode & ~MODEBITS) {
  134. dev_err(&spi->dev, "%s, unsupported mode bits %x\n",
  135. __func__, spi->mode & ~MODEBITS);
  136. return -EINVAL;
  137. }
  138. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u nsec/bit\n",
  139. __func__, spi->mode & MODEBITS, spi->bits_per_word, 0);
  140. return 0;
  141. }
  142. static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *first,
  143. unsigned int num_transfers)
  144. {
  145. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  146. u16 msg_ctl;
  147. u16 cmd;
  148. u8 rx_tail;
  149. unsigned int i, timeout = 0, prepend_len = 0, len = 0;
  150. struct spi_transfer *t = first;
  151. bool do_rx = false;
  152. bool do_tx = false;
  153. /* Disable the CMD_DONE interrupt */
  154. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  155. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  156. t->tx_buf, t->rx_buf, t->len);
  157. if (num_transfers > 1 && t->tx_buf && t->len <= BCM63XX_SPI_MAX_PREPEND)
  158. prepend_len = t->len;
  159. /* prepare the buffer */
  160. for (i = 0; i < num_transfers; i++) {
  161. if (t->tx_buf) {
  162. do_tx = true;
  163. memcpy_toio(bs->tx_io + len, t->tx_buf, t->len);
  164. /* don't prepend more than one tx */
  165. if (t != first)
  166. prepend_len = 0;
  167. }
  168. if (t->rx_buf) {
  169. do_rx = true;
  170. /* prepend is half-duplex write only */
  171. if (t == first)
  172. prepend_len = 0;
  173. }
  174. len += t->len;
  175. t = list_entry(t->transfer_list.next, struct spi_transfer,
  176. transfer_list);
  177. }
  178. len -= prepend_len;
  179. init_completion(&bs->done);
  180. /* Fill in the Message control register */
  181. msg_ctl = (len << SPI_BYTE_CNT_SHIFT);
  182. if (do_rx && do_tx && prepend_len == 0)
  183. msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
  184. else if (do_rx)
  185. msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
  186. else if (do_tx)
  187. msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
  188. switch (bs->msg_ctl_width) {
  189. case 8:
  190. bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
  191. break;
  192. case 16:
  193. bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
  194. break;
  195. }
  196. /* Issue the transfer */
  197. cmd = SPI_CMD_START_IMMEDIATE;
  198. cmd |= (prepend_len << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  199. cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
  200. bcm_spi_writew(bs, cmd, SPI_CMD);
  201. /* Enable the CMD_DONE interrupt */
  202. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  203. timeout = wait_for_completion_timeout(&bs->done, HZ);
  204. if (!timeout)
  205. return -ETIMEDOUT;
  206. /* read out all data */
  207. rx_tail = bcm_spi_readb(bs, SPI_RX_TAIL);
  208. if (do_rx && rx_tail != len)
  209. return -EIO;
  210. if (!rx_tail)
  211. return 0;
  212. len = 0;
  213. t = first;
  214. /* Read out all the data */
  215. for (i = 0; i < num_transfers; i++) {
  216. if (t->rx_buf)
  217. memcpy_fromio(t->rx_buf, bs->rx_io + len, t->len);
  218. if (t != first || prepend_len == 0)
  219. len += t->len;
  220. t = list_entry(t->transfer_list.next, struct spi_transfer,
  221. transfer_list);
  222. }
  223. return 0;
  224. }
  225. static int bcm63xx_spi_prepare_transfer(struct spi_master *master)
  226. {
  227. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  228. pm_runtime_get_sync(&bs->pdev->dev);
  229. return 0;
  230. }
  231. static int bcm63xx_spi_unprepare_transfer(struct spi_master *master)
  232. {
  233. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  234. pm_runtime_put(&bs->pdev->dev);
  235. return 0;
  236. }
  237. static int bcm63xx_spi_transfer_one(struct spi_master *master,
  238. struct spi_message *m)
  239. {
  240. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  241. struct spi_transfer *t, *first = NULL;
  242. struct spi_device *spi = m->spi;
  243. int status = 0;
  244. unsigned int n_transfers = 0, total_len = 0;
  245. bool can_use_prepend = false;
  246. /*
  247. * This SPI controller does not support keeping CS active after a
  248. * transfer.
  249. * Work around this by merging as many transfers we can into one big
  250. * full-duplex transfers.
  251. */
  252. list_for_each_entry(t, &m->transfers, transfer_list) {
  253. status = bcm63xx_spi_check_transfer(spi, t);
  254. if (status < 0)
  255. goto exit;
  256. if (!first)
  257. first = t;
  258. n_transfers++;
  259. total_len += t->len;
  260. if (n_transfers == 2 && !first->rx_buf && !t->tx_buf &&
  261. first->len <= BCM63XX_SPI_MAX_PREPEND)
  262. can_use_prepend = true;
  263. else if (can_use_prepend && t->tx_buf)
  264. can_use_prepend = false;
  265. /* we can only transfer one fifo worth of data */
  266. if ((can_use_prepend &&
  267. total_len > (bs->fifo_size + BCM63XX_SPI_MAX_PREPEND)) ||
  268. (!can_use_prepend && total_len > bs->fifo_size)) {
  269. dev_err(&spi->dev, "unable to do transfers larger than FIFO size (%i > %i)\n",
  270. total_len, bs->fifo_size);
  271. status = -EINVAL;
  272. goto exit;
  273. }
  274. /* all combined transfers have to have the same speed */
  275. if (t->speed_hz != first->speed_hz) {
  276. dev_err(&spi->dev, "unable to change speed between transfers\n");
  277. status = -EINVAL;
  278. goto exit;
  279. }
  280. /* CS will be deasserted directly after transfer */
  281. if (t->delay_usecs) {
  282. dev_err(&spi->dev, "unable to keep CS asserted after transfer\n");
  283. status = -EINVAL;
  284. goto exit;
  285. }
  286. if (t->cs_change ||
  287. list_is_last(&t->transfer_list, &m->transfers)) {
  288. /* configure adapter for a new transfer */
  289. bcm63xx_spi_setup_transfer(spi, first);
  290. /* send the data */
  291. status = bcm63xx_txrx_bufs(spi, first, n_transfers);
  292. if (status)
  293. goto exit;
  294. m->actual_length += total_len;
  295. first = NULL;
  296. n_transfers = 0;
  297. total_len = 0;
  298. can_use_prepend = false;
  299. }
  300. }
  301. exit:
  302. m->status = status;
  303. spi_finalize_current_message(master);
  304. return 0;
  305. }
  306. /* This driver supports single master mode only. Hence
  307. * CMD_DONE is the only interrupt we care about
  308. */
  309. static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
  310. {
  311. struct spi_master *master = (struct spi_master *)dev_id;
  312. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  313. u8 intr;
  314. /* Read interupts and clear them immediately */
  315. intr = bcm_spi_readb(bs, SPI_INT_STATUS);
  316. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  317. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  318. /* A transfer completed */
  319. if (intr & SPI_INTR_CMD_DONE)
  320. complete(&bs->done);
  321. return IRQ_HANDLED;
  322. }
  323. static int bcm63xx_spi_probe(struct platform_device *pdev)
  324. {
  325. struct resource *r;
  326. struct device *dev = &pdev->dev;
  327. struct bcm63xx_spi_pdata *pdata = pdev->dev.platform_data;
  328. int irq;
  329. struct spi_master *master;
  330. struct clk *clk;
  331. struct bcm63xx_spi *bs;
  332. int ret;
  333. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  334. if (!r) {
  335. dev_err(dev, "no iomem\n");
  336. ret = -ENXIO;
  337. goto out;
  338. }
  339. irq = platform_get_irq(pdev, 0);
  340. if (irq < 0) {
  341. dev_err(dev, "no irq\n");
  342. ret = -ENXIO;
  343. goto out;
  344. }
  345. clk = clk_get(dev, "spi");
  346. if (IS_ERR(clk)) {
  347. dev_err(dev, "no clock for device\n");
  348. ret = PTR_ERR(clk);
  349. goto out;
  350. }
  351. master = spi_alloc_master(dev, sizeof(*bs));
  352. if (!master) {
  353. dev_err(dev, "out of memory\n");
  354. ret = -ENOMEM;
  355. goto out_clk;
  356. }
  357. bs = spi_master_get_devdata(master);
  358. platform_set_drvdata(pdev, master);
  359. bs->pdev = pdev;
  360. if (!devm_request_mem_region(&pdev->dev, r->start,
  361. resource_size(r), PFX)) {
  362. dev_err(dev, "iomem request failed\n");
  363. ret = -ENXIO;
  364. goto out_err;
  365. }
  366. bs->regs = devm_ioremap_nocache(&pdev->dev, r->start,
  367. resource_size(r));
  368. if (!bs->regs) {
  369. dev_err(dev, "unable to ioremap regs\n");
  370. ret = -ENOMEM;
  371. goto out_err;
  372. }
  373. bs->irq = irq;
  374. bs->clk = clk;
  375. bs->fifo_size = pdata->fifo_size;
  376. ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
  377. pdev->name, master);
  378. if (ret) {
  379. dev_err(dev, "unable to request irq\n");
  380. goto out_err;
  381. }
  382. master->bus_num = pdata->bus_num;
  383. master->num_chipselect = pdata->num_chipselect;
  384. master->setup = bcm63xx_spi_setup;
  385. master->prepare_transfer_hardware = bcm63xx_spi_prepare_transfer;
  386. master->unprepare_transfer_hardware = bcm63xx_spi_unprepare_transfer;
  387. master->transfer_one_message = bcm63xx_spi_transfer_one;
  388. master->mode_bits = MODEBITS;
  389. bs->speed_hz = pdata->speed_hz;
  390. bs->msg_type_shift = pdata->msg_type_shift;
  391. bs->msg_ctl_width = pdata->msg_ctl_width;
  392. bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
  393. bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
  394. switch (bs->msg_ctl_width) {
  395. case 8:
  396. case 16:
  397. break;
  398. default:
  399. dev_err(dev, "unsupported MSG_CTL width: %d\n",
  400. bs->msg_ctl_width);
  401. goto out_clk_disable;
  402. }
  403. /* Initialize hardware */
  404. clk_enable(bs->clk);
  405. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  406. /* register and we are done */
  407. ret = spi_register_master(master);
  408. if (ret) {
  409. dev_err(dev, "spi register failed\n");
  410. goto out_clk_disable;
  411. }
  412. dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d)\n",
  413. r->start, irq, bs->fifo_size);
  414. return 0;
  415. out_clk_disable:
  416. clk_disable(clk);
  417. out_err:
  418. platform_set_drvdata(pdev, NULL);
  419. spi_master_put(master);
  420. out_clk:
  421. clk_put(clk);
  422. out:
  423. return ret;
  424. }
  425. static int bcm63xx_spi_remove(struct platform_device *pdev)
  426. {
  427. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  428. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  429. spi_unregister_master(master);
  430. /* reset spi block */
  431. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  432. /* HW shutdown */
  433. clk_disable(bs->clk);
  434. clk_put(bs->clk);
  435. platform_set_drvdata(pdev, 0);
  436. spi_master_put(master);
  437. return 0;
  438. }
  439. #ifdef CONFIG_PM
  440. static int bcm63xx_spi_suspend(struct device *dev)
  441. {
  442. struct spi_master *master =
  443. platform_get_drvdata(to_platform_device(dev));
  444. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  445. spi_master_suspend(master);
  446. clk_disable(bs->clk);
  447. return 0;
  448. }
  449. static int bcm63xx_spi_resume(struct device *dev)
  450. {
  451. struct spi_master *master =
  452. platform_get_drvdata(to_platform_device(dev));
  453. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  454. clk_enable(bs->clk);
  455. spi_master_resume(master);
  456. return 0;
  457. }
  458. static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
  459. .suspend = bcm63xx_spi_suspend,
  460. .resume = bcm63xx_spi_resume,
  461. };
  462. #define BCM63XX_SPI_PM_OPS (&bcm63xx_spi_pm_ops)
  463. #else
  464. #define BCM63XX_SPI_PM_OPS NULL
  465. #endif
  466. static struct platform_driver bcm63xx_spi_driver = {
  467. .driver = {
  468. .name = "bcm63xx-spi",
  469. .owner = THIS_MODULE,
  470. .pm = BCM63XX_SPI_PM_OPS,
  471. },
  472. .probe = bcm63xx_spi_probe,
  473. .remove = bcm63xx_spi_remove,
  474. };
  475. module_platform_driver(bcm63xx_spi_driver);
  476. MODULE_ALIAS("platform:bcm63xx_spi");
  477. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  478. MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
  479. MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
  480. MODULE_LICENSE("GPL");