ql4_fw.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef _QLA4X_FW_H
  8. #define _QLA4X_FW_H
  9. #define MAX_PRST_DEV_DB_ENTRIES 64
  10. #define MIN_DISC_DEV_DB_ENTRY MAX_PRST_DEV_DB_ENTRIES
  11. #define MAX_DEV_DB_ENTRIES 512
  12. #define MAX_DEV_DB_ENTRIES_40XX 256
  13. /*************************************************************************
  14. *
  15. * ISP 4010 I/O Register Set Structure and Definitions
  16. *
  17. *************************************************************************/
  18. struct port_ctrl_stat_regs {
  19. __le32 ext_hw_conf; /* 0x50 R/W */
  20. __le32 rsrvd0; /* 0x54 */
  21. __le32 port_ctrl; /* 0x58 */
  22. __le32 port_status; /* 0x5c */
  23. __le32 rsrvd1[32]; /* 0x60-0xdf */
  24. __le32 gp_out; /* 0xe0 */
  25. __le32 gp_in; /* 0xe4 */
  26. __le32 rsrvd2[5]; /* 0xe8-0xfb */
  27. __le32 port_err_status; /* 0xfc */
  28. };
  29. struct host_mem_cfg_regs {
  30. __le32 rsrvd0[12]; /* 0x50-0x79 */
  31. __le32 req_q_out; /* 0x80 */
  32. __le32 rsrvd1[31]; /* 0x84-0xFF */
  33. };
  34. /*
  35. * ISP 82xx I/O Register Set structure definitions.
  36. */
  37. struct device_reg_82xx {
  38. __le32 req_q_out; /* 0x0000 (R): Request Queue out-Pointer. */
  39. __le32 reserve1[63]; /* Request Queue out-Pointer. (64 * 4) */
  40. __le32 rsp_q_in; /* 0x0100 (R/W): Response Queue In-Pointer. */
  41. __le32 reserve2[63]; /* Response Queue In-Pointer. */
  42. __le32 rsp_q_out; /* 0x0200 (R/W): Response Queue Out-Pointer. */
  43. __le32 reserve3[63]; /* Response Queue Out-Pointer. */
  44. __le32 mailbox_in[8]; /* 0x0300 (R/W): Mail box In registers */
  45. __le32 reserve4[24];
  46. __le32 hint; /* 0x0380 (R/W): Host interrupt register */
  47. #define HINT_MBX_INT_PENDING BIT_0
  48. __le32 reserve5[31];
  49. __le32 mailbox_out[8]; /* 0x0400 (R): Mail box Out registers */
  50. __le32 reserve6[56];
  51. __le32 host_status; /* Offset 0x500 (R): host status */
  52. #define HSRX_RISC_MB_INT BIT_0 /* RISC to Host Mailbox interrupt */
  53. #define HSRX_RISC_IOCB_INT BIT_1 /* RISC to Host IOCB interrupt */
  54. __le32 host_int; /* Offset 0x0504 (R/W): Interrupt status. */
  55. #define ISRX_82XX_RISC_INT BIT_0 /* RISC interrupt. */
  56. };
  57. /* ISP 83xx I/O Register Set structure */
  58. struct device_reg_83xx {
  59. __le32 mailbox_in[16]; /* 0x0000 */
  60. __le32 reserve1[496]; /* 0x0040 */
  61. __le32 mailbox_out[16]; /* 0x0800 */
  62. __le32 reserve2[496];
  63. __le32 mbox_int; /* 0x1000 */
  64. __le32 reserve3[63];
  65. __le32 req_q_out; /* 0x1100 */
  66. __le32 reserve4[63];
  67. __le32 rsp_q_in; /* 0x1200 */
  68. __le32 reserve5[1919];
  69. __le32 req_q_in; /* 0x3000 */
  70. __le32 reserve6[3];
  71. __le32 iocb_int_mask; /* 0x3010 */
  72. __le32 reserve7[3];
  73. __le32 rsp_q_out; /* 0x3020 */
  74. __le32 reserve8[3];
  75. __le32 anonymousbuff; /* 0x3030 */
  76. __le32 mb_int_mask; /* 0x3034 */
  77. __le32 host_intr; /* 0x3038 - Host Interrupt Register */
  78. __le32 risc_intr; /* 0x303C - RISC Interrupt Register */
  79. __le32 reserve9[544];
  80. __le32 leg_int_ptr; /* 0x38C0 - Legacy Interrupt Pointer Register */
  81. __le32 leg_int_trig; /* 0x38C4 - Legacy Interrupt Trigger Control */
  82. __le32 leg_int_mask; /* 0x38C8 - Legacy Interrupt Mask Register */
  83. };
  84. #define INT_ENABLE_FW_MB (1 << 2)
  85. #define INT_MASK_FW_MB (1 << 2)
  86. /* remote register set (access via PCI memory read/write) */
  87. struct isp_reg {
  88. #define MBOX_REG_COUNT 8
  89. __le32 mailbox[MBOX_REG_COUNT];
  90. __le32 flash_address; /* 0x20 */
  91. __le32 flash_data;
  92. __le32 ctrl_status;
  93. union {
  94. struct {
  95. __le32 nvram;
  96. __le32 reserved1[2]; /* 0x30 */
  97. } __attribute__ ((packed)) isp4010;
  98. struct {
  99. __le32 intr_mask;
  100. __le32 nvram; /* 0x30 */
  101. __le32 semaphore;
  102. } __attribute__ ((packed)) isp4022;
  103. } u1;
  104. __le32 req_q_in; /* SCSI Request Queue Producer Index */
  105. __le32 rsp_q_out; /* SCSI Completion Queue Consumer Index */
  106. __le32 reserved2[4]; /* 0x40 */
  107. union {
  108. struct {
  109. __le32 ext_hw_conf; /* 0x50 */
  110. __le32 flow_ctrl;
  111. __le32 port_ctrl;
  112. __le32 port_status;
  113. __le32 reserved3[8]; /* 0x60 */
  114. __le32 req_q_out; /* 0x80 */
  115. __le32 reserved4[23]; /* 0x84 */
  116. __le32 gp_out; /* 0xe0 */
  117. __le32 gp_in;
  118. __le32 reserved5[5];
  119. __le32 port_err_status; /* 0xfc */
  120. } __attribute__ ((packed)) isp4010;
  121. struct {
  122. union {
  123. struct port_ctrl_stat_regs p0;
  124. struct host_mem_cfg_regs p1;
  125. };
  126. } __attribute__ ((packed)) isp4022;
  127. } u2;
  128. }; /* 256 x100 */
  129. /* Semaphore Defines for 4010 */
  130. #define QL4010_DRVR_SEM_BITS 0x00000030
  131. #define QL4010_GPIO_SEM_BITS 0x000000c0
  132. #define QL4010_SDRAM_SEM_BITS 0x00000300
  133. #define QL4010_PHY_SEM_BITS 0x00000c00
  134. #define QL4010_NVRAM_SEM_BITS 0x00003000
  135. #define QL4010_FLASH_SEM_BITS 0x0000c000
  136. #define QL4010_DRVR_SEM_MASK 0x00300000
  137. #define QL4010_GPIO_SEM_MASK 0x00c00000
  138. #define QL4010_SDRAM_SEM_MASK 0x03000000
  139. #define QL4010_PHY_SEM_MASK 0x0c000000
  140. #define QL4010_NVRAM_SEM_MASK 0x30000000
  141. #define QL4010_FLASH_SEM_MASK 0xc0000000
  142. /* Semaphore Defines for 4022 */
  143. #define QL4022_RESOURCE_MASK_BASE_CODE 0x7
  144. #define QL4022_RESOURCE_BITS_BASE_CODE 0x4
  145. #define QL4022_DRVR_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (1+16))
  146. #define QL4022_DDR_RAM_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (4+16))
  147. #define QL4022_PHY_GIO_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (7+16))
  148. #define QL4022_NVRAM_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (10+16))
  149. #define QL4022_FLASH_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (13+16))
  150. /* nvram address for 4032 */
  151. #define NVRAM_PORT0_BOOT_MODE 0x03b1
  152. #define NVRAM_PORT0_BOOT_PRI_TGT 0x03b2
  153. #define NVRAM_PORT0_BOOT_SEC_TGT 0x03bb
  154. #define NVRAM_PORT1_BOOT_MODE 0x07b1
  155. #define NVRAM_PORT1_BOOT_PRI_TGT 0x07b2
  156. #define NVRAM_PORT1_BOOT_SEC_TGT 0x07bb
  157. /* Page # defines for 4022 */
  158. #define PORT_CTRL_STAT_PAGE 0 /* 4022 */
  159. #define HOST_MEM_CFG_PAGE 1 /* 4022 */
  160. #define LOCAL_RAM_CFG_PAGE 2 /* 4022 */
  161. #define PROT_STAT_PAGE 3 /* 4022 */
  162. /* Register Mask - sets corresponding mask bits in the upper word */
  163. static inline uint32_t set_rmask(uint32_t val)
  164. {
  165. return (val & 0xffff) | (val << 16);
  166. }
  167. static inline uint32_t clr_rmask(uint32_t val)
  168. {
  169. return 0 | (val << 16);
  170. }
  171. /* ctrl_status definitions */
  172. #define CSR_SCSI_PAGE_SELECT 0x00000003
  173. #define CSR_SCSI_INTR_ENABLE 0x00000004 /* 4010 */
  174. #define CSR_SCSI_RESET_INTR 0x00000008
  175. #define CSR_SCSI_COMPLETION_INTR 0x00000010
  176. #define CSR_SCSI_PROCESSOR_INTR 0x00000020
  177. #define CSR_INTR_RISC 0x00000040
  178. #define CSR_BOOT_ENABLE 0x00000080
  179. #define CSR_NET_PAGE_SELECT 0x00000300 /* 4010 */
  180. #define CSR_FUNC_NUM 0x00000700 /* 4022 */
  181. #define CSR_NET_RESET_INTR 0x00000800 /* 4010 */
  182. #define CSR_FORCE_SOFT_RESET 0x00002000 /* 4022 */
  183. #define CSR_FATAL_ERROR 0x00004000
  184. #define CSR_SOFT_RESET 0x00008000
  185. #define ISP_CONTROL_FN_MASK CSR_FUNC_NUM
  186. #define ISP_CONTROL_FN0_SCSI 0x0500
  187. #define ISP_CONTROL_FN1_SCSI 0x0700
  188. #define INTR_PENDING (CSR_SCSI_COMPLETION_INTR |\
  189. CSR_SCSI_PROCESSOR_INTR |\
  190. CSR_SCSI_RESET_INTR)
  191. /* ISP InterruptMask definitions */
  192. #define IMR_SCSI_INTR_ENABLE 0x00000004 /* 4022 */
  193. /* ISP 4022 nvram definitions */
  194. #define NVR_WRITE_ENABLE 0x00000010 /* 4022 */
  195. #define QL4010_NVRAM_SIZE 0x200
  196. #define QL40X2_NVRAM_SIZE 0x800
  197. /* ISP port_status definitions */
  198. /* ISP Semaphore definitions */
  199. /* ISP General Purpose Output definitions */
  200. #define GPOR_TOPCAT_RESET 0x00000004
  201. /* shadow registers (DMA'd from HA to system memory. read only) */
  202. struct shadow_regs {
  203. /* SCSI Request Queue Consumer Index */
  204. __le32 req_q_out; /* 0 x0 R */
  205. /* SCSI Completion Queue Producer Index */
  206. __le32 rsp_q_in; /* 4 x4 R */
  207. }; /* 8 x8 */
  208. /* External hardware configuration register */
  209. union external_hw_config_reg {
  210. struct {
  211. /* FIXME: Do we even need this? All values are
  212. * referred to by 16 bit quantities. Platform and
  213. * endianess issues. */
  214. __le32 bReserved0:1;
  215. __le32 bSDRAMProtectionMethod:2;
  216. __le32 bSDRAMBanks:1;
  217. __le32 bSDRAMChipWidth:1;
  218. __le32 bSDRAMChipSize:2;
  219. __le32 bParityDisable:1;
  220. __le32 bExternalMemoryType:1;
  221. __le32 bFlashBIOSWriteEnable:1;
  222. __le32 bFlashUpperBankSelect:1;
  223. __le32 bWriteBurst:2;
  224. __le32 bReserved1:3;
  225. __le32 bMask:16;
  226. };
  227. uint32_t Asuint32_t;
  228. };
  229. /* 82XX Support start */
  230. /* 82xx Default FLT Addresses */
  231. #define FA_FLASH_LAYOUT_ADDR_82 0xFC400
  232. #define FA_FLASH_DESCR_ADDR_82 0xFC000
  233. #define FA_BOOT_LOAD_ADDR_82 0x04000
  234. #define FA_BOOT_CODE_ADDR_82 0x20000
  235. #define FA_RISC_CODE_ADDR_82 0x40000
  236. #define FA_GOLD_RISC_CODE_ADDR_82 0x80000
  237. #define FA_FLASH_ISCSI_CHAP 0x540000
  238. #define FA_FLASH_CHAP_SIZE 0xC0000
  239. /* Flash Description Table */
  240. struct qla_fdt_layout {
  241. uint8_t sig[4];
  242. uint16_t version;
  243. uint16_t len;
  244. uint16_t checksum;
  245. uint8_t unused1[2];
  246. uint8_t model[16];
  247. uint16_t man_id;
  248. uint16_t id;
  249. uint8_t flags;
  250. uint8_t erase_cmd;
  251. uint8_t alt_erase_cmd;
  252. uint8_t wrt_enable_cmd;
  253. uint8_t wrt_enable_bits;
  254. uint8_t wrt_sts_reg_cmd;
  255. uint8_t unprotect_sec_cmd;
  256. uint8_t read_man_id_cmd;
  257. uint32_t block_size;
  258. uint32_t alt_block_size;
  259. uint32_t flash_size;
  260. uint32_t wrt_enable_data;
  261. uint8_t read_id_addr_len;
  262. uint8_t wrt_disable_bits;
  263. uint8_t read_dev_id_len;
  264. uint8_t chip_erase_cmd;
  265. uint16_t read_timeout;
  266. uint8_t protect_sec_cmd;
  267. uint8_t unused2[65];
  268. };
  269. /* Flash Layout Table */
  270. struct qla_flt_location {
  271. uint8_t sig[4];
  272. uint16_t start_lo;
  273. uint16_t start_hi;
  274. uint8_t version;
  275. uint8_t unused[5];
  276. uint16_t checksum;
  277. };
  278. struct qla_flt_header {
  279. uint16_t version;
  280. uint16_t length;
  281. uint16_t checksum;
  282. uint16_t unused;
  283. };
  284. /* 82xx FLT Regions */
  285. #define FLT_REG_FDT 0x1a
  286. #define FLT_REG_FLT 0x1c
  287. #define FLT_REG_BOOTLOAD_82 0x72
  288. #define FLT_REG_FW_82 0x74
  289. #define FLT_REG_FW_82_1 0x97
  290. #define FLT_REG_GOLD_FW_82 0x75
  291. #define FLT_REG_BOOT_CODE_82 0x78
  292. #define FLT_REG_ISCSI_PARAM 0x65
  293. #define FLT_REG_ISCSI_CHAP 0x63
  294. struct qla_flt_region {
  295. uint32_t code;
  296. uint32_t size;
  297. uint32_t start;
  298. uint32_t end;
  299. };
  300. /*************************************************************************
  301. *
  302. * Mailbox Commands Structures and Definitions
  303. *
  304. *************************************************************************/
  305. /* Mailbox command definitions */
  306. #define MBOX_CMD_ABOUT_FW 0x0009
  307. #define MBOX_CMD_PING 0x000B
  308. #define PING_IPV6_PROTOCOL_ENABLE 0x1
  309. #define PING_IPV6_LINKLOCAL_ADDR 0x4
  310. #define PING_IPV6_ADDR0 0x8
  311. #define PING_IPV6_ADDR1 0xC
  312. #define MBOX_CMD_ENABLE_INTRS 0x0010
  313. #define INTR_DISABLE 0
  314. #define INTR_ENABLE 1
  315. #define MBOX_CMD_STOP_FW 0x0014
  316. #define MBOX_CMD_ABORT_TASK 0x0015
  317. #define MBOX_CMD_LUN_RESET 0x0016
  318. #define MBOX_CMD_TARGET_WARM_RESET 0x0017
  319. #define MBOX_CMD_GET_MANAGEMENT_DATA 0x001E
  320. #define MBOX_CMD_GET_FW_STATUS 0x001F
  321. #define MBOX_CMD_SET_ISNS_SERVICE 0x0021
  322. #define ISNS_DISABLE 0
  323. #define ISNS_ENABLE 1
  324. #define MBOX_CMD_COPY_FLASH 0x0024
  325. #define MBOX_CMD_WRITE_FLASH 0x0025
  326. #define MBOX_CMD_READ_FLASH 0x0026
  327. #define MBOX_CMD_CLEAR_DATABASE_ENTRY 0x0031
  328. #define MBOX_CMD_CONN_OPEN 0x0074
  329. #define MBOX_CMD_CONN_CLOSE_SESS_LOGOUT 0x0056
  330. #define LOGOUT_OPTION_CLOSE_SESSION 0x0002
  331. #define LOGOUT_OPTION_RELOGIN 0x0004
  332. #define LOGOUT_OPTION_FREE_DDB 0x0008
  333. #define MBOX_CMD_SET_PARAM 0x0059
  334. #define SET_DRVR_VERSION 0x200
  335. #define MAX_DRVR_VER_LEN 24
  336. #define MBOX_CMD_EXECUTE_IOCB_A64 0x005A
  337. #define MBOX_CMD_INITIALIZE_FIRMWARE 0x0060
  338. #define MBOX_CMD_GET_INIT_FW_CTRL_BLOCK 0x0061
  339. #define MBOX_CMD_REQUEST_DATABASE_ENTRY 0x0062
  340. #define MBOX_CMD_SET_DATABASE_ENTRY 0x0063
  341. #define MBOX_CMD_GET_DATABASE_ENTRY 0x0064
  342. #define DDB_DS_UNASSIGNED 0x00
  343. #define DDB_DS_NO_CONNECTION_ACTIVE 0x01
  344. #define DDB_DS_DISCOVERY 0x02
  345. #define DDB_DS_SESSION_ACTIVE 0x04
  346. #define DDB_DS_SESSION_FAILED 0x06
  347. #define DDB_DS_LOGIN_IN_PROCESS 0x07
  348. #define MBOX_CMD_GET_FW_STATE 0x0069
  349. #define MBOX_CMD_GET_INIT_FW_CTRL_BLOCK_DEFAULTS 0x006A
  350. #define MBOX_CMD_GET_SYS_INFO 0x0078
  351. #define MBOX_CMD_GET_NVRAM 0x0078 /* For 40xx */
  352. #define MBOX_CMD_SET_NVRAM 0x0079 /* For 40xx */
  353. #define MBOX_CMD_RESTORE_FACTORY_DEFAULTS 0x0087
  354. #define MBOX_CMD_SET_ACB 0x0088
  355. #define MBOX_CMD_GET_ACB 0x0089
  356. #define MBOX_CMD_DISABLE_ACB 0x008A
  357. #define MBOX_CMD_GET_IPV6_NEIGHBOR_CACHE 0x008B
  358. #define MBOX_CMD_GET_IPV6_DEST_CACHE 0x008C
  359. #define MBOX_CMD_GET_IPV6_DEF_ROUTER_LIST 0x008D
  360. #define MBOX_CMD_GET_IPV6_LCL_PREFIX_LIST 0x008E
  361. #define MBOX_CMD_SET_IPV6_NEIGHBOR_CACHE 0x0090
  362. #define MBOX_CMD_GET_IP_ADDR_STATE 0x0091
  363. #define MBOX_CMD_SEND_IPV6_ROUTER_SOL 0x0092
  364. #define MBOX_CMD_GET_DB_ENTRY_CURRENT_IP_ADDR 0x0093
  365. #define MBOX_CMD_MINIDUMP 0x0129
  366. /* Minidump subcommand */
  367. #define MINIDUMP_GET_SIZE_SUBCOMMAND 0x00
  368. #define MINIDUMP_GET_TMPLT_SUBCOMMAND 0x01
  369. /* Mailbox 1 */
  370. #define FW_STATE_READY 0x0000
  371. #define FW_STATE_CONFIG_WAIT 0x0001
  372. #define FW_STATE_WAIT_AUTOCONNECT 0x0002
  373. #define FW_STATE_ERROR 0x0004
  374. #define FW_STATE_CONFIGURING_IP 0x0008
  375. /* Mailbox 3 */
  376. #define FW_ADDSTATE_OPTICAL_MEDIA 0x0001
  377. #define FW_ADDSTATE_DHCPv4_ENABLED 0x0002
  378. #define FW_ADDSTATE_DHCPv4_LEASE_ACQUIRED 0x0004
  379. #define FW_ADDSTATE_DHCPv4_LEASE_EXPIRED 0x0008
  380. #define FW_ADDSTATE_LINK_UP 0x0010
  381. #define FW_ADDSTATE_ISNS_SVC_ENABLED 0x0020
  382. #define FW_ADDSTATE_LINK_SPEED_10MBPS 0x0100
  383. #define FW_ADDSTATE_LINK_SPEED_100MBPS 0x0200
  384. #define FW_ADDSTATE_LINK_SPEED_1GBPS 0x0400
  385. #define FW_ADDSTATE_LINK_SPEED_10GBPS 0x0800
  386. #define MBOX_CMD_GET_DATABASE_ENTRY_DEFAULTS 0x006B
  387. #define IPV6_DEFAULT_DDB_ENTRY 0x0001
  388. #define MBOX_CMD_CONN_OPEN_SESS_LOGIN 0x0074
  389. #define MBOX_CMD_GET_CRASH_RECORD 0x0076 /* 4010 only */
  390. #define MBOX_CMD_GET_CONN_EVENT_LOG 0x0077
  391. #define MBOX_CMD_IDC_ACK 0x0101
  392. #define MBOX_CMD_PORT_RESET 0x0120
  393. #define MBOX_CMD_SET_PORT_CONFIG 0x0122
  394. /* Mailbox status definitions */
  395. #define MBOX_COMPLETION_STATUS 4
  396. #define MBOX_STS_BUSY 0x0007
  397. #define MBOX_STS_INTERMEDIATE_COMPLETION 0x1000
  398. #define MBOX_STS_COMMAND_COMPLETE 0x4000
  399. #define MBOX_STS_COMMAND_ERROR 0x4005
  400. #define MBOX_ASYNC_EVENT_STATUS 8
  401. #define MBOX_ASTS_SYSTEM_ERROR 0x8002
  402. #define MBOX_ASTS_REQUEST_TRANSFER_ERROR 0x8003
  403. #define MBOX_ASTS_RESPONSE_TRANSFER_ERROR 0x8004
  404. #define MBOX_ASTS_PROTOCOL_STATISTIC_ALARM 0x8005
  405. #define MBOX_ASTS_SCSI_COMMAND_PDU_REJECTED 0x8006
  406. #define MBOX_ASTS_LINK_UP 0x8010
  407. #define MBOX_ASTS_LINK_DOWN 0x8011
  408. #define MBOX_ASTS_DATABASE_CHANGED 0x8014
  409. #define MBOX_ASTS_UNSOLICITED_PDU_RECEIVED 0x8015
  410. #define MBOX_ASTS_SELF_TEST_FAILED 0x8016
  411. #define MBOX_ASTS_LOGIN_FAILED 0x8017
  412. #define MBOX_ASTS_DNS 0x8018
  413. #define MBOX_ASTS_HEARTBEAT 0x8019
  414. #define MBOX_ASTS_NVRAM_INVALID 0x801A
  415. #define MBOX_ASTS_MAC_ADDRESS_CHANGED 0x801B
  416. #define MBOX_ASTS_IP_ADDRESS_CHANGED 0x801C
  417. #define MBOX_ASTS_DHCP_LEASE_EXPIRED 0x801D
  418. #define MBOX_ASTS_DHCP_LEASE_ACQUIRED 0x801F
  419. #define MBOX_ASTS_ISNS_UNSOLICITED_PDU_RECEIVED 0x8021
  420. #define MBOX_ASTS_DUPLICATE_IP 0x8025
  421. #define MBOX_ASTS_ARP_COMPLETE 0x8026
  422. #define MBOX_ASTS_SUBNET_STATE_CHANGE 0x8027
  423. #define MBOX_ASTS_RESPONSE_QUEUE_FULL 0x8028
  424. #define MBOX_ASTS_IP_ADDR_STATE_CHANGED 0x8029
  425. #define MBOX_ASTS_IPV6_PREFIX_EXPIRED 0x802B
  426. #define MBOX_ASTS_IPV6_ND_PREFIX_IGNORED 0x802C
  427. #define MBOX_ASTS_IPV6_LCL_PREFIX_IGNORED 0x802D
  428. #define MBOX_ASTS_ICMPV6_ERROR_MSG_RCVD 0x802E
  429. #define MBOX_ASTS_IDC_COMPLETE 0x8100
  430. #define MBOX_ASTS_IDC_REQUEST_NOTIFICATION 0x8101
  431. #define MBOX_ASTS_TXSCVR_INSERTED 0x8130
  432. #define MBOX_ASTS_TXSCVR_REMOVED 0x8131
  433. #define ISNS_EVENT_DATA_RECEIVED 0x0000
  434. #define ISNS_EVENT_CONNECTION_OPENED 0x0001
  435. #define ISNS_EVENT_CONNECTION_FAILED 0x0002
  436. #define MBOX_ASTS_IPSEC_SYSTEM_FATAL_ERROR 0x8022
  437. #define MBOX_ASTS_SUBNET_STATE_CHANGE 0x8027
  438. /* ACB State Defines */
  439. #define ACB_STATE_UNCONFIGURED 0x00
  440. #define ACB_STATE_INVALID 0x01
  441. #define ACB_STATE_ACQUIRING 0x02
  442. #define ACB_STATE_TENTATIVE 0x03
  443. #define ACB_STATE_DEPRICATED 0x04
  444. #define ACB_STATE_VALID 0x05
  445. #define ACB_STATE_DISABLING 0x06
  446. /* FLASH offsets */
  447. #define FLASH_SEGMENT_IFCB 0x04000000
  448. #define FLASH_OPT_RMW_HOLD 0
  449. #define FLASH_OPT_RMW_INIT 1
  450. #define FLASH_OPT_COMMIT 2
  451. #define FLASH_OPT_RMW_COMMIT 3
  452. /* Loopback type */
  453. #define ENABLE_INTERNAL_LOOPBACK 0x04
  454. #define ENABLE_EXTERNAL_LOOPBACK 0x08
  455. /*************************************************************************/
  456. /* Host Adapter Initialization Control Block (from host) */
  457. struct addr_ctrl_blk {
  458. uint8_t version; /* 00 */
  459. #define IFCB_VER_MIN 0x01
  460. #define IFCB_VER_MAX 0x02
  461. uint8_t control; /* 01 */
  462. uint16_t fw_options; /* 02-03 */
  463. #define FWOPT_HEARTBEAT_ENABLE 0x1000
  464. #define FWOPT_SESSION_MODE 0x0040
  465. #define FWOPT_INITIATOR_MODE 0x0020
  466. #define FWOPT_TARGET_MODE 0x0010
  467. #define FWOPT_ENABLE_CRBDB 0x8000
  468. uint16_t exec_throttle; /* 04-05 */
  469. uint8_t zio_count; /* 06 */
  470. uint8_t res0; /* 07 */
  471. uint16_t eth_mtu_size; /* 08-09 */
  472. uint16_t add_fw_options; /* 0A-0B */
  473. #define ADFWOPT_SERIALIZE_TASK_MGMT 0x0400
  474. #define ADFWOPT_AUTOCONN_DISABLE 0x0002
  475. uint8_t hb_interval; /* 0C */
  476. uint8_t inst_num; /* 0D */
  477. uint16_t res1; /* 0E-0F */
  478. uint16_t rqq_consumer_idx; /* 10-11 */
  479. uint16_t compq_producer_idx; /* 12-13 */
  480. uint16_t rqq_len; /* 14-15 */
  481. uint16_t compq_len; /* 16-17 */
  482. uint32_t rqq_addr_lo; /* 18-1B */
  483. uint32_t rqq_addr_hi; /* 1C-1F */
  484. uint32_t compq_addr_lo; /* 20-23 */
  485. uint32_t compq_addr_hi; /* 24-27 */
  486. uint32_t shdwreg_addr_lo; /* 28-2B */
  487. uint32_t shdwreg_addr_hi; /* 2C-2F */
  488. uint16_t iscsi_opts; /* 30-31 */
  489. uint16_t ipv4_tcp_opts; /* 32-33 */
  490. #define TCPOPT_DHCP_ENABLE 0x0200
  491. uint16_t ipv4_ip_opts; /* 34-35 */
  492. #define IPOPT_IPV4_PROTOCOL_ENABLE 0x8000
  493. #define IPOPT_VLAN_TAGGING_ENABLE 0x2000
  494. uint16_t iscsi_max_pdu_size; /* 36-37 */
  495. uint8_t ipv4_tos; /* 38 */
  496. uint8_t ipv4_ttl; /* 39 */
  497. uint8_t acb_version; /* 3A */
  498. #define ACB_NOT_SUPPORTED 0x00
  499. #define ACB_SUPPORTED 0x02 /* Capable of ACB Version 2
  500. Features */
  501. uint8_t res2; /* 3B */
  502. uint16_t def_timeout; /* 3C-3D */
  503. uint16_t iscsi_fburst_len; /* 3E-3F */
  504. uint16_t iscsi_def_time2wait; /* 40-41 */
  505. uint16_t iscsi_def_time2retain; /* 42-43 */
  506. uint16_t iscsi_max_outstnd_r2t; /* 44-45 */
  507. uint16_t conn_ka_timeout; /* 46-47 */
  508. uint16_t ipv4_port; /* 48-49 */
  509. uint16_t iscsi_max_burst_len; /* 4A-4B */
  510. uint32_t res5; /* 4C-4F */
  511. uint8_t ipv4_addr[4]; /* 50-53 */
  512. uint16_t ipv4_vlan_tag; /* 54-55 */
  513. uint8_t ipv4_addr_state; /* 56 */
  514. uint8_t ipv4_cacheid; /* 57 */
  515. uint8_t res6[8]; /* 58-5F */
  516. uint8_t ipv4_subnet[4]; /* 60-63 */
  517. uint8_t res7[12]; /* 64-6F */
  518. uint8_t ipv4_gw_addr[4]; /* 70-73 */
  519. uint8_t res8[0xc]; /* 74-7F */
  520. uint8_t pri_dns_srvr_ip[4];/* 80-83 */
  521. uint8_t sec_dns_srvr_ip[4];/* 84-87 */
  522. uint16_t min_eph_port; /* 88-89 */
  523. uint16_t max_eph_port; /* 8A-8B */
  524. uint8_t res9[4]; /* 8C-8F */
  525. uint8_t iscsi_alias[32];/* 90-AF */
  526. uint8_t res9_1[0x16]; /* B0-C5 */
  527. uint16_t tgt_portal_grp;/* C6-C7 */
  528. uint8_t abort_timer; /* C8 */
  529. uint8_t ipv4_tcp_wsf; /* C9 */
  530. uint8_t res10[6]; /* CA-CF */
  531. uint8_t ipv4_sec_ip_addr[4]; /* D0-D3 */
  532. uint8_t ipv4_dhcp_vid_len; /* D4 */
  533. uint8_t ipv4_dhcp_vid[11]; /* D5-DF */
  534. uint8_t res11[20]; /* E0-F3 */
  535. uint8_t ipv4_dhcp_alt_cid_len; /* F4 */
  536. uint8_t ipv4_dhcp_alt_cid[11]; /* F5-FF */
  537. uint8_t iscsi_name[224]; /* 100-1DF */
  538. uint8_t res12[32]; /* 1E0-1FF */
  539. uint32_t cookie; /* 200-203 */
  540. uint16_t ipv6_port; /* 204-205 */
  541. uint16_t ipv6_opts; /* 206-207 */
  542. #define IPV6_OPT_IPV6_PROTOCOL_ENABLE 0x8000
  543. #define IPV6_OPT_VLAN_TAGGING_ENABLE 0x2000
  544. uint16_t ipv6_addtl_opts; /* 208-209 */
  545. #define IPV6_ADDOPT_NEIGHBOR_DISCOVERY_ADDR_ENABLE 0x0002 /* Pri ACB
  546. Only */
  547. #define IPV6_ADDOPT_AUTOCONFIG_LINK_LOCAL_ADDR 0x0001
  548. uint16_t ipv6_tcp_opts; /* 20A-20B */
  549. uint8_t ipv6_tcp_wsf; /* 20C */
  550. uint16_t ipv6_flow_lbl; /* 20D-20F */
  551. uint8_t ipv6_dflt_rtr_addr[16]; /* 210-21F */
  552. uint16_t ipv6_vlan_tag; /* 220-221 */
  553. uint8_t ipv6_lnk_lcl_addr_state;/* 222 */
  554. uint8_t ipv6_addr0_state; /* 223 */
  555. uint8_t ipv6_addr1_state; /* 224 */
  556. #define IP_ADDRSTATE_UNCONFIGURED 0
  557. #define IP_ADDRSTATE_INVALID 1
  558. #define IP_ADDRSTATE_ACQUIRING 2
  559. #define IP_ADDRSTATE_TENTATIVE 3
  560. #define IP_ADDRSTATE_DEPRICATED 4
  561. #define IP_ADDRSTATE_PREFERRED 5
  562. #define IP_ADDRSTATE_DISABLING 6
  563. uint8_t ipv6_dflt_rtr_state; /* 225 */
  564. #define IPV6_RTRSTATE_UNKNOWN 0
  565. #define IPV6_RTRSTATE_MANUAL 1
  566. #define IPV6_RTRSTATE_ADVERTISED 3
  567. #define IPV6_RTRSTATE_STALE 4
  568. uint8_t ipv6_traffic_class; /* 226 */
  569. uint8_t ipv6_hop_limit; /* 227 */
  570. uint8_t ipv6_if_id[8]; /* 228-22F */
  571. uint8_t ipv6_addr0[16]; /* 230-23F */
  572. uint8_t ipv6_addr1[16]; /* 240-24F */
  573. uint32_t ipv6_nd_reach_time; /* 250-253 */
  574. uint32_t ipv6_nd_rexmit_timer; /* 254-257 */
  575. uint32_t ipv6_nd_stale_timeout; /* 258-25B */
  576. uint8_t ipv6_dup_addr_detect_count; /* 25C */
  577. uint8_t ipv6_cache_id; /* 25D */
  578. uint8_t res13[18]; /* 25E-26F */
  579. uint32_t ipv6_gw_advrt_mtu; /* 270-273 */
  580. uint8_t res14[140]; /* 274-2FF */
  581. };
  582. #define IP_ADDR_COUNT 4 /* Total 4 IP address supported in one interface
  583. * One IPv4, one IPv6 link local and 2 IPv6
  584. */
  585. #define IP_STATE_MASK 0x0F000000
  586. #define IP_STATE_SHIFT 24
  587. struct init_fw_ctrl_blk {
  588. struct addr_ctrl_blk pri;
  589. /* struct addr_ctrl_blk sec;*/
  590. };
  591. #define PRIMARI_ACB 0
  592. #define SECONDARY_ACB 1
  593. struct addr_ctrl_blk_def {
  594. uint8_t reserved1[1]; /* 00 */
  595. uint8_t control; /* 01 */
  596. uint8_t reserved2[11]; /* 02-0C */
  597. uint8_t inst_num; /* 0D */
  598. uint8_t reserved3[34]; /* 0E-2F */
  599. uint16_t iscsi_opts; /* 30-31 */
  600. uint16_t ipv4_tcp_opts; /* 32-33 */
  601. uint16_t ipv4_ip_opts; /* 34-35 */
  602. uint16_t iscsi_max_pdu_size; /* 36-37 */
  603. uint8_t ipv4_tos; /* 38 */
  604. uint8_t ipv4_ttl; /* 39 */
  605. uint8_t reserved4[2]; /* 3A-3B */
  606. uint16_t def_timeout; /* 3C-3D */
  607. uint16_t iscsi_fburst_len; /* 3E-3F */
  608. uint8_t reserved5[4]; /* 40-43 */
  609. uint16_t iscsi_max_outstnd_r2t; /* 44-45 */
  610. uint8_t reserved6[2]; /* 46-47 */
  611. uint16_t ipv4_port; /* 48-49 */
  612. uint16_t iscsi_max_burst_len; /* 4A-4B */
  613. uint8_t reserved7[4]; /* 4C-4F */
  614. uint8_t ipv4_addr[4]; /* 50-53 */
  615. uint16_t ipv4_vlan_tag; /* 54-55 */
  616. uint8_t ipv4_addr_state; /* 56 */
  617. uint8_t ipv4_cacheid; /* 57 */
  618. uint8_t reserved8[8]; /* 58-5F */
  619. uint8_t ipv4_subnet[4]; /* 60-63 */
  620. uint8_t reserved9[12]; /* 64-6F */
  621. uint8_t ipv4_gw_addr[4]; /* 70-73 */
  622. uint8_t reserved10[84]; /* 74-C7 */
  623. uint8_t abort_timer; /* C8 */
  624. uint8_t ipv4_tcp_wsf; /* C9 */
  625. uint8_t reserved11[10]; /* CA-D3 */
  626. uint8_t ipv4_dhcp_vid_len; /* D4 */
  627. uint8_t ipv4_dhcp_vid[11]; /* D5-DF */
  628. uint8_t reserved12[20]; /* E0-F3 */
  629. uint8_t ipv4_dhcp_alt_cid_len; /* F4 */
  630. uint8_t ipv4_dhcp_alt_cid[11]; /* F5-FF */
  631. uint8_t iscsi_name[224]; /* 100-1DF */
  632. uint8_t reserved13[32]; /* 1E0-1FF */
  633. uint32_t cookie; /* 200-203 */
  634. uint16_t ipv6_port; /* 204-205 */
  635. uint16_t ipv6_opts; /* 206-207 */
  636. uint16_t ipv6_addtl_opts; /* 208-209 */
  637. uint16_t ipv6_tcp_opts; /* 20A-20B */
  638. uint8_t ipv6_tcp_wsf; /* 20C */
  639. uint16_t ipv6_flow_lbl; /* 20D-20F */
  640. uint8_t ipv6_dflt_rtr_addr[16]; /* 210-21F */
  641. uint16_t ipv6_vlan_tag; /* 220-221 */
  642. uint8_t ipv6_lnk_lcl_addr_state; /* 222 */
  643. uint8_t ipv6_addr0_state; /* 223 */
  644. uint8_t ipv6_addr1_state; /* 224 */
  645. uint8_t ipv6_dflt_rtr_state; /* 225 */
  646. uint8_t ipv6_traffic_class; /* 226 */
  647. uint8_t ipv6_hop_limit; /* 227 */
  648. uint8_t ipv6_if_id[8]; /* 228-22F */
  649. uint8_t ipv6_addr0[16]; /* 230-23F */
  650. uint8_t ipv6_addr1[16]; /* 240-24F */
  651. uint32_t ipv6_nd_reach_time; /* 250-253 */
  652. uint32_t ipv6_nd_rexmit_timer; /* 254-257 */
  653. uint32_t ipv6_nd_stale_timeout; /* 258-25B */
  654. uint8_t ipv6_dup_addr_detect_count; /* 25C */
  655. uint8_t ipv6_cache_id; /* 25D */
  656. uint8_t reserved14[18]; /* 25E-26F */
  657. uint32_t ipv6_gw_advrt_mtu; /* 270-273 */
  658. uint8_t reserved15[140]; /* 274-2FF */
  659. };
  660. /*************************************************************************/
  661. #define MAX_CHAP_ENTRIES_40XX 128
  662. #define MAX_CHAP_ENTRIES_82XX 1024
  663. #define MAX_RESRV_CHAP_IDX 3
  664. #define FLASH_CHAP_OFFSET 0x06000000
  665. struct ql4_chap_table {
  666. uint16_t link;
  667. uint8_t flags;
  668. uint8_t secret_len;
  669. #define MIN_CHAP_SECRET_LEN 12
  670. #define MAX_CHAP_SECRET_LEN 100
  671. uint8_t secret[MAX_CHAP_SECRET_LEN];
  672. #define MAX_CHAP_NAME_LEN 256
  673. uint8_t name[MAX_CHAP_NAME_LEN];
  674. uint16_t reserved;
  675. #define CHAP_VALID_COOKIE 0x4092
  676. #define CHAP_INVALID_COOKIE 0xFFEE
  677. uint16_t cookie;
  678. };
  679. struct dev_db_entry {
  680. uint16_t options; /* 00-01 */
  681. #define DDB_OPT_DISC_SESSION 0x10
  682. #define DDB_OPT_TARGET 0x02 /* device is a target */
  683. #define DDB_OPT_IPV6_DEVICE 0x100
  684. #define DDB_OPT_AUTO_SENDTGTS_DISABLE 0x40
  685. #define DDB_OPT_IPV6_NULL_LINK_LOCAL 0x800 /* post connection */
  686. #define DDB_OPT_IPV6_FW_DEFINED_LINK_LOCAL 0x800 /* pre connection */
  687. uint16_t exec_throttle; /* 02-03 */
  688. uint16_t exec_count; /* 04-05 */
  689. uint16_t res0; /* 06-07 */
  690. uint16_t iscsi_options; /* 08-09 */
  691. uint16_t tcp_options; /* 0A-0B */
  692. uint16_t ip_options; /* 0C-0D */
  693. uint16_t iscsi_max_rcv_data_seg_len; /* 0E-0F */
  694. #define BYTE_UNITS 512
  695. uint32_t res1; /* 10-13 */
  696. uint16_t iscsi_max_snd_data_seg_len; /* 14-15 */
  697. uint16_t iscsi_first_burst_len; /* 16-17 */
  698. uint16_t iscsi_def_time2wait; /* 18-19 */
  699. uint16_t iscsi_def_time2retain; /* 1A-1B */
  700. uint16_t iscsi_max_outsnd_r2t; /* 1C-1D */
  701. uint16_t ka_timeout; /* 1E-1F */
  702. uint8_t isid[6]; /* 20-25 big-endian, must be converted
  703. * to little-endian */
  704. uint16_t tsid; /* 26-27 */
  705. uint16_t port; /* 28-29 */
  706. uint16_t iscsi_max_burst_len; /* 2A-2B */
  707. uint16_t def_timeout; /* 2C-2D */
  708. uint16_t res2; /* 2E-2F */
  709. uint8_t ip_addr[0x10]; /* 30-3F */
  710. uint8_t iscsi_alias[0x20]; /* 40-5F */
  711. uint8_t tgt_addr[0x20]; /* 60-7F */
  712. uint16_t mss; /* 80-81 */
  713. uint16_t res3; /* 82-83 */
  714. uint16_t lcl_port; /* 84-85 */
  715. uint8_t ipv4_tos; /* 86 */
  716. uint16_t ipv6_flow_lbl; /* 87-89 */
  717. uint8_t res4[0x36]; /* 8A-BF */
  718. uint8_t iscsi_name[0xE0]; /* C0-19F : xxzzy Make this a
  719. * pointer to a string so we
  720. * don't have to reserve so
  721. * much RAM */
  722. uint8_t link_local_ipv6_addr[0x10]; /* 1A0-1AF */
  723. uint8_t res5[0x10]; /* 1B0-1BF */
  724. uint16_t ddb_link; /* 1C0-1C1 */
  725. uint16_t chap_tbl_idx; /* 1C2-1C3 */
  726. uint16_t tgt_portal_grp; /* 1C4-1C5 */
  727. uint8_t tcp_xmt_wsf; /* 1C6 */
  728. uint8_t tcp_rcv_wsf; /* 1C7 */
  729. uint32_t stat_sn; /* 1C8-1CB */
  730. uint32_t exp_stat_sn; /* 1CC-1CF */
  731. uint8_t res6[0x2b]; /* 1D0-1FB */
  732. #define DDB_VALID_COOKIE 0x9034
  733. uint16_t cookie; /* 1FC-1FD */
  734. uint16_t len; /* 1FE-1FF */
  735. };
  736. /*************************************************************************/
  737. /* Flash definitions */
  738. #define FLASH_OFFSET_SYS_INFO 0x02000000
  739. #define FLASH_DEFAULTBLOCKSIZE 0x20000
  740. #define FLASH_EOF_OFFSET (FLASH_DEFAULTBLOCKSIZE-8) /* 4 bytes
  741. * for EOF
  742. * signature */
  743. #define FLASH_RAW_ACCESS_ADDR 0x8e000000
  744. #define BOOT_PARAM_OFFSET_PORT0 0x3b0
  745. #define BOOT_PARAM_OFFSET_PORT1 0x7b0
  746. #define FLASH_OFFSET_DB_INFO 0x05000000
  747. #define FLASH_OFFSET_DB_END (FLASH_OFFSET_DB_INFO + 0x7fff)
  748. struct sys_info_phys_addr {
  749. uint8_t address[6]; /* 00-05 */
  750. uint8_t filler[2]; /* 06-07 */
  751. };
  752. struct flash_sys_info {
  753. uint32_t cookie; /* 00-03 */
  754. uint32_t physAddrCount; /* 04-07 */
  755. struct sys_info_phys_addr physAddr[4]; /* 08-27 */
  756. uint8_t vendorId[128]; /* 28-A7 */
  757. uint8_t productId[128]; /* A8-127 */
  758. uint32_t serialNumber; /* 128-12B */
  759. /* PCI Configuration values */
  760. uint32_t pciDeviceVendor; /* 12C-12F */
  761. uint32_t pciDeviceId; /* 130-133 */
  762. uint32_t pciSubsysVendor; /* 134-137 */
  763. uint32_t pciSubsysId; /* 138-13B */
  764. /* This validates version 1. */
  765. uint32_t crumbs; /* 13C-13F */
  766. uint32_t enterpriseNumber; /* 140-143 */
  767. uint32_t mtu; /* 144-147 */
  768. uint32_t reserved0; /* 148-14b */
  769. uint32_t crumbs2; /* 14c-14f */
  770. uint8_t acSerialNumber[16]; /* 150-15f */
  771. uint32_t crumbs3; /* 160-16f */
  772. /* Leave this last in the struct so it is declared invalid if
  773. * any new items are added.
  774. */
  775. uint32_t reserved1[39]; /* 170-1ff */
  776. }; /* 200 */
  777. struct mbx_sys_info {
  778. uint8_t board_id_str[16]; /* 0-f Keep board ID string first */
  779. /* in this structure for GUI. */
  780. uint16_t board_id; /* 10-11 board ID code */
  781. uint16_t phys_port_cnt; /* 12-13 number of physical network ports */
  782. uint16_t port_num; /* 14-15 network port for this PCI function */
  783. /* (port 0 is first port) */
  784. uint8_t mac_addr[6]; /* 16-1b MAC address for this PCI function */
  785. uint32_t iscsi_pci_func_cnt; /* 1c-1f number of iSCSI PCI functions */
  786. uint32_t pci_func; /* 20-23 this PCI function */
  787. unsigned char serial_number[16]; /* 24-33 serial number string */
  788. uint8_t reserved[12]; /* 34-3f */
  789. };
  790. struct about_fw_info {
  791. uint16_t fw_major; /* 00 - 01 */
  792. uint16_t fw_minor; /* 02 - 03 */
  793. uint16_t fw_patch; /* 04 - 05 */
  794. uint16_t fw_build; /* 06 - 07 */
  795. uint8_t fw_build_date[16]; /* 08 - 17 ASCII String */
  796. uint8_t fw_build_time[16]; /* 18 - 27 ASCII String */
  797. uint8_t fw_build_user[16]; /* 28 - 37 ASCII String */
  798. uint16_t fw_load_source; /* 38 - 39 */
  799. /* 1 = Flash Primary,
  800. 2 = Flash Secondary,
  801. 3 = Host Download
  802. */
  803. uint8_t reserved1[6]; /* 3A - 3F */
  804. uint16_t iscsi_major; /* 40 - 41 */
  805. uint16_t iscsi_minor; /* 42 - 43 */
  806. uint16_t bootload_major; /* 44 - 45 */
  807. uint16_t bootload_minor; /* 46 - 47 */
  808. uint16_t bootload_patch; /* 48 - 49 */
  809. uint16_t bootload_build; /* 4A - 4B */
  810. uint8_t reserved2[180]; /* 4C - FF */
  811. };
  812. struct crash_record {
  813. uint16_t fw_major_version; /* 00 - 01 */
  814. uint16_t fw_minor_version; /* 02 - 03 */
  815. uint16_t fw_patch_version; /* 04 - 05 */
  816. uint16_t fw_build_version; /* 06 - 07 */
  817. uint8_t build_date[16]; /* 08 - 17 */
  818. uint8_t build_time[16]; /* 18 - 27 */
  819. uint8_t build_user[16]; /* 28 - 37 */
  820. uint8_t card_serial_num[16]; /* 38 - 47 */
  821. uint32_t time_of_crash_in_secs; /* 48 - 4B */
  822. uint32_t time_of_crash_in_ms; /* 4C - 4F */
  823. uint16_t out_RISC_sd_num_frames; /* 50 - 51 */
  824. uint16_t OAP_sd_num_words; /* 52 - 53 */
  825. uint16_t IAP_sd_num_frames; /* 54 - 55 */
  826. uint16_t in_RISC_sd_num_words; /* 56 - 57 */
  827. uint8_t reserved1[28]; /* 58 - 7F */
  828. uint8_t out_RISC_reg_dump[256]; /* 80 -17F */
  829. uint8_t in_RISC_reg_dump[256]; /*180 -27F */
  830. uint8_t in_out_RISC_stack_dump[0]; /*280 - ??? */
  831. };
  832. struct conn_event_log_entry {
  833. #define MAX_CONN_EVENT_LOG_ENTRIES 100
  834. uint32_t timestamp_sec; /* 00 - 03 seconds since boot */
  835. uint32_t timestamp_ms; /* 04 - 07 milliseconds since boot */
  836. uint16_t device_index; /* 08 - 09 */
  837. uint16_t fw_conn_state; /* 0A - 0B */
  838. uint8_t event_type; /* 0C - 0C */
  839. uint8_t error_code; /* 0D - 0D */
  840. uint16_t error_code_detail; /* 0E - 0F */
  841. uint8_t num_consecutive_events; /* 10 - 10 */
  842. uint8_t rsvd[3]; /* 11 - 13 */
  843. };
  844. /*************************************************************************
  845. *
  846. * IOCB Commands Structures and Definitions
  847. *
  848. *************************************************************************/
  849. #define IOCB_MAX_CDB_LEN 16 /* Bytes in a CBD */
  850. #define IOCB_MAX_SENSEDATA_LEN 32 /* Bytes of sense data */
  851. #define IOCB_MAX_EXT_SENSEDATA_LEN 60 /* Bytes of extended sense data */
  852. /* IOCB header structure */
  853. struct qla4_header {
  854. uint8_t entryType;
  855. #define ET_STATUS 0x03
  856. #define ET_MARKER 0x04
  857. #define ET_CONT_T1 0x0A
  858. #define ET_STATUS_CONTINUATION 0x10
  859. #define ET_CMND_T3 0x19
  860. #define ET_PASSTHRU0 0x3A
  861. #define ET_PASSTHRU_STATUS 0x3C
  862. #define ET_MBOX_CMD 0x38
  863. #define ET_MBOX_STATUS 0x39
  864. uint8_t entryStatus;
  865. uint8_t systemDefined;
  866. #define SD_ISCSI_PDU 0x01
  867. uint8_t entryCount;
  868. /* SyetemDefined definition */
  869. };
  870. /* Generic queue entry structure*/
  871. struct queue_entry {
  872. uint8_t data[60];
  873. uint32_t signature;
  874. };
  875. /* 64 bit addressing segment counts*/
  876. #define COMMAND_SEG_A64 1
  877. #define CONTINUE_SEG_A64 5
  878. /* 64 bit addressing segment definition*/
  879. struct data_seg_a64 {
  880. struct {
  881. uint32_t addrLow;
  882. uint32_t addrHigh;
  883. } base;
  884. uint32_t count;
  885. };
  886. /* Command Type 3 entry structure*/
  887. struct command_t3_entry {
  888. struct qla4_header hdr; /* 00-03 */
  889. uint32_t handle; /* 04-07 */
  890. uint16_t target; /* 08-09 */
  891. uint16_t connection_id; /* 0A-0B */
  892. uint8_t control_flags; /* 0C */
  893. /* data direction (bits 5-6) */
  894. #define CF_WRITE 0x20
  895. #define CF_READ 0x40
  896. #define CF_NO_DATA 0x00
  897. /* task attributes (bits 2-0) */
  898. #define CF_HEAD_TAG 0x03
  899. #define CF_ORDERED_TAG 0x02
  900. #define CF_SIMPLE_TAG 0x01
  901. /* STATE FLAGS FIELD IS A PLACE HOLDER. THE FW WILL SET BITS
  902. * IN THIS FIELD AS THE COMMAND IS PROCESSED. WHEN THE IOCB IS
  903. * CHANGED TO AN IOSB THIS FIELD WILL HAVE THE STATE FLAGS SET
  904. * PROPERLY.
  905. */
  906. uint8_t state_flags; /* 0D */
  907. uint8_t cmdRefNum; /* 0E */
  908. uint8_t reserved1; /* 0F */
  909. uint8_t cdb[IOCB_MAX_CDB_LEN]; /* 10-1F */
  910. struct scsi_lun lun; /* FCP LUN (BE). */
  911. uint32_t cmdSeqNum; /* 28-2B */
  912. uint16_t timeout; /* 2C-2D */
  913. uint16_t dataSegCnt; /* 2E-2F */
  914. uint32_t ttlByteCnt; /* 30-33 */
  915. struct data_seg_a64 dataseg[COMMAND_SEG_A64]; /* 34-3F */
  916. };
  917. /* Continuation Type 1 entry structure*/
  918. struct continuation_t1_entry {
  919. struct qla4_header hdr;
  920. struct data_seg_a64 dataseg[CONTINUE_SEG_A64];
  921. };
  922. /* Parameterize for 64 or 32 bits */
  923. #define COMMAND_SEG COMMAND_SEG_A64
  924. #define CONTINUE_SEG CONTINUE_SEG_A64
  925. #define ET_COMMAND ET_CMND_T3
  926. #define ET_CONTINUE ET_CONT_T1
  927. /* Marker entry structure*/
  928. struct qla4_marker_entry {
  929. struct qla4_header hdr; /* 00-03 */
  930. uint32_t system_defined; /* 04-07 */
  931. uint16_t target; /* 08-09 */
  932. uint16_t modifier; /* 0A-0B */
  933. #define MM_LUN_RESET 0
  934. #define MM_TGT_WARM_RESET 1
  935. uint16_t flags; /* 0C-0D */
  936. uint16_t reserved1; /* 0E-0F */
  937. struct scsi_lun lun; /* FCP LUN (BE). */
  938. uint64_t reserved2; /* 18-1F */
  939. uint64_t reserved3; /* 20-27 */
  940. uint64_t reserved4; /* 28-2F */
  941. uint64_t reserved5; /* 30-37 */
  942. uint64_t reserved6; /* 38-3F */
  943. };
  944. /* Status entry structure*/
  945. struct status_entry {
  946. struct qla4_header hdr; /* 00-03 */
  947. uint32_t handle; /* 04-07 */
  948. uint8_t scsiStatus; /* 08 */
  949. #define SCSI_CHECK_CONDITION 0x02
  950. uint8_t iscsiFlags; /* 09 */
  951. #define ISCSI_FLAG_RESIDUAL_UNDER 0x02
  952. #define ISCSI_FLAG_RESIDUAL_OVER 0x04
  953. uint8_t iscsiResponse; /* 0A */
  954. uint8_t completionStatus; /* 0B */
  955. #define SCS_COMPLETE 0x00
  956. #define SCS_INCOMPLETE 0x01
  957. #define SCS_RESET_OCCURRED 0x04
  958. #define SCS_ABORTED 0x05
  959. #define SCS_TIMEOUT 0x06
  960. #define SCS_DATA_OVERRUN 0x07
  961. #define SCS_DATA_UNDERRUN 0x15
  962. #define SCS_QUEUE_FULL 0x1C
  963. #define SCS_DEVICE_UNAVAILABLE 0x28
  964. #define SCS_DEVICE_LOGGED_OUT 0x29
  965. uint8_t reserved1; /* 0C */
  966. /* state_flags MUST be at the same location as state_flags in
  967. * the Command_T3/4_Entry */
  968. uint8_t state_flags; /* 0D */
  969. uint16_t senseDataByteCnt; /* 0E-0F */
  970. uint32_t residualByteCnt; /* 10-13 */
  971. uint32_t bidiResidualByteCnt; /* 14-17 */
  972. uint32_t expSeqNum; /* 18-1B */
  973. uint32_t maxCmdSeqNum; /* 1C-1F */
  974. uint8_t senseData[IOCB_MAX_SENSEDATA_LEN]; /* 20-3F */
  975. };
  976. /* Status Continuation entry */
  977. struct status_cont_entry {
  978. struct qla4_header hdr; /* 00-03 */
  979. uint8_t ext_sense_data[IOCB_MAX_EXT_SENSEDATA_LEN]; /* 04-63 */
  980. };
  981. struct passthru0 {
  982. struct qla4_header hdr; /* 00-03 */
  983. uint32_t handle; /* 04-07 */
  984. uint16_t target; /* 08-09 */
  985. uint16_t connection_id; /* 0A-0B */
  986. #define ISNS_DEFAULT_SERVER_CONN_ID ((uint16_t)0x8000)
  987. uint16_t control_flags; /* 0C-0D */
  988. #define PT_FLAG_ETHERNET_FRAME 0x8000
  989. #define PT_FLAG_ISNS_PDU 0x8000
  990. #define PT_FLAG_SEND_BUFFER 0x0200
  991. #define PT_FLAG_WAIT_4_RESPONSE 0x0100
  992. #define PT_FLAG_ISCSI_PDU 0x1000
  993. uint16_t timeout; /* 0E-0F */
  994. #define PT_DEFAULT_TIMEOUT 30 /* seconds */
  995. struct data_seg_a64 out_dsd; /* 10-1B */
  996. uint32_t res1; /* 1C-1F */
  997. struct data_seg_a64 in_dsd; /* 20-2B */
  998. uint8_t res2[20]; /* 2C-3F */
  999. };
  1000. struct passthru_status {
  1001. struct qla4_header hdr; /* 00-03 */
  1002. uint32_t handle; /* 04-07 */
  1003. uint16_t target; /* 08-09 */
  1004. uint16_t connectionID; /* 0A-0B */
  1005. uint8_t completionStatus; /* 0C */
  1006. #define PASSTHRU_STATUS_COMPLETE 0x01
  1007. uint8_t residualFlags; /* 0D */
  1008. uint16_t timeout; /* 0E-0F */
  1009. uint16_t portNumber; /* 10-11 */
  1010. uint8_t res1[10]; /* 12-1B */
  1011. uint32_t outResidual; /* 1C-1F */
  1012. uint8_t res2[12]; /* 20-2B */
  1013. uint32_t inResidual; /* 2C-2F */
  1014. uint8_t res4[16]; /* 30-3F */
  1015. };
  1016. struct mbox_cmd_iocb {
  1017. struct qla4_header hdr; /* 00-03 */
  1018. uint32_t handle; /* 04-07 */
  1019. uint32_t in_mbox[8]; /* 08-25 */
  1020. uint32_t res1[6]; /* 26-3F */
  1021. };
  1022. struct mbox_status_iocb {
  1023. struct qla4_header hdr; /* 00-03 */
  1024. uint32_t handle; /* 04-07 */
  1025. uint32_t out_mbox[8]; /* 08-25 */
  1026. uint32_t res1[6]; /* 26-3F */
  1027. };
  1028. /*
  1029. * ISP queue - response queue entry definition.
  1030. */
  1031. struct response {
  1032. uint8_t data[60];
  1033. uint32_t signature;
  1034. #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
  1035. };
  1036. struct ql_iscsi_stats {
  1037. uint8_t reserved1[656]; /* 0000-028F */
  1038. uint32_t tx_cmd_pdu; /* 0290-0293 */
  1039. uint32_t tx_resp_pdu; /* 0294-0297 */
  1040. uint32_t rx_cmd_pdu; /* 0298-029B */
  1041. uint32_t rx_resp_pdu; /* 029C-029F */
  1042. uint64_t tx_data_octets; /* 02A0-02A7 */
  1043. uint64_t rx_data_octets; /* 02A8-02AF */
  1044. uint32_t hdr_digest_err; /* 02B0–02B3 */
  1045. uint32_t data_digest_err; /* 02B4–02B7 */
  1046. uint32_t conn_timeout_err; /* 02B8–02BB */
  1047. uint32_t framing_err; /* 02BC–02BF */
  1048. uint32_t tx_nopout_pdus; /* 02C0–02C3 */
  1049. uint32_t tx_scsi_cmd_pdus; /* 02C4–02C7 */
  1050. uint32_t tx_tmf_cmd_pdus; /* 02C8–02CB */
  1051. uint32_t tx_login_cmd_pdus; /* 02CC–02CF */
  1052. uint32_t tx_text_cmd_pdus; /* 02D0–02D3 */
  1053. uint32_t tx_scsi_write_pdus; /* 02D4–02D7 */
  1054. uint32_t tx_logout_cmd_pdus; /* 02D8–02DB */
  1055. uint32_t tx_snack_req_pdus; /* 02DC–02DF */
  1056. uint32_t rx_nopin_pdus; /* 02E0–02E3 */
  1057. uint32_t rx_scsi_resp_pdus; /* 02E4–02E7 */
  1058. uint32_t rx_tmf_resp_pdus; /* 02E8–02EB */
  1059. uint32_t rx_login_resp_pdus; /* 02EC–02EF */
  1060. uint32_t rx_text_resp_pdus; /* 02F0–02F3 */
  1061. uint32_t rx_scsi_read_pdus; /* 02F4–02F7 */
  1062. uint32_t rx_logout_resp_pdus; /* 02F8–02FB */
  1063. uint32_t rx_r2t_pdus; /* 02FC–02FF */
  1064. uint32_t rx_async_pdus; /* 0300–0303 */
  1065. uint32_t rx_reject_pdus; /* 0304–0307 */
  1066. uint8_t reserved2[264]; /* 0x0308 - 0x040F */
  1067. };
  1068. #define QLA8XXX_DBG_STATE_ARRAY_LEN 16
  1069. #define QLA8XXX_DBG_CAP_SIZE_ARRAY_LEN 8
  1070. #define QLA8XXX_DBG_RSVD_ARRAY_LEN 8
  1071. #define QLA83XX_DBG_OCM_WNDREG_ARRAY_LEN 16
  1072. #define QLA83XX_SS_OCM_WNDREG_INDEX 3
  1073. #define QLA83XX_SS_PCI_INDEX 0
  1074. struct qla4_8xxx_minidump_template_hdr {
  1075. uint32_t entry_type;
  1076. uint32_t first_entry_offset;
  1077. uint32_t size_of_template;
  1078. uint32_t capture_debug_level;
  1079. uint32_t num_of_entries;
  1080. uint32_t version;
  1081. uint32_t driver_timestamp;
  1082. uint32_t checksum;
  1083. uint32_t driver_capture_mask;
  1084. uint32_t driver_info_word2;
  1085. uint32_t driver_info_word3;
  1086. uint32_t driver_info_word4;
  1087. uint32_t saved_state_array[QLA8XXX_DBG_STATE_ARRAY_LEN];
  1088. uint32_t capture_size_array[QLA8XXX_DBG_CAP_SIZE_ARRAY_LEN];
  1089. uint32_t ocm_window_reg[QLA83XX_DBG_OCM_WNDREG_ARRAY_LEN];
  1090. };
  1091. #endif /* _QLA4X_FW_H */