ql4_83xx.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL483XX_H
  8. #define __QL483XX_H
  9. /* Indirectly Mapped Registers */
  10. #define QLA83XX_FLASH_SPI_STATUS 0x2808E010
  11. #define QLA83XX_FLASH_SPI_CONTROL 0x2808E014
  12. #define QLA83XX_FLASH_STATUS 0x42100004
  13. #define QLA83XX_FLASH_CONTROL 0x42110004
  14. #define QLA83XX_FLASH_ADDR 0x42110008
  15. #define QLA83XX_FLASH_WRDATA 0x4211000C
  16. #define QLA83XX_FLASH_RDDATA 0x42110018
  17. #define QLA83XX_FLASH_DIRECT_WINDOW 0x42110030
  18. #define QLA83XX_FLASH_DIRECT_DATA(DATA) (0x42150000 | (0x0000FFFF&DATA))
  19. /* Directly Mapped Registers in 83xx register table */
  20. /* Flash access regs */
  21. #define QLA83XX_FLASH_LOCK 0x3850
  22. #define QLA83XX_FLASH_UNLOCK 0x3854
  23. #define QLA83XX_FLASH_LOCK_ID 0x3500
  24. /* Driver Lock regs */
  25. #define QLA83XX_DRV_LOCK 0x3868
  26. #define QLA83XX_DRV_UNLOCK 0x386C
  27. #define QLA83XX_DRV_LOCK_ID 0x3504
  28. #define QLA83XX_DRV_LOCKRECOVERY 0x379C
  29. /* IDC version */
  30. #define QLA83XX_IDC_VER_MAJ_VALUE 0x1
  31. #define QLA83XX_IDC_VER_MIN_VALUE 0x0
  32. /* IDC Registers : Driver Coexistence Defines */
  33. #define QLA83XX_CRB_IDC_VER_MAJOR 0x3780
  34. #define QLA83XX_CRB_IDC_VER_MINOR 0x3798
  35. #define QLA83XX_IDC_DRV_CTRL 0x3790
  36. #define QLA83XX_IDC_DRV_AUDIT 0x3794
  37. #define QLA83XX_SRE_SHIM_CONTROL 0x0D200284
  38. #define QLA83XX_PORT0_RXB_PAUSE_THRS 0x0B2003A4
  39. #define QLA83XX_PORT1_RXB_PAUSE_THRS 0x0B2013A4
  40. #define QLA83XX_PORT0_RXB_TC_MAX_CELL 0x0B200388
  41. #define QLA83XX_PORT1_RXB_TC_MAX_CELL 0x0B201388
  42. #define QLA83XX_PORT0_RXB_TC_STATS 0x0B20039C
  43. #define QLA83XX_PORT1_RXB_TC_STATS 0x0B20139C
  44. #define QLA83XX_PORT2_IFB_PAUSE_THRS 0x0B200704
  45. #define QLA83XX_PORT3_IFB_PAUSE_THRS 0x0B201704
  46. /* set value to pause threshold value */
  47. #define QLA83XX_SET_PAUSE_VAL 0x0
  48. #define QLA83XX_SET_TC_MAX_CELL_VAL 0x03FF03FF
  49. /* qla_83xx_reg_tbl registers */
  50. #define QLA83XX_PEG_HALT_STATUS1 0x34A8
  51. #define QLA83XX_PEG_HALT_STATUS2 0x34AC
  52. #define QLA83XX_PEG_ALIVE_COUNTER 0x34B0 /* FW_HEARTBEAT */
  53. #define QLA83XX_FW_CAPABILITIES 0x3528
  54. #define QLA83XX_CRB_DRV_ACTIVE 0x3788 /* IDC_DRV_PRESENCE */
  55. #define QLA83XX_CRB_DEV_STATE 0x3784 /* IDC_DEV_STATE */
  56. #define QLA83XX_CRB_DRV_STATE 0x378C /* IDC_DRV_ACK */
  57. #define QLA83XX_CRB_DRV_SCRATCH 0x3548
  58. #define QLA83XX_CRB_DEV_PART_INFO1 0x37E0
  59. #define QLA83XX_CRB_DEV_PART_INFO2 0x37E4
  60. #define QLA83XX_FW_VER_MAJOR 0x3550
  61. #define QLA83XX_FW_VER_MINOR 0x3554
  62. #define QLA83XX_FW_VER_SUB 0x3558
  63. #define QLA83XX_NPAR_STATE 0x359C
  64. #define QLA83XX_FW_IMAGE_VALID 0x35FC
  65. #define QLA83XX_CMDPEG_STATE 0x3650
  66. #define QLA83XX_ASIC_TEMP 0x37B4
  67. #define QLA83XX_FW_API 0x356C
  68. #define QLA83XX_DRV_OP_MODE 0x3570
  69. static const uint32_t qla4_83xx_reg_tbl[] = {
  70. QLA83XX_PEG_HALT_STATUS1,
  71. QLA83XX_PEG_HALT_STATUS2,
  72. QLA83XX_PEG_ALIVE_COUNTER,
  73. QLA83XX_CRB_DRV_ACTIVE,
  74. QLA83XX_CRB_DEV_STATE,
  75. QLA83XX_CRB_DRV_STATE,
  76. QLA83XX_CRB_DRV_SCRATCH,
  77. QLA83XX_CRB_DEV_PART_INFO1,
  78. QLA83XX_CRB_IDC_VER_MAJOR,
  79. QLA83XX_FW_VER_MAJOR,
  80. QLA83XX_FW_VER_MINOR,
  81. QLA83XX_FW_VER_SUB,
  82. QLA83XX_CMDPEG_STATE,
  83. QLA83XX_ASIC_TEMP,
  84. };
  85. #define QLA83XX_CRB_WIN_BASE 0x3800
  86. #define QLA83XX_CRB_WIN_FUNC(f) (QLA83XX_CRB_WIN_BASE+((f)*4))
  87. #define QLA83XX_SEM_LOCK_BASE 0x3840
  88. #define QLA83XX_SEM_UNLOCK_BASE 0x3844
  89. #define QLA83XX_SEM_LOCK_FUNC(f) (QLA83XX_SEM_LOCK_BASE+((f)*8))
  90. #define QLA83XX_SEM_UNLOCK_FUNC(f) (QLA83XX_SEM_UNLOCK_BASE+((f)*8))
  91. #define QLA83XX_LINK_STATE(f) (0x3698+((f) > 7 ? 4 : 0))
  92. #define QLA83XX_LINK_SPEED(f) (0x36E0+(((f) >> 2) * 4))
  93. #define QLA83XX_MAX_LINK_SPEED(f) (0x36F0+(((f) / 4) * 4))
  94. #define QLA83XX_LINK_SPEED_FACTOR 10
  95. /* FLASH API Defines */
  96. #define QLA83xx_FLASH_MAX_WAIT_USEC 100
  97. #define QLA83XX_FLASH_LOCK_TIMEOUT 10000
  98. #define QLA83XX_FLASH_SECTOR_SIZE 65536
  99. #define QLA83XX_DRV_LOCK_TIMEOUT 2000
  100. #define QLA83XX_FLASH_SECTOR_ERASE_CMD 0xdeadbeef
  101. #define QLA83XX_FLASH_WRITE_CMD 0xdacdacda
  102. #define QLA83XX_FLASH_BUFFER_WRITE_CMD 0xcadcadca
  103. #define QLA83XX_FLASH_READ_RETRY_COUNT 2000
  104. #define QLA83XX_FLASH_STATUS_READY 0x6
  105. #define QLA83XX_FLASH_BUFFER_WRITE_MIN 2
  106. #define QLA83XX_FLASH_BUFFER_WRITE_MAX 64
  107. #define QLA83XX_FLASH_STATUS_REG_POLL_DELAY 1
  108. #define QLA83XX_ERASE_MODE 1
  109. #define QLA83XX_WRITE_MODE 2
  110. #define QLA83XX_DWORD_WRITE_MODE 3
  111. #define QLA83XX_GLOBAL_RESET 0x38CC
  112. #define QLA83XX_WILDCARD 0x38F0
  113. #define QLA83XX_INFORMANT 0x38FC
  114. #define QLA83XX_HOST_MBX_CTRL 0x3038
  115. #define QLA83XX_FW_MBX_CTRL 0x303C
  116. #define QLA83XX_BOOTLOADER_ADDR 0x355C
  117. #define QLA83XX_BOOTLOADER_SIZE 0x3560
  118. #define QLA83XX_FW_IMAGE_ADDR 0x3564
  119. #define QLA83XX_MBX_INTR_ENABLE 0x1000
  120. #define QLA83XX_MBX_INTR_MASK 0x1200
  121. /* IDC Control Register bit defines */
  122. #define DONTRESET_BIT0 0x1
  123. #define GRACEFUL_RESET_BIT1 0x2
  124. #define QLA83XX_HALT_STATUS_INFORMATIONAL (0x1 << 29)
  125. #define QLA83XX_HALT_STATUS_FW_RESET (0x2 << 29)
  126. #define QLA83XX_HALT_STATUS_UNRECOVERABLE (0x4 << 29)
  127. /* Firmware image definitions */
  128. #define QLA83XX_BOOTLOADER_FLASH_ADDR 0x10000
  129. #define QLA83XX_BOOT_FROM_FLASH 0
  130. #define QLA83XX_IDC_PARAM_ADDR 0x3e8020
  131. /* Reset template definitions */
  132. #define QLA83XX_MAX_RESET_SEQ_ENTRIES 16
  133. #define QLA83XX_RESTART_TEMPLATE_SIZE 0x2000
  134. #define QLA83XX_RESET_TEMPLATE_ADDR 0x4F0000
  135. #define QLA83XX_RESET_SEQ_VERSION 0x0101
  136. /* Reset template entry opcodes */
  137. #define OPCODE_NOP 0x0000
  138. #define OPCODE_WRITE_LIST 0x0001
  139. #define OPCODE_READ_WRITE_LIST 0x0002
  140. #define OPCODE_POLL_LIST 0x0004
  141. #define OPCODE_POLL_WRITE_LIST 0x0008
  142. #define OPCODE_READ_MODIFY_WRITE 0x0010
  143. #define OPCODE_SEQ_PAUSE 0x0020
  144. #define OPCODE_SEQ_END 0x0040
  145. #define OPCODE_TMPL_END 0x0080
  146. #define OPCODE_POLL_READ_LIST 0x0100
  147. /* Template Header */
  148. #define RESET_TMPLT_HDR_SIGNATURE 0xCAFE
  149. struct qla4_83xx_reset_template_hdr {
  150. __le16 version;
  151. __le16 signature;
  152. __le16 size;
  153. __le16 entries;
  154. __le16 hdr_size;
  155. __le16 checksum;
  156. __le16 init_seq_offset;
  157. __le16 start_seq_offset;
  158. } __packed;
  159. /* Common Entry Header. */
  160. struct qla4_83xx_reset_entry_hdr {
  161. __le16 cmd;
  162. __le16 size;
  163. __le16 count;
  164. __le16 delay;
  165. } __packed;
  166. /* Generic poll entry type. */
  167. struct qla4_83xx_poll {
  168. __le32 test_mask;
  169. __le32 test_value;
  170. } __packed;
  171. /* Read modify write entry type. */
  172. struct qla4_83xx_rmw {
  173. __le32 test_mask;
  174. __le32 xor_value;
  175. __le32 or_value;
  176. uint8_t shl;
  177. uint8_t shr;
  178. uint8_t index_a;
  179. uint8_t rsvd;
  180. } __packed;
  181. /* Generic Entry Item with 2 DWords. */
  182. struct qla4_83xx_entry {
  183. __le32 arg1;
  184. __le32 arg2;
  185. } __packed;
  186. /* Generic Entry Item with 4 DWords.*/
  187. struct qla4_83xx_quad_entry {
  188. __le32 dr_addr;
  189. __le32 dr_value;
  190. __le32 ar_addr;
  191. __le32 ar_value;
  192. } __packed;
  193. struct qla4_83xx_reset_template {
  194. int seq_index;
  195. int seq_error;
  196. int array_index;
  197. uint32_t array[QLA83XX_MAX_RESET_SEQ_ENTRIES];
  198. uint8_t *buff;
  199. uint8_t *stop_offset;
  200. uint8_t *start_offset;
  201. uint8_t *init_offset;
  202. struct qla4_83xx_reset_template_hdr *hdr;
  203. uint8_t seq_end;
  204. uint8_t template_end;
  205. };
  206. /* POLLRD Entry */
  207. struct qla83xx_minidump_entry_pollrd {
  208. struct qla8xxx_minidump_entry_hdr h;
  209. uint32_t select_addr;
  210. uint32_t read_addr;
  211. uint32_t select_value;
  212. uint16_t select_value_stride;
  213. uint16_t op_count;
  214. uint32_t poll_wait;
  215. uint32_t poll_mask;
  216. uint32_t data_size;
  217. uint32_t rsvd_1;
  218. };
  219. /* RDMUX2 Entry */
  220. struct qla83xx_minidump_entry_rdmux2 {
  221. struct qla8xxx_minidump_entry_hdr h;
  222. uint32_t select_addr_1;
  223. uint32_t select_addr_2;
  224. uint32_t select_value_1;
  225. uint32_t select_value_2;
  226. uint32_t op_count;
  227. uint32_t select_value_mask;
  228. uint32_t read_addr;
  229. uint8_t select_value_stride;
  230. uint8_t data_size;
  231. uint8_t rsvd[2];
  232. };
  233. /* POLLRDMWR Entry */
  234. struct qla83xx_minidump_entry_pollrdmwr {
  235. struct qla8xxx_minidump_entry_hdr h;
  236. uint32_t addr_1;
  237. uint32_t addr_2;
  238. uint32_t value_1;
  239. uint32_t value_2;
  240. uint32_t poll_wait;
  241. uint32_t poll_mask;
  242. uint32_t modify_mask;
  243. uint32_t data_size;
  244. };
  245. /* IDC additional information */
  246. struct qla4_83xx_idc_information {
  247. uint32_t request_desc; /* IDC request descriptor */
  248. uint32_t info1; /* IDC additional info */
  249. uint32_t info2; /* IDC additional info */
  250. uint32_t info3; /* IDC additional info */
  251. };
  252. #endif