pm8001_hwi.c 151 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.signature = pm8001_mr32(address, 0x00);
  53. pm8001_ha->main_cfg_tbl.interface_rev = pm8001_mr32(address, 0x04);
  54. pm8001_ha->main_cfg_tbl.firmware_rev = pm8001_mr32(address, 0x08);
  55. pm8001_ha->main_cfg_tbl.max_out_io = pm8001_mr32(address, 0x0C);
  56. pm8001_ha->main_cfg_tbl.max_sgl = pm8001_mr32(address, 0x10);
  57. pm8001_ha->main_cfg_tbl.ctrl_cap_flag = pm8001_mr32(address, 0x14);
  58. pm8001_ha->main_cfg_tbl.gst_offset = pm8001_mr32(address, 0x18);
  59. pm8001_ha->main_cfg_tbl.inbound_queue_offset =
  60. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  61. pm8001_ha->main_cfg_tbl.outbound_queue_offset =
  62. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  63. pm8001_ha->main_cfg_tbl.hda_mode_flag =
  64. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  65. /* read analog Setting offset from the configuration table */
  66. pm8001_ha->main_cfg_tbl.anolog_setup_table_offset =
  67. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  68. /* read Error Dump Offset and Length */
  69. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset0 =
  70. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  71. pm8001_ha->main_cfg_tbl.fatal_err_dump_length0 =
  72. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  73. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset1 =
  74. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  75. pm8001_ha->main_cfg_tbl.fatal_err_dump_length1 =
  76. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  77. }
  78. /**
  79. * read_general_status_table - read the general status table and save it.
  80. * @pm8001_ha: our hba card information
  81. */
  82. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  83. {
  84. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  85. pm8001_ha->gs_tbl.gst_len_mpistate = pm8001_mr32(address, 0x00);
  86. pm8001_ha->gs_tbl.iq_freeze_state0 = pm8001_mr32(address, 0x04);
  87. pm8001_ha->gs_tbl.iq_freeze_state1 = pm8001_mr32(address, 0x08);
  88. pm8001_ha->gs_tbl.msgu_tcnt = pm8001_mr32(address, 0x0C);
  89. pm8001_ha->gs_tbl.iop_tcnt = pm8001_mr32(address, 0x10);
  90. pm8001_ha->gs_tbl.reserved = pm8001_mr32(address, 0x14);
  91. pm8001_ha->gs_tbl.phy_state[0] = pm8001_mr32(address, 0x18);
  92. pm8001_ha->gs_tbl.phy_state[1] = pm8001_mr32(address, 0x1C);
  93. pm8001_ha->gs_tbl.phy_state[2] = pm8001_mr32(address, 0x20);
  94. pm8001_ha->gs_tbl.phy_state[3] = pm8001_mr32(address, 0x24);
  95. pm8001_ha->gs_tbl.phy_state[4] = pm8001_mr32(address, 0x28);
  96. pm8001_ha->gs_tbl.phy_state[5] = pm8001_mr32(address, 0x2C);
  97. pm8001_ha->gs_tbl.phy_state[6] = pm8001_mr32(address, 0x30);
  98. pm8001_ha->gs_tbl.phy_state[7] = pm8001_mr32(address, 0x34);
  99. pm8001_ha->gs_tbl.reserved1 = pm8001_mr32(address, 0x38);
  100. pm8001_ha->gs_tbl.reserved2 = pm8001_mr32(address, 0x3C);
  101. pm8001_ha->gs_tbl.reserved3 = pm8001_mr32(address, 0x40);
  102. pm8001_ha->gs_tbl.recover_err_info[0] = pm8001_mr32(address, 0x44);
  103. pm8001_ha->gs_tbl.recover_err_info[1] = pm8001_mr32(address, 0x48);
  104. pm8001_ha->gs_tbl.recover_err_info[2] = pm8001_mr32(address, 0x4C);
  105. pm8001_ha->gs_tbl.recover_err_info[3] = pm8001_mr32(address, 0x50);
  106. pm8001_ha->gs_tbl.recover_err_info[4] = pm8001_mr32(address, 0x54);
  107. pm8001_ha->gs_tbl.recover_err_info[5] = pm8001_mr32(address, 0x58);
  108. pm8001_ha->gs_tbl.recover_err_info[6] = pm8001_mr32(address, 0x5C);
  109. pm8001_ha->gs_tbl.recover_err_info[7] = pm8001_mr32(address, 0x60);
  110. }
  111. /**
  112. * read_inbnd_queue_table - read the inbound queue table and save it.
  113. * @pm8001_ha: our hba card information
  114. */
  115. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  116. {
  117. int inbQ_num = 1;
  118. int i;
  119. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  120. for (i = 0; i < inbQ_num; i++) {
  121. u32 offset = i * 0x20;
  122. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  123. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  124. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  125. pm8001_mr32(address, (offset + 0x18));
  126. }
  127. }
  128. /**
  129. * read_outbnd_queue_table - read the outbound queue table and save it.
  130. * @pm8001_ha: our hba card information
  131. */
  132. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  133. {
  134. int outbQ_num = 1;
  135. int i;
  136. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  137. for (i = 0; i < outbQ_num; i++) {
  138. u32 offset = i * 0x24;
  139. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  140. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  141. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  142. pm8001_mr32(address, (offset + 0x18));
  143. }
  144. }
  145. /**
  146. * init_default_table_values - init the default table.
  147. * @pm8001_ha: our hba card information
  148. */
  149. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  150. {
  151. int qn = 1;
  152. int i;
  153. u32 offsetib, offsetob;
  154. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  155. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  156. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd = 0;
  157. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3 = 0;
  158. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7 = 0;
  159. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3 = 0;
  160. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7 = 0;
  161. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3 = 0;
  162. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7 = 0;
  163. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  164. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  165. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  166. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  167. pm8001_ha->main_cfg_tbl.upper_event_log_addr =
  168. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  169. pm8001_ha->main_cfg_tbl.lower_event_log_addr =
  170. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  171. pm8001_ha->main_cfg_tbl.event_log_size = PM8001_EVENT_LOG_SIZE;
  172. pm8001_ha->main_cfg_tbl.event_log_option = 0x01;
  173. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr =
  174. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  175. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr =
  176. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  177. pm8001_ha->main_cfg_tbl.iop_event_log_size = PM8001_EVENT_LOG_SIZE;
  178. pm8001_ha->main_cfg_tbl.iop_event_log_option = 0x01;
  179. pm8001_ha->main_cfg_tbl.fatal_err_interrupt = 0x01;
  180. for (i = 0; i < qn; i++) {
  181. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  182. PM8001_MPI_QUEUE | (64 << 16) | (0x00<<30);
  183. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  184. pm8001_ha->memoryMap.region[IB].phys_addr_hi;
  185. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  186. pm8001_ha->memoryMap.region[IB].phys_addr_lo;
  187. pm8001_ha->inbnd_q_tbl[i].base_virt =
  188. (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
  189. pm8001_ha->inbnd_q_tbl[i].total_length =
  190. pm8001_ha->memoryMap.region[IB].total_len;
  191. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  192. pm8001_ha->memoryMap.region[CI].phys_addr_hi;
  193. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  194. pm8001_ha->memoryMap.region[CI].phys_addr_lo;
  195. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  196. pm8001_ha->memoryMap.region[CI].virt_ptr;
  197. offsetib = i * 0x20;
  198. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  199. get_pci_bar_index(pm8001_mr32(addressib,
  200. (offsetib + 0x14)));
  201. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  202. pm8001_mr32(addressib, (offsetib + 0x18));
  203. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  204. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  205. }
  206. for (i = 0; i < qn; i++) {
  207. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  208. PM8001_MPI_QUEUE | (64 << 16) | (0x01<<30);
  209. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  210. pm8001_ha->memoryMap.region[OB].phys_addr_hi;
  211. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  212. pm8001_ha->memoryMap.region[OB].phys_addr_lo;
  213. pm8001_ha->outbnd_q_tbl[i].base_virt =
  214. (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
  215. pm8001_ha->outbnd_q_tbl[i].total_length =
  216. pm8001_ha->memoryMap.region[OB].total_len;
  217. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  218. pm8001_ha->memoryMap.region[PI].phys_addr_hi;
  219. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  220. pm8001_ha->memoryMap.region[PI].phys_addr_lo;
  221. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  222. 0 | (10 << 16) | (0 << 24);
  223. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  224. pm8001_ha->memoryMap.region[PI].virt_ptr;
  225. offsetob = i * 0x24;
  226. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  227. get_pci_bar_index(pm8001_mr32(addressob,
  228. offsetob + 0x14));
  229. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  230. pm8001_mr32(addressob, (offsetob + 0x18));
  231. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  232. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  233. }
  234. }
  235. /**
  236. * update_main_config_table - update the main default table to the HBA.
  237. * @pm8001_ha: our hba card information
  238. */
  239. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  240. {
  241. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  242. pm8001_mw32(address, 0x24,
  243. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd);
  244. pm8001_mw32(address, 0x28,
  245. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3);
  246. pm8001_mw32(address, 0x2C,
  247. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7);
  248. pm8001_mw32(address, 0x30,
  249. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3);
  250. pm8001_mw32(address, 0x34,
  251. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7);
  252. pm8001_mw32(address, 0x38,
  253. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3);
  254. pm8001_mw32(address, 0x3C,
  255. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7);
  256. pm8001_mw32(address, 0x40,
  257. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3);
  258. pm8001_mw32(address, 0x44,
  259. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7);
  260. pm8001_mw32(address, 0x48,
  261. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3);
  262. pm8001_mw32(address, 0x4C,
  263. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7);
  264. pm8001_mw32(address, 0x50,
  265. pm8001_ha->main_cfg_tbl.upper_event_log_addr);
  266. pm8001_mw32(address, 0x54,
  267. pm8001_ha->main_cfg_tbl.lower_event_log_addr);
  268. pm8001_mw32(address, 0x58, pm8001_ha->main_cfg_tbl.event_log_size);
  269. pm8001_mw32(address, 0x5C, pm8001_ha->main_cfg_tbl.event_log_option);
  270. pm8001_mw32(address, 0x60,
  271. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr);
  272. pm8001_mw32(address, 0x64,
  273. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr);
  274. pm8001_mw32(address, 0x68, pm8001_ha->main_cfg_tbl.iop_event_log_size);
  275. pm8001_mw32(address, 0x6C,
  276. pm8001_ha->main_cfg_tbl.iop_event_log_option);
  277. pm8001_mw32(address, 0x70,
  278. pm8001_ha->main_cfg_tbl.fatal_err_interrupt);
  279. }
  280. /**
  281. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  282. * @pm8001_ha: our hba card information
  283. */
  284. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  285. int number)
  286. {
  287. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  288. u16 offset = number * 0x20;
  289. pm8001_mw32(address, offset + 0x00,
  290. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  291. pm8001_mw32(address, offset + 0x04,
  292. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  293. pm8001_mw32(address, offset + 0x08,
  294. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  295. pm8001_mw32(address, offset + 0x0C,
  296. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  297. pm8001_mw32(address, offset + 0x10,
  298. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  299. }
  300. /**
  301. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  302. * @pm8001_ha: our hba card information
  303. */
  304. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  305. int number)
  306. {
  307. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  308. u16 offset = number * 0x24;
  309. pm8001_mw32(address, offset + 0x00,
  310. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  311. pm8001_mw32(address, offset + 0x04,
  312. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  313. pm8001_mw32(address, offset + 0x08,
  314. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  315. pm8001_mw32(address, offset + 0x0C,
  316. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  317. pm8001_mw32(address, offset + 0x10,
  318. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  319. pm8001_mw32(address, offset + 0x1C,
  320. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  321. }
  322. /**
  323. * pm8001_bar4_shift - function is called to shift BAR base address
  324. * @pm8001_ha : our hba card infomation
  325. * @shiftValue : shifting value in memory bar.
  326. */
  327. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  328. {
  329. u32 regVal;
  330. unsigned long start;
  331. /* program the inbound AXI translation Lower Address */
  332. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  333. /* confirm the setting is written */
  334. start = jiffies + HZ; /* 1 sec */
  335. do {
  336. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  337. } while ((regVal != shiftValue) && time_before(jiffies, start));
  338. if (regVal != shiftValue) {
  339. PM8001_INIT_DBG(pm8001_ha,
  340. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  341. " = 0x%x\n", regVal));
  342. return -1;
  343. }
  344. return 0;
  345. }
  346. /**
  347. * mpi_set_phys_g3_with_ssc
  348. * @pm8001_ha: our hba card information
  349. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  350. */
  351. static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
  352. u32 SSCbit)
  353. {
  354. u32 value, offset, i;
  355. unsigned long flags;
  356. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  357. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  358. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  359. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  360. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  361. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  362. #define SNW3_PHY_CAPABILITIES_PARITY 31
  363. /*
  364. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  365. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  366. */
  367. spin_lock_irqsave(&pm8001_ha->lock, flags);
  368. if (-1 == pm8001_bar4_shift(pm8001_ha,
  369. SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
  370. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  371. return;
  372. }
  373. for (i = 0; i < 4; i++) {
  374. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  375. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  376. }
  377. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  378. if (-1 == pm8001_bar4_shift(pm8001_ha,
  379. SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
  380. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  381. return;
  382. }
  383. for (i = 4; i < 8; i++) {
  384. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  385. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  386. }
  387. /*************************************************************
  388. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  389. Device MABC SMOD0 Controls
  390. Address: (via MEMBASE-III):
  391. Using shifted destination address 0x0_0000: with Offset 0xD8
  392. 31:28 R/W Reserved Do not change
  393. 27:24 R/W SAS_SMOD_SPRDUP 0000
  394. 23:20 R/W SAS_SMOD_SPRDDN 0000
  395. 19:0 R/W Reserved Do not change
  396. Upon power-up this register will read as 0x8990c016,
  397. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  398. so that the written value will be 0x8090c016.
  399. This will ensure only down-spreading SSC is enabled on the SPC.
  400. *************************************************************/
  401. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  402. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  403. /*set the shifted destination address to 0x0 to avoid error operation */
  404. pm8001_bar4_shift(pm8001_ha, 0x0);
  405. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  406. return;
  407. }
  408. /**
  409. * mpi_set_open_retry_interval_reg
  410. * @pm8001_ha: our hba card information
  411. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  412. */
  413. static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  414. u32 interval)
  415. {
  416. u32 offset;
  417. u32 value;
  418. u32 i;
  419. unsigned long flags;
  420. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  421. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  422. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  423. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  424. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  425. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  426. spin_lock_irqsave(&pm8001_ha->lock, flags);
  427. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  428. if (-1 == pm8001_bar4_shift(pm8001_ha,
  429. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
  430. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  431. return;
  432. }
  433. for (i = 0; i < 4; i++) {
  434. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  435. pm8001_cw32(pm8001_ha, 2, offset, value);
  436. }
  437. if (-1 == pm8001_bar4_shift(pm8001_ha,
  438. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
  439. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  440. return;
  441. }
  442. for (i = 4; i < 8; i++) {
  443. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  444. pm8001_cw32(pm8001_ha, 2, offset, value);
  445. }
  446. /*set the shifted destination address to 0x0 to avoid error operation */
  447. pm8001_bar4_shift(pm8001_ha, 0x0);
  448. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  449. return;
  450. }
  451. /**
  452. * mpi_init_check - check firmware initialization status.
  453. * @pm8001_ha: our hba card information
  454. */
  455. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  456. {
  457. u32 max_wait_count;
  458. u32 value;
  459. u32 gst_len_mpistate;
  460. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  461. table is updated */
  462. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  463. /* wait until Inbound DoorBell Clear Register toggled */
  464. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  465. do {
  466. udelay(1);
  467. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  468. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  469. } while ((value != 0) && (--max_wait_count));
  470. if (!max_wait_count)
  471. return -1;
  472. /* check the MPI-State for initialization */
  473. gst_len_mpistate =
  474. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  475. GST_GSTLEN_MPIS_OFFSET);
  476. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  477. return -1;
  478. /* check MPI Initialization error */
  479. gst_len_mpistate = gst_len_mpistate >> 16;
  480. if (0x0000 != gst_len_mpistate)
  481. return -1;
  482. return 0;
  483. }
  484. /**
  485. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  486. * @pm8001_ha: our hba card information
  487. */
  488. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  489. {
  490. u32 value, value1;
  491. u32 max_wait_count;
  492. /* check error state */
  493. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  494. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  495. /* check AAP error */
  496. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  497. /* error state */
  498. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  499. return -1;
  500. }
  501. /* check IOP error */
  502. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  503. /* error state */
  504. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  505. return -1;
  506. }
  507. /* bit 4-31 of scratch pad1 should be zeros if it is not
  508. in error state*/
  509. if (value & SCRATCH_PAD1_STATE_MASK) {
  510. /* error case */
  511. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  512. return -1;
  513. }
  514. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  515. in error state */
  516. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  517. /* error case */
  518. return -1;
  519. }
  520. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  521. /* wait until scratch pad 1 and 2 registers in ready state */
  522. do {
  523. udelay(1);
  524. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  525. & SCRATCH_PAD1_RDY;
  526. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  527. & SCRATCH_PAD2_RDY;
  528. if ((--max_wait_count) == 0)
  529. return -1;
  530. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  531. return 0;
  532. }
  533. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  534. {
  535. void __iomem *base_addr;
  536. u32 value;
  537. u32 offset;
  538. u32 pcibar;
  539. u32 pcilogic;
  540. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  541. offset = value & 0x03FFFFFF;
  542. PM8001_INIT_DBG(pm8001_ha,
  543. pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
  544. pcilogic = (value & 0xFC000000) >> 26;
  545. pcibar = get_pci_bar_index(pcilogic);
  546. PM8001_INIT_DBG(pm8001_ha,
  547. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  548. pm8001_ha->main_cfg_tbl_addr = base_addr =
  549. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  550. pm8001_ha->general_stat_tbl_addr =
  551. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  552. pm8001_ha->inbnd_q_tbl_addr =
  553. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  554. pm8001_ha->outbnd_q_tbl_addr =
  555. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  556. }
  557. /**
  558. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  559. * @pm8001_ha: our hba card information
  560. */
  561. static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  562. {
  563. /* check the firmware status */
  564. if (-1 == check_fw_ready(pm8001_ha)) {
  565. PM8001_FAIL_DBG(pm8001_ha,
  566. pm8001_printk("Firmware is not ready!\n"));
  567. return -EBUSY;
  568. }
  569. /* Initialize pci space address eg: mpi offset */
  570. init_pci_device_addresses(pm8001_ha);
  571. init_default_table_values(pm8001_ha);
  572. read_main_config_table(pm8001_ha);
  573. read_general_status_table(pm8001_ha);
  574. read_inbnd_queue_table(pm8001_ha);
  575. read_outbnd_queue_table(pm8001_ha);
  576. /* update main config table ,inbound table and outbound table */
  577. update_main_config_table(pm8001_ha);
  578. update_inbnd_queue_table(pm8001_ha, 0);
  579. update_outbnd_queue_table(pm8001_ha, 0);
  580. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  581. /* 7->130ms, 34->500ms, 119->1.5s */
  582. mpi_set_open_retry_interval_reg(pm8001_ha, 119);
  583. /* notify firmware update finished and check initialization status */
  584. if (0 == mpi_init_check(pm8001_ha)) {
  585. PM8001_INIT_DBG(pm8001_ha,
  586. pm8001_printk("MPI initialize successful!\n"));
  587. } else
  588. return -EBUSY;
  589. /*This register is a 16-bit timer with a resolution of 1us. This is the
  590. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  591. Zero is not a valid value. A value of 1 in the register will cause the
  592. interrupts to be normal. A value greater than 1 will cause coalescing
  593. delays.*/
  594. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  595. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  596. return 0;
  597. }
  598. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  599. {
  600. u32 max_wait_count;
  601. u32 value;
  602. u32 gst_len_mpistate;
  603. init_pci_device_addresses(pm8001_ha);
  604. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  605. table is stop */
  606. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  607. /* wait until Inbound DoorBell Clear Register toggled */
  608. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  609. do {
  610. udelay(1);
  611. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  612. value &= SPC_MSGU_CFG_TABLE_RESET;
  613. } while ((value != 0) && (--max_wait_count));
  614. if (!max_wait_count) {
  615. PM8001_FAIL_DBG(pm8001_ha,
  616. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  617. return -1;
  618. }
  619. /* check the MPI-State for termination in progress */
  620. /* wait until Inbound DoorBell Clear Register toggled */
  621. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  622. do {
  623. udelay(1);
  624. gst_len_mpistate =
  625. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  626. GST_GSTLEN_MPIS_OFFSET);
  627. if (GST_MPI_STATE_UNINIT ==
  628. (gst_len_mpistate & GST_MPI_STATE_MASK))
  629. break;
  630. } while (--max_wait_count);
  631. if (!max_wait_count) {
  632. PM8001_FAIL_DBG(pm8001_ha,
  633. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  634. gst_len_mpistate & GST_MPI_STATE_MASK));
  635. return -1;
  636. }
  637. return 0;
  638. }
  639. /**
  640. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  641. * @pm8001_ha: our hba card information
  642. */
  643. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  644. {
  645. u32 regVal, regVal1, regVal2;
  646. if (mpi_uninit_check(pm8001_ha) != 0) {
  647. PM8001_FAIL_DBG(pm8001_ha,
  648. pm8001_printk("MPI state is not ready\n"));
  649. return -1;
  650. }
  651. /* read the scratch pad 2 register bit 2 */
  652. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  653. & SCRATCH_PAD2_FWRDY_RST;
  654. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  655. PM8001_INIT_DBG(pm8001_ha,
  656. pm8001_printk("Firmware is ready for reset .\n"));
  657. } else {
  658. unsigned long flags;
  659. /* Trigger NMI twice via RB6 */
  660. spin_lock_irqsave(&pm8001_ha->lock, flags);
  661. if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  662. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  663. PM8001_FAIL_DBG(pm8001_ha,
  664. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  665. RB6_ACCESS_REG));
  666. return -1;
  667. }
  668. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  669. RB6_MAGIC_NUMBER_RST);
  670. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  671. /* wait for 100 ms */
  672. mdelay(100);
  673. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  674. SCRATCH_PAD2_FWRDY_RST;
  675. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  676. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  677. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  678. PM8001_FAIL_DBG(pm8001_ha,
  679. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  680. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  681. regVal1, regVal2));
  682. PM8001_FAIL_DBG(pm8001_ha,
  683. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  684. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  685. PM8001_FAIL_DBG(pm8001_ha,
  686. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  687. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  688. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  689. return -1;
  690. }
  691. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  692. }
  693. return 0;
  694. }
  695. /**
  696. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  697. * the FW register status to the originated status.
  698. * @pm8001_ha: our hba card information
  699. * @signature: signature in host scratch pad0 register.
  700. */
  701. static int
  702. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
  703. {
  704. u32 regVal, toggleVal;
  705. u32 max_wait_count;
  706. u32 regVal1, regVal2, regVal3;
  707. unsigned long flags;
  708. /* step1: Check FW is ready for soft reset */
  709. if (soft_reset_ready_check(pm8001_ha) != 0) {
  710. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  711. return -1;
  712. }
  713. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  714. value to clear */
  715. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  716. spin_lock_irqsave(&pm8001_ha->lock, flags);
  717. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  718. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  719. PM8001_FAIL_DBG(pm8001_ha,
  720. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  721. MBIC_AAP1_ADDR_BASE));
  722. return -1;
  723. }
  724. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  725. PM8001_INIT_DBG(pm8001_ha,
  726. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  727. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  728. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  729. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  730. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  731. PM8001_FAIL_DBG(pm8001_ha,
  732. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  733. MBIC_IOP_ADDR_BASE));
  734. return -1;
  735. }
  736. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  737. PM8001_INIT_DBG(pm8001_ha,
  738. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  739. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  740. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  741. PM8001_INIT_DBG(pm8001_ha,
  742. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  743. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  744. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  745. PM8001_INIT_DBG(pm8001_ha,
  746. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  747. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  748. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  749. PM8001_INIT_DBG(pm8001_ha,
  750. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  751. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  752. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  753. PM8001_INIT_DBG(pm8001_ha,
  754. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  755. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  756. /* read the scratch pad 1 register bit 2 */
  757. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  758. & SCRATCH_PAD1_RST;
  759. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  760. /* set signature in host scratch pad0 register to tell SPC that the
  761. host performs the soft reset */
  762. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  763. /* read required registers for confirmming */
  764. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  765. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  766. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  767. PM8001_FAIL_DBG(pm8001_ha,
  768. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  769. GSM_ADDR_BASE));
  770. return -1;
  771. }
  772. PM8001_INIT_DBG(pm8001_ha,
  773. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  774. " Reset = 0x%x\n",
  775. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  776. /* step 3: host read GSM Configuration and Reset register */
  777. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  778. /* Put those bits to low */
  779. /* GSM XCBI offset = 0x70 0000
  780. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  781. 0x00 Bit 12 QSSP_SW_RSTB 1
  782. 0x00 Bit 11 RAAE_SW_RSTB 1
  783. 0x00 Bit 9 RB_1_SW_RSTB 1
  784. 0x00 Bit 8 SM_SW_RSTB 1
  785. */
  786. regVal &= ~(0x00003b00);
  787. /* host write GSM Configuration and Reset register */
  788. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  789. PM8001_INIT_DBG(pm8001_ha,
  790. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  791. "Configuration and Reset is set to = 0x%x\n",
  792. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  793. /* step 4: */
  794. /* disable GSM - Read Address Parity Check */
  795. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  796. PM8001_INIT_DBG(pm8001_ha,
  797. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  798. "Enable = 0x%x\n", regVal1));
  799. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  800. PM8001_INIT_DBG(pm8001_ha,
  801. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  802. "is set to = 0x%x\n",
  803. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  804. /* disable GSM - Write Address Parity Check */
  805. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  806. PM8001_INIT_DBG(pm8001_ha,
  807. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  808. " Enable = 0x%x\n", regVal2));
  809. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  810. PM8001_INIT_DBG(pm8001_ha,
  811. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  812. "Enable is set to = 0x%x\n",
  813. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  814. /* disable GSM - Write Data Parity Check */
  815. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  816. PM8001_INIT_DBG(pm8001_ha,
  817. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  818. " Enable = 0x%x\n", regVal3));
  819. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  820. PM8001_INIT_DBG(pm8001_ha,
  821. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  822. "is set to = 0x%x\n",
  823. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  824. /* step 5: delay 10 usec */
  825. udelay(10);
  826. /* step 5-b: set GPIO-0 output control to tristate anyway */
  827. if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  828. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  829. PM8001_INIT_DBG(pm8001_ha,
  830. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  831. GPIO_ADDR_BASE));
  832. return -1;
  833. }
  834. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  835. PM8001_INIT_DBG(pm8001_ha,
  836. pm8001_printk("GPIO Output Control Register:"
  837. " = 0x%x\n", regVal));
  838. /* set GPIO-0 output control to tri-state */
  839. regVal &= 0xFFFFFFFC;
  840. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  841. /* Step 6: Reset the IOP and AAP1 */
  842. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  843. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  844. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  845. PM8001_FAIL_DBG(pm8001_ha,
  846. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  847. SPC_TOP_LEVEL_ADDR_BASE));
  848. return -1;
  849. }
  850. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  851. PM8001_INIT_DBG(pm8001_ha,
  852. pm8001_printk("Top Register before resetting IOP/AAP1"
  853. ":= 0x%x\n", regVal));
  854. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  855. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  856. /* step 7: Reset the BDMA/OSSP */
  857. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  858. PM8001_INIT_DBG(pm8001_ha,
  859. pm8001_printk("Top Register before resetting BDMA/OSSP"
  860. ": = 0x%x\n", regVal));
  861. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  862. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  863. /* step 8: delay 10 usec */
  864. udelay(10);
  865. /* step 9: bring the BDMA and OSSP out of reset */
  866. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  867. PM8001_INIT_DBG(pm8001_ha,
  868. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  869. ":= 0x%x\n", regVal));
  870. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  871. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  872. /* step 10: delay 10 usec */
  873. udelay(10);
  874. /* step 11: reads and sets the GSM Configuration and Reset Register */
  875. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  876. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  877. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  878. PM8001_FAIL_DBG(pm8001_ha,
  879. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  880. GSM_ADDR_BASE));
  881. return -1;
  882. }
  883. PM8001_INIT_DBG(pm8001_ha,
  884. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  885. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  886. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  887. /* Put those bits to high */
  888. /* GSM XCBI offset = 0x70 0000
  889. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  890. 0x00 Bit 12 QSSP_SW_RSTB 1
  891. 0x00 Bit 11 RAAE_SW_RSTB 1
  892. 0x00 Bit 9 RB_1_SW_RSTB 1
  893. 0x00 Bit 8 SM_SW_RSTB 1
  894. */
  895. regVal |= (GSM_CONFIG_RESET_VALUE);
  896. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  897. PM8001_INIT_DBG(pm8001_ha,
  898. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  899. " Configuration and Reset is set to = 0x%x\n",
  900. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  901. /* step 12: Restore GSM - Read Address Parity Check */
  902. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  903. /* just for debugging */
  904. PM8001_INIT_DBG(pm8001_ha,
  905. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  906. " = 0x%x\n", regVal));
  907. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  908. PM8001_INIT_DBG(pm8001_ha,
  909. pm8001_printk("GSM 0x700038 - Read Address Parity"
  910. " Check Enable is set to = 0x%x\n",
  911. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  912. /* Restore GSM - Write Address Parity Check */
  913. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  914. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  915. PM8001_INIT_DBG(pm8001_ha,
  916. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  917. " Enable is set to = 0x%x\n",
  918. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  919. /* Restore GSM - Write Data Parity Check */
  920. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  921. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  922. PM8001_INIT_DBG(pm8001_ha,
  923. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  924. "is set to = 0x%x\n",
  925. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  926. /* step 13: bring the IOP and AAP1 out of reset */
  927. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  928. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  929. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  930. PM8001_FAIL_DBG(pm8001_ha,
  931. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  932. SPC_TOP_LEVEL_ADDR_BASE));
  933. return -1;
  934. }
  935. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  936. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  937. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  938. /* step 14: delay 10 usec - Normal Mode */
  939. udelay(10);
  940. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  941. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  942. /* step 15 (Normal Mode): wait until scratch pad1 register
  943. bit 2 toggled */
  944. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  945. do {
  946. udelay(1);
  947. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  948. SCRATCH_PAD1_RST;
  949. } while ((regVal != toggleVal) && (--max_wait_count));
  950. if (!max_wait_count) {
  951. regVal = pm8001_cr32(pm8001_ha, 0,
  952. MSGU_SCRATCH_PAD_1);
  953. PM8001_FAIL_DBG(pm8001_ha,
  954. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  955. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  956. toggleVal, regVal));
  957. PM8001_FAIL_DBG(pm8001_ha,
  958. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  959. pm8001_cr32(pm8001_ha, 0,
  960. MSGU_SCRATCH_PAD_0)));
  961. PM8001_FAIL_DBG(pm8001_ha,
  962. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  963. pm8001_cr32(pm8001_ha, 0,
  964. MSGU_SCRATCH_PAD_2)));
  965. PM8001_FAIL_DBG(pm8001_ha,
  966. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  967. pm8001_cr32(pm8001_ha, 0,
  968. MSGU_SCRATCH_PAD_3)));
  969. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  970. return -1;
  971. }
  972. /* step 16 (Normal) - Clear ODMR and ODCR */
  973. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  974. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  975. /* step 17 (Normal Mode): wait for the FW and IOP to get
  976. ready - 1 sec timeout */
  977. /* Wait for the SPC Configuration Table to be ready */
  978. if (check_fw_ready(pm8001_ha) == -1) {
  979. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  980. /* return error if MPI Configuration Table not ready */
  981. PM8001_INIT_DBG(pm8001_ha,
  982. pm8001_printk("FW not ready SCRATCH_PAD1"
  983. " = 0x%x\n", regVal));
  984. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  985. /* return error if MPI Configuration Table not ready */
  986. PM8001_INIT_DBG(pm8001_ha,
  987. pm8001_printk("FW not ready SCRATCH_PAD2"
  988. " = 0x%x\n", regVal));
  989. PM8001_INIT_DBG(pm8001_ha,
  990. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  991. pm8001_cr32(pm8001_ha, 0,
  992. MSGU_SCRATCH_PAD_0)));
  993. PM8001_INIT_DBG(pm8001_ha,
  994. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  995. pm8001_cr32(pm8001_ha, 0,
  996. MSGU_SCRATCH_PAD_3)));
  997. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  998. return -1;
  999. }
  1000. }
  1001. pm8001_bar4_shift(pm8001_ha, 0);
  1002. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1003. PM8001_INIT_DBG(pm8001_ha,
  1004. pm8001_printk("SPC soft reset Complete\n"));
  1005. return 0;
  1006. }
  1007. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  1008. {
  1009. u32 i;
  1010. u32 regVal;
  1011. PM8001_INIT_DBG(pm8001_ha,
  1012. pm8001_printk("chip reset start\n"));
  1013. /* do SPC chip reset. */
  1014. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1015. regVal &= ~(SPC_REG_RESET_DEVICE);
  1016. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1017. /* delay 10 usec */
  1018. udelay(10);
  1019. /* bring chip reset out of reset */
  1020. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1021. regVal |= SPC_REG_RESET_DEVICE;
  1022. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1023. /* delay 10 usec */
  1024. udelay(10);
  1025. /* wait for 20 msec until the firmware gets reloaded */
  1026. i = 20;
  1027. do {
  1028. mdelay(1);
  1029. } while ((--i) != 0);
  1030. PM8001_INIT_DBG(pm8001_ha,
  1031. pm8001_printk("chip reset finished\n"));
  1032. }
  1033. /**
  1034. * pm8001_chip_iounmap - which maped when initialized.
  1035. * @pm8001_ha: our hba card information
  1036. */
  1037. static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1038. {
  1039. s8 bar, logical = 0;
  1040. for (bar = 0; bar < 6; bar++) {
  1041. /*
  1042. ** logical BARs for SPC:
  1043. ** bar 0 and 1 - logical BAR0
  1044. ** bar 2 and 3 - logical BAR1
  1045. ** bar4 - logical BAR2
  1046. ** bar5 - logical BAR3
  1047. ** Skip the appropriate assignments:
  1048. */
  1049. if ((bar == 1) || (bar == 3))
  1050. continue;
  1051. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1052. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1053. logical++;
  1054. }
  1055. }
  1056. }
  1057. /**
  1058. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1059. * @pm8001_ha: our hba card information
  1060. */
  1061. static void
  1062. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1063. {
  1064. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1065. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1066. }
  1067. /**
  1068. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1069. * @pm8001_ha: our hba card information
  1070. */
  1071. static void
  1072. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1073. {
  1074. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1075. }
  1076. /**
  1077. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1078. * @pm8001_ha: our hba card information
  1079. */
  1080. static void
  1081. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1082. u32 int_vec_idx)
  1083. {
  1084. u32 msi_index;
  1085. u32 value;
  1086. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1087. msi_index += MSIX_TABLE_BASE;
  1088. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1089. value = (1 << int_vec_idx);
  1090. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1091. }
  1092. /**
  1093. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1094. * @pm8001_ha: our hba card information
  1095. */
  1096. static void
  1097. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1098. u32 int_vec_idx)
  1099. {
  1100. u32 msi_index;
  1101. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1102. msi_index += MSIX_TABLE_BASE;
  1103. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1104. }
  1105. /**
  1106. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1107. * @pm8001_ha: our hba card information
  1108. */
  1109. static void
  1110. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1111. {
  1112. #ifdef PM8001_USE_MSIX
  1113. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1114. return;
  1115. #endif
  1116. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1117. }
  1118. /**
  1119. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1120. * @pm8001_ha: our hba card information
  1121. */
  1122. static void
  1123. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1124. {
  1125. #ifdef PM8001_USE_MSIX
  1126. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1127. return;
  1128. #endif
  1129. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1130. }
  1131. /**
  1132. * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
  1133. * @circularQ: the inbound queue we want to transfer to HBA.
  1134. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1135. * @messagePtr: the pointer to message.
  1136. */
  1137. static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1138. u16 messageSize, void **messagePtr)
  1139. {
  1140. u32 offset, consumer_index;
  1141. struct mpi_msg_hdr *msgHeader;
  1142. u8 bcCount = 1; /* only support single buffer */
  1143. /* Checks is the requested message size can be allocated in this queue*/
  1144. if (messageSize > 64) {
  1145. *messagePtr = NULL;
  1146. return -1;
  1147. }
  1148. /* Stores the new consumer index */
  1149. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1150. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1151. if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
  1152. le32_to_cpu(circularQ->consumer_index)) {
  1153. *messagePtr = NULL;
  1154. return -1;
  1155. }
  1156. /* get memory IOMB buffer address */
  1157. offset = circularQ->producer_idx * 64;
  1158. /* increment to next bcCount element */
  1159. circularQ->producer_idx = (circularQ->producer_idx + bcCount)
  1160. % PM8001_MPI_QUEUE;
  1161. /* Adds that distance to the base of the region virtual address plus
  1162. the message header size*/
  1163. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1164. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1165. return 0;
  1166. }
  1167. /**
  1168. * mpi_build_cmd- build the message queue for transfer, update the PI to FW
  1169. * to tell the fw to get this message from IOMB.
  1170. * @pm8001_ha: our hba card information
  1171. * @circularQ: the inbound queue we want to transfer to HBA.
  1172. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1173. * @payload: the command payload of each operation command.
  1174. */
  1175. static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1176. struct inbound_queue_table *circularQ,
  1177. u32 opCode, void *payload)
  1178. {
  1179. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1180. u32 responseQueue = 0;
  1181. void *pMessage;
  1182. if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
  1183. PM8001_IO_DBG(pm8001_ha,
  1184. pm8001_printk("No free mpi buffer\n"));
  1185. return -1;
  1186. }
  1187. BUG_ON(!payload);
  1188. /*Copy to the payload*/
  1189. memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
  1190. /*Build the header*/
  1191. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1192. | ((responseQueue & 0x3F) << 16)
  1193. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1194. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1195. /*Update the PI to the firmware*/
  1196. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1197. circularQ->pi_offset, circularQ->producer_idx);
  1198. PM8001_IO_DBG(pm8001_ha,
  1199. pm8001_printk("after PI= %d CI= %d\n", circularQ->producer_idx,
  1200. circularQ->consumer_index));
  1201. return 0;
  1202. }
  1203. static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1204. struct outbound_queue_table *circularQ, u8 bc)
  1205. {
  1206. u32 producer_index;
  1207. struct mpi_msg_hdr *msgHeader;
  1208. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1209. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1210. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1211. circularQ->consumer_idx * 64);
  1212. if (pOutBoundMsgHeader != msgHeader) {
  1213. PM8001_FAIL_DBG(pm8001_ha,
  1214. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1215. circularQ->consumer_idx, msgHeader));
  1216. /* Update the producer index from SPC */
  1217. producer_index = pm8001_read_32(circularQ->pi_virt);
  1218. circularQ->producer_index = cpu_to_le32(producer_index);
  1219. PM8001_FAIL_DBG(pm8001_ha,
  1220. pm8001_printk("consumer_idx = %d producer_index = %d"
  1221. "msgHeader = %p\n", circularQ->consumer_idx,
  1222. circularQ->producer_index, msgHeader));
  1223. return 0;
  1224. }
  1225. /* free the circular queue buffer elements associated with the message*/
  1226. circularQ->consumer_idx = (circularQ->consumer_idx + bc)
  1227. % PM8001_MPI_QUEUE;
  1228. /* update the CI of outbound queue */
  1229. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1230. circularQ->consumer_idx);
  1231. /* Update the producer index from SPC*/
  1232. producer_index = pm8001_read_32(circularQ->pi_virt);
  1233. circularQ->producer_index = cpu_to_le32(producer_index);
  1234. PM8001_IO_DBG(pm8001_ha,
  1235. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1236. circularQ->producer_index));
  1237. return 0;
  1238. }
  1239. /**
  1240. * mpi_msg_consume- get the MPI message from outbound queue message table.
  1241. * @pm8001_ha: our hba card information
  1242. * @circularQ: the outbound queue table.
  1243. * @messagePtr1: the message contents of this outbound message.
  1244. * @pBC: the message size.
  1245. */
  1246. static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1247. struct outbound_queue_table *circularQ,
  1248. void **messagePtr1, u8 *pBC)
  1249. {
  1250. struct mpi_msg_hdr *msgHeader;
  1251. __le32 msgHeader_tmp;
  1252. u32 header_tmp;
  1253. do {
  1254. /* If there are not-yet-delivered messages ... */
  1255. if (le32_to_cpu(circularQ->producer_index)
  1256. != circularQ->consumer_idx) {
  1257. /*Get the pointer to the circular queue buffer element*/
  1258. msgHeader = (struct mpi_msg_hdr *)
  1259. (circularQ->base_virt +
  1260. circularQ->consumer_idx * 64);
  1261. /* read header */
  1262. header_tmp = pm8001_read_32(msgHeader);
  1263. msgHeader_tmp = cpu_to_le32(header_tmp);
  1264. if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
  1265. if (OPC_OUB_SKIP_ENTRY !=
  1266. (le32_to_cpu(msgHeader_tmp) & 0xfff)) {
  1267. *messagePtr1 =
  1268. ((u8 *)msgHeader) +
  1269. sizeof(struct mpi_msg_hdr);
  1270. *pBC = (u8)((le32_to_cpu(msgHeader_tmp)
  1271. >> 24) & 0x1f);
  1272. PM8001_IO_DBG(pm8001_ha,
  1273. pm8001_printk(": CI=%d PI=%d "
  1274. "msgHeader=%x\n",
  1275. circularQ->consumer_idx,
  1276. circularQ->producer_index,
  1277. msgHeader_tmp));
  1278. return MPI_IO_STATUS_SUCCESS;
  1279. } else {
  1280. circularQ->consumer_idx =
  1281. (circularQ->consumer_idx +
  1282. ((le32_to_cpu(msgHeader_tmp)
  1283. >> 24) & 0x1f))
  1284. % PM8001_MPI_QUEUE;
  1285. msgHeader_tmp = 0;
  1286. pm8001_write_32(msgHeader, 0, 0);
  1287. /* update the CI of outbound queue */
  1288. pm8001_cw32(pm8001_ha,
  1289. circularQ->ci_pci_bar,
  1290. circularQ->ci_offset,
  1291. circularQ->consumer_idx);
  1292. }
  1293. } else {
  1294. circularQ->consumer_idx =
  1295. (circularQ->consumer_idx +
  1296. ((le32_to_cpu(msgHeader_tmp) >> 24) &
  1297. 0x1f)) % PM8001_MPI_QUEUE;
  1298. msgHeader_tmp = 0;
  1299. pm8001_write_32(msgHeader, 0, 0);
  1300. /* update the CI of outbound queue */
  1301. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1302. circularQ->ci_offset,
  1303. circularQ->consumer_idx);
  1304. return MPI_IO_STATUS_FAIL;
  1305. }
  1306. } else {
  1307. u32 producer_index;
  1308. void *pi_virt = circularQ->pi_virt;
  1309. /* Update the producer index from SPC */
  1310. producer_index = pm8001_read_32(pi_virt);
  1311. circularQ->producer_index = cpu_to_le32(producer_index);
  1312. }
  1313. } while (le32_to_cpu(circularQ->producer_index) !=
  1314. circularQ->consumer_idx);
  1315. /* while we don't have any more not-yet-delivered message */
  1316. /* report empty */
  1317. return MPI_IO_STATUS_BUSY;
  1318. }
  1319. static void pm8001_work_fn(struct work_struct *work)
  1320. {
  1321. struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
  1322. struct pm8001_device *pm8001_dev;
  1323. struct domain_device *dev;
  1324. /*
  1325. * So far, all users of this stash an associated structure here.
  1326. * If we get here, and this pointer is null, then the action
  1327. * was cancelled. This nullification happens when the device
  1328. * goes away.
  1329. */
  1330. pm8001_dev = pw->data; /* Most stash device structure */
  1331. if ((pm8001_dev == NULL)
  1332. || ((pw->handler != IO_XFER_ERROR_BREAK)
  1333. && (pm8001_dev->dev_type == NO_DEVICE))) {
  1334. kfree(pw);
  1335. return;
  1336. }
  1337. switch (pw->handler) {
  1338. case IO_XFER_ERROR_BREAK:
  1339. { /* This one stashes the sas_task instead */
  1340. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1341. u32 tag;
  1342. struct pm8001_ccb_info *ccb;
  1343. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1344. unsigned long flags, flags1;
  1345. struct task_status_struct *ts;
  1346. int i;
  1347. if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
  1348. break; /* Task still on lu */
  1349. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1350. spin_lock_irqsave(&t->task_state_lock, flags1);
  1351. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1352. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1353. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1354. break; /* Task got completed by another */
  1355. }
  1356. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1357. /* Search for a possible ccb that matches the task */
  1358. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1359. ccb = &pm8001_ha->ccb_info[i];
  1360. tag = ccb->ccb_tag;
  1361. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1362. break;
  1363. }
  1364. if (!ccb) {
  1365. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1366. break; /* Task got freed by another */
  1367. }
  1368. ts = &t->task_status;
  1369. ts->resp = SAS_TASK_COMPLETE;
  1370. /* Force the midlayer to retry */
  1371. ts->stat = SAS_QUEUE_FULL;
  1372. pm8001_dev = ccb->device;
  1373. if (pm8001_dev)
  1374. pm8001_dev->running_req--;
  1375. spin_lock_irqsave(&t->task_state_lock, flags1);
  1376. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1377. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1378. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1379. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1380. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1381. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
  1382. " done with event 0x%x resp 0x%x stat 0x%x but"
  1383. " aborted by upper layer!\n",
  1384. t, pw->handler, ts->resp, ts->stat));
  1385. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1386. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1387. } else {
  1388. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1389. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1390. mb();/* in order to force CPU ordering */
  1391. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1392. t->task_done(t);
  1393. }
  1394. } break;
  1395. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1396. { /* This one stashes the sas_task instead */
  1397. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1398. u32 tag;
  1399. struct pm8001_ccb_info *ccb;
  1400. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1401. unsigned long flags, flags1;
  1402. int i, ret = 0;
  1403. PM8001_IO_DBG(pm8001_ha,
  1404. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1405. ret = pm8001_query_task(t);
  1406. PM8001_IO_DBG(pm8001_ha,
  1407. switch (ret) {
  1408. case TMF_RESP_FUNC_SUCC:
  1409. pm8001_printk("...Task on lu\n");
  1410. break;
  1411. case TMF_RESP_FUNC_COMPLETE:
  1412. pm8001_printk("...Task NOT on lu\n");
  1413. break;
  1414. default:
  1415. pm8001_printk("...query task failed!!!\n");
  1416. break;
  1417. });
  1418. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1419. spin_lock_irqsave(&t->task_state_lock, flags1);
  1420. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1421. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1422. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1423. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1424. (void)pm8001_abort_task(t);
  1425. break; /* Task got completed by another */
  1426. }
  1427. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1428. /* Search for a possible ccb that matches the task */
  1429. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1430. ccb = &pm8001_ha->ccb_info[i];
  1431. tag = ccb->ccb_tag;
  1432. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1433. break;
  1434. }
  1435. if (!ccb) {
  1436. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1437. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1438. (void)pm8001_abort_task(t);
  1439. break; /* Task got freed by another */
  1440. }
  1441. pm8001_dev = ccb->device;
  1442. dev = pm8001_dev->sas_device;
  1443. switch (ret) {
  1444. case TMF_RESP_FUNC_SUCC: /* task on lu */
  1445. ccb->open_retry = 1; /* Snub completion */
  1446. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1447. ret = pm8001_abort_task(t);
  1448. ccb->open_retry = 0;
  1449. switch (ret) {
  1450. case TMF_RESP_FUNC_SUCC:
  1451. case TMF_RESP_FUNC_COMPLETE:
  1452. break;
  1453. default: /* device misbehavior */
  1454. ret = TMF_RESP_FUNC_FAILED;
  1455. PM8001_IO_DBG(pm8001_ha,
  1456. pm8001_printk("...Reset phy\n"));
  1457. pm8001_I_T_nexus_reset(dev);
  1458. break;
  1459. }
  1460. break;
  1461. case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
  1462. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1463. /* Do we need to abort the task locally? */
  1464. break;
  1465. default: /* device misbehavior */
  1466. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1467. ret = TMF_RESP_FUNC_FAILED;
  1468. PM8001_IO_DBG(pm8001_ha,
  1469. pm8001_printk("...Reset phy\n"));
  1470. pm8001_I_T_nexus_reset(dev);
  1471. }
  1472. if (ret == TMF_RESP_FUNC_FAILED)
  1473. t = NULL;
  1474. pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
  1475. PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
  1476. } break;
  1477. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1478. dev = pm8001_dev->sas_device;
  1479. pm8001_I_T_nexus_reset(dev);
  1480. break;
  1481. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1482. dev = pm8001_dev->sas_device;
  1483. pm8001_I_T_nexus_reset(dev);
  1484. break;
  1485. case IO_DS_IN_ERROR:
  1486. dev = pm8001_dev->sas_device;
  1487. pm8001_I_T_nexus_reset(dev);
  1488. break;
  1489. case IO_DS_NON_OPERATIONAL:
  1490. dev = pm8001_dev->sas_device;
  1491. pm8001_I_T_nexus_reset(dev);
  1492. break;
  1493. }
  1494. kfree(pw);
  1495. }
  1496. static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1497. int handler)
  1498. {
  1499. struct pm8001_work *pw;
  1500. int ret = 0;
  1501. pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
  1502. if (pw) {
  1503. pw->pm8001_ha = pm8001_ha;
  1504. pw->data = data;
  1505. pw->handler = handler;
  1506. INIT_WORK(&pw->work, pm8001_work_fn);
  1507. queue_work(pm8001_wq, &pw->work);
  1508. } else
  1509. ret = -ENOMEM;
  1510. return ret;
  1511. }
  1512. /**
  1513. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1514. * @pm8001_ha: our hba card information
  1515. * @piomb: the message contents of this outbound message.
  1516. *
  1517. * When FW has completed a ssp request for example a IO request, after it has
  1518. * filled the SG data with the data, it will trigger this event represent
  1519. * that he has finished the job,please check the coresponding buffer.
  1520. * So we will tell the caller who maybe waiting the result to tell upper layer
  1521. * that the task has been finished.
  1522. */
  1523. static void
  1524. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1525. {
  1526. struct sas_task *t;
  1527. struct pm8001_ccb_info *ccb;
  1528. unsigned long flags;
  1529. u32 status;
  1530. u32 param;
  1531. u32 tag;
  1532. struct ssp_completion_resp *psspPayload;
  1533. struct task_status_struct *ts;
  1534. struct ssp_response_iu *iu;
  1535. struct pm8001_device *pm8001_dev;
  1536. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1537. status = le32_to_cpu(psspPayload->status);
  1538. tag = le32_to_cpu(psspPayload->tag);
  1539. ccb = &pm8001_ha->ccb_info[tag];
  1540. if ((status == IO_ABORTED) && ccb->open_retry) {
  1541. /* Being completed by another */
  1542. ccb->open_retry = 0;
  1543. return;
  1544. }
  1545. pm8001_dev = ccb->device;
  1546. param = le32_to_cpu(psspPayload->param);
  1547. t = ccb->task;
  1548. if (status && status != IO_UNDERFLOW)
  1549. PM8001_FAIL_DBG(pm8001_ha,
  1550. pm8001_printk("sas IO status 0x%x\n", status));
  1551. if (unlikely(!t || !t->lldd_task || !t->dev))
  1552. return;
  1553. ts = &t->task_status;
  1554. switch (status) {
  1555. case IO_SUCCESS:
  1556. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1557. ",param = %d\n", param));
  1558. if (param == 0) {
  1559. ts->resp = SAS_TASK_COMPLETE;
  1560. ts->stat = SAM_STAT_GOOD;
  1561. } else {
  1562. ts->resp = SAS_TASK_COMPLETE;
  1563. ts->stat = SAS_PROTO_RESPONSE;
  1564. ts->residual = param;
  1565. iu = &psspPayload->ssp_resp_iu;
  1566. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1567. }
  1568. if (pm8001_dev)
  1569. pm8001_dev->running_req--;
  1570. break;
  1571. case IO_ABORTED:
  1572. PM8001_IO_DBG(pm8001_ha,
  1573. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1574. ts->resp = SAS_TASK_COMPLETE;
  1575. ts->stat = SAS_ABORTED_TASK;
  1576. break;
  1577. case IO_UNDERFLOW:
  1578. /* SSP Completion with error */
  1579. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1580. ",param = %d\n", param));
  1581. ts->resp = SAS_TASK_COMPLETE;
  1582. ts->stat = SAS_DATA_UNDERRUN;
  1583. ts->residual = param;
  1584. if (pm8001_dev)
  1585. pm8001_dev->running_req--;
  1586. break;
  1587. case IO_NO_DEVICE:
  1588. PM8001_IO_DBG(pm8001_ha,
  1589. pm8001_printk("IO_NO_DEVICE\n"));
  1590. ts->resp = SAS_TASK_UNDELIVERED;
  1591. ts->stat = SAS_PHY_DOWN;
  1592. break;
  1593. case IO_XFER_ERROR_BREAK:
  1594. PM8001_IO_DBG(pm8001_ha,
  1595. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1596. ts->resp = SAS_TASK_COMPLETE;
  1597. ts->stat = SAS_OPEN_REJECT;
  1598. /* Force the midlayer to retry */
  1599. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1600. break;
  1601. case IO_XFER_ERROR_PHY_NOT_READY:
  1602. PM8001_IO_DBG(pm8001_ha,
  1603. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1604. ts->resp = SAS_TASK_COMPLETE;
  1605. ts->stat = SAS_OPEN_REJECT;
  1606. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1607. break;
  1608. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1609. PM8001_IO_DBG(pm8001_ha,
  1610. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1611. ts->resp = SAS_TASK_COMPLETE;
  1612. ts->stat = SAS_OPEN_REJECT;
  1613. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1614. break;
  1615. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1616. PM8001_IO_DBG(pm8001_ha,
  1617. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1618. ts->resp = SAS_TASK_COMPLETE;
  1619. ts->stat = SAS_OPEN_REJECT;
  1620. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1621. break;
  1622. case IO_OPEN_CNX_ERROR_BREAK:
  1623. PM8001_IO_DBG(pm8001_ha,
  1624. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1625. ts->resp = SAS_TASK_COMPLETE;
  1626. ts->stat = SAS_OPEN_REJECT;
  1627. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1628. break;
  1629. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1630. PM8001_IO_DBG(pm8001_ha,
  1631. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1632. ts->resp = SAS_TASK_COMPLETE;
  1633. ts->stat = SAS_OPEN_REJECT;
  1634. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1635. if (!t->uldd_task)
  1636. pm8001_handle_event(pm8001_ha,
  1637. pm8001_dev,
  1638. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1639. break;
  1640. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1641. PM8001_IO_DBG(pm8001_ha,
  1642. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1643. ts->resp = SAS_TASK_COMPLETE;
  1644. ts->stat = SAS_OPEN_REJECT;
  1645. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1646. break;
  1647. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1648. PM8001_IO_DBG(pm8001_ha,
  1649. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1650. "NOT_SUPPORTED\n"));
  1651. ts->resp = SAS_TASK_COMPLETE;
  1652. ts->stat = SAS_OPEN_REJECT;
  1653. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1654. break;
  1655. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1656. PM8001_IO_DBG(pm8001_ha,
  1657. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1658. ts->resp = SAS_TASK_UNDELIVERED;
  1659. ts->stat = SAS_OPEN_REJECT;
  1660. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1661. break;
  1662. case IO_XFER_ERROR_NAK_RECEIVED:
  1663. PM8001_IO_DBG(pm8001_ha,
  1664. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1665. ts->resp = SAS_TASK_COMPLETE;
  1666. ts->stat = SAS_OPEN_REJECT;
  1667. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1668. break;
  1669. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1670. PM8001_IO_DBG(pm8001_ha,
  1671. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1672. ts->resp = SAS_TASK_COMPLETE;
  1673. ts->stat = SAS_NAK_R_ERR;
  1674. break;
  1675. case IO_XFER_ERROR_DMA:
  1676. PM8001_IO_DBG(pm8001_ha,
  1677. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1678. ts->resp = SAS_TASK_COMPLETE;
  1679. ts->stat = SAS_OPEN_REJECT;
  1680. break;
  1681. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1682. PM8001_IO_DBG(pm8001_ha,
  1683. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1684. ts->resp = SAS_TASK_COMPLETE;
  1685. ts->stat = SAS_OPEN_REJECT;
  1686. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1687. break;
  1688. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1689. PM8001_IO_DBG(pm8001_ha,
  1690. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1691. ts->resp = SAS_TASK_COMPLETE;
  1692. ts->stat = SAS_OPEN_REJECT;
  1693. break;
  1694. case IO_PORT_IN_RESET:
  1695. PM8001_IO_DBG(pm8001_ha,
  1696. pm8001_printk("IO_PORT_IN_RESET\n"));
  1697. ts->resp = SAS_TASK_COMPLETE;
  1698. ts->stat = SAS_OPEN_REJECT;
  1699. break;
  1700. case IO_DS_NON_OPERATIONAL:
  1701. PM8001_IO_DBG(pm8001_ha,
  1702. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1703. ts->resp = SAS_TASK_COMPLETE;
  1704. ts->stat = SAS_OPEN_REJECT;
  1705. if (!t->uldd_task)
  1706. pm8001_handle_event(pm8001_ha,
  1707. pm8001_dev,
  1708. IO_DS_NON_OPERATIONAL);
  1709. break;
  1710. case IO_DS_IN_RECOVERY:
  1711. PM8001_IO_DBG(pm8001_ha,
  1712. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1713. ts->resp = SAS_TASK_COMPLETE;
  1714. ts->stat = SAS_OPEN_REJECT;
  1715. break;
  1716. case IO_TM_TAG_NOT_FOUND:
  1717. PM8001_IO_DBG(pm8001_ha,
  1718. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1719. ts->resp = SAS_TASK_COMPLETE;
  1720. ts->stat = SAS_OPEN_REJECT;
  1721. break;
  1722. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1723. PM8001_IO_DBG(pm8001_ha,
  1724. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1725. ts->resp = SAS_TASK_COMPLETE;
  1726. ts->stat = SAS_OPEN_REJECT;
  1727. break;
  1728. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1729. PM8001_IO_DBG(pm8001_ha,
  1730. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1731. ts->resp = SAS_TASK_COMPLETE;
  1732. ts->stat = SAS_OPEN_REJECT;
  1733. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1734. break;
  1735. default:
  1736. PM8001_IO_DBG(pm8001_ha,
  1737. pm8001_printk("Unknown status 0x%x\n", status));
  1738. /* not allowed case. Therefore, return failed status */
  1739. ts->resp = SAS_TASK_COMPLETE;
  1740. ts->stat = SAS_OPEN_REJECT;
  1741. break;
  1742. }
  1743. PM8001_IO_DBG(pm8001_ha,
  1744. pm8001_printk("scsi_status = %x \n ",
  1745. psspPayload->ssp_resp_iu.status));
  1746. spin_lock_irqsave(&t->task_state_lock, flags);
  1747. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1748. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1749. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1750. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1751. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1752. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1753. " io_status 0x%x resp 0x%x "
  1754. "stat 0x%x but aborted by upper layer!\n",
  1755. t, status, ts->resp, ts->stat));
  1756. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1757. } else {
  1758. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1759. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1760. mb();/* in order to force CPU ordering */
  1761. t->task_done(t);
  1762. }
  1763. }
  1764. /*See the comments for mpi_ssp_completion */
  1765. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1766. {
  1767. struct sas_task *t;
  1768. unsigned long flags;
  1769. struct task_status_struct *ts;
  1770. struct pm8001_ccb_info *ccb;
  1771. struct pm8001_device *pm8001_dev;
  1772. struct ssp_event_resp *psspPayload =
  1773. (struct ssp_event_resp *)(piomb + 4);
  1774. u32 event = le32_to_cpu(psspPayload->event);
  1775. u32 tag = le32_to_cpu(psspPayload->tag);
  1776. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1777. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1778. ccb = &pm8001_ha->ccb_info[tag];
  1779. t = ccb->task;
  1780. pm8001_dev = ccb->device;
  1781. if (event)
  1782. PM8001_FAIL_DBG(pm8001_ha,
  1783. pm8001_printk("sas IO status 0x%x\n", event));
  1784. if (unlikely(!t || !t->lldd_task || !t->dev))
  1785. return;
  1786. ts = &t->task_status;
  1787. PM8001_IO_DBG(pm8001_ha,
  1788. pm8001_printk("port_id = %x,device_id = %x\n",
  1789. port_id, dev_id));
  1790. switch (event) {
  1791. case IO_OVERFLOW:
  1792. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1793. ts->resp = SAS_TASK_COMPLETE;
  1794. ts->stat = SAS_DATA_OVERRUN;
  1795. ts->residual = 0;
  1796. if (pm8001_dev)
  1797. pm8001_dev->running_req--;
  1798. break;
  1799. case IO_XFER_ERROR_BREAK:
  1800. PM8001_IO_DBG(pm8001_ha,
  1801. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1802. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1803. return;
  1804. case IO_XFER_ERROR_PHY_NOT_READY:
  1805. PM8001_IO_DBG(pm8001_ha,
  1806. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1807. ts->resp = SAS_TASK_COMPLETE;
  1808. ts->stat = SAS_OPEN_REJECT;
  1809. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1810. break;
  1811. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1812. PM8001_IO_DBG(pm8001_ha,
  1813. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1814. "_SUPPORTED\n"));
  1815. ts->resp = SAS_TASK_COMPLETE;
  1816. ts->stat = SAS_OPEN_REJECT;
  1817. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1818. break;
  1819. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1820. PM8001_IO_DBG(pm8001_ha,
  1821. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1822. ts->resp = SAS_TASK_COMPLETE;
  1823. ts->stat = SAS_OPEN_REJECT;
  1824. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1825. break;
  1826. case IO_OPEN_CNX_ERROR_BREAK:
  1827. PM8001_IO_DBG(pm8001_ha,
  1828. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1829. ts->resp = SAS_TASK_COMPLETE;
  1830. ts->stat = SAS_OPEN_REJECT;
  1831. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1832. break;
  1833. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1834. PM8001_IO_DBG(pm8001_ha,
  1835. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1836. ts->resp = SAS_TASK_COMPLETE;
  1837. ts->stat = SAS_OPEN_REJECT;
  1838. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1839. if (!t->uldd_task)
  1840. pm8001_handle_event(pm8001_ha,
  1841. pm8001_dev,
  1842. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1843. break;
  1844. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1845. PM8001_IO_DBG(pm8001_ha,
  1846. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1847. ts->resp = SAS_TASK_COMPLETE;
  1848. ts->stat = SAS_OPEN_REJECT;
  1849. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1850. break;
  1851. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1852. PM8001_IO_DBG(pm8001_ha,
  1853. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1854. "NOT_SUPPORTED\n"));
  1855. ts->resp = SAS_TASK_COMPLETE;
  1856. ts->stat = SAS_OPEN_REJECT;
  1857. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1858. break;
  1859. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1860. PM8001_IO_DBG(pm8001_ha,
  1861. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1862. ts->resp = SAS_TASK_COMPLETE;
  1863. ts->stat = SAS_OPEN_REJECT;
  1864. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1865. break;
  1866. case IO_XFER_ERROR_NAK_RECEIVED:
  1867. PM8001_IO_DBG(pm8001_ha,
  1868. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1869. ts->resp = SAS_TASK_COMPLETE;
  1870. ts->stat = SAS_OPEN_REJECT;
  1871. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1872. break;
  1873. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1874. PM8001_IO_DBG(pm8001_ha,
  1875. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1876. ts->resp = SAS_TASK_COMPLETE;
  1877. ts->stat = SAS_NAK_R_ERR;
  1878. break;
  1879. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1880. PM8001_IO_DBG(pm8001_ha,
  1881. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1882. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1883. return;
  1884. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1885. PM8001_IO_DBG(pm8001_ha,
  1886. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1887. ts->resp = SAS_TASK_COMPLETE;
  1888. ts->stat = SAS_DATA_OVERRUN;
  1889. break;
  1890. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1891. PM8001_IO_DBG(pm8001_ha,
  1892. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1893. ts->resp = SAS_TASK_COMPLETE;
  1894. ts->stat = SAS_DATA_OVERRUN;
  1895. break;
  1896. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1897. PM8001_IO_DBG(pm8001_ha,
  1898. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1899. ts->resp = SAS_TASK_COMPLETE;
  1900. ts->stat = SAS_DATA_OVERRUN;
  1901. break;
  1902. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1903. PM8001_IO_DBG(pm8001_ha,
  1904. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1905. ts->resp = SAS_TASK_COMPLETE;
  1906. ts->stat = SAS_DATA_OVERRUN;
  1907. break;
  1908. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1909. PM8001_IO_DBG(pm8001_ha,
  1910. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1911. ts->resp = SAS_TASK_COMPLETE;
  1912. ts->stat = SAS_DATA_OVERRUN;
  1913. break;
  1914. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1915. PM8001_IO_DBG(pm8001_ha,
  1916. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1917. ts->resp = SAS_TASK_COMPLETE;
  1918. ts->stat = SAS_DATA_OVERRUN;
  1919. break;
  1920. case IO_XFER_CMD_FRAME_ISSUED:
  1921. PM8001_IO_DBG(pm8001_ha,
  1922. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1923. return;
  1924. default:
  1925. PM8001_IO_DBG(pm8001_ha,
  1926. pm8001_printk("Unknown status 0x%x\n", event));
  1927. /* not allowed case. Therefore, return failed status */
  1928. ts->resp = SAS_TASK_COMPLETE;
  1929. ts->stat = SAS_DATA_OVERRUN;
  1930. break;
  1931. }
  1932. spin_lock_irqsave(&t->task_state_lock, flags);
  1933. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1934. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1935. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1936. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1937. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1938. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1939. " event 0x%x resp 0x%x "
  1940. "stat 0x%x but aborted by upper layer!\n",
  1941. t, event, ts->resp, ts->stat));
  1942. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1943. } else {
  1944. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1945. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1946. mb();/* in order to force CPU ordering */
  1947. t->task_done(t);
  1948. }
  1949. }
  1950. /*See the comments for mpi_ssp_completion */
  1951. static void
  1952. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1953. {
  1954. struct sas_task *t;
  1955. struct pm8001_ccb_info *ccb;
  1956. u32 param;
  1957. u32 status;
  1958. u32 tag;
  1959. struct sata_completion_resp *psataPayload;
  1960. struct task_status_struct *ts;
  1961. struct ata_task_resp *resp ;
  1962. u32 *sata_resp;
  1963. struct pm8001_device *pm8001_dev;
  1964. unsigned long flags;
  1965. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  1966. status = le32_to_cpu(psataPayload->status);
  1967. tag = le32_to_cpu(psataPayload->tag);
  1968. ccb = &pm8001_ha->ccb_info[tag];
  1969. param = le32_to_cpu(psataPayload->param);
  1970. t = ccb->task;
  1971. ts = &t->task_status;
  1972. pm8001_dev = ccb->device;
  1973. if (status)
  1974. PM8001_FAIL_DBG(pm8001_ha,
  1975. pm8001_printk("sata IO status 0x%x\n", status));
  1976. if (unlikely(!t || !t->lldd_task || !t->dev))
  1977. return;
  1978. switch (status) {
  1979. case IO_SUCCESS:
  1980. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  1981. if (param == 0) {
  1982. ts->resp = SAS_TASK_COMPLETE;
  1983. ts->stat = SAM_STAT_GOOD;
  1984. } else {
  1985. u8 len;
  1986. ts->resp = SAS_TASK_COMPLETE;
  1987. ts->stat = SAS_PROTO_RESPONSE;
  1988. ts->residual = param;
  1989. PM8001_IO_DBG(pm8001_ha,
  1990. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  1991. param));
  1992. sata_resp = &psataPayload->sata_resp[0];
  1993. resp = (struct ata_task_resp *)ts->buf;
  1994. if (t->ata_task.dma_xfer == 0 &&
  1995. t->data_dir == PCI_DMA_FROMDEVICE) {
  1996. len = sizeof(struct pio_setup_fis);
  1997. PM8001_IO_DBG(pm8001_ha,
  1998. pm8001_printk("PIO read len = %d\n", len));
  1999. } else if (t->ata_task.use_ncq) {
  2000. len = sizeof(struct set_dev_bits_fis);
  2001. PM8001_IO_DBG(pm8001_ha,
  2002. pm8001_printk("FPDMA len = %d\n", len));
  2003. } else {
  2004. len = sizeof(struct dev_to_host_fis);
  2005. PM8001_IO_DBG(pm8001_ha,
  2006. pm8001_printk("other len = %d\n", len));
  2007. }
  2008. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  2009. resp->frame_len = len;
  2010. memcpy(&resp->ending_fis[0], sata_resp, len);
  2011. ts->buf_valid_size = sizeof(*resp);
  2012. } else
  2013. PM8001_IO_DBG(pm8001_ha,
  2014. pm8001_printk("response to large\n"));
  2015. }
  2016. if (pm8001_dev)
  2017. pm8001_dev->running_req--;
  2018. break;
  2019. case IO_ABORTED:
  2020. PM8001_IO_DBG(pm8001_ha,
  2021. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  2022. ts->resp = SAS_TASK_COMPLETE;
  2023. ts->stat = SAS_ABORTED_TASK;
  2024. if (pm8001_dev)
  2025. pm8001_dev->running_req--;
  2026. break;
  2027. /* following cases are to do cases */
  2028. case IO_UNDERFLOW:
  2029. /* SATA Completion with error */
  2030. PM8001_IO_DBG(pm8001_ha,
  2031. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  2032. ts->resp = SAS_TASK_COMPLETE;
  2033. ts->stat = SAS_DATA_UNDERRUN;
  2034. ts->residual = param;
  2035. if (pm8001_dev)
  2036. pm8001_dev->running_req--;
  2037. break;
  2038. case IO_NO_DEVICE:
  2039. PM8001_IO_DBG(pm8001_ha,
  2040. pm8001_printk("IO_NO_DEVICE\n"));
  2041. ts->resp = SAS_TASK_UNDELIVERED;
  2042. ts->stat = SAS_PHY_DOWN;
  2043. break;
  2044. case IO_XFER_ERROR_BREAK:
  2045. PM8001_IO_DBG(pm8001_ha,
  2046. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2047. ts->resp = SAS_TASK_COMPLETE;
  2048. ts->stat = SAS_INTERRUPTED;
  2049. break;
  2050. case IO_XFER_ERROR_PHY_NOT_READY:
  2051. PM8001_IO_DBG(pm8001_ha,
  2052. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2053. ts->resp = SAS_TASK_COMPLETE;
  2054. ts->stat = SAS_OPEN_REJECT;
  2055. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2056. break;
  2057. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2058. PM8001_IO_DBG(pm8001_ha,
  2059. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2060. "_SUPPORTED\n"));
  2061. ts->resp = SAS_TASK_COMPLETE;
  2062. ts->stat = SAS_OPEN_REJECT;
  2063. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2064. break;
  2065. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2066. PM8001_IO_DBG(pm8001_ha,
  2067. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2068. ts->resp = SAS_TASK_COMPLETE;
  2069. ts->stat = SAS_OPEN_REJECT;
  2070. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2071. break;
  2072. case IO_OPEN_CNX_ERROR_BREAK:
  2073. PM8001_IO_DBG(pm8001_ha,
  2074. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2075. ts->resp = SAS_TASK_COMPLETE;
  2076. ts->stat = SAS_OPEN_REJECT;
  2077. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2078. break;
  2079. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2080. PM8001_IO_DBG(pm8001_ha,
  2081. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2082. ts->resp = SAS_TASK_COMPLETE;
  2083. ts->stat = SAS_DEV_NO_RESPONSE;
  2084. if (!t->uldd_task) {
  2085. pm8001_handle_event(pm8001_ha,
  2086. pm8001_dev,
  2087. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2088. ts->resp = SAS_TASK_UNDELIVERED;
  2089. ts->stat = SAS_QUEUE_FULL;
  2090. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2091. mb();/*in order to force CPU ordering*/
  2092. spin_unlock_irq(&pm8001_ha->lock);
  2093. t->task_done(t);
  2094. spin_lock_irq(&pm8001_ha->lock);
  2095. return;
  2096. }
  2097. break;
  2098. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2099. PM8001_IO_DBG(pm8001_ha,
  2100. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2101. ts->resp = SAS_TASK_UNDELIVERED;
  2102. ts->stat = SAS_OPEN_REJECT;
  2103. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2104. if (!t->uldd_task) {
  2105. pm8001_handle_event(pm8001_ha,
  2106. pm8001_dev,
  2107. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2108. ts->resp = SAS_TASK_UNDELIVERED;
  2109. ts->stat = SAS_QUEUE_FULL;
  2110. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2111. mb();/*ditto*/
  2112. spin_unlock_irq(&pm8001_ha->lock);
  2113. t->task_done(t);
  2114. spin_lock_irq(&pm8001_ha->lock);
  2115. return;
  2116. }
  2117. break;
  2118. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2119. PM8001_IO_DBG(pm8001_ha,
  2120. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2121. "NOT_SUPPORTED\n"));
  2122. ts->resp = SAS_TASK_COMPLETE;
  2123. ts->stat = SAS_OPEN_REJECT;
  2124. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2125. break;
  2126. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  2127. PM8001_IO_DBG(pm8001_ha,
  2128. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  2129. "_BUSY\n"));
  2130. ts->resp = SAS_TASK_COMPLETE;
  2131. ts->stat = SAS_DEV_NO_RESPONSE;
  2132. if (!t->uldd_task) {
  2133. pm8001_handle_event(pm8001_ha,
  2134. pm8001_dev,
  2135. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  2136. ts->resp = SAS_TASK_UNDELIVERED;
  2137. ts->stat = SAS_QUEUE_FULL;
  2138. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2139. mb();/* ditto*/
  2140. spin_unlock_irq(&pm8001_ha->lock);
  2141. t->task_done(t);
  2142. spin_lock_irq(&pm8001_ha->lock);
  2143. return;
  2144. }
  2145. break;
  2146. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2147. PM8001_IO_DBG(pm8001_ha,
  2148. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2149. ts->resp = SAS_TASK_COMPLETE;
  2150. ts->stat = SAS_OPEN_REJECT;
  2151. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2152. break;
  2153. case IO_XFER_ERROR_NAK_RECEIVED:
  2154. PM8001_IO_DBG(pm8001_ha,
  2155. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2156. ts->resp = SAS_TASK_COMPLETE;
  2157. ts->stat = SAS_NAK_R_ERR;
  2158. break;
  2159. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2160. PM8001_IO_DBG(pm8001_ha,
  2161. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2162. ts->resp = SAS_TASK_COMPLETE;
  2163. ts->stat = SAS_NAK_R_ERR;
  2164. break;
  2165. case IO_XFER_ERROR_DMA:
  2166. PM8001_IO_DBG(pm8001_ha,
  2167. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  2168. ts->resp = SAS_TASK_COMPLETE;
  2169. ts->stat = SAS_ABORTED_TASK;
  2170. break;
  2171. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  2172. PM8001_IO_DBG(pm8001_ha,
  2173. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  2174. ts->resp = SAS_TASK_UNDELIVERED;
  2175. ts->stat = SAS_DEV_NO_RESPONSE;
  2176. break;
  2177. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2178. PM8001_IO_DBG(pm8001_ha,
  2179. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2180. ts->resp = SAS_TASK_COMPLETE;
  2181. ts->stat = SAS_DATA_UNDERRUN;
  2182. break;
  2183. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2184. PM8001_IO_DBG(pm8001_ha,
  2185. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2186. ts->resp = SAS_TASK_COMPLETE;
  2187. ts->stat = SAS_OPEN_TO;
  2188. break;
  2189. case IO_PORT_IN_RESET:
  2190. PM8001_IO_DBG(pm8001_ha,
  2191. pm8001_printk("IO_PORT_IN_RESET\n"));
  2192. ts->resp = SAS_TASK_COMPLETE;
  2193. ts->stat = SAS_DEV_NO_RESPONSE;
  2194. break;
  2195. case IO_DS_NON_OPERATIONAL:
  2196. PM8001_IO_DBG(pm8001_ha,
  2197. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2198. ts->resp = SAS_TASK_COMPLETE;
  2199. ts->stat = SAS_DEV_NO_RESPONSE;
  2200. if (!t->uldd_task) {
  2201. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2202. IO_DS_NON_OPERATIONAL);
  2203. ts->resp = SAS_TASK_UNDELIVERED;
  2204. ts->stat = SAS_QUEUE_FULL;
  2205. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2206. mb();/*ditto*/
  2207. spin_unlock_irq(&pm8001_ha->lock);
  2208. t->task_done(t);
  2209. spin_lock_irq(&pm8001_ha->lock);
  2210. return;
  2211. }
  2212. break;
  2213. case IO_DS_IN_RECOVERY:
  2214. PM8001_IO_DBG(pm8001_ha,
  2215. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2216. ts->resp = SAS_TASK_COMPLETE;
  2217. ts->stat = SAS_DEV_NO_RESPONSE;
  2218. break;
  2219. case IO_DS_IN_ERROR:
  2220. PM8001_IO_DBG(pm8001_ha,
  2221. pm8001_printk("IO_DS_IN_ERROR\n"));
  2222. ts->resp = SAS_TASK_COMPLETE;
  2223. ts->stat = SAS_DEV_NO_RESPONSE;
  2224. if (!t->uldd_task) {
  2225. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2226. IO_DS_IN_ERROR);
  2227. ts->resp = SAS_TASK_UNDELIVERED;
  2228. ts->stat = SAS_QUEUE_FULL;
  2229. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2230. mb();/*ditto*/
  2231. spin_unlock_irq(&pm8001_ha->lock);
  2232. t->task_done(t);
  2233. spin_lock_irq(&pm8001_ha->lock);
  2234. return;
  2235. }
  2236. break;
  2237. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2238. PM8001_IO_DBG(pm8001_ha,
  2239. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2240. ts->resp = SAS_TASK_COMPLETE;
  2241. ts->stat = SAS_OPEN_REJECT;
  2242. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2243. default:
  2244. PM8001_IO_DBG(pm8001_ha,
  2245. pm8001_printk("Unknown status 0x%x\n", status));
  2246. /* not allowed case. Therefore, return failed status */
  2247. ts->resp = SAS_TASK_COMPLETE;
  2248. ts->stat = SAS_DEV_NO_RESPONSE;
  2249. break;
  2250. }
  2251. spin_lock_irqsave(&t->task_state_lock, flags);
  2252. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2253. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2254. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2255. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2256. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2257. PM8001_FAIL_DBG(pm8001_ha,
  2258. pm8001_printk("task 0x%p done with io_status 0x%x"
  2259. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2260. t, status, ts->resp, ts->stat));
  2261. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2262. } else if (t->uldd_task) {
  2263. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2264. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2265. mb();/* ditto */
  2266. spin_unlock_irq(&pm8001_ha->lock);
  2267. t->task_done(t);
  2268. spin_lock_irq(&pm8001_ha->lock);
  2269. } else if (!t->uldd_task) {
  2270. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2271. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2272. mb();/*ditto*/
  2273. spin_unlock_irq(&pm8001_ha->lock);
  2274. t->task_done(t);
  2275. spin_lock_irq(&pm8001_ha->lock);
  2276. }
  2277. }
  2278. /*See the comments for mpi_ssp_completion */
  2279. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2280. {
  2281. struct sas_task *t;
  2282. struct task_status_struct *ts;
  2283. struct pm8001_ccb_info *ccb;
  2284. struct pm8001_device *pm8001_dev;
  2285. struct sata_event_resp *psataPayload =
  2286. (struct sata_event_resp *)(piomb + 4);
  2287. u32 event = le32_to_cpu(psataPayload->event);
  2288. u32 tag = le32_to_cpu(psataPayload->tag);
  2289. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2290. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2291. unsigned long flags;
  2292. ccb = &pm8001_ha->ccb_info[tag];
  2293. t = ccb->task;
  2294. pm8001_dev = ccb->device;
  2295. if (event)
  2296. PM8001_FAIL_DBG(pm8001_ha,
  2297. pm8001_printk("sata IO status 0x%x\n", event));
  2298. if (unlikely(!t || !t->lldd_task || !t->dev))
  2299. return;
  2300. ts = &t->task_status;
  2301. PM8001_IO_DBG(pm8001_ha,
  2302. pm8001_printk("port_id = %x,device_id = %x\n",
  2303. port_id, dev_id));
  2304. switch (event) {
  2305. case IO_OVERFLOW:
  2306. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2307. ts->resp = SAS_TASK_COMPLETE;
  2308. ts->stat = SAS_DATA_OVERRUN;
  2309. ts->residual = 0;
  2310. if (pm8001_dev)
  2311. pm8001_dev->running_req--;
  2312. break;
  2313. case IO_XFER_ERROR_BREAK:
  2314. PM8001_IO_DBG(pm8001_ha,
  2315. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2316. ts->resp = SAS_TASK_COMPLETE;
  2317. ts->stat = SAS_INTERRUPTED;
  2318. break;
  2319. case IO_XFER_ERROR_PHY_NOT_READY:
  2320. PM8001_IO_DBG(pm8001_ha,
  2321. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2322. ts->resp = SAS_TASK_COMPLETE;
  2323. ts->stat = SAS_OPEN_REJECT;
  2324. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2325. break;
  2326. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2327. PM8001_IO_DBG(pm8001_ha,
  2328. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2329. "_SUPPORTED\n"));
  2330. ts->resp = SAS_TASK_COMPLETE;
  2331. ts->stat = SAS_OPEN_REJECT;
  2332. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2333. break;
  2334. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2335. PM8001_IO_DBG(pm8001_ha,
  2336. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2337. ts->resp = SAS_TASK_COMPLETE;
  2338. ts->stat = SAS_OPEN_REJECT;
  2339. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2340. break;
  2341. case IO_OPEN_CNX_ERROR_BREAK:
  2342. PM8001_IO_DBG(pm8001_ha,
  2343. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2344. ts->resp = SAS_TASK_COMPLETE;
  2345. ts->stat = SAS_OPEN_REJECT;
  2346. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2347. break;
  2348. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2349. PM8001_IO_DBG(pm8001_ha,
  2350. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2351. ts->resp = SAS_TASK_UNDELIVERED;
  2352. ts->stat = SAS_DEV_NO_RESPONSE;
  2353. if (!t->uldd_task) {
  2354. pm8001_handle_event(pm8001_ha,
  2355. pm8001_dev,
  2356. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2357. ts->resp = SAS_TASK_COMPLETE;
  2358. ts->stat = SAS_QUEUE_FULL;
  2359. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2360. mb();/*ditto*/
  2361. spin_unlock_irq(&pm8001_ha->lock);
  2362. t->task_done(t);
  2363. spin_lock_irq(&pm8001_ha->lock);
  2364. return;
  2365. }
  2366. break;
  2367. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2368. PM8001_IO_DBG(pm8001_ha,
  2369. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2370. ts->resp = SAS_TASK_UNDELIVERED;
  2371. ts->stat = SAS_OPEN_REJECT;
  2372. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2373. break;
  2374. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2375. PM8001_IO_DBG(pm8001_ha,
  2376. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2377. "NOT_SUPPORTED\n"));
  2378. ts->resp = SAS_TASK_COMPLETE;
  2379. ts->stat = SAS_OPEN_REJECT;
  2380. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2381. break;
  2382. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2383. PM8001_IO_DBG(pm8001_ha,
  2384. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2385. ts->resp = SAS_TASK_COMPLETE;
  2386. ts->stat = SAS_OPEN_REJECT;
  2387. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2388. break;
  2389. case IO_XFER_ERROR_NAK_RECEIVED:
  2390. PM8001_IO_DBG(pm8001_ha,
  2391. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2392. ts->resp = SAS_TASK_COMPLETE;
  2393. ts->stat = SAS_NAK_R_ERR;
  2394. break;
  2395. case IO_XFER_ERROR_PEER_ABORTED:
  2396. PM8001_IO_DBG(pm8001_ha,
  2397. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2398. ts->resp = SAS_TASK_COMPLETE;
  2399. ts->stat = SAS_NAK_R_ERR;
  2400. break;
  2401. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2402. PM8001_IO_DBG(pm8001_ha,
  2403. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2404. ts->resp = SAS_TASK_COMPLETE;
  2405. ts->stat = SAS_DATA_UNDERRUN;
  2406. break;
  2407. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2408. PM8001_IO_DBG(pm8001_ha,
  2409. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2410. ts->resp = SAS_TASK_COMPLETE;
  2411. ts->stat = SAS_OPEN_TO;
  2412. break;
  2413. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2414. PM8001_IO_DBG(pm8001_ha,
  2415. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2416. ts->resp = SAS_TASK_COMPLETE;
  2417. ts->stat = SAS_OPEN_TO;
  2418. break;
  2419. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2420. PM8001_IO_DBG(pm8001_ha,
  2421. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2422. ts->resp = SAS_TASK_COMPLETE;
  2423. ts->stat = SAS_OPEN_TO;
  2424. break;
  2425. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2426. PM8001_IO_DBG(pm8001_ha,
  2427. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2428. ts->resp = SAS_TASK_COMPLETE;
  2429. ts->stat = SAS_OPEN_TO;
  2430. break;
  2431. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2432. PM8001_IO_DBG(pm8001_ha,
  2433. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2434. ts->resp = SAS_TASK_COMPLETE;
  2435. ts->stat = SAS_OPEN_TO;
  2436. break;
  2437. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2438. PM8001_IO_DBG(pm8001_ha,
  2439. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2440. ts->resp = SAS_TASK_COMPLETE;
  2441. ts->stat = SAS_OPEN_TO;
  2442. break;
  2443. case IO_XFER_CMD_FRAME_ISSUED:
  2444. PM8001_IO_DBG(pm8001_ha,
  2445. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2446. break;
  2447. case IO_XFER_PIO_SETUP_ERROR:
  2448. PM8001_IO_DBG(pm8001_ha,
  2449. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2450. ts->resp = SAS_TASK_COMPLETE;
  2451. ts->stat = SAS_OPEN_TO;
  2452. break;
  2453. default:
  2454. PM8001_IO_DBG(pm8001_ha,
  2455. pm8001_printk("Unknown status 0x%x\n", event));
  2456. /* not allowed case. Therefore, return failed status */
  2457. ts->resp = SAS_TASK_COMPLETE;
  2458. ts->stat = SAS_OPEN_TO;
  2459. break;
  2460. }
  2461. spin_lock_irqsave(&t->task_state_lock, flags);
  2462. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2463. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2464. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2465. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2466. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2467. PM8001_FAIL_DBG(pm8001_ha,
  2468. pm8001_printk("task 0x%p done with io_status 0x%x"
  2469. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2470. t, event, ts->resp, ts->stat));
  2471. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2472. } else if (t->uldd_task) {
  2473. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2474. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2475. mb();/* ditto */
  2476. spin_unlock_irq(&pm8001_ha->lock);
  2477. t->task_done(t);
  2478. spin_lock_irq(&pm8001_ha->lock);
  2479. } else if (!t->uldd_task) {
  2480. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2481. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2482. mb();/*ditto*/
  2483. spin_unlock_irq(&pm8001_ha->lock);
  2484. t->task_done(t);
  2485. spin_lock_irq(&pm8001_ha->lock);
  2486. }
  2487. }
  2488. /*See the comments for mpi_ssp_completion */
  2489. static void
  2490. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2491. {
  2492. u32 param;
  2493. struct sas_task *t;
  2494. struct pm8001_ccb_info *ccb;
  2495. unsigned long flags;
  2496. u32 status;
  2497. u32 tag;
  2498. struct smp_completion_resp *psmpPayload;
  2499. struct task_status_struct *ts;
  2500. struct pm8001_device *pm8001_dev;
  2501. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2502. status = le32_to_cpu(psmpPayload->status);
  2503. tag = le32_to_cpu(psmpPayload->tag);
  2504. ccb = &pm8001_ha->ccb_info[tag];
  2505. param = le32_to_cpu(psmpPayload->param);
  2506. t = ccb->task;
  2507. ts = &t->task_status;
  2508. pm8001_dev = ccb->device;
  2509. if (status)
  2510. PM8001_FAIL_DBG(pm8001_ha,
  2511. pm8001_printk("smp IO status 0x%x\n", status));
  2512. if (unlikely(!t || !t->lldd_task || !t->dev))
  2513. return;
  2514. switch (status) {
  2515. case IO_SUCCESS:
  2516. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2517. ts->resp = SAS_TASK_COMPLETE;
  2518. ts->stat = SAM_STAT_GOOD;
  2519. if (pm8001_dev)
  2520. pm8001_dev->running_req--;
  2521. break;
  2522. case IO_ABORTED:
  2523. PM8001_IO_DBG(pm8001_ha,
  2524. pm8001_printk("IO_ABORTED IOMB\n"));
  2525. ts->resp = SAS_TASK_COMPLETE;
  2526. ts->stat = SAS_ABORTED_TASK;
  2527. if (pm8001_dev)
  2528. pm8001_dev->running_req--;
  2529. break;
  2530. case IO_OVERFLOW:
  2531. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2532. ts->resp = SAS_TASK_COMPLETE;
  2533. ts->stat = SAS_DATA_OVERRUN;
  2534. ts->residual = 0;
  2535. if (pm8001_dev)
  2536. pm8001_dev->running_req--;
  2537. break;
  2538. case IO_NO_DEVICE:
  2539. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2540. ts->resp = SAS_TASK_COMPLETE;
  2541. ts->stat = SAS_PHY_DOWN;
  2542. break;
  2543. case IO_ERROR_HW_TIMEOUT:
  2544. PM8001_IO_DBG(pm8001_ha,
  2545. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2546. ts->resp = SAS_TASK_COMPLETE;
  2547. ts->stat = SAM_STAT_BUSY;
  2548. break;
  2549. case IO_XFER_ERROR_BREAK:
  2550. PM8001_IO_DBG(pm8001_ha,
  2551. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2552. ts->resp = SAS_TASK_COMPLETE;
  2553. ts->stat = SAM_STAT_BUSY;
  2554. break;
  2555. case IO_XFER_ERROR_PHY_NOT_READY:
  2556. PM8001_IO_DBG(pm8001_ha,
  2557. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2558. ts->resp = SAS_TASK_COMPLETE;
  2559. ts->stat = SAM_STAT_BUSY;
  2560. break;
  2561. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2562. PM8001_IO_DBG(pm8001_ha,
  2563. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2564. ts->resp = SAS_TASK_COMPLETE;
  2565. ts->stat = SAS_OPEN_REJECT;
  2566. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2567. break;
  2568. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2569. PM8001_IO_DBG(pm8001_ha,
  2570. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2571. ts->resp = SAS_TASK_COMPLETE;
  2572. ts->stat = SAS_OPEN_REJECT;
  2573. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2574. break;
  2575. case IO_OPEN_CNX_ERROR_BREAK:
  2576. PM8001_IO_DBG(pm8001_ha,
  2577. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2578. ts->resp = SAS_TASK_COMPLETE;
  2579. ts->stat = SAS_OPEN_REJECT;
  2580. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2581. break;
  2582. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2583. PM8001_IO_DBG(pm8001_ha,
  2584. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2585. ts->resp = SAS_TASK_COMPLETE;
  2586. ts->stat = SAS_OPEN_REJECT;
  2587. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2588. pm8001_handle_event(pm8001_ha,
  2589. pm8001_dev,
  2590. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2591. break;
  2592. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2593. PM8001_IO_DBG(pm8001_ha,
  2594. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2595. ts->resp = SAS_TASK_COMPLETE;
  2596. ts->stat = SAS_OPEN_REJECT;
  2597. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2598. break;
  2599. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2600. PM8001_IO_DBG(pm8001_ha,
  2601. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2602. "NOT_SUPPORTED\n"));
  2603. ts->resp = SAS_TASK_COMPLETE;
  2604. ts->stat = SAS_OPEN_REJECT;
  2605. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2606. break;
  2607. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2608. PM8001_IO_DBG(pm8001_ha,
  2609. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2610. ts->resp = SAS_TASK_COMPLETE;
  2611. ts->stat = SAS_OPEN_REJECT;
  2612. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2613. break;
  2614. case IO_XFER_ERROR_RX_FRAME:
  2615. PM8001_IO_DBG(pm8001_ha,
  2616. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2617. ts->resp = SAS_TASK_COMPLETE;
  2618. ts->stat = SAS_DEV_NO_RESPONSE;
  2619. break;
  2620. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2621. PM8001_IO_DBG(pm8001_ha,
  2622. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2623. ts->resp = SAS_TASK_COMPLETE;
  2624. ts->stat = SAS_OPEN_REJECT;
  2625. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2626. break;
  2627. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2628. PM8001_IO_DBG(pm8001_ha,
  2629. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2630. ts->resp = SAS_TASK_COMPLETE;
  2631. ts->stat = SAS_QUEUE_FULL;
  2632. break;
  2633. case IO_PORT_IN_RESET:
  2634. PM8001_IO_DBG(pm8001_ha,
  2635. pm8001_printk("IO_PORT_IN_RESET\n"));
  2636. ts->resp = SAS_TASK_COMPLETE;
  2637. ts->stat = SAS_OPEN_REJECT;
  2638. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2639. break;
  2640. case IO_DS_NON_OPERATIONAL:
  2641. PM8001_IO_DBG(pm8001_ha,
  2642. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2643. ts->resp = SAS_TASK_COMPLETE;
  2644. ts->stat = SAS_DEV_NO_RESPONSE;
  2645. break;
  2646. case IO_DS_IN_RECOVERY:
  2647. PM8001_IO_DBG(pm8001_ha,
  2648. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2649. ts->resp = SAS_TASK_COMPLETE;
  2650. ts->stat = SAS_OPEN_REJECT;
  2651. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2652. break;
  2653. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2654. PM8001_IO_DBG(pm8001_ha,
  2655. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2656. ts->resp = SAS_TASK_COMPLETE;
  2657. ts->stat = SAS_OPEN_REJECT;
  2658. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2659. break;
  2660. default:
  2661. PM8001_IO_DBG(pm8001_ha,
  2662. pm8001_printk("Unknown status 0x%x\n", status));
  2663. ts->resp = SAS_TASK_COMPLETE;
  2664. ts->stat = SAS_DEV_NO_RESPONSE;
  2665. /* not allowed case. Therefore, return failed status */
  2666. break;
  2667. }
  2668. spin_lock_irqsave(&t->task_state_lock, flags);
  2669. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2670. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2671. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2672. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2673. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2674. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2675. " io_status 0x%x resp 0x%x "
  2676. "stat 0x%x but aborted by upper layer!\n",
  2677. t, status, ts->resp, ts->stat));
  2678. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2679. } else {
  2680. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2681. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2682. mb();/* in order to force CPU ordering */
  2683. t->task_done(t);
  2684. }
  2685. }
  2686. static void
  2687. mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2688. {
  2689. struct set_dev_state_resp *pPayload =
  2690. (struct set_dev_state_resp *)(piomb + 4);
  2691. u32 tag = le32_to_cpu(pPayload->tag);
  2692. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2693. struct pm8001_device *pm8001_dev = ccb->device;
  2694. u32 status = le32_to_cpu(pPayload->status);
  2695. u32 device_id = le32_to_cpu(pPayload->device_id);
  2696. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2697. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2698. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2699. "from 0x%x to 0x%x status = 0x%x!\n",
  2700. device_id, pds, nds, status));
  2701. complete(pm8001_dev->setds_completion);
  2702. ccb->task = NULL;
  2703. ccb->ccb_tag = 0xFFFFFFFF;
  2704. pm8001_ccb_free(pm8001_ha, tag);
  2705. }
  2706. static void
  2707. mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2708. {
  2709. struct get_nvm_data_resp *pPayload =
  2710. (struct get_nvm_data_resp *)(piomb + 4);
  2711. u32 tag = le32_to_cpu(pPayload->tag);
  2712. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2713. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2714. complete(pm8001_ha->nvmd_completion);
  2715. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2716. if ((dlen_status & NVMD_STAT) != 0) {
  2717. PM8001_FAIL_DBG(pm8001_ha,
  2718. pm8001_printk("Set nvm data error!\n"));
  2719. return;
  2720. }
  2721. ccb->task = NULL;
  2722. ccb->ccb_tag = 0xFFFFFFFF;
  2723. pm8001_ccb_free(pm8001_ha, tag);
  2724. }
  2725. static void
  2726. mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2727. {
  2728. struct fw_control_ex *fw_control_context;
  2729. struct get_nvm_data_resp *pPayload =
  2730. (struct get_nvm_data_resp *)(piomb + 4);
  2731. u32 tag = le32_to_cpu(pPayload->tag);
  2732. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2733. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2734. u32 ir_tds_bn_dps_das_nvm =
  2735. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2736. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2737. fw_control_context = ccb->fw_control_context;
  2738. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2739. if ((dlen_status & NVMD_STAT) != 0) {
  2740. PM8001_FAIL_DBG(pm8001_ha,
  2741. pm8001_printk("Get nvm data error!\n"));
  2742. complete(pm8001_ha->nvmd_completion);
  2743. return;
  2744. }
  2745. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2746. /* indirect mode - IR bit set */
  2747. PM8001_MSG_DBG(pm8001_ha,
  2748. pm8001_printk("Get NVMD success, IR=1\n"));
  2749. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2750. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2751. memcpy(pm8001_ha->sas_addr,
  2752. ((u8 *)virt_addr + 4),
  2753. SAS_ADDR_SIZE);
  2754. PM8001_MSG_DBG(pm8001_ha,
  2755. pm8001_printk("Get SAS address"
  2756. " from VPD successfully!\n"));
  2757. }
  2758. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2759. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2760. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2761. ;
  2762. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2763. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2764. ;
  2765. } else {
  2766. /* Should not be happened*/
  2767. PM8001_MSG_DBG(pm8001_ha,
  2768. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2769. ir_tds_bn_dps_das_nvm));
  2770. }
  2771. } else /* direct mode */{
  2772. PM8001_MSG_DBG(pm8001_ha,
  2773. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2774. (dlen_status & NVMD_LEN) >> 24));
  2775. }
  2776. memcpy(fw_control_context->usrAddr,
  2777. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2778. fw_control_context->len);
  2779. complete(pm8001_ha->nvmd_completion);
  2780. ccb->task = NULL;
  2781. ccb->ccb_tag = 0xFFFFFFFF;
  2782. pm8001_ccb_free(pm8001_ha, tag);
  2783. }
  2784. static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2785. {
  2786. struct local_phy_ctl_resp *pPayload =
  2787. (struct local_phy_ctl_resp *)(piomb + 4);
  2788. u32 status = le32_to_cpu(pPayload->status);
  2789. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2790. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2791. if (status != 0) {
  2792. PM8001_MSG_DBG(pm8001_ha,
  2793. pm8001_printk("%x phy execute %x phy op failed!\n",
  2794. phy_id, phy_op));
  2795. } else
  2796. PM8001_MSG_DBG(pm8001_ha,
  2797. pm8001_printk("%x phy execute %x phy op success!\n",
  2798. phy_id, phy_op));
  2799. return 0;
  2800. }
  2801. /**
  2802. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2803. * @pm8001_ha: our hba card information
  2804. * @i: which phy that received the event.
  2805. *
  2806. * when HBA driver received the identify done event or initiate FIS received
  2807. * event(for SATA), it will invoke this function to notify the sas layer that
  2808. * the sas toplogy has formed, please discover the the whole sas domain,
  2809. * while receive a broadcast(change) primitive just tell the sas
  2810. * layer to discover the changed domain rather than the whole domain.
  2811. */
  2812. static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2813. {
  2814. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2815. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2816. struct sas_ha_struct *sas_ha;
  2817. if (!phy->phy_attached)
  2818. return;
  2819. sas_ha = pm8001_ha->sas;
  2820. if (sas_phy->phy) {
  2821. struct sas_phy *sphy = sas_phy->phy;
  2822. sphy->negotiated_linkrate = sas_phy->linkrate;
  2823. sphy->minimum_linkrate = phy->minimum_linkrate;
  2824. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2825. sphy->maximum_linkrate = phy->maximum_linkrate;
  2826. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2827. }
  2828. if (phy->phy_type & PORT_TYPE_SAS) {
  2829. struct sas_identify_frame *id;
  2830. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2831. id->dev_type = phy->identify.device_type;
  2832. id->initiator_bits = SAS_PROTOCOL_ALL;
  2833. id->target_bits = phy->identify.target_port_protocols;
  2834. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2835. /*Nothing*/
  2836. }
  2837. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2838. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2839. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2840. }
  2841. /* Get the link rate speed */
  2842. static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2843. {
  2844. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2845. switch (link_rate) {
  2846. case PHY_SPEED_60:
  2847. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2848. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2849. break;
  2850. case PHY_SPEED_30:
  2851. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2852. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2853. break;
  2854. case PHY_SPEED_15:
  2855. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2856. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2857. break;
  2858. }
  2859. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2860. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2861. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2862. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2863. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2864. }
  2865. /**
  2866. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2867. * @phy: pointer to asd_phy
  2868. * @sas_addr: pointer to buffer where the SAS address is to be written
  2869. *
  2870. * This function extracts the SAS address from an IDENTIFY frame
  2871. * received. If OOB is SATA, then a SAS address is generated from the
  2872. * HA tables.
  2873. *
  2874. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2875. * buffer.
  2876. */
  2877. static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2878. u8 *sas_addr)
  2879. {
  2880. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2881. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2882. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2883. /* FIS device-to-host */
  2884. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2885. addr += phy->sas_phy.id;
  2886. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2887. } else {
  2888. struct sas_identify_frame *idframe =
  2889. (void *) phy->sas_phy.frame_rcvd;
  2890. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2891. }
  2892. }
  2893. /**
  2894. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2895. * @pm8001_ha: our hba card information
  2896. * @Qnum: the outbound queue message number.
  2897. * @SEA: source of event to ack
  2898. * @port_id: port id.
  2899. * @phyId: phy id.
  2900. * @param0: parameter 0.
  2901. * @param1: parameter 1.
  2902. */
  2903. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2904. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2905. {
  2906. struct hw_event_ack_req payload;
  2907. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2908. struct inbound_queue_table *circularQ;
  2909. memset((u8 *)&payload, 0, sizeof(payload));
  2910. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2911. payload.tag = cpu_to_le32(1);
  2912. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2913. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2914. payload.param0 = cpu_to_le32(param0);
  2915. payload.param1 = cpu_to_le32(param1);
  2916. mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  2917. }
  2918. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2919. u32 phyId, u32 phy_op);
  2920. /**
  2921. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2922. * @pm8001_ha: our hba card information
  2923. * @piomb: IO message buffer
  2924. */
  2925. static void
  2926. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2927. {
  2928. struct hw_event_resp *pPayload =
  2929. (struct hw_event_resp *)(piomb + 4);
  2930. u32 lr_evt_status_phyid_portid =
  2931. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2932. u8 link_rate =
  2933. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2934. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2935. u8 phy_id =
  2936. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2937. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2938. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2939. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2940. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2941. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2942. unsigned long flags;
  2943. u8 deviceType = pPayload->sas_identify.dev_type;
  2944. port->port_state = portstate;
  2945. PM8001_MSG_DBG(pm8001_ha,
  2946. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  2947. port_id, phy_id));
  2948. switch (deviceType) {
  2949. case SAS_PHY_UNUSED:
  2950. PM8001_MSG_DBG(pm8001_ha,
  2951. pm8001_printk("device type no device.\n"));
  2952. break;
  2953. case SAS_END_DEVICE:
  2954. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2955. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  2956. PHY_NOTIFY_ENABLE_SPINUP);
  2957. port->port_attached = 1;
  2958. get_lrate_mode(phy, link_rate);
  2959. break;
  2960. case SAS_EDGE_EXPANDER_DEVICE:
  2961. PM8001_MSG_DBG(pm8001_ha,
  2962. pm8001_printk("expander device.\n"));
  2963. port->port_attached = 1;
  2964. get_lrate_mode(phy, link_rate);
  2965. break;
  2966. case SAS_FANOUT_EXPANDER_DEVICE:
  2967. PM8001_MSG_DBG(pm8001_ha,
  2968. pm8001_printk("fanout expander device.\n"));
  2969. port->port_attached = 1;
  2970. get_lrate_mode(phy, link_rate);
  2971. break;
  2972. default:
  2973. PM8001_MSG_DBG(pm8001_ha,
  2974. pm8001_printk("unknown device type(%x)\n", deviceType));
  2975. break;
  2976. }
  2977. phy->phy_type |= PORT_TYPE_SAS;
  2978. phy->identify.device_type = deviceType;
  2979. phy->phy_attached = 1;
  2980. if (phy->identify.device_type == SAS_END_DEVICE)
  2981. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  2982. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  2983. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  2984. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  2985. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2986. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2987. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  2988. sizeof(struct sas_identify_frame)-4);
  2989. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  2990. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2991. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2992. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2993. mdelay(200);/*delay a moment to wait disk to spinup*/
  2994. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2995. }
  2996. /**
  2997. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  2998. * @pm8001_ha: our hba card information
  2999. * @piomb: IO message buffer
  3000. */
  3001. static void
  3002. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3003. {
  3004. struct hw_event_resp *pPayload =
  3005. (struct hw_event_resp *)(piomb + 4);
  3006. u32 lr_evt_status_phyid_portid =
  3007. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3008. u8 link_rate =
  3009. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3010. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3011. u8 phy_id =
  3012. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3013. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3014. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3015. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3016. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3017. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3018. unsigned long flags;
  3019. PM8001_MSG_DBG(pm8001_ha,
  3020. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  3021. " phy id = %d\n", port_id, phy_id));
  3022. port->port_state = portstate;
  3023. port->port_attached = 1;
  3024. get_lrate_mode(phy, link_rate);
  3025. phy->phy_type |= PORT_TYPE_SATA;
  3026. phy->phy_attached = 1;
  3027. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  3028. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3029. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3030. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  3031. sizeof(struct dev_to_host_fis));
  3032. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  3033. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  3034. phy->identify.device_type = SATA_DEV;
  3035. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3036. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3037. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3038. }
  3039. /**
  3040. * hw_event_phy_down -we should notify the libsas the phy is down.
  3041. * @pm8001_ha: our hba card information
  3042. * @piomb: IO message buffer
  3043. */
  3044. static void
  3045. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3046. {
  3047. struct hw_event_resp *pPayload =
  3048. (struct hw_event_resp *)(piomb + 4);
  3049. u32 lr_evt_status_phyid_portid =
  3050. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3051. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3052. u8 phy_id =
  3053. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3054. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3055. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3056. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3057. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3058. port->port_state = portstate;
  3059. phy->phy_type = 0;
  3060. phy->identify.device_type = 0;
  3061. phy->phy_attached = 0;
  3062. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  3063. switch (portstate) {
  3064. case PORT_VALID:
  3065. break;
  3066. case PORT_INVALID:
  3067. PM8001_MSG_DBG(pm8001_ha,
  3068. pm8001_printk(" PortInvalid portID %d\n", port_id));
  3069. PM8001_MSG_DBG(pm8001_ha,
  3070. pm8001_printk(" Last phy Down and port invalid\n"));
  3071. port->port_attached = 0;
  3072. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3073. port_id, phy_id, 0, 0);
  3074. break;
  3075. case PORT_IN_RESET:
  3076. PM8001_MSG_DBG(pm8001_ha,
  3077. pm8001_printk(" Port In Reset portID %d\n", port_id));
  3078. break;
  3079. case PORT_NOT_ESTABLISHED:
  3080. PM8001_MSG_DBG(pm8001_ha,
  3081. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  3082. port->port_attached = 0;
  3083. break;
  3084. case PORT_LOSTCOMM:
  3085. PM8001_MSG_DBG(pm8001_ha,
  3086. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  3087. PM8001_MSG_DBG(pm8001_ha,
  3088. pm8001_printk(" Last phy Down and port invalid\n"));
  3089. port->port_attached = 0;
  3090. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3091. port_id, phy_id, 0, 0);
  3092. break;
  3093. default:
  3094. port->port_attached = 0;
  3095. PM8001_MSG_DBG(pm8001_ha,
  3096. pm8001_printk(" phy Down and(default) = %x\n",
  3097. portstate));
  3098. break;
  3099. }
  3100. }
  3101. /**
  3102. * mpi_reg_resp -process register device ID response.
  3103. * @pm8001_ha: our hba card information
  3104. * @piomb: IO message buffer
  3105. *
  3106. * when sas layer find a device it will notify LLDD, then the driver register
  3107. * the domain device to FW, this event is the return device ID which the FW
  3108. * has assigned, from now,inter-communication with FW is no longer using the
  3109. * SAS address, use device ID which FW assigned.
  3110. */
  3111. static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3112. {
  3113. u32 status;
  3114. u32 device_id;
  3115. u32 htag;
  3116. struct pm8001_ccb_info *ccb;
  3117. struct pm8001_device *pm8001_dev;
  3118. struct dev_reg_resp *registerRespPayload =
  3119. (struct dev_reg_resp *)(piomb + 4);
  3120. htag = le32_to_cpu(registerRespPayload->tag);
  3121. ccb = &pm8001_ha->ccb_info[htag];
  3122. pm8001_dev = ccb->device;
  3123. status = le32_to_cpu(registerRespPayload->status);
  3124. device_id = le32_to_cpu(registerRespPayload->device_id);
  3125. PM8001_MSG_DBG(pm8001_ha,
  3126. pm8001_printk(" register device is status = %d\n", status));
  3127. switch (status) {
  3128. case DEVREG_SUCCESS:
  3129. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  3130. pm8001_dev->device_id = device_id;
  3131. break;
  3132. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  3133. PM8001_MSG_DBG(pm8001_ha,
  3134. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  3135. break;
  3136. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  3137. PM8001_MSG_DBG(pm8001_ha,
  3138. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  3139. break;
  3140. case DEVREG_FAILURE_INVALID_PHY_ID:
  3141. PM8001_MSG_DBG(pm8001_ha,
  3142. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  3143. break;
  3144. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  3145. PM8001_MSG_DBG(pm8001_ha,
  3146. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  3147. break;
  3148. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  3149. PM8001_MSG_DBG(pm8001_ha,
  3150. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  3151. break;
  3152. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  3153. PM8001_MSG_DBG(pm8001_ha,
  3154. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  3155. break;
  3156. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  3157. PM8001_MSG_DBG(pm8001_ha,
  3158. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  3159. break;
  3160. default:
  3161. PM8001_MSG_DBG(pm8001_ha,
  3162. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  3163. break;
  3164. }
  3165. complete(pm8001_dev->dcompletion);
  3166. ccb->task = NULL;
  3167. ccb->ccb_tag = 0xFFFFFFFF;
  3168. pm8001_ccb_free(pm8001_ha, htag);
  3169. return 0;
  3170. }
  3171. static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3172. {
  3173. u32 status;
  3174. u32 device_id;
  3175. struct dev_reg_resp *registerRespPayload =
  3176. (struct dev_reg_resp *)(piomb + 4);
  3177. status = le32_to_cpu(registerRespPayload->status);
  3178. device_id = le32_to_cpu(registerRespPayload->device_id);
  3179. if (status != 0)
  3180. PM8001_MSG_DBG(pm8001_ha,
  3181. pm8001_printk(" deregister device failed ,status = %x"
  3182. ", device_id = %x\n", status, device_id));
  3183. return 0;
  3184. }
  3185. static int
  3186. mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3187. {
  3188. u32 status;
  3189. struct fw_control_ex fw_control_context;
  3190. struct fw_flash_Update_resp *ppayload =
  3191. (struct fw_flash_Update_resp *)(piomb + 4);
  3192. u32 tag = le32_to_cpu(ppayload->tag);
  3193. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3194. status = le32_to_cpu(ppayload->status);
  3195. memcpy(&fw_control_context,
  3196. ccb->fw_control_context,
  3197. sizeof(fw_control_context));
  3198. switch (status) {
  3199. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3200. PM8001_MSG_DBG(pm8001_ha,
  3201. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3202. break;
  3203. case FLASH_UPDATE_IN_PROGRESS:
  3204. PM8001_MSG_DBG(pm8001_ha,
  3205. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3206. break;
  3207. case FLASH_UPDATE_HDR_ERR:
  3208. PM8001_MSG_DBG(pm8001_ha,
  3209. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3210. break;
  3211. case FLASH_UPDATE_OFFSET_ERR:
  3212. PM8001_MSG_DBG(pm8001_ha,
  3213. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3214. break;
  3215. case FLASH_UPDATE_CRC_ERR:
  3216. PM8001_MSG_DBG(pm8001_ha,
  3217. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3218. break;
  3219. case FLASH_UPDATE_LENGTH_ERR:
  3220. PM8001_MSG_DBG(pm8001_ha,
  3221. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3222. break;
  3223. case FLASH_UPDATE_HW_ERR:
  3224. PM8001_MSG_DBG(pm8001_ha,
  3225. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3226. break;
  3227. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3228. PM8001_MSG_DBG(pm8001_ha,
  3229. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3230. break;
  3231. case FLASH_UPDATE_DISABLED:
  3232. PM8001_MSG_DBG(pm8001_ha,
  3233. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3234. break;
  3235. default:
  3236. PM8001_MSG_DBG(pm8001_ha,
  3237. pm8001_printk("No matched status = %d\n", status));
  3238. break;
  3239. }
  3240. ccb->fw_control_context->fw_control->retcode = status;
  3241. pci_free_consistent(pm8001_ha->pdev,
  3242. fw_control_context.len,
  3243. fw_control_context.virtAddr,
  3244. fw_control_context.phys_addr);
  3245. complete(pm8001_ha->nvmd_completion);
  3246. ccb->task = NULL;
  3247. ccb->ccb_tag = 0xFFFFFFFF;
  3248. pm8001_ccb_free(pm8001_ha, tag);
  3249. return 0;
  3250. }
  3251. static int
  3252. mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3253. {
  3254. u32 status;
  3255. int i;
  3256. struct general_event_resp *pPayload =
  3257. (struct general_event_resp *)(piomb + 4);
  3258. status = le32_to_cpu(pPayload->status);
  3259. PM8001_MSG_DBG(pm8001_ha,
  3260. pm8001_printk(" status = 0x%x\n", status));
  3261. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3262. PM8001_MSG_DBG(pm8001_ha,
  3263. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
  3264. pPayload->inb_IOMB_payload[i]));
  3265. return 0;
  3266. }
  3267. static int
  3268. mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3269. {
  3270. struct sas_task *t;
  3271. struct pm8001_ccb_info *ccb;
  3272. unsigned long flags;
  3273. u32 status ;
  3274. u32 tag, scp;
  3275. struct task_status_struct *ts;
  3276. struct task_abort_resp *pPayload =
  3277. (struct task_abort_resp *)(piomb + 4);
  3278. status = le32_to_cpu(pPayload->status);
  3279. tag = le32_to_cpu(pPayload->tag);
  3280. scp = le32_to_cpu(pPayload->scp);
  3281. ccb = &pm8001_ha->ccb_info[tag];
  3282. t = ccb->task;
  3283. PM8001_IO_DBG(pm8001_ha,
  3284. pm8001_printk(" status = 0x%x\n", status));
  3285. if (t == NULL)
  3286. return -1;
  3287. ts = &t->task_status;
  3288. if (status != 0)
  3289. PM8001_FAIL_DBG(pm8001_ha,
  3290. pm8001_printk("task abort failed status 0x%x ,"
  3291. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3292. switch (status) {
  3293. case IO_SUCCESS:
  3294. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3295. ts->resp = SAS_TASK_COMPLETE;
  3296. ts->stat = SAM_STAT_GOOD;
  3297. break;
  3298. case IO_NOT_VALID:
  3299. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3300. ts->resp = TMF_RESP_FUNC_FAILED;
  3301. break;
  3302. }
  3303. spin_lock_irqsave(&t->task_state_lock, flags);
  3304. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3305. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3306. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3307. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3308. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  3309. mb();
  3310. t->task_done(t);
  3311. return 0;
  3312. }
  3313. /**
  3314. * mpi_hw_event -The hw event has come.
  3315. * @pm8001_ha: our hba card information
  3316. * @piomb: IO message buffer
  3317. */
  3318. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3319. {
  3320. unsigned long flags;
  3321. struct hw_event_resp *pPayload =
  3322. (struct hw_event_resp *)(piomb + 4);
  3323. u32 lr_evt_status_phyid_portid =
  3324. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3325. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3326. u8 phy_id =
  3327. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3328. u16 eventType =
  3329. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3330. u8 status =
  3331. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3332. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3333. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3334. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3335. PM8001_MSG_DBG(pm8001_ha,
  3336. pm8001_printk("outbound queue HW event & event type : "));
  3337. switch (eventType) {
  3338. case HW_EVENT_PHY_START_STATUS:
  3339. PM8001_MSG_DBG(pm8001_ha,
  3340. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3341. " status = %x\n", status));
  3342. if (status == 0) {
  3343. phy->phy_state = 1;
  3344. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3345. complete(phy->enable_completion);
  3346. }
  3347. break;
  3348. case HW_EVENT_SAS_PHY_UP:
  3349. PM8001_MSG_DBG(pm8001_ha,
  3350. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  3351. hw_event_sas_phy_up(pm8001_ha, piomb);
  3352. break;
  3353. case HW_EVENT_SATA_PHY_UP:
  3354. PM8001_MSG_DBG(pm8001_ha,
  3355. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  3356. hw_event_sata_phy_up(pm8001_ha, piomb);
  3357. break;
  3358. case HW_EVENT_PHY_STOP_STATUS:
  3359. PM8001_MSG_DBG(pm8001_ha,
  3360. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3361. "status = %x\n", status));
  3362. if (status == 0)
  3363. phy->phy_state = 0;
  3364. break;
  3365. case HW_EVENT_SATA_SPINUP_HOLD:
  3366. PM8001_MSG_DBG(pm8001_ha,
  3367. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  3368. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3369. break;
  3370. case HW_EVENT_PHY_DOWN:
  3371. PM8001_MSG_DBG(pm8001_ha,
  3372. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  3373. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3374. phy->phy_attached = 0;
  3375. phy->phy_state = 0;
  3376. hw_event_phy_down(pm8001_ha, piomb);
  3377. break;
  3378. case HW_EVENT_PORT_INVALID:
  3379. PM8001_MSG_DBG(pm8001_ha,
  3380. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3381. sas_phy_disconnected(sas_phy);
  3382. phy->phy_attached = 0;
  3383. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3384. break;
  3385. /* the broadcast change primitive received, tell the LIBSAS this event
  3386. to revalidate the sas domain*/
  3387. case HW_EVENT_BROADCAST_CHANGE:
  3388. PM8001_MSG_DBG(pm8001_ha,
  3389. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3390. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3391. port_id, phy_id, 1, 0);
  3392. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3393. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3394. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3395. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3396. break;
  3397. case HW_EVENT_PHY_ERROR:
  3398. PM8001_MSG_DBG(pm8001_ha,
  3399. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3400. sas_phy_disconnected(&phy->sas_phy);
  3401. phy->phy_attached = 0;
  3402. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3403. break;
  3404. case HW_EVENT_BROADCAST_EXP:
  3405. PM8001_MSG_DBG(pm8001_ha,
  3406. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3407. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3408. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3409. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3410. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3411. break;
  3412. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3413. PM8001_MSG_DBG(pm8001_ha,
  3414. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3415. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3416. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3417. sas_phy_disconnected(sas_phy);
  3418. phy->phy_attached = 0;
  3419. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3420. break;
  3421. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3422. PM8001_MSG_DBG(pm8001_ha,
  3423. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3424. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3425. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3426. port_id, phy_id, 0, 0);
  3427. sas_phy_disconnected(sas_phy);
  3428. phy->phy_attached = 0;
  3429. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3430. break;
  3431. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3432. PM8001_MSG_DBG(pm8001_ha,
  3433. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3434. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3435. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3436. port_id, phy_id, 0, 0);
  3437. sas_phy_disconnected(sas_phy);
  3438. phy->phy_attached = 0;
  3439. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3440. break;
  3441. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3442. PM8001_MSG_DBG(pm8001_ha,
  3443. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3444. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3445. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3446. port_id, phy_id, 0, 0);
  3447. sas_phy_disconnected(sas_phy);
  3448. phy->phy_attached = 0;
  3449. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3450. break;
  3451. case HW_EVENT_MALFUNCTION:
  3452. PM8001_MSG_DBG(pm8001_ha,
  3453. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3454. break;
  3455. case HW_EVENT_BROADCAST_SES:
  3456. PM8001_MSG_DBG(pm8001_ha,
  3457. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3458. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3459. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3460. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3461. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3462. break;
  3463. case HW_EVENT_INBOUND_CRC_ERROR:
  3464. PM8001_MSG_DBG(pm8001_ha,
  3465. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3466. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3467. HW_EVENT_INBOUND_CRC_ERROR,
  3468. port_id, phy_id, 0, 0);
  3469. break;
  3470. case HW_EVENT_HARD_RESET_RECEIVED:
  3471. PM8001_MSG_DBG(pm8001_ha,
  3472. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3473. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3474. break;
  3475. case HW_EVENT_ID_FRAME_TIMEOUT:
  3476. PM8001_MSG_DBG(pm8001_ha,
  3477. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3478. sas_phy_disconnected(sas_phy);
  3479. phy->phy_attached = 0;
  3480. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3481. break;
  3482. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3483. PM8001_MSG_DBG(pm8001_ha,
  3484. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  3485. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3486. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3487. port_id, phy_id, 0, 0);
  3488. sas_phy_disconnected(sas_phy);
  3489. phy->phy_attached = 0;
  3490. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3491. break;
  3492. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3493. PM8001_MSG_DBG(pm8001_ha,
  3494. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  3495. sas_phy_disconnected(sas_phy);
  3496. phy->phy_attached = 0;
  3497. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3498. break;
  3499. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3500. PM8001_MSG_DBG(pm8001_ha,
  3501. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  3502. sas_phy_disconnected(sas_phy);
  3503. phy->phy_attached = 0;
  3504. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3505. break;
  3506. case HW_EVENT_PORT_RECOVER:
  3507. PM8001_MSG_DBG(pm8001_ha,
  3508. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  3509. break;
  3510. case HW_EVENT_PORT_RESET_COMPLETE:
  3511. PM8001_MSG_DBG(pm8001_ha,
  3512. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  3513. break;
  3514. case EVENT_BROADCAST_ASYNCH_EVENT:
  3515. PM8001_MSG_DBG(pm8001_ha,
  3516. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3517. break;
  3518. default:
  3519. PM8001_MSG_DBG(pm8001_ha,
  3520. pm8001_printk("Unknown event type = %x\n", eventType));
  3521. break;
  3522. }
  3523. return 0;
  3524. }
  3525. /**
  3526. * process_one_iomb - process one outbound Queue memory block
  3527. * @pm8001_ha: our hba card information
  3528. * @piomb: IO message buffer
  3529. */
  3530. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3531. {
  3532. __le32 pHeader = *(__le32 *)piomb;
  3533. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3534. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3535. switch (opc) {
  3536. case OPC_OUB_ECHO:
  3537. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3538. break;
  3539. case OPC_OUB_HW_EVENT:
  3540. PM8001_MSG_DBG(pm8001_ha,
  3541. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3542. mpi_hw_event(pm8001_ha, piomb);
  3543. break;
  3544. case OPC_OUB_SSP_COMP:
  3545. PM8001_MSG_DBG(pm8001_ha,
  3546. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3547. mpi_ssp_completion(pm8001_ha, piomb);
  3548. break;
  3549. case OPC_OUB_SMP_COMP:
  3550. PM8001_MSG_DBG(pm8001_ha,
  3551. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3552. mpi_smp_completion(pm8001_ha, piomb);
  3553. break;
  3554. case OPC_OUB_LOCAL_PHY_CNTRL:
  3555. PM8001_MSG_DBG(pm8001_ha,
  3556. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3557. mpi_local_phy_ctl(pm8001_ha, piomb);
  3558. break;
  3559. case OPC_OUB_DEV_REGIST:
  3560. PM8001_MSG_DBG(pm8001_ha,
  3561. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3562. mpi_reg_resp(pm8001_ha, piomb);
  3563. break;
  3564. case OPC_OUB_DEREG_DEV:
  3565. PM8001_MSG_DBG(pm8001_ha,
  3566. pm8001_printk("unregister the device\n"));
  3567. mpi_dereg_resp(pm8001_ha, piomb);
  3568. break;
  3569. case OPC_OUB_GET_DEV_HANDLE:
  3570. PM8001_MSG_DBG(pm8001_ha,
  3571. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3572. break;
  3573. case OPC_OUB_SATA_COMP:
  3574. PM8001_MSG_DBG(pm8001_ha,
  3575. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3576. mpi_sata_completion(pm8001_ha, piomb);
  3577. break;
  3578. case OPC_OUB_SATA_EVENT:
  3579. PM8001_MSG_DBG(pm8001_ha,
  3580. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3581. mpi_sata_event(pm8001_ha, piomb);
  3582. break;
  3583. case OPC_OUB_SSP_EVENT:
  3584. PM8001_MSG_DBG(pm8001_ha,
  3585. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3586. mpi_ssp_event(pm8001_ha, piomb);
  3587. break;
  3588. case OPC_OUB_DEV_HANDLE_ARRIV:
  3589. PM8001_MSG_DBG(pm8001_ha,
  3590. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3591. /*This is for target*/
  3592. break;
  3593. case OPC_OUB_SSP_RECV_EVENT:
  3594. PM8001_MSG_DBG(pm8001_ha,
  3595. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3596. /*This is for target*/
  3597. break;
  3598. case OPC_OUB_DEV_INFO:
  3599. PM8001_MSG_DBG(pm8001_ha,
  3600. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3601. break;
  3602. case OPC_OUB_FW_FLASH_UPDATE:
  3603. PM8001_MSG_DBG(pm8001_ha,
  3604. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3605. mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3606. break;
  3607. case OPC_OUB_GPIO_RESPONSE:
  3608. PM8001_MSG_DBG(pm8001_ha,
  3609. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3610. break;
  3611. case OPC_OUB_GPIO_EVENT:
  3612. PM8001_MSG_DBG(pm8001_ha,
  3613. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3614. break;
  3615. case OPC_OUB_GENERAL_EVENT:
  3616. PM8001_MSG_DBG(pm8001_ha,
  3617. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3618. mpi_general_event(pm8001_ha, piomb);
  3619. break;
  3620. case OPC_OUB_SSP_ABORT_RSP:
  3621. PM8001_MSG_DBG(pm8001_ha,
  3622. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3623. mpi_task_abort_resp(pm8001_ha, piomb);
  3624. break;
  3625. case OPC_OUB_SATA_ABORT_RSP:
  3626. PM8001_MSG_DBG(pm8001_ha,
  3627. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3628. mpi_task_abort_resp(pm8001_ha, piomb);
  3629. break;
  3630. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3631. PM8001_MSG_DBG(pm8001_ha,
  3632. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3633. break;
  3634. case OPC_OUB_SAS_DIAG_EXECUTE:
  3635. PM8001_MSG_DBG(pm8001_ha,
  3636. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3637. break;
  3638. case OPC_OUB_GET_TIME_STAMP:
  3639. PM8001_MSG_DBG(pm8001_ha,
  3640. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3641. break;
  3642. case OPC_OUB_SAS_HW_EVENT_ACK:
  3643. PM8001_MSG_DBG(pm8001_ha,
  3644. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3645. break;
  3646. case OPC_OUB_PORT_CONTROL:
  3647. PM8001_MSG_DBG(pm8001_ha,
  3648. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3649. break;
  3650. case OPC_OUB_SMP_ABORT_RSP:
  3651. PM8001_MSG_DBG(pm8001_ha,
  3652. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3653. mpi_task_abort_resp(pm8001_ha, piomb);
  3654. break;
  3655. case OPC_OUB_GET_NVMD_DATA:
  3656. PM8001_MSG_DBG(pm8001_ha,
  3657. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3658. mpi_get_nvmd_resp(pm8001_ha, piomb);
  3659. break;
  3660. case OPC_OUB_SET_NVMD_DATA:
  3661. PM8001_MSG_DBG(pm8001_ha,
  3662. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3663. mpi_set_nvmd_resp(pm8001_ha, piomb);
  3664. break;
  3665. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3666. PM8001_MSG_DBG(pm8001_ha,
  3667. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3668. break;
  3669. case OPC_OUB_SET_DEVICE_STATE:
  3670. PM8001_MSG_DBG(pm8001_ha,
  3671. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3672. mpi_set_dev_state_resp(pm8001_ha, piomb);
  3673. break;
  3674. case OPC_OUB_GET_DEVICE_STATE:
  3675. PM8001_MSG_DBG(pm8001_ha,
  3676. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3677. break;
  3678. case OPC_OUB_SET_DEV_INFO:
  3679. PM8001_MSG_DBG(pm8001_ha,
  3680. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3681. break;
  3682. case OPC_OUB_SAS_RE_INITIALIZE:
  3683. PM8001_MSG_DBG(pm8001_ha,
  3684. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3685. break;
  3686. default:
  3687. PM8001_MSG_DBG(pm8001_ha,
  3688. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3689. opc));
  3690. break;
  3691. }
  3692. }
  3693. static int process_oq(struct pm8001_hba_info *pm8001_ha)
  3694. {
  3695. struct outbound_queue_table *circularQ;
  3696. void *pMsg1 = NULL;
  3697. u8 uninitialized_var(bc);
  3698. u32 ret = MPI_IO_STATUS_FAIL;
  3699. unsigned long flags;
  3700. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3701. circularQ = &pm8001_ha->outbnd_q_tbl[0];
  3702. do {
  3703. ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3704. if (MPI_IO_STATUS_SUCCESS == ret) {
  3705. /* process the outbound message */
  3706. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3707. /* free the message from the outbound circular buffer */
  3708. mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
  3709. }
  3710. if (MPI_IO_STATUS_BUSY == ret) {
  3711. /* Update the producer index from SPC */
  3712. circularQ->producer_index =
  3713. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3714. if (le32_to_cpu(circularQ->producer_index) ==
  3715. circularQ->consumer_idx)
  3716. /* OQ is empty */
  3717. break;
  3718. }
  3719. } while (1);
  3720. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3721. return ret;
  3722. }
  3723. /* PCI_DMA_... to our direction translation. */
  3724. static const u8 data_dir_flags[] = {
  3725. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3726. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3727. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3728. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3729. };
  3730. static void
  3731. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3732. {
  3733. int i;
  3734. struct scatterlist *sg;
  3735. struct pm8001_prd *buf_prd = prd;
  3736. for_each_sg(scatter, sg, nr, i) {
  3737. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3738. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3739. buf_prd->im_len.e = 0;
  3740. buf_prd++;
  3741. }
  3742. }
  3743. static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
  3744. {
  3745. psmp_cmd->tag = hTag;
  3746. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3747. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3748. }
  3749. /**
  3750. * pm8001_chip_smp_req - send a SMP task to FW
  3751. * @pm8001_ha: our hba card information.
  3752. * @ccb: the ccb information this request used.
  3753. */
  3754. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3755. struct pm8001_ccb_info *ccb)
  3756. {
  3757. int elem, rc;
  3758. struct sas_task *task = ccb->task;
  3759. struct domain_device *dev = task->dev;
  3760. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3761. struct scatterlist *sg_req, *sg_resp;
  3762. u32 req_len, resp_len;
  3763. struct smp_req smp_cmd;
  3764. u32 opc;
  3765. struct inbound_queue_table *circularQ;
  3766. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3767. /*
  3768. * DMA-map SMP request, response buffers
  3769. */
  3770. sg_req = &task->smp_task.smp_req;
  3771. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3772. if (!elem)
  3773. return -ENOMEM;
  3774. req_len = sg_dma_len(sg_req);
  3775. sg_resp = &task->smp_task.smp_resp;
  3776. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3777. if (!elem) {
  3778. rc = -ENOMEM;
  3779. goto err_out;
  3780. }
  3781. resp_len = sg_dma_len(sg_resp);
  3782. /* must be in dwords */
  3783. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3784. rc = -EINVAL;
  3785. goto err_out_2;
  3786. }
  3787. opc = OPC_INB_SMP_REQUEST;
  3788. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3789. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3790. smp_cmd.long_smp_req.long_req_addr =
  3791. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3792. smp_cmd.long_smp_req.long_req_size =
  3793. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3794. smp_cmd.long_smp_req.long_resp_addr =
  3795. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3796. smp_cmd.long_smp_req.long_resp_size =
  3797. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3798. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3799. mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
  3800. return 0;
  3801. err_out_2:
  3802. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3803. PCI_DMA_FROMDEVICE);
  3804. err_out:
  3805. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3806. PCI_DMA_TODEVICE);
  3807. return rc;
  3808. }
  3809. /**
  3810. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3811. * @pm8001_ha: our hba card information.
  3812. * @ccb: the ccb information this request used.
  3813. */
  3814. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3815. struct pm8001_ccb_info *ccb)
  3816. {
  3817. struct sas_task *task = ccb->task;
  3818. struct domain_device *dev = task->dev;
  3819. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3820. struct ssp_ini_io_start_req ssp_cmd;
  3821. u32 tag = ccb->ccb_tag;
  3822. int ret;
  3823. u64 phys_addr;
  3824. struct inbound_queue_table *circularQ;
  3825. u32 opc = OPC_INB_SSPINIIOSTART;
  3826. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3827. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3828. ssp_cmd.dir_m_tlr =
  3829. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3830. SAS 1.1 compatible TLR*/
  3831. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3832. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3833. ssp_cmd.tag = cpu_to_le32(tag);
  3834. if (task->ssp_task.enable_first_burst)
  3835. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3836. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3837. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3838. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3839. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3840. /* fill in PRD (scatter/gather) table, if any */
  3841. if (task->num_scatter > 1) {
  3842. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3843. phys_addr = ccb->ccb_dma_handle +
  3844. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3845. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
  3846. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
  3847. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3848. } else if (task->num_scatter == 1) {
  3849. u64 dma_addr = sg_dma_address(task->scatter);
  3850. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3851. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
  3852. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3853. ssp_cmd.esgl = 0;
  3854. } else if (task->num_scatter == 0) {
  3855. ssp_cmd.addr_low = 0;
  3856. ssp_cmd.addr_high = 0;
  3857. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3858. ssp_cmd.esgl = 0;
  3859. }
  3860. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
  3861. return ret;
  3862. }
  3863. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3864. struct pm8001_ccb_info *ccb)
  3865. {
  3866. struct sas_task *task = ccb->task;
  3867. struct domain_device *dev = task->dev;
  3868. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3869. u32 tag = ccb->ccb_tag;
  3870. int ret;
  3871. struct sata_start_req sata_cmd;
  3872. u32 hdr_tag, ncg_tag = 0;
  3873. u64 phys_addr;
  3874. u32 ATAP = 0x0;
  3875. u32 dir;
  3876. struct inbound_queue_table *circularQ;
  3877. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3878. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3879. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3880. if (task->data_dir == PCI_DMA_NONE) {
  3881. ATAP = 0x04; /* no data*/
  3882. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3883. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3884. if (task->ata_task.dma_xfer) {
  3885. ATAP = 0x06; /* DMA */
  3886. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3887. } else {
  3888. ATAP = 0x05; /* PIO*/
  3889. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3890. }
  3891. if (task->ata_task.use_ncq &&
  3892. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3893. ATAP = 0x07; /* FPDMA */
  3894. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3895. }
  3896. }
  3897. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3898. ncg_tag = hdr_tag;
  3899. dir = data_dir_flags[task->data_dir] << 8;
  3900. sata_cmd.tag = cpu_to_le32(tag);
  3901. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3902. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3903. sata_cmd.ncqtag_atap_dir_m =
  3904. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3905. sata_cmd.sata_fis = task->ata_task.fis;
  3906. if (likely(!task->ata_task.device_control_reg_update))
  3907. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3908. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3909. /* fill in PRD (scatter/gather) table, if any */
  3910. if (task->num_scatter > 1) {
  3911. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3912. phys_addr = ccb->ccb_dma_handle +
  3913. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3914. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3915. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3916. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3917. } else if (task->num_scatter == 1) {
  3918. u64 dma_addr = sg_dma_address(task->scatter);
  3919. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3920. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3921. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3922. sata_cmd.esgl = 0;
  3923. } else if (task->num_scatter == 0) {
  3924. sata_cmd.addr_low = 0;
  3925. sata_cmd.addr_high = 0;
  3926. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3927. sata_cmd.esgl = 0;
  3928. }
  3929. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
  3930. return ret;
  3931. }
  3932. /**
  3933. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  3934. * @pm8001_ha: our hba card information.
  3935. * @num: the inbound queue number
  3936. * @phy_id: the phy id which we wanted to start up.
  3937. */
  3938. static int
  3939. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3940. {
  3941. struct phy_start_req payload;
  3942. struct inbound_queue_table *circularQ;
  3943. int ret;
  3944. u32 tag = 0x01;
  3945. u32 opcode = OPC_INB_PHYSTART;
  3946. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3947. memset(&payload, 0, sizeof(payload));
  3948. payload.tag = cpu_to_le32(tag);
  3949. /*
  3950. ** [0:7] PHY Identifier
  3951. ** [8:11] link rate 1.5G, 3G, 6G
  3952. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  3953. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3954. */
  3955. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3956. LINKMODE_AUTO | LINKRATE_15 |
  3957. LINKRATE_30 | LINKRATE_60 | phy_id);
  3958. payload.sas_identify.dev_type = SAS_END_DEV;
  3959. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  3960. memcpy(payload.sas_identify.sas_addr,
  3961. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  3962. payload.sas_identify.phy_id = phy_id;
  3963. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3964. return ret;
  3965. }
  3966. /**
  3967. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  3968. * @pm8001_ha: our hba card information.
  3969. * @num: the inbound queue number
  3970. * @phy_id: the phy id which we wanted to start up.
  3971. */
  3972. static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  3973. u8 phy_id)
  3974. {
  3975. struct phy_stop_req payload;
  3976. struct inbound_queue_table *circularQ;
  3977. int ret;
  3978. u32 tag = 0x01;
  3979. u32 opcode = OPC_INB_PHYSTOP;
  3980. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3981. memset(&payload, 0, sizeof(payload));
  3982. payload.tag = cpu_to_le32(tag);
  3983. payload.phy_id = cpu_to_le32(phy_id);
  3984. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3985. return ret;
  3986. }
  3987. /**
  3988. * see comments on mpi_reg_resp.
  3989. */
  3990. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3991. struct pm8001_device *pm8001_dev, u32 flag)
  3992. {
  3993. struct reg_dev_req payload;
  3994. u32 opc;
  3995. u32 stp_sspsmp_sata = 0x4;
  3996. struct inbound_queue_table *circularQ;
  3997. u32 linkrate, phy_id;
  3998. int rc, tag = 0xdeadbeef;
  3999. struct pm8001_ccb_info *ccb;
  4000. u8 retryFlag = 0x1;
  4001. u16 firstBurstSize = 0;
  4002. u16 ITNT = 2000;
  4003. struct domain_device *dev = pm8001_dev->sas_device;
  4004. struct domain_device *parent_dev = dev->parent;
  4005. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4006. memset(&payload, 0, sizeof(payload));
  4007. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4008. if (rc)
  4009. return rc;
  4010. ccb = &pm8001_ha->ccb_info[tag];
  4011. ccb->device = pm8001_dev;
  4012. ccb->ccb_tag = tag;
  4013. payload.tag = cpu_to_le32(tag);
  4014. if (flag == 1)
  4015. stp_sspsmp_sata = 0x02; /*direct attached sata */
  4016. else {
  4017. if (pm8001_dev->dev_type == SATA_DEV)
  4018. stp_sspsmp_sata = 0x00; /* stp*/
  4019. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  4020. pm8001_dev->dev_type == EDGE_DEV ||
  4021. pm8001_dev->dev_type == FANOUT_DEV)
  4022. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  4023. }
  4024. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  4025. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  4026. else
  4027. phy_id = pm8001_dev->attached_phy;
  4028. opc = OPC_INB_REG_DEV;
  4029. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  4030. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  4031. payload.phyid_portid =
  4032. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  4033. ((phy_id & 0x0F) << 4));
  4034. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  4035. ((linkrate & 0x0F) * 0x1000000) |
  4036. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  4037. payload.firstburstsize_ITNexustimeout =
  4038. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  4039. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  4040. SAS_ADDR_SIZE);
  4041. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4042. return rc;
  4043. }
  4044. /**
  4045. * see comments on mpi_reg_resp.
  4046. */
  4047. static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4048. u32 device_id)
  4049. {
  4050. struct dereg_dev_req payload;
  4051. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  4052. int ret;
  4053. struct inbound_queue_table *circularQ;
  4054. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4055. memset(&payload, 0, sizeof(payload));
  4056. payload.tag = cpu_to_le32(1);
  4057. payload.device_id = cpu_to_le32(device_id);
  4058. PM8001_MSG_DBG(pm8001_ha,
  4059. pm8001_printk("unregister device device_id = %d\n", device_id));
  4060. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4061. return ret;
  4062. }
  4063. /**
  4064. * pm8001_chip_phy_ctl_req - support the local phy operation
  4065. * @pm8001_ha: our hba card information.
  4066. * @num: the inbound queue number
  4067. * @phy_id: the phy id which we wanted to operate
  4068. * @phy_op:
  4069. */
  4070. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  4071. u32 phyId, u32 phy_op)
  4072. {
  4073. struct local_phy_ctl_req payload;
  4074. struct inbound_queue_table *circularQ;
  4075. int ret;
  4076. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  4077. memset(&payload, 0, sizeof(payload));
  4078. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4079. payload.tag = cpu_to_le32(1);
  4080. payload.phyop_phyid =
  4081. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  4082. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4083. return ret;
  4084. }
  4085. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  4086. {
  4087. u32 value;
  4088. #ifdef PM8001_USE_MSIX
  4089. return 1;
  4090. #endif
  4091. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  4092. if (value)
  4093. return 1;
  4094. return 0;
  4095. }
  4096. /**
  4097. * pm8001_chip_isr - PM8001 isr handler.
  4098. * @pm8001_ha: our hba card information.
  4099. * @irq: irq number.
  4100. * @stat: stat.
  4101. */
  4102. static irqreturn_t
  4103. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
  4104. {
  4105. pm8001_chip_interrupt_disable(pm8001_ha);
  4106. process_oq(pm8001_ha);
  4107. pm8001_chip_interrupt_enable(pm8001_ha);
  4108. return IRQ_HANDLED;
  4109. }
  4110. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  4111. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  4112. {
  4113. struct task_abort_req task_abort;
  4114. struct inbound_queue_table *circularQ;
  4115. int ret;
  4116. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4117. memset(&task_abort, 0, sizeof(task_abort));
  4118. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  4119. task_abort.abort_all = 0;
  4120. task_abort.device_id = cpu_to_le32(dev_id);
  4121. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  4122. task_abort.tag = cpu_to_le32(cmd_tag);
  4123. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  4124. task_abort.abort_all = cpu_to_le32(1);
  4125. task_abort.device_id = cpu_to_le32(dev_id);
  4126. task_abort.tag = cpu_to_le32(cmd_tag);
  4127. }
  4128. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
  4129. return ret;
  4130. }
  4131. /**
  4132. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  4133. * @task: the task we wanted to aborted.
  4134. * @flag: the abort flag.
  4135. */
  4136. static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  4137. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  4138. {
  4139. u32 opc, device_id;
  4140. int rc = TMF_RESP_FUNC_FAILED;
  4141. PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
  4142. " = %x", cmd_tag, task_tag));
  4143. if (pm8001_dev->dev_type == SAS_END_DEV)
  4144. opc = OPC_INB_SSP_ABORT;
  4145. else if (pm8001_dev->dev_type == SATA_DEV)
  4146. opc = OPC_INB_SATA_ABORT;
  4147. else
  4148. opc = OPC_INB_SMP_ABORT;/* SMP */
  4149. device_id = pm8001_dev->device_id;
  4150. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  4151. task_tag, cmd_tag);
  4152. if (rc != TMF_RESP_FUNC_COMPLETE)
  4153. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  4154. return rc;
  4155. }
  4156. /**
  4157. * pm8001_chip_ssp_tm_req - built the task management command.
  4158. * @pm8001_ha: our hba card information.
  4159. * @ccb: the ccb information.
  4160. * @tmf: task management function.
  4161. */
  4162. static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  4163. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  4164. {
  4165. struct sas_task *task = ccb->task;
  4166. struct domain_device *dev = task->dev;
  4167. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4168. u32 opc = OPC_INB_SSPINITMSTART;
  4169. struct inbound_queue_table *circularQ;
  4170. struct ssp_ini_tm_start_req sspTMCmd;
  4171. int ret;
  4172. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  4173. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4174. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  4175. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  4176. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  4177. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  4178. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4179. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
  4180. return ret;
  4181. }
  4182. static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4183. void *payload)
  4184. {
  4185. u32 opc = OPC_INB_GET_NVMD_DATA;
  4186. u32 nvmd_type;
  4187. int rc;
  4188. u32 tag;
  4189. struct pm8001_ccb_info *ccb;
  4190. struct inbound_queue_table *circularQ;
  4191. struct get_nvm_data_req nvmd_req;
  4192. struct fw_control_ex *fw_control_context;
  4193. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4194. nvmd_type = ioctl_payload->minor_function;
  4195. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4196. if (!fw_control_context)
  4197. return -ENOMEM;
  4198. fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
  4199. fw_control_context->len = ioctl_payload->length;
  4200. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4201. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4202. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4203. if (rc) {
  4204. kfree(fw_control_context);
  4205. return rc;
  4206. }
  4207. ccb = &pm8001_ha->ccb_info[tag];
  4208. ccb->ccb_tag = tag;
  4209. ccb->fw_control_context = fw_control_context;
  4210. nvmd_req.tag = cpu_to_le32(tag);
  4211. switch (nvmd_type) {
  4212. case TWI_DEVICE: {
  4213. u32 twi_addr, twi_page_size;
  4214. twi_addr = 0xa8;
  4215. twi_page_size = 2;
  4216. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4217. twi_page_size << 8 | TWI_DEVICE);
  4218. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4219. nvmd_req.resp_addr_hi =
  4220. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4221. nvmd_req.resp_addr_lo =
  4222. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4223. break;
  4224. }
  4225. case C_SEEPROM: {
  4226. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4227. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4228. nvmd_req.resp_addr_hi =
  4229. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4230. nvmd_req.resp_addr_lo =
  4231. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4232. break;
  4233. }
  4234. case VPD_FLASH: {
  4235. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4236. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4237. nvmd_req.resp_addr_hi =
  4238. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4239. nvmd_req.resp_addr_lo =
  4240. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4241. break;
  4242. }
  4243. case EXPAN_ROM: {
  4244. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4245. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4246. nvmd_req.resp_addr_hi =
  4247. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4248. nvmd_req.resp_addr_lo =
  4249. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4250. break;
  4251. }
  4252. default:
  4253. break;
  4254. }
  4255. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4256. return rc;
  4257. }
  4258. static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4259. void *payload)
  4260. {
  4261. u32 opc = OPC_INB_SET_NVMD_DATA;
  4262. u32 nvmd_type;
  4263. int rc;
  4264. u32 tag;
  4265. struct pm8001_ccb_info *ccb;
  4266. struct inbound_queue_table *circularQ;
  4267. struct set_nvm_data_req nvmd_req;
  4268. struct fw_control_ex *fw_control_context;
  4269. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4270. nvmd_type = ioctl_payload->minor_function;
  4271. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4272. if (!fw_control_context)
  4273. return -ENOMEM;
  4274. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4275. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4276. ioctl_payload->func_specific,
  4277. ioctl_payload->length);
  4278. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4279. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4280. if (rc) {
  4281. kfree(fw_control_context);
  4282. return rc;
  4283. }
  4284. ccb = &pm8001_ha->ccb_info[tag];
  4285. ccb->fw_control_context = fw_control_context;
  4286. ccb->ccb_tag = tag;
  4287. nvmd_req.tag = cpu_to_le32(tag);
  4288. switch (nvmd_type) {
  4289. case TWI_DEVICE: {
  4290. u32 twi_addr, twi_page_size;
  4291. twi_addr = 0xa8;
  4292. twi_page_size = 2;
  4293. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4294. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4295. twi_page_size << 8 | TWI_DEVICE);
  4296. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4297. nvmd_req.resp_addr_hi =
  4298. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4299. nvmd_req.resp_addr_lo =
  4300. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4301. break;
  4302. }
  4303. case C_SEEPROM:
  4304. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4305. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4306. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4307. nvmd_req.resp_addr_hi =
  4308. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4309. nvmd_req.resp_addr_lo =
  4310. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4311. break;
  4312. case VPD_FLASH:
  4313. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4314. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4315. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4316. nvmd_req.resp_addr_hi =
  4317. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4318. nvmd_req.resp_addr_lo =
  4319. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4320. break;
  4321. case EXPAN_ROM:
  4322. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4323. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4324. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4325. nvmd_req.resp_addr_hi =
  4326. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4327. nvmd_req.resp_addr_lo =
  4328. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4329. break;
  4330. default:
  4331. break;
  4332. }
  4333. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4334. return rc;
  4335. }
  4336. /**
  4337. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4338. * @pm8001_ha: our hba card information.
  4339. * @fw_flash_updata_info: firmware flash update param
  4340. */
  4341. static int
  4342. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4343. void *fw_flash_updata_info, u32 tag)
  4344. {
  4345. struct fw_flash_Update_req payload;
  4346. struct fw_flash_updata_info *info;
  4347. struct inbound_queue_table *circularQ;
  4348. int ret;
  4349. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4350. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4351. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4352. info = fw_flash_updata_info;
  4353. payload.tag = cpu_to_le32(tag);
  4354. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4355. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4356. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4357. payload.len = info->sgl.im_len.len ;
  4358. payload.sgl_addr_lo =
  4359. cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
  4360. payload.sgl_addr_hi =
  4361. cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
  4362. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4363. return ret;
  4364. }
  4365. static int
  4366. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4367. void *payload)
  4368. {
  4369. struct fw_flash_updata_info flash_update_info;
  4370. struct fw_control_info *fw_control;
  4371. struct fw_control_ex *fw_control_context;
  4372. int rc;
  4373. u32 tag;
  4374. struct pm8001_ccb_info *ccb;
  4375. void *buffer = NULL;
  4376. dma_addr_t phys_addr;
  4377. u32 phys_addr_hi;
  4378. u32 phys_addr_lo;
  4379. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4380. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4381. if (!fw_control_context)
  4382. return -ENOMEM;
  4383. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
  4384. if (fw_control->len != 0) {
  4385. if (pm8001_mem_alloc(pm8001_ha->pdev,
  4386. (void **)&buffer,
  4387. &phys_addr,
  4388. &phys_addr_hi,
  4389. &phys_addr_lo,
  4390. fw_control->len, 0) != 0) {
  4391. PM8001_FAIL_DBG(pm8001_ha,
  4392. pm8001_printk("Mem alloc failure\n"));
  4393. kfree(fw_control_context);
  4394. return -ENOMEM;
  4395. }
  4396. }
  4397. memcpy(buffer, fw_control->buffer, fw_control->len);
  4398. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4399. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4400. flash_update_info.sgl.im_len.e = 0;
  4401. flash_update_info.cur_image_offset = fw_control->offset;
  4402. flash_update_info.cur_image_len = fw_control->len;
  4403. flash_update_info.total_image_len = fw_control->size;
  4404. fw_control_context->fw_control = fw_control;
  4405. fw_control_context->virtAddr = buffer;
  4406. fw_control_context->len = fw_control->len;
  4407. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4408. if (rc) {
  4409. kfree(fw_control_context);
  4410. return rc;
  4411. }
  4412. ccb = &pm8001_ha->ccb_info[tag];
  4413. ccb->fw_control_context = fw_control_context;
  4414. ccb->ccb_tag = tag;
  4415. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4416. tag);
  4417. return rc;
  4418. }
  4419. static int
  4420. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4421. struct pm8001_device *pm8001_dev, u32 state)
  4422. {
  4423. struct set_dev_state_req payload;
  4424. struct inbound_queue_table *circularQ;
  4425. struct pm8001_ccb_info *ccb;
  4426. int rc;
  4427. u32 tag;
  4428. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4429. memset(&payload, 0, sizeof(payload));
  4430. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4431. if (rc)
  4432. return -1;
  4433. ccb = &pm8001_ha->ccb_info[tag];
  4434. ccb->ccb_tag = tag;
  4435. ccb->device = pm8001_dev;
  4436. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4437. payload.tag = cpu_to_le32(tag);
  4438. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4439. payload.nds = cpu_to_le32(state);
  4440. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4441. return rc;
  4442. }
  4443. static int
  4444. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4445. {
  4446. struct sas_re_initialization_req payload;
  4447. struct inbound_queue_table *circularQ;
  4448. struct pm8001_ccb_info *ccb;
  4449. int rc;
  4450. u32 tag;
  4451. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4452. memset(&payload, 0, sizeof(payload));
  4453. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4454. if (rc)
  4455. return -1;
  4456. ccb = &pm8001_ha->ccb_info[tag];
  4457. ccb->ccb_tag = tag;
  4458. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4459. payload.tag = cpu_to_le32(tag);
  4460. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4461. payload.sata_hol_tmo = cpu_to_le32(80);
  4462. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4463. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4464. return rc;
  4465. }
  4466. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4467. .name = "pmc8001",
  4468. .chip_init = pm8001_chip_init,
  4469. .chip_soft_rst = pm8001_chip_soft_rst,
  4470. .chip_rst = pm8001_hw_chip_rst,
  4471. .chip_iounmap = pm8001_chip_iounmap,
  4472. .isr = pm8001_chip_isr,
  4473. .is_our_interupt = pm8001_chip_is_our_interupt,
  4474. .isr_process_oq = process_oq,
  4475. .interrupt_enable = pm8001_chip_interrupt_enable,
  4476. .interrupt_disable = pm8001_chip_interrupt_disable,
  4477. .make_prd = pm8001_chip_make_sg,
  4478. .smp_req = pm8001_chip_smp_req,
  4479. .ssp_io_req = pm8001_chip_ssp_io_req,
  4480. .sata_req = pm8001_chip_sata_req,
  4481. .phy_start_req = pm8001_chip_phy_start_req,
  4482. .phy_stop_req = pm8001_chip_phy_stop_req,
  4483. .reg_dev_req = pm8001_chip_reg_dev_req,
  4484. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4485. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4486. .task_abort = pm8001_chip_abort_task,
  4487. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4488. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4489. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4490. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4491. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4492. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4493. };