mpi2_cnfg.h 136 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323
  1. /*
  2. * Copyright (c) 2000-2011 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_cnfg.h
  6. * Title: MPI Configuration messages and pages
  7. * Creation Date: November 10, 2006
  8. *
  9. * mpi2_cnfg.h Version: 02.00.22
  10. *
  11. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  12. * prefix are for use only on MPI v2.5 products, and must not be used
  13. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  14. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  15. *
  16. * Version History
  17. * ---------------
  18. *
  19. * Date Version Description
  20. * -------- -------- ------------------------------------------------------
  21. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  22. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  23. * Added Manufacturing Page 11.
  24. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  25. * define.
  26. * 06-26-07 02.00.02 Adding generic structure for product-specific
  27. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  28. * Rework of BIOS Page 2 configuration page.
  29. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  30. * forms.
  31. * Added configuration pages IOC Page 8 and Driver
  32. * Persistent Mapping Page 0.
  33. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  34. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  35. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  36. * Page 0).
  37. * Added new value for AccessStatus field of SAS Device
  38. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  39. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  40. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  41. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  42. * NVDATA.
  43. * Modified IOC Page 7 to use masks and added field for
  44. * SASBroadcastPrimitiveMasks.
  45. * Added MPI2_CONFIG_PAGE_BIOS_4.
  46. * Added MPI2_CONFIG_PAGE_LOG_0.
  47. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  48. * Added SAS Device IDs.
  49. * Updated Integrated RAID configuration pages including
  50. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  51. * Page 0.
  52. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  53. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  54. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  55. * Added missing MaxNumRoutedSasAddresses field to
  56. * MPI2_CONFIG_PAGE_EXPANDER_0.
  57. * Added SAS Port Page 0.
  58. * Modified structure layout for
  59. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  60. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  61. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  62. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  63. * to 0x000000FF.
  64. * Added two new values for the Physical Disk Coercion Size
  65. * bits in the Flags field of Manufacturing Page 4.
  66. * Added product-specific Manufacturing pages 16 to 31.
  67. * Modified Flags bits for controlling write cache on SATA
  68. * drives in IO Unit Page 1.
  69. * Added new bit to AdditionalControlFlags of SAS IO Unit
  70. * Page 1 to control Invalid Topology Correction.
  71. * Added additional defines for RAID Volume Page 0
  72. * VolumeStatusFlags field.
  73. * Modified meaning of RAID Volume Page 0 VolumeSettings
  74. * define for auto-configure of hot-swap drives.
  75. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  76. * added related defines.
  77. * Added PhysDiskAttributes field (and related defines) to
  78. * RAID Physical Disk Page 0.
  79. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  80. * Added three new DiscoveryStatus bits for SAS IO Unit
  81. * Page 0 and SAS Expander Page 0.
  82. * Removed multiplexing information from SAS IO Unit pages.
  83. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  84. * Removed Zone Address Resolved bit from PhyInfo and from
  85. * Expander Page 0 Flags field.
  86. * Added two new AccessStatus values to SAS Device Page 0
  87. * for indicating routing problems. Added 3 reserved words
  88. * to this page.
  89. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  90. * Inserted missing reserved field into structure for IOC
  91. * Page 6.
  92. * Added more pending task bits to RAID Volume Page 0
  93. * VolumeStatusFlags defines.
  94. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  95. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  96. * and SAS Expander Page 0 to flag a downstream initiator
  97. * when in simplified routing mode.
  98. * Removed SATA Init Failure defines for DiscoveryStatus
  99. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  100. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  101. * Added PortGroups, DmaGroup, and ControlGroup fields to
  102. * SAS Device Page 0.
  103. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  104. * Unit Page 6.
  105. * Added expander reduced functionality data to SAS
  106. * Expander Page 0.
  107. * Added SAS PHY Page 2 and SAS PHY Page 3.
  108. * 07-30-09 02.00.12 Added IO Unit Page 7.
  109. * Added new device ids.
  110. * Added SAS IO Unit Page 5.
  111. * Added partial and slumber power management capable flags
  112. * to SAS Device Page 0 Flags field.
  113. * Added PhyInfo defines for power condition.
  114. * Added Ethernet configuration pages.
  115. * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
  116. * Added SAS PHY Page 4 structure and defines.
  117. * 02-10-10 02.00.14 Modified the comments for the configuration page
  118. * structures that contain an array of data. The host
  119. * should use the "count" field in the page data (e.g. the
  120. * NumPhys field) to determine the number of valid elements
  121. * in the array.
  122. * Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
  123. * Added PowerManagementCapabilities to IO Unit Page 7.
  124. * Added PortWidthModGroup field to
  125. * MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
  126. * Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
  127. * Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
  128. * Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
  129. * 05-12-10 02.00.15 Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
  130. * define.
  131. * Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
  132. * Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
  133. * 08-11-10 02.00.16 Removed IO Unit Page 1 device path (multi-pathing)
  134. * defines.
  135. * 11-10-10 02.00.17 Added ReceptacleID field (replacing Reserved1) to
  136. * MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
  137. * the Pinout field.
  138. * Added BoardTemperature and BoardTemperatureUnits fields
  139. * to MPI2_CONFIG_PAGE_IO_UNIT_7.
  140. * Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
  141. * and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
  142. * 02-23-11 02.00.18 Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
  143. * Added IO Unit Page 8, IO Unit Page 9,
  144. * and IO Unit Page 10.
  145. * Added SASNotifyPrimitiveMasks field to
  146. * MPI2_CONFIG_PAGE_IOC_7.
  147. * 03-09-11 02.00.19 Fixed IO Unit Page 10 (to match the spec).
  148. * 05-25-11 02.00.20 Cleaned up a few comments.
  149. * 08-24-11 02.00.21 Marked the IO Unit Page 7 PowerManagementCapabilities
  150. * for PCIe link as obsolete.
  151. * Added SpinupFlags field containing a Disable Spin-up bit
  152. * to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of SAS IO
  153. * Unit Page 4.
  154. * 11-18-11 02.00.22 Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
  155. * Added UEFIVersion field to BIOS Page 1 and defined new
  156. * BiosOptions bits.
  157. * Incorporating additions for MPI v2.5.
  158. * --------------------------------------------------------------------------
  159. */
  160. #ifndef MPI2_CNFG_H
  161. #define MPI2_CNFG_H
  162. /*****************************************************************************
  163. * Configuration Page Header and defines
  164. *****************************************************************************/
  165. /*Config Page Header */
  166. typedef struct _MPI2_CONFIG_PAGE_HEADER {
  167. U8 PageVersion; /*0x00 */
  168. U8 PageLength; /*0x01 */
  169. U8 PageNumber; /*0x02 */
  170. U8 PageType; /*0x03 */
  171. } MPI2_CONFIG_PAGE_HEADER, *PTR_MPI2_CONFIG_PAGE_HEADER,
  172. Mpi2ConfigPageHeader_t, *pMpi2ConfigPageHeader_t;
  173. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION {
  174. MPI2_CONFIG_PAGE_HEADER Struct;
  175. U8 Bytes[4];
  176. U16 Word16[2];
  177. U32 Word32;
  178. } MPI2_CONFIG_PAGE_HEADER_UNION, *PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  179. Mpi2ConfigPageHeaderUnion, *pMpi2ConfigPageHeaderUnion;
  180. /*Extended Config Page Header */
  181. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER {
  182. U8 PageVersion; /*0x00 */
  183. U8 Reserved1; /*0x01 */
  184. U8 PageNumber; /*0x02 */
  185. U8 PageType; /*0x03 */
  186. U16 ExtPageLength; /*0x04 */
  187. U8 ExtPageType; /*0x06 */
  188. U8 Reserved2; /*0x07 */
  189. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  190. *PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  191. Mpi2ConfigExtendedPageHeader_t,
  192. *pMpi2ConfigExtendedPageHeader_t;
  193. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION {
  194. MPI2_CONFIG_PAGE_HEADER Struct;
  195. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  196. U8 Bytes[8];
  197. U16 Word16[4];
  198. U32 Word32[2];
  199. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  200. *PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  201. Mpi2ConfigPageExtendedHeaderUnion,
  202. *pMpi2ConfigPageExtendedHeaderUnion;
  203. /*PageType field values */
  204. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  205. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  206. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  207. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  208. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  209. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  210. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  211. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  212. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  213. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  214. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  215. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  216. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  217. /*ExtPageType field values */
  218. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  219. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  220. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  221. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  222. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  223. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  224. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  225. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  226. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  227. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  228. #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING (0x1A)
  229. /*****************************************************************************
  230. * PageAddress defines
  231. *****************************************************************************/
  232. /*RAID Volume PageAddress format */
  233. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  234. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  235. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  236. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  237. /*RAID Physical Disk PageAddress format */
  238. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  239. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  240. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  241. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  242. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  243. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  244. /*SAS Expander PageAddress format */
  245. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  246. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  247. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  248. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  249. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  250. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  251. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  252. /*SAS Device PageAddress format */
  253. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  254. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  255. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  256. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  257. /*SAS PHY PageAddress format */
  258. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  259. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  260. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  261. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  262. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  263. /*SAS Port PageAddress format */
  264. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  265. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  266. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  267. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  268. /*SAS Enclosure PageAddress format */
  269. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  270. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  271. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  272. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  273. /*RAID Configuration PageAddress format */
  274. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  275. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  276. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  277. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  278. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  279. /*Driver Persistent Mapping PageAddress format */
  280. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  281. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  282. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  283. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  284. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  285. /*Ethernet PageAddress format */
  286. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  287. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  288. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  289. /****************************************************************************
  290. * Configuration messages
  291. ****************************************************************************/
  292. /*Configuration Request Message */
  293. typedef struct _MPI2_CONFIG_REQUEST {
  294. U8 Action; /*0x00 */
  295. U8 SGLFlags; /*0x01 */
  296. U8 ChainOffset; /*0x02 */
  297. U8 Function; /*0x03 */
  298. U16 ExtPageLength; /*0x04 */
  299. U8 ExtPageType; /*0x06 */
  300. U8 MsgFlags; /*0x07 */
  301. U8 VP_ID; /*0x08 */
  302. U8 VF_ID; /*0x09 */
  303. U16 Reserved1; /*0x0A */
  304. U8 Reserved2; /*0x0C */
  305. U8 ProxyVF_ID; /*0x0D */
  306. U16 Reserved4; /*0x0E */
  307. U32 Reserved3; /*0x10 */
  308. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  309. U32 PageAddress; /*0x18 */
  310. MPI2_SGE_IO_UNION PageBufferSGE; /*0x1C */
  311. } MPI2_CONFIG_REQUEST, *PTR_MPI2_CONFIG_REQUEST,
  312. Mpi2ConfigRequest_t, *pMpi2ConfigRequest_t;
  313. /*values for the Action field */
  314. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  315. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  316. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  317. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  318. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  319. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  320. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  321. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  322. /*use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
  323. /*Config Reply Message */
  324. typedef struct _MPI2_CONFIG_REPLY {
  325. U8 Action; /*0x00 */
  326. U8 SGLFlags; /*0x01 */
  327. U8 MsgLength; /*0x02 */
  328. U8 Function; /*0x03 */
  329. U16 ExtPageLength; /*0x04 */
  330. U8 ExtPageType; /*0x06 */
  331. U8 MsgFlags; /*0x07 */
  332. U8 VP_ID; /*0x08 */
  333. U8 VF_ID; /*0x09 */
  334. U16 Reserved1; /*0x0A */
  335. U16 Reserved2; /*0x0C */
  336. U16 IOCStatus; /*0x0E */
  337. U32 IOCLogInfo; /*0x10 */
  338. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  339. } MPI2_CONFIG_REPLY, *PTR_MPI2_CONFIG_REPLY,
  340. Mpi2ConfigReply_t, *pMpi2ConfigReply_t;
  341. /*****************************************************************************
  342. *
  343. * C o n f i g u r a t i o n P a g e s
  344. *
  345. *****************************************************************************/
  346. /****************************************************************************
  347. * Manufacturing Config pages
  348. ****************************************************************************/
  349. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  350. /*MPI v2.0 SAS products */
  351. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  352. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  353. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  354. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  355. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  356. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  357. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  358. #define MPI2_MFGPAGE_DEVID_SSS6200 (0x007E)
  359. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  360. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  361. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  362. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  363. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  364. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  365. #define MPI2_MFGPAGE_DEVID_SAS2308_1 (0x0086)
  366. #define MPI2_MFGPAGE_DEVID_SAS2308_2 (0x0087)
  367. #define MPI2_MFGPAGE_DEVID_SAS2308_3 (0x006E)
  368. /*MPI v2.5 SAS products */
  369. #define MPI25_MFGPAGE_DEVID_SAS3004 (0x0096)
  370. #define MPI25_MFGPAGE_DEVID_SAS3008 (0x0097)
  371. #define MPI25_MFGPAGE_DEVID_SAS3108_1 (0x0090)
  372. #define MPI25_MFGPAGE_DEVID_SAS3108_2 (0x0091)
  373. #define MPI25_MFGPAGE_DEVID_SAS3108_5 (0x0094)
  374. #define MPI25_MFGPAGE_DEVID_SAS3108_6 (0x0095)
  375. /*Manufacturing Page 0 */
  376. typedef struct _MPI2_CONFIG_PAGE_MAN_0 {
  377. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  378. U8 ChipName[16]; /*0x04 */
  379. U8 ChipRevision[8]; /*0x14 */
  380. U8 BoardName[16]; /*0x1C */
  381. U8 BoardAssembly[16]; /*0x2C */
  382. U8 BoardTracerNumber[16]; /*0x3C */
  383. } MPI2_CONFIG_PAGE_MAN_0,
  384. *PTR_MPI2_CONFIG_PAGE_MAN_0,
  385. Mpi2ManufacturingPage0_t,
  386. *pMpi2ManufacturingPage0_t;
  387. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  388. /*Manufacturing Page 1 */
  389. typedef struct _MPI2_CONFIG_PAGE_MAN_1 {
  390. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  391. U8 VPD[256]; /*0x04 */
  392. } MPI2_CONFIG_PAGE_MAN_1,
  393. *PTR_MPI2_CONFIG_PAGE_MAN_1,
  394. Mpi2ManufacturingPage1_t,
  395. *pMpi2ManufacturingPage1_t;
  396. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  397. typedef struct _MPI2_CHIP_REVISION_ID {
  398. U16 DeviceID; /*0x00 */
  399. U8 PCIRevisionID; /*0x02 */
  400. U8 Reserved; /*0x03 */
  401. } MPI2_CHIP_REVISION_ID, *PTR_MPI2_CHIP_REVISION_ID,
  402. Mpi2ChipRevisionId_t, *pMpi2ChipRevisionId_t;
  403. /*Manufacturing Page 2 */
  404. /*
  405. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  406. *one and check Header.PageLength at runtime.
  407. */
  408. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  409. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  410. #endif
  411. typedef struct _MPI2_CONFIG_PAGE_MAN_2 {
  412. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  413. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  414. U32
  415. HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/*0x08 */
  416. } MPI2_CONFIG_PAGE_MAN_2,
  417. *PTR_MPI2_CONFIG_PAGE_MAN_2,
  418. Mpi2ManufacturingPage2_t,
  419. *pMpi2ManufacturingPage2_t;
  420. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  421. /*Manufacturing Page 3 */
  422. /*
  423. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  424. *one and check Header.PageLength at runtime.
  425. */
  426. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  427. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  428. #endif
  429. typedef struct _MPI2_CONFIG_PAGE_MAN_3 {
  430. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  431. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  432. U32
  433. Info[MPI2_MAN_PAGE_3_INFO_WORDS];/*0x08 */
  434. } MPI2_CONFIG_PAGE_MAN_3,
  435. *PTR_MPI2_CONFIG_PAGE_MAN_3,
  436. Mpi2ManufacturingPage3_t,
  437. *pMpi2ManufacturingPage3_t;
  438. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  439. /*Manufacturing Page 4 */
  440. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS {
  441. U8 PowerSaveFlags; /*0x00 */
  442. U8 InternalOperationsSleepTime; /*0x01 */
  443. U8 InternalOperationsRunTime; /*0x02 */
  444. U8 HostIdleTime; /*0x03 */
  445. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  446. *PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  447. Mpi2ManPage4PwrSaveSettings_t,
  448. *pMpi2ManPage4PwrSaveSettings_t;
  449. /*defines for the PowerSaveFlags field */
  450. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  451. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  452. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  453. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  454. typedef struct _MPI2_CONFIG_PAGE_MAN_4 {
  455. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  456. U32 Reserved1; /*0x04 */
  457. U32 Flags; /*0x08 */
  458. U8 InquirySize; /*0x0C */
  459. U8 Reserved2; /*0x0D */
  460. U16 Reserved3; /*0x0E */
  461. U8 InquiryData[56]; /*0x10 */
  462. U32 RAID0VolumeSettings; /*0x48 */
  463. U32 RAID1EVolumeSettings; /*0x4C */
  464. U32 RAID1VolumeSettings; /*0x50 */
  465. U32 RAID10VolumeSettings; /*0x54 */
  466. U32 Reserved4; /*0x58 */
  467. U32 Reserved5; /*0x5C */
  468. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /*0x60 */
  469. U8 MaxOCEDisks; /*0x64 */
  470. U8 ResyncRate; /*0x65 */
  471. U16 DataScrubDuration; /*0x66 */
  472. U8 MaxHotSpares; /*0x68 */
  473. U8 MaxPhysDisksPerVol; /*0x69 */
  474. U8 MaxPhysDisks; /*0x6A */
  475. U8 MaxVolumes; /*0x6B */
  476. } MPI2_CONFIG_PAGE_MAN_4,
  477. *PTR_MPI2_CONFIG_PAGE_MAN_4,
  478. Mpi2ManufacturingPage4_t,
  479. *pMpi2ManufacturingPage4_t;
  480. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  481. /*Manufacturing Page 4 Flags field */
  482. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  483. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  484. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  485. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  486. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  487. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  488. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  489. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  490. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  491. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  492. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  493. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  494. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  495. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  496. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  497. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  498. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  499. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  500. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  501. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  502. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  503. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  504. /*Manufacturing Page 5 */
  505. /*
  506. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  507. *one and check the value returned for NumPhys at runtime.
  508. */
  509. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  510. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  511. #endif
  512. typedef struct _MPI2_MANUFACTURING5_ENTRY {
  513. U64 WWID; /*0x00 */
  514. U64 DeviceName; /*0x08 */
  515. } MPI2_MANUFACTURING5_ENTRY,
  516. *PTR_MPI2_MANUFACTURING5_ENTRY,
  517. Mpi2Manufacturing5Entry_t,
  518. *pMpi2Manufacturing5Entry_t;
  519. typedef struct _MPI2_CONFIG_PAGE_MAN_5 {
  520. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  521. U8 NumPhys; /*0x04 */
  522. U8 Reserved1; /*0x05 */
  523. U16 Reserved2; /*0x06 */
  524. U32 Reserved3; /*0x08 */
  525. U32 Reserved4; /*0x0C */
  526. MPI2_MANUFACTURING5_ENTRY
  527. Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/*0x08 */
  528. } MPI2_CONFIG_PAGE_MAN_5,
  529. *PTR_MPI2_CONFIG_PAGE_MAN_5,
  530. Mpi2ManufacturingPage5_t,
  531. *pMpi2ManufacturingPage5_t;
  532. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  533. /*Manufacturing Page 6 */
  534. typedef struct _MPI2_CONFIG_PAGE_MAN_6 {
  535. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  536. U32 ProductSpecificInfo;/*0x04 */
  537. } MPI2_CONFIG_PAGE_MAN_6,
  538. *PTR_MPI2_CONFIG_PAGE_MAN_6,
  539. Mpi2ManufacturingPage6_t,
  540. *pMpi2ManufacturingPage6_t;
  541. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  542. /*Manufacturing Page 7 */
  543. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO {
  544. U32 Pinout; /*0x00 */
  545. U8 Connector[16]; /*0x04 */
  546. U8 Location; /*0x14 */
  547. U8 ReceptacleID; /*0x15 */
  548. U16 Slot; /*0x16 */
  549. U32 Reserved2; /*0x18 */
  550. } MPI2_MANPAGE7_CONNECTOR_INFO,
  551. *PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  552. Mpi2ManPage7ConnectorInfo_t,
  553. *pMpi2ManPage7ConnectorInfo_t;
  554. /*defines for the Pinout field */
  555. #define MPI2_MANPAGE7_PINOUT_LANE_MASK (0x0000FF00)
  556. #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT (8)
  557. #define MPI2_MANPAGE7_PINOUT_TYPE_MASK (0x000000FF)
  558. #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN (0x00)
  559. #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE (0x01)
  560. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x02)
  561. #define MPI2_MANPAGE7_PINOUT_SFF_8486 (0x03)
  562. #define MPI2_MANPAGE7_PINOUT_SFF_8484 (0x04)
  563. #define MPI2_MANPAGE7_PINOUT_SFF_8087 (0x05)
  564. #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I (0x06)
  565. #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I (0x07)
  566. #define MPI2_MANPAGE7_PINOUT_SFF_8470 (0x08)
  567. #define MPI2_MANPAGE7_PINOUT_SFF_8088 (0x09)
  568. #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X (0x0A)
  569. #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X (0x0B)
  570. #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X (0x0C)
  571. #define MPI2_MANPAGE7_PINOUT_SFF_8436 (0x0D)
  572. /*defines for the Location field */
  573. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  574. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  575. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  576. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  577. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  578. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  579. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  580. /*
  581. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  582. *one and check the value returned for NumPhys at runtime.
  583. */
  584. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  585. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  586. #endif
  587. typedef struct _MPI2_CONFIG_PAGE_MAN_7 {
  588. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  589. U32 Reserved1; /*0x04 */
  590. U32 Reserved2; /*0x08 */
  591. U32 Flags; /*0x0C */
  592. U8 EnclosureName[16]; /*0x10 */
  593. U8 NumPhys; /*0x20 */
  594. U8 Reserved3; /*0x21 */
  595. U16 Reserved4; /*0x22 */
  596. MPI2_MANPAGE7_CONNECTOR_INFO
  597. ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /*0x24 */
  598. } MPI2_CONFIG_PAGE_MAN_7,
  599. *PTR_MPI2_CONFIG_PAGE_MAN_7,
  600. Mpi2ManufacturingPage7_t,
  601. *pMpi2ManufacturingPage7_t;
  602. #define MPI2_MANUFACTURING7_PAGEVERSION (0x01)
  603. /*defines for the Flags field */
  604. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  605. /*
  606. *Generic structure to use for product-specific manufacturing pages
  607. *(currently Manufacturing Page 8 through Manufacturing Page 31).
  608. */
  609. typedef struct _MPI2_CONFIG_PAGE_MAN_PS {
  610. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  611. U32 ProductSpecificInfo;/*0x04 */
  612. } MPI2_CONFIG_PAGE_MAN_PS,
  613. *PTR_MPI2_CONFIG_PAGE_MAN_PS,
  614. Mpi2ManufacturingPagePS_t,
  615. *pMpi2ManufacturingPagePS_t;
  616. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  617. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  618. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  619. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  620. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  621. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  622. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  623. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  624. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  625. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  626. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  627. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  628. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  629. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  630. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  631. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  632. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  633. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  634. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  635. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  636. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  637. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  638. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  639. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  640. /****************************************************************************
  641. * IO Unit Config Pages
  642. ****************************************************************************/
  643. /*IO Unit Page 0 */
  644. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0 {
  645. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  646. U64 UniqueValue; /*0x04 */
  647. MPI2_VERSION_UNION NvdataVersionDefault; /*0x08 */
  648. MPI2_VERSION_UNION NvdataVersionPersistent; /*0x0A */
  649. } MPI2_CONFIG_PAGE_IO_UNIT_0,
  650. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  651. Mpi2IOUnitPage0_t, *pMpi2IOUnitPage0_t;
  652. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  653. /*IO Unit Page 1 */
  654. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1 {
  655. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  656. U32 Flags; /*0x04 */
  657. } MPI2_CONFIG_PAGE_IO_UNIT_1,
  658. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  659. Mpi2IOUnitPage1_t, *pMpi2IOUnitPage1_t;
  660. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  661. /*IO Unit Page 1 Flags defines */
  662. #define MPI25_IOUNITPAGE1_NEW_DEVICE_FAST_PATH_DISABLE (0x00002000)
  663. #define MPI25_IOUNITPAGE1_DISABLE_FAST_PATH (0x00001000)
  664. #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
  665. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  666. #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT (9)
  667. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  668. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  669. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  670. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  671. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  672. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  673. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  674. /*IO Unit Page 3 */
  675. /*
  676. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  677. *one and check the value returned for GPIOCount at runtime.
  678. */
  679. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  680. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  681. #endif
  682. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3 {
  683. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  684. U8 GPIOCount; /*0x04 */
  685. U8 Reserved1; /*0x05 */
  686. U16 Reserved2; /*0x06 */
  687. U16
  688. GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/*0x08 */
  689. } MPI2_CONFIG_PAGE_IO_UNIT_3,
  690. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  691. Mpi2IOUnitPage3_t, *pMpi2IOUnitPage3_t;
  692. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  693. /*defines for IO Unit Page 3 GPIOVal field */
  694. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  695. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  696. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  697. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  698. /*IO Unit Page 5 */
  699. /*
  700. *Upper layer code (drivers, utilities, etc.) should leave this define set to
  701. *one and check the value returned for NumDmaEngines at runtime.
  702. */
  703. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  704. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  705. #endif
  706. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  707. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  708. U64
  709. RaidAcceleratorBufferBaseAddress; /*0x04 */
  710. U64
  711. RaidAcceleratorBufferSize; /*0x0C */
  712. U64
  713. RaidAcceleratorControlBaseAddress; /*0x14 */
  714. U8 RAControlSize; /*0x1C */
  715. U8 NumDmaEngines; /*0x1D */
  716. U8 RAMinControlSize; /*0x1E */
  717. U8 RAMaxControlSize; /*0x1F */
  718. U32 Reserved1; /*0x20 */
  719. U32 Reserved2; /*0x24 */
  720. U32 Reserved3; /*0x28 */
  721. U32
  722. DmaEngineCapabilities[MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /*0x2C */
  723. } MPI2_CONFIG_PAGE_IO_UNIT_5,
  724. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  725. Mpi2IOUnitPage5_t, *pMpi2IOUnitPage5_t;
  726. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  727. /*defines for IO Unit Page 5 DmaEngineCapabilities field */
  728. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFF00)
  729. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  730. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  731. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  732. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  733. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  734. /*IO Unit Page 6 */
  735. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  736. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  737. U16 Flags; /*0x04 */
  738. U8 RAHostControlSize; /*0x06 */
  739. U8 Reserved0; /*0x07 */
  740. U64
  741. RaidAcceleratorHostControlBaseAddress; /*0x08 */
  742. U32 Reserved1; /*0x10 */
  743. U32 Reserved2; /*0x14 */
  744. U32 Reserved3; /*0x18 */
  745. } MPI2_CONFIG_PAGE_IO_UNIT_6,
  746. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  747. Mpi2IOUnitPage6_t, *pMpi2IOUnitPage6_t;
  748. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  749. /*defines for IO Unit Page 6 Flags field */
  750. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  751. /*IO Unit Page 7 */
  752. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  753. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  754. U8 CurrentPowerMode; /*0x04 */
  755. U8 PreviousPowerMode; /*0x05 */
  756. U8 PCIeWidth; /*0x06 */
  757. U8 PCIeSpeed; /*0x07 */
  758. U32 ProcessorState; /*0x08 */
  759. U32
  760. PowerManagementCapabilities; /*0x0C */
  761. U16 IOCTemperature; /*0x10 */
  762. U8
  763. IOCTemperatureUnits; /*0x12 */
  764. U8 IOCSpeed; /*0x13 */
  765. U16 BoardTemperature; /*0x14 */
  766. U8
  767. BoardTemperatureUnits; /*0x16 */
  768. U8 Reserved3; /*0x17 */
  769. } MPI2_CONFIG_PAGE_IO_UNIT_7,
  770. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  771. Mpi2IOUnitPage7_t, *pMpi2IOUnitPage7_t;
  772. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x02)
  773. /*defines for IO Unit Page 7 CurrentPowerMode and PreviousPowerMode fields */
  774. #define MPI25_IOUNITPAGE7_PM_INIT_MASK (0xC0)
  775. #define MPI25_IOUNITPAGE7_PM_INIT_UNAVAILABLE (0x00)
  776. #define MPI25_IOUNITPAGE7_PM_INIT_HOST (0x40)
  777. #define MPI25_IOUNITPAGE7_PM_INIT_IO_UNIT (0x80)
  778. #define MPI25_IOUNITPAGE7_PM_INIT_PCIE_DPA (0xC0)
  779. #define MPI25_IOUNITPAGE7_PM_MODE_MASK (0x07)
  780. #define MPI25_IOUNITPAGE7_PM_MODE_UNAVAILABLE (0x00)
  781. #define MPI25_IOUNITPAGE7_PM_MODE_UNKNOWN (0x01)
  782. #define MPI25_IOUNITPAGE7_PM_MODE_FULL_POWER (0x04)
  783. #define MPI25_IOUNITPAGE7_PM_MODE_REDUCED_POWER (0x05)
  784. #define MPI25_IOUNITPAGE7_PM_MODE_STANDBY (0x06)
  785. /*defines for IO Unit Page 7 PCIeWidth field */
  786. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  787. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  788. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  789. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  790. /*defines for IO Unit Page 7 PCIeSpeed field */
  791. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  792. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  793. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  794. /*defines for IO Unit Page 7 ProcessorState field */
  795. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  796. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  797. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  798. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  799. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  800. /*defines for IO Unit Page 7 PowerManagementCapabilities field */
  801. #define MPI25_IOUNITPAGE7_PMCAP_DPA_FULL_PWR_MODE (0x00400000)
  802. #define MPI25_IOUNITPAGE7_PMCAP_DPA_REDUCED_PWR_MODE (0x00200000)
  803. #define MPI25_IOUNITPAGE7_PMCAP_DPA_STANDBY_MODE (0x00100000)
  804. #define MPI25_IOUNITPAGE7_PMCAP_HOST_FULL_PWR_MODE (0x00040000)
  805. #define MPI25_IOUNITPAGE7_PMCAP_HOST_REDUCED_PWR_MODE (0x00020000)
  806. #define MPI25_IOUNITPAGE7_PMCAP_HOST_STANDBY_MODE (0x00010000)
  807. #define MPI25_IOUNITPAGE7_PMCAP_IO_FULL_PWR_MODE (0x00004000)
  808. #define MPI25_IOUNITPAGE7_PMCAP_IO_REDUCED_PWR_MODE (0x00002000)
  809. #define MPI25_IOUNITPAGE7_PMCAP_IO_STANDBY_MODE (0x00001000)
  810. #define MPI2_IOUNITPAGE7_PMCAP_HOST_12_5_PCT_IOCSPEED (0x00000400)
  811. #define MPI2_IOUNITPAGE7_PMCAP_HOST_25_0_PCT_IOCSPEED (0x00000200)
  812. #define MPI2_IOUNITPAGE7_PMCAP_HOST_50_0_PCT_IOCSPEED (0x00000100)
  813. #define MPI25_IOUNITPAGE7_PMCAP_IO_12_5_PCT_IOCSPEED (0x00000040)
  814. #define MPI25_IOUNITPAGE7_PMCAP_IO_25_0_PCT_IOCSPEED (0x00000020)
  815. #define MPI25_IOUNITPAGE7_PMCAP_IO_50_0_PCT_IOCSPEED (0x00000010)
  816. #define MPI2_IOUNITPAGE7_PMCAP_HOST_WIDTH_CHANGE_PCIE (0x00000008)
  817. #define MPI2_IOUNITPAGE7_PMCAP_HOST_SPEED_CHANGE_PCIE (0x00000004)
  818. #define MPI25_IOUNITPAGE7_PMCAP_IO_WIDTH_CHANGE_PCIE (0x00000002)
  819. #define MPI25_IOUNITPAGE7_PMCAP_IO_SPEED_CHANGE_PCIE (0x00000001)
  820. /*obsolete names for the PowerManagementCapabilities bits (above) */
  821. #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED (0x00000400)
  822. #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED (0x00000200)
  823. #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED (0x00000100)
  824. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE (0x00000008) /*obsolete */
  825. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE (0x00000004) /*obsolete */
  826. /*defines for IO Unit Page 7 IOCTemperatureUnits field */
  827. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  828. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  829. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  830. /*defines for IO Unit Page 7 IOCSpeed field */
  831. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  832. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  833. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  834. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  835. /*defines for IO Unit Page 7 BoardTemperatureUnits field */
  836. #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT (0x00)
  837. #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT (0x01)
  838. #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS (0x02)
  839. /*IO Unit Page 8 */
  840. #define MPI2_IOUNIT8_NUM_THRESHOLDS (4)
  841. typedef struct _MPI2_IOUNIT8_SENSOR {
  842. U16 Flags; /*0x00 */
  843. U16 Reserved1; /*0x02 */
  844. U16
  845. Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /*0x04 */
  846. U32 Reserved2; /*0x0C */
  847. U32 Reserved3; /*0x10 */
  848. U32 Reserved4; /*0x14 */
  849. } MPI2_IOUNIT8_SENSOR, *PTR_MPI2_IOUNIT8_SENSOR,
  850. Mpi2IOUnit8Sensor_t, *pMpi2IOUnit8Sensor_t;
  851. /*defines for IO Unit Page 8 Sensor Flags field */
  852. #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE (0x0008)
  853. #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE (0x0004)
  854. #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE (0x0002)
  855. #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE (0x0001)
  856. /*
  857. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  858. *one and check the value returned for NumSensors at runtime.
  859. */
  860. #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
  861. #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES (1)
  862. #endif
  863. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
  864. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  865. U32 Reserved1; /*0x04 */
  866. U32 Reserved2; /*0x08 */
  867. U8 NumSensors; /*0x0C */
  868. U8 PollingInterval; /*0x0D */
  869. U16 Reserved3; /*0x0E */
  870. MPI2_IOUNIT8_SENSOR
  871. Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/*0x10 */
  872. } MPI2_CONFIG_PAGE_IO_UNIT_8,
  873. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
  874. Mpi2IOUnitPage8_t, *pMpi2IOUnitPage8_t;
  875. #define MPI2_IOUNITPAGE8_PAGEVERSION (0x00)
  876. /*IO Unit Page 9 */
  877. typedef struct _MPI2_IOUNIT9_SENSOR {
  878. U16 CurrentTemperature; /*0x00 */
  879. U16 Reserved1; /*0x02 */
  880. U8 Flags; /*0x04 */
  881. U8 Reserved2; /*0x05 */
  882. U16 Reserved3; /*0x06 */
  883. U32 Reserved4; /*0x08 */
  884. U32 Reserved5; /*0x0C */
  885. } MPI2_IOUNIT9_SENSOR, *PTR_MPI2_IOUNIT9_SENSOR,
  886. Mpi2IOUnit9Sensor_t, *pMpi2IOUnit9Sensor_t;
  887. /*defines for IO Unit Page 9 Sensor Flags field */
  888. #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID (0x01)
  889. /*
  890. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  891. *one and check the value returned for NumSensors at runtime.
  892. */
  893. #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
  894. #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES (1)
  895. #endif
  896. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
  897. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  898. U32 Reserved1; /*0x04 */
  899. U32 Reserved2; /*0x08 */
  900. U8 NumSensors; /*0x0C */
  901. U8 Reserved4; /*0x0D */
  902. U16 Reserved3; /*0x0E */
  903. MPI2_IOUNIT9_SENSOR
  904. Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/*0x10 */
  905. } MPI2_CONFIG_PAGE_IO_UNIT_9,
  906. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
  907. Mpi2IOUnitPage9_t, *pMpi2IOUnitPage9_t;
  908. #define MPI2_IOUNITPAGE9_PAGEVERSION (0x00)
  909. /*IO Unit Page 10 */
  910. typedef struct _MPI2_IOUNIT10_FUNCTION {
  911. U8 CreditPercent; /*0x00 */
  912. U8 Reserved1; /*0x01 */
  913. U16 Reserved2; /*0x02 */
  914. } MPI2_IOUNIT10_FUNCTION,
  915. *PTR_MPI2_IOUNIT10_FUNCTION,
  916. Mpi2IOUnit10Function_t,
  917. *pMpi2IOUnit10Function_t;
  918. /*
  919. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  920. *one and check the value returned for NumFunctions at runtime.
  921. */
  922. #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
  923. #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES (1)
  924. #endif
  925. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
  926. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  927. U8 NumFunctions; /*0x04 */
  928. U8 Reserved1; /*0x05 */
  929. U16 Reserved2; /*0x06 */
  930. U32 Reserved3; /*0x08 */
  931. U32 Reserved4; /*0x0C */
  932. MPI2_IOUNIT10_FUNCTION
  933. Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/*0x10 */
  934. } MPI2_CONFIG_PAGE_IO_UNIT_10,
  935. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
  936. Mpi2IOUnitPage10_t, *pMpi2IOUnitPage10_t;
  937. #define MPI2_IOUNITPAGE10_PAGEVERSION (0x01)
  938. /****************************************************************************
  939. * IOC Config Pages
  940. ****************************************************************************/
  941. /*IOC Page 0 */
  942. typedef struct _MPI2_CONFIG_PAGE_IOC_0 {
  943. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  944. U32 Reserved1; /*0x04 */
  945. U32 Reserved2; /*0x08 */
  946. U16 VendorID; /*0x0C */
  947. U16 DeviceID; /*0x0E */
  948. U8 RevisionID; /*0x10 */
  949. U8 Reserved3; /*0x11 */
  950. U16 Reserved4; /*0x12 */
  951. U32 ClassCode; /*0x14 */
  952. U16 SubsystemVendorID; /*0x18 */
  953. U16 SubsystemID; /*0x1A */
  954. } MPI2_CONFIG_PAGE_IOC_0,
  955. *PTR_MPI2_CONFIG_PAGE_IOC_0,
  956. Mpi2IOCPage0_t, *pMpi2IOCPage0_t;
  957. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  958. /*IOC Page 1 */
  959. typedef struct _MPI2_CONFIG_PAGE_IOC_1 {
  960. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  961. U32 Flags; /*0x04 */
  962. U32 CoalescingTimeout; /*0x08 */
  963. U8 CoalescingDepth; /*0x0C */
  964. U8 PCISlotNum; /*0x0D */
  965. U8 PCIBusNum; /*0x0E */
  966. U8 PCIDomainSegment; /*0x0F */
  967. U32 Reserved1; /*0x10 */
  968. U32 Reserved2; /*0x14 */
  969. } MPI2_CONFIG_PAGE_IOC_1,
  970. *PTR_MPI2_CONFIG_PAGE_IOC_1,
  971. Mpi2IOCPage1_t, *pMpi2IOCPage1_t;
  972. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  973. /*defines for IOC Page 1 Flags field */
  974. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  975. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  976. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  977. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  978. /*IOC Page 6 */
  979. typedef struct _MPI2_CONFIG_PAGE_IOC_6 {
  980. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  981. U32
  982. CapabilitiesFlags; /*0x04 */
  983. U8 MaxDrivesRAID0; /*0x08 */
  984. U8 MaxDrivesRAID1; /*0x09 */
  985. U8
  986. MaxDrivesRAID1E; /*0x0A */
  987. U8
  988. MaxDrivesRAID10; /*0x0B */
  989. U8 MinDrivesRAID0; /*0x0C */
  990. U8 MinDrivesRAID1; /*0x0D */
  991. U8
  992. MinDrivesRAID1E; /*0x0E */
  993. U8
  994. MinDrivesRAID10; /*0x0F */
  995. U32 Reserved1; /*0x10 */
  996. U8
  997. MaxGlobalHotSpares; /*0x14 */
  998. U8 MaxPhysDisks; /*0x15 */
  999. U8 MaxVolumes; /*0x16 */
  1000. U8 MaxConfigs; /*0x17 */
  1001. U8 MaxOCEDisks; /*0x18 */
  1002. U8 Reserved2; /*0x19 */
  1003. U16 Reserved3; /*0x1A */
  1004. U32
  1005. SupportedStripeSizeMapRAID0; /*0x1C */
  1006. U32
  1007. SupportedStripeSizeMapRAID1E; /*0x20 */
  1008. U32
  1009. SupportedStripeSizeMapRAID10; /*0x24 */
  1010. U32 Reserved4; /*0x28 */
  1011. U32 Reserved5; /*0x2C */
  1012. U16
  1013. DefaultMetadataSize; /*0x30 */
  1014. U16 Reserved6; /*0x32 */
  1015. U16
  1016. MaxBadBlockTableEntries; /*0x34 */
  1017. U16 Reserved7; /*0x36 */
  1018. U32
  1019. IRNvsramVersion; /*0x38 */
  1020. } MPI2_CONFIG_PAGE_IOC_6,
  1021. *PTR_MPI2_CONFIG_PAGE_IOC_6,
  1022. Mpi2IOCPage6_t, *pMpi2IOCPage6_t;
  1023. #define MPI2_IOCPAGE6_PAGEVERSION (0x05)
  1024. /*defines for IOC Page 6 CapabilitiesFlags */
  1025. #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT (0x00000020)
  1026. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  1027. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  1028. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  1029. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  1030. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  1031. /*IOC Page 7 */
  1032. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  1033. typedef struct _MPI2_CONFIG_PAGE_IOC_7 {
  1034. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1035. U32 Reserved1; /*0x04 */
  1036. U32
  1037. EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/*0x08 */
  1038. U16 SASBroadcastPrimitiveMasks; /*0x18 */
  1039. U16 SASNotifyPrimitiveMasks; /*0x1A */
  1040. U32 Reserved3; /*0x1C */
  1041. } MPI2_CONFIG_PAGE_IOC_7,
  1042. *PTR_MPI2_CONFIG_PAGE_IOC_7,
  1043. Mpi2IOCPage7_t, *pMpi2IOCPage7_t;
  1044. #define MPI2_IOCPAGE7_PAGEVERSION (0x02)
  1045. /*IOC Page 8 */
  1046. typedef struct _MPI2_CONFIG_PAGE_IOC_8 {
  1047. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1048. U8 NumDevsPerEnclosure; /*0x04 */
  1049. U8 Reserved1; /*0x05 */
  1050. U16 Reserved2; /*0x06 */
  1051. U16 MaxPersistentEntries; /*0x08 */
  1052. U16 MaxNumPhysicalMappedIDs; /*0x0A */
  1053. U16 Flags; /*0x0C */
  1054. U16 Reserved3; /*0x0E */
  1055. U16 IRVolumeMappingFlags; /*0x10 */
  1056. U16 Reserved4; /*0x12 */
  1057. U32 Reserved5; /*0x14 */
  1058. } MPI2_CONFIG_PAGE_IOC_8,
  1059. *PTR_MPI2_CONFIG_PAGE_IOC_8,
  1060. Mpi2IOCPage8_t, *pMpi2IOCPage8_t;
  1061. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  1062. /*defines for IOC Page 8 Flags field */
  1063. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  1064. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  1065. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  1066. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  1067. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  1068. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  1069. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  1070. /*defines for IOC Page 8 IRVolumeMappingFlags */
  1071. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  1072. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  1073. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  1074. /****************************************************************************
  1075. * BIOS Config Pages
  1076. ****************************************************************************/
  1077. /*BIOS Page 1 */
  1078. typedef struct _MPI2_CONFIG_PAGE_BIOS_1 {
  1079. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1080. U32 BiosOptions; /*0x04 */
  1081. U32 IOCSettings; /*0x08 */
  1082. U32 Reserved1; /*0x0C */
  1083. U32 DeviceSettings; /*0x10 */
  1084. U16 NumberOfDevices; /*0x14 */
  1085. U16 UEFIVersion; /*0x16 */
  1086. U16 IOTimeoutBlockDevicesNonRM; /*0x18 */
  1087. U16 IOTimeoutSequential; /*0x1A */
  1088. U16 IOTimeoutOther; /*0x1C */
  1089. U16 IOTimeoutBlockDevicesRM; /*0x1E */
  1090. } MPI2_CONFIG_PAGE_BIOS_1,
  1091. *PTR_MPI2_CONFIG_PAGE_BIOS_1,
  1092. Mpi2BiosPage1_t, *pMpi2BiosPage1_t;
  1093. #define MPI2_BIOSPAGE1_PAGEVERSION (0x05)
  1094. /*values for BIOS Page 1 BiosOptions field */
  1095. #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION (0x00000006)
  1096. #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII (0x00000000)
  1097. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII (0x00000002)
  1098. #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII (0x00000004)
  1099. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  1100. /*values for BIOS Page 1 IOCSettings field */
  1101. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  1102. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  1103. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  1104. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  1105. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  1106. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  1107. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  1108. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  1109. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  1110. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  1111. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  1112. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  1113. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  1114. /*values for BIOS Page 1 DeviceSettings field */
  1115. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  1116. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  1117. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  1118. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  1119. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  1120. /*defines for BIOS Page 1 UEFIVersion field */
  1121. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK (0xFF00)
  1122. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT (8)
  1123. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK (0x00FF)
  1124. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT (0)
  1125. /*BIOS Page 2 */
  1126. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER {
  1127. U32 Reserved1; /*0x00 */
  1128. U32 Reserved2; /*0x04 */
  1129. U32 Reserved3; /*0x08 */
  1130. U32 Reserved4; /*0x0C */
  1131. U32 Reserved5; /*0x10 */
  1132. U32 Reserved6; /*0x14 */
  1133. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1134. *PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1135. Mpi2BootDeviceAdapterOrder_t,
  1136. *pMpi2BootDeviceAdapterOrder_t;
  1137. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID {
  1138. U64 SASAddress; /*0x00 */
  1139. U8 LUN[8]; /*0x08 */
  1140. U32 Reserved1; /*0x10 */
  1141. U32 Reserved2; /*0x14 */
  1142. } MPI2_BOOT_DEVICE_SAS_WWID,
  1143. *PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  1144. Mpi2BootDeviceSasWwid_t,
  1145. *pMpi2BootDeviceSasWwid_t;
  1146. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT {
  1147. U64 EnclosureLogicalID; /*0x00 */
  1148. U32 Reserved1; /*0x08 */
  1149. U32 Reserved2; /*0x0C */
  1150. U16 SlotNumber; /*0x10 */
  1151. U16 Reserved3; /*0x12 */
  1152. U32 Reserved4; /*0x14 */
  1153. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1154. *PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1155. Mpi2BootDeviceEnclosureSlot_t,
  1156. *pMpi2BootDeviceEnclosureSlot_t;
  1157. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME {
  1158. U64 DeviceName; /*0x00 */
  1159. U8 LUN[8]; /*0x08 */
  1160. U32 Reserved1; /*0x10 */
  1161. U32 Reserved2; /*0x14 */
  1162. } MPI2_BOOT_DEVICE_DEVICE_NAME,
  1163. *PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  1164. Mpi2BootDeviceDeviceName_t,
  1165. *pMpi2BootDeviceDeviceName_t;
  1166. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE {
  1167. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1168. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  1169. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1170. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  1171. } MPI2_BIOSPAGE2_BOOT_DEVICE,
  1172. *PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  1173. Mpi2BiosPage2BootDevice_t,
  1174. *pMpi2BiosPage2BootDevice_t;
  1175. typedef struct _MPI2_CONFIG_PAGE_BIOS_2 {
  1176. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1177. U32 Reserved1; /*0x04 */
  1178. U32 Reserved2; /*0x08 */
  1179. U32 Reserved3; /*0x0C */
  1180. U32 Reserved4; /*0x10 */
  1181. U32 Reserved5; /*0x14 */
  1182. U32 Reserved6; /*0x18 */
  1183. U8 ReqBootDeviceForm; /*0x1C */
  1184. U8 Reserved7; /*0x1D */
  1185. U16 Reserved8; /*0x1E */
  1186. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /*0x20 */
  1187. U8 ReqAltBootDeviceForm; /*0x38 */
  1188. U8 Reserved9; /*0x39 */
  1189. U16 Reserved10; /*0x3A */
  1190. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /*0x3C */
  1191. U8 CurrentBootDeviceForm; /*0x58 */
  1192. U8 Reserved11; /*0x59 */
  1193. U16 Reserved12; /*0x5A */
  1194. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /*0x58 */
  1195. } MPI2_CONFIG_PAGE_BIOS_2, *PTR_MPI2_CONFIG_PAGE_BIOS_2,
  1196. Mpi2BiosPage2_t, *pMpi2BiosPage2_t;
  1197. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  1198. /*values for BIOS Page 2 BootDeviceForm fields */
  1199. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  1200. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  1201. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  1202. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1203. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  1204. /*BIOS Page 3 */
  1205. typedef struct _MPI2_ADAPTER_INFO {
  1206. U8 PciBusNumber; /*0x00 */
  1207. U8 PciDeviceAndFunctionNumber; /*0x01 */
  1208. U16 AdapterFlags; /*0x02 */
  1209. } MPI2_ADAPTER_INFO, *PTR_MPI2_ADAPTER_INFO,
  1210. Mpi2AdapterInfo_t, *pMpi2AdapterInfo_t;
  1211. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  1212. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  1213. typedef struct _MPI2_CONFIG_PAGE_BIOS_3 {
  1214. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1215. U32 GlobalFlags; /*0x04 */
  1216. U32 BiosVersion; /*0x08 */
  1217. MPI2_ADAPTER_INFO AdapterOrder[4]; /*0x0C */
  1218. U32 Reserved1; /*0x1C */
  1219. } MPI2_CONFIG_PAGE_BIOS_3,
  1220. *PTR_MPI2_CONFIG_PAGE_BIOS_3,
  1221. Mpi2BiosPage3_t, *pMpi2BiosPage3_t;
  1222. #define MPI2_BIOSPAGE3_PAGEVERSION (0x00)
  1223. /*values for BIOS Page 3 GlobalFlags */
  1224. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  1225. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  1226. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  1227. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  1228. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  1229. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  1230. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  1231. /*BIOS Page 4 */
  1232. /*
  1233. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1234. *one and check the value returned for NumPhys at runtime.
  1235. */
  1236. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  1237. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  1238. #endif
  1239. typedef struct _MPI2_BIOS4_ENTRY {
  1240. U64 ReassignmentWWID; /*0x00 */
  1241. U64 ReassignmentDeviceName; /*0x08 */
  1242. } MPI2_BIOS4_ENTRY, *PTR_MPI2_BIOS4_ENTRY,
  1243. Mpi2MBios4Entry_t, *pMpi2Bios4Entry_t;
  1244. typedef struct _MPI2_CONFIG_PAGE_BIOS_4 {
  1245. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1246. U8 NumPhys; /*0x04 */
  1247. U8 Reserved1; /*0x05 */
  1248. U16 Reserved2; /*0x06 */
  1249. MPI2_BIOS4_ENTRY
  1250. Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /*0x08 */
  1251. } MPI2_CONFIG_PAGE_BIOS_4, *PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1252. Mpi2BiosPage4_t, *pMpi2BiosPage4_t;
  1253. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1254. /****************************************************************************
  1255. * RAID Volume Config Pages
  1256. ****************************************************************************/
  1257. /*RAID Volume Page 0 */
  1258. typedef struct _MPI2_RAIDVOL0_PHYS_DISK {
  1259. U8 RAIDSetNum; /*0x00 */
  1260. U8 PhysDiskMap; /*0x01 */
  1261. U8 PhysDiskNum; /*0x02 */
  1262. U8 Reserved; /*0x03 */
  1263. } MPI2_RAIDVOL0_PHYS_DISK, *PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1264. Mpi2RaidVol0PhysDisk_t, *pMpi2RaidVol0PhysDisk_t;
  1265. /*defines for the PhysDiskMap field */
  1266. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1267. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1268. typedef struct _MPI2_RAIDVOL0_SETTINGS {
  1269. U16 Settings; /*0x00 */
  1270. U8 HotSparePool; /*0x01 */
  1271. U8 Reserved; /*0x02 */
  1272. } MPI2_RAIDVOL0_SETTINGS, *PTR_MPI2_RAIDVOL0_SETTINGS,
  1273. Mpi2RaidVol0Settings_t,
  1274. *pMpi2RaidVol0Settings_t;
  1275. /*RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1276. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1277. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1278. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1279. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1280. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1281. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1282. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1283. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1284. /*RAID Volume Page 0 VolumeSettings defines */
  1285. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1286. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1287. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1288. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1289. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1290. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1291. /*
  1292. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1293. *one and check the value returned for NumPhysDisks at runtime.
  1294. */
  1295. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1296. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1297. #endif
  1298. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0 {
  1299. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1300. U16 DevHandle; /*0x04 */
  1301. U8 VolumeState; /*0x06 */
  1302. U8 VolumeType; /*0x07 */
  1303. U32 VolumeStatusFlags; /*0x08 */
  1304. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /*0x0C */
  1305. U64 MaxLBA; /*0x10 */
  1306. U32 StripeSize; /*0x18 */
  1307. U16 BlockSize; /*0x1C */
  1308. U16 Reserved1; /*0x1E */
  1309. U8 SupportedPhysDisks;/*0x20 */
  1310. U8 ResyncRate; /*0x21 */
  1311. U16 DataScrubDuration; /*0x22 */
  1312. U8 NumPhysDisks; /*0x24 */
  1313. U8 Reserved2; /*0x25 */
  1314. U8 Reserved3; /*0x26 */
  1315. U8 InactiveStatus; /*0x27 */
  1316. MPI2_RAIDVOL0_PHYS_DISK
  1317. PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /*0x28 */
  1318. } MPI2_CONFIG_PAGE_RAID_VOL_0,
  1319. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1320. Mpi2RaidVolPage0_t, *pMpi2RaidVolPage0_t;
  1321. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1322. /*values for RAID VolumeState */
  1323. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1324. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1325. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1326. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1327. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1328. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1329. /*values for RAID VolumeType */
  1330. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1331. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1332. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1333. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1334. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1335. /*values for RAID Volume Page 0 VolumeStatusFlags field */
  1336. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1337. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1338. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1339. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1340. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1341. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1342. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1343. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1344. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1345. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1346. #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT (0x00000080)
  1347. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1348. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1349. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1350. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1351. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1352. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1353. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1354. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1355. /*values for RAID Volume Page 0 SupportedPhysDisks field */
  1356. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1357. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1358. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1359. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1360. /*values for RAID Volume Page 0 InactiveStatus field */
  1361. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1362. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1363. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1364. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1365. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1366. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1367. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1368. /*RAID Volume Page 1 */
  1369. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1 {
  1370. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1371. U16 DevHandle; /*0x04 */
  1372. U16 Reserved0; /*0x06 */
  1373. U8 GUID[24]; /*0x08 */
  1374. U8 Name[16]; /*0x20 */
  1375. U64 WWID; /*0x30 */
  1376. U32 Reserved1; /*0x38 */
  1377. U32 Reserved2; /*0x3C */
  1378. } MPI2_CONFIG_PAGE_RAID_VOL_1,
  1379. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1380. Mpi2RaidVolPage1_t, *pMpi2RaidVolPage1_t;
  1381. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1382. /****************************************************************************
  1383. * RAID Physical Disk Config Pages
  1384. ****************************************************************************/
  1385. /*RAID Physical Disk Page 0 */
  1386. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS {
  1387. U16 Reserved1; /*0x00 */
  1388. U8 HotSparePool; /*0x02 */
  1389. U8 Reserved2; /*0x03 */
  1390. } MPI2_RAIDPHYSDISK0_SETTINGS,
  1391. *PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1392. Mpi2RaidPhysDisk0Settings_t,
  1393. *pMpi2RaidPhysDisk0Settings_t;
  1394. /*use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1395. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA {
  1396. U8 VendorID[8]; /*0x00 */
  1397. U8 ProductID[16]; /*0x08 */
  1398. U8 ProductRevLevel[4]; /*0x18 */
  1399. U8 SerialNum[32]; /*0x1C */
  1400. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1401. *PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1402. Mpi2RaidPhysDisk0InquiryData_t,
  1403. *pMpi2RaidPhysDisk0InquiryData_t;
  1404. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0 {
  1405. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1406. U16 DevHandle; /*0x04 */
  1407. U8 Reserved1; /*0x06 */
  1408. U8 PhysDiskNum; /*0x07 */
  1409. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /*0x08 */
  1410. U32 Reserved2; /*0x0C */
  1411. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /*0x10 */
  1412. U32 Reserved3; /*0x4C */
  1413. U8 PhysDiskState; /*0x50 */
  1414. U8 OfflineReason; /*0x51 */
  1415. U8 IncompatibleReason; /*0x52 */
  1416. U8 PhysDiskAttributes; /*0x53 */
  1417. U32 PhysDiskStatusFlags;/*0x54 */
  1418. U64 DeviceMaxLBA; /*0x58 */
  1419. U64 HostMaxLBA; /*0x60 */
  1420. U64 CoercedMaxLBA; /*0x68 */
  1421. U16 BlockSize; /*0x70 */
  1422. U16 Reserved5; /*0x72 */
  1423. U32 Reserved6; /*0x74 */
  1424. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1425. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1426. Mpi2RaidPhysDiskPage0_t,
  1427. *pMpi2RaidPhysDiskPage0_t;
  1428. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1429. /*PhysDiskState defines */
  1430. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1431. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1432. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1433. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1434. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1435. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1436. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1437. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1438. /*OfflineReason defines */
  1439. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1440. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1441. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1442. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1443. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1444. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1445. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1446. /*IncompatibleReason defines */
  1447. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1448. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1449. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1450. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1451. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1452. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1453. #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE (0x06)
  1454. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1455. /*PhysDiskAttributes defines */
  1456. #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK (0x0C)
  1457. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1458. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1459. #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK (0x03)
  1460. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1461. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1462. /*PhysDiskStatusFlags defines */
  1463. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1464. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1465. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1466. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1467. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1468. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1469. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1470. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1471. /*RAID Physical Disk Page 1 */
  1472. /*
  1473. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1474. *one and check the value returned for NumPhysDiskPaths at runtime.
  1475. */
  1476. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1477. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1478. #endif
  1479. typedef struct _MPI2_RAIDPHYSDISK1_PATH {
  1480. U16 DevHandle; /*0x00 */
  1481. U16 Reserved1; /*0x02 */
  1482. U64 WWID; /*0x04 */
  1483. U64 OwnerWWID; /*0x0C */
  1484. U8 OwnerIdentifier; /*0x14 */
  1485. U8 Reserved2; /*0x15 */
  1486. U16 Flags; /*0x16 */
  1487. } MPI2_RAIDPHYSDISK1_PATH, *PTR_MPI2_RAIDPHYSDISK1_PATH,
  1488. Mpi2RaidPhysDisk1Path_t,
  1489. *pMpi2RaidPhysDisk1Path_t;
  1490. /*RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1491. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1492. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1493. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1494. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1 {
  1495. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1496. U8 NumPhysDiskPaths; /*0x04 */
  1497. U8 PhysDiskNum; /*0x05 */
  1498. U16 Reserved1; /*0x06 */
  1499. U32 Reserved2; /*0x08 */
  1500. MPI2_RAIDPHYSDISK1_PATH
  1501. PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/*0x0C */
  1502. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1503. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1504. Mpi2RaidPhysDiskPage1_t,
  1505. *pMpi2RaidPhysDiskPage1_t;
  1506. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1507. /****************************************************************************
  1508. * values for fields used by several types of SAS Config Pages
  1509. ****************************************************************************/
  1510. /*values for NegotiatedLinkRates fields */
  1511. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1512. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1513. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1514. /*link rates used for Negotiated Physical and Logical Link Rate */
  1515. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1516. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1517. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1518. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1519. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1520. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1521. #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
  1522. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1523. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1524. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1525. #define MPI25_SAS_NEG_LINK_RATE_12_0 (0x0B)
  1526. /*values for AttachedPhyInfo fields */
  1527. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1528. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1529. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1530. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1531. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1532. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1533. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1534. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1535. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1536. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1537. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1538. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1539. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1540. /*values for PhyInfo fields */
  1541. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1542. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1543. #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION (27)
  1544. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1545. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1546. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1547. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1548. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1549. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1550. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1551. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1552. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1553. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1554. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1555. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1556. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1557. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1558. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1559. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1560. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1561. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1562. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1563. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1564. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1565. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1566. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1567. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1568. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1569. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1570. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1571. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1572. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1573. /*values for SAS ProgrammedLinkRate fields */
  1574. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1575. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1576. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1577. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1578. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1579. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1580. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1581. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1582. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1583. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1584. #define MPI25_SAS_PRATE_MIN_RATE_12_0 (0x0B)
  1585. /*values for SAS HwLinkRate fields */
  1586. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1587. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1588. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1589. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1590. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1591. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1592. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1593. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1594. #define MPI25_SAS_HWRATE_MIN_RATE_12_0 (0x0B)
  1595. /****************************************************************************
  1596. * SAS IO Unit Config Pages
  1597. ****************************************************************************/
  1598. /*SAS IO Unit Page 0 */
  1599. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA {
  1600. U8 Port; /*0x00 */
  1601. U8 PortFlags; /*0x01 */
  1602. U8 PhyFlags; /*0x02 */
  1603. U8 NegotiatedLinkRate; /*0x03 */
  1604. U32 ControllerPhyDeviceInfo;/*0x04 */
  1605. U16 AttachedDevHandle; /*0x08 */
  1606. U16 ControllerDevHandle; /*0x0A */
  1607. U32 DiscoveryStatus; /*0x0C */
  1608. U32 Reserved; /*0x10 */
  1609. } MPI2_SAS_IO_UNIT0_PHY_DATA,
  1610. *PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1611. Mpi2SasIOUnit0PhyData_t,
  1612. *pMpi2SasIOUnit0PhyData_t;
  1613. /*
  1614. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1615. *one and check the value returned for NumPhys at runtime.
  1616. */
  1617. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1618. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1619. #endif
  1620. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0 {
  1621. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1622. U32 Reserved1;/*0x08 */
  1623. U8 NumPhys; /*0x0C */
  1624. U8 Reserved2;/*0x0D */
  1625. U16 Reserved3;/*0x0E */
  1626. MPI2_SAS_IO_UNIT0_PHY_DATA
  1627. PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /*0x10 */
  1628. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1629. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1630. Mpi2SasIOUnitPage0_t, *pMpi2SasIOUnitPage0_t;
  1631. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1632. /*values for SAS IO Unit Page 0 PortFlags */
  1633. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1634. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1635. /*values for SAS IO Unit Page 0 PhyFlags */
  1636. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1637. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1638. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1639. /*see mpi2_sas.h for values for
  1640. *SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1641. /*values for SAS IO Unit Page 0 DiscoveryStatus */
  1642. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1643. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1644. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1645. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1646. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1647. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1648. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1649. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1650. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1651. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1652. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1653. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1654. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1655. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1656. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1657. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1658. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1659. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1660. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1661. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1662. /*SAS IO Unit Page 1 */
  1663. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA {
  1664. U8 Port; /*0x00 */
  1665. U8 PortFlags; /*0x01 */
  1666. U8 PhyFlags; /*0x02 */
  1667. U8 MaxMinLinkRate; /*0x03 */
  1668. U32 ControllerPhyDeviceInfo; /*0x04 */
  1669. U16 MaxTargetPortConnectTime; /*0x08 */
  1670. U16 Reserved1; /*0x0A */
  1671. } MPI2_SAS_IO_UNIT1_PHY_DATA,
  1672. *PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1673. Mpi2SasIOUnit1PhyData_t,
  1674. *pMpi2SasIOUnit1PhyData_t;
  1675. /*
  1676. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1677. *one and check the value returned for NumPhys at runtime.
  1678. */
  1679. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1680. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1681. #endif
  1682. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1 {
  1683. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1684. U16
  1685. ControlFlags; /*0x08 */
  1686. U16
  1687. SASNarrowMaxQueueDepth; /*0x0A */
  1688. U16
  1689. AdditionalControlFlags; /*0x0C */
  1690. U16
  1691. SASWideMaxQueueDepth; /*0x0E */
  1692. U8
  1693. NumPhys; /*0x10 */
  1694. U8
  1695. SATAMaxQDepth; /*0x11 */
  1696. U8
  1697. ReportDeviceMissingDelay; /*0x12 */
  1698. U8
  1699. IODeviceMissingDelay; /*0x13 */
  1700. MPI2_SAS_IO_UNIT1_PHY_DATA
  1701. PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /*0x14 */
  1702. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1703. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1704. Mpi2SasIOUnitPage1_t, *pMpi2SasIOUnitPage1_t;
  1705. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1706. /*values for SAS IO Unit Page 1 ControlFlags */
  1707. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1708. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1709. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1710. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1711. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1712. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1713. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1714. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1715. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1716. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1717. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1718. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1719. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1720. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1721. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1722. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1723. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1724. /*values for SAS IO Unit Page 1 AdditionalControlFlags */
  1725. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1726. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1727. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1728. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1729. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1730. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1731. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1732. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1733. /*defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1734. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1735. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1736. /*values for SAS IO Unit Page 1 PortFlags */
  1737. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1738. /*values for SAS IO Unit Page 1 PhyFlags */
  1739. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1740. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1741. /*values for SAS IO Unit Page 1 MaxMinLinkRate */
  1742. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1743. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1744. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1745. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1746. #define MPI25_SASIOUNIT1_MAX_RATE_12_0 (0xB0)
  1747. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1748. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1749. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1750. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1751. #define MPI25_SASIOUNIT1_MIN_RATE_12_0 (0x0B)
  1752. /*see mpi2_sas.h for values for
  1753. *SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1754. /*SAS IO Unit Page 4 */
  1755. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP {
  1756. U8 MaxTargetSpinup; /*0x00 */
  1757. U8 SpinupDelay; /*0x01 */
  1758. U8 SpinupFlags; /*0x02 */
  1759. U8 Reserved1; /*0x03 */
  1760. } MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1761. *PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1762. Mpi2SasIOUnit4SpinupGroup_t,
  1763. *pMpi2SasIOUnit4SpinupGroup_t;
  1764. /*defines for SAS IO Unit Page 4 SpinupFlags */
  1765. #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG (0x01)
  1766. /*
  1767. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1768. *one and check the value returned for NumPhys at runtime.
  1769. */
  1770. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1771. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1772. #endif
  1773. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4 {
  1774. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header;/*0x00 */
  1775. MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1776. SpinupGroupParameters[4]; /*0x08 */
  1777. U32
  1778. Reserved1; /*0x18 */
  1779. U32
  1780. Reserved2; /*0x1C */
  1781. U32
  1782. Reserved3; /*0x20 */
  1783. U8
  1784. BootDeviceWaitTime; /*0x24 */
  1785. U8
  1786. Reserved4; /*0x25 */
  1787. U16
  1788. Reserved5; /*0x26 */
  1789. U8
  1790. NumPhys; /*0x28 */
  1791. U8
  1792. PEInitialSpinupDelay; /*0x29 */
  1793. U8
  1794. PEReplyDelay; /*0x2A */
  1795. U8
  1796. Flags; /*0x2B */
  1797. U8
  1798. PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /*0x2C */
  1799. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1800. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1801. Mpi2SasIOUnitPage4_t, *pMpi2SasIOUnitPage4_t;
  1802. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  1803. /*defines for Flags field */
  1804. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  1805. /*defines for PHY field */
  1806. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  1807. /*SAS IO Unit Page 5 */
  1808. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  1809. U8 ControlFlags; /*0x00 */
  1810. U8 PortWidthModGroup; /*0x01 */
  1811. U16 InactivityTimerExponent; /*0x02 */
  1812. U8 SATAPartialTimeout; /*0x04 */
  1813. U8 Reserved2; /*0x05 */
  1814. U8 SATASlumberTimeout; /*0x06 */
  1815. U8 Reserved3; /*0x07 */
  1816. U8 SASPartialTimeout; /*0x08 */
  1817. U8 Reserved4; /*0x09 */
  1818. U8 SASSlumberTimeout; /*0x0A */
  1819. U8 Reserved5; /*0x0B */
  1820. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1821. *PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1822. Mpi2SasIOUnit5PhyPmSettings_t,
  1823. *pMpi2SasIOUnit5PhyPmSettings_t;
  1824. /*defines for ControlFlags field */
  1825. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  1826. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  1827. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  1828. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  1829. /*defines for PortWidthModeGroup field */
  1830. #define MPI2_SASIOUNIT5_PWMG_DISABLE (0xFF)
  1831. /*defines for InactivityTimerExponent field */
  1832. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  1833. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  1834. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  1835. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  1836. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  1837. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  1838. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  1839. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  1840. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  1841. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  1842. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  1843. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  1844. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  1845. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  1846. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  1847. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  1848. /*
  1849. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1850. *one and check the value returned for NumPhys at runtime.
  1851. */
  1852. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  1853. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  1854. #endif
  1855. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  1856. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1857. U8 NumPhys; /*0x08 */
  1858. U8 Reserved1;/*0x09 */
  1859. U16 Reserved2;/*0x0A */
  1860. U32 Reserved3;/*0x0C */
  1861. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS
  1862. SASPhyPowerManagementSettings[MPI2_SAS_IOUNIT5_PHY_MAX];/*0x10 */
  1863. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1864. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1865. Mpi2SasIOUnitPage5_t, *pMpi2SasIOUnitPage5_t;
  1866. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x01)
  1867. /*SAS IO Unit Page 6 */
  1868. typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
  1869. U8 CurrentStatus; /*0x00 */
  1870. U8 CurrentModulation; /*0x01 */
  1871. U8 CurrentUtilization; /*0x02 */
  1872. U8 Reserved1; /*0x03 */
  1873. U32 Reserved2; /*0x04 */
  1874. } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  1875. *PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  1876. Mpi2SasIOUnit6PortWidthModGroupStatus_t,
  1877. *pMpi2SasIOUnit6PortWidthModGroupStatus_t;
  1878. /*defines for CurrentStatus field */
  1879. #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE (0x00)
  1880. #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED (0x01)
  1881. #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG (0x02)
  1882. #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN (0x03)
  1883. #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY (0x04)
  1884. #define MPI2_SASIOUNIT6_STATUS_INACTIVE (0x05)
  1885. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT (0x06)
  1886. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST (0x07)
  1887. /*defines for CurrentModulation field */
  1888. #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT (0x00)
  1889. #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT (0x01)
  1890. #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT (0x02)
  1891. #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT (0x03)
  1892. /*
  1893. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1894. *one and check the value returned for NumGroups at runtime.
  1895. */
  1896. #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
  1897. #define MPI2_SAS_IOUNIT6_GROUP_MAX (1)
  1898. #endif
  1899. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
  1900. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1901. U32 Reserved1; /*0x08 */
  1902. U32 Reserved2; /*0x0C */
  1903. U8 NumGroups; /*0x10 */
  1904. U8 Reserved3; /*0x11 */
  1905. U16 Reserved4; /*0x12 */
  1906. MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
  1907. PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /*0x14 */
  1908. } MPI2_CONFIG_PAGE_SASIOUNIT_6,
  1909. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
  1910. Mpi2SasIOUnitPage6_t, *pMpi2SasIOUnitPage6_t;
  1911. #define MPI2_SASIOUNITPAGE6_PAGEVERSION (0x00)
  1912. /*SAS IO Unit Page 7 */
  1913. typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
  1914. U8 Flags; /*0x00 */
  1915. U8 Reserved1; /*0x01 */
  1916. U16 Reserved2; /*0x02 */
  1917. U8 Threshold75Pct; /*0x04 */
  1918. U8 Threshold50Pct; /*0x05 */
  1919. U8 Threshold25Pct; /*0x06 */
  1920. U8 Reserved3; /*0x07 */
  1921. } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  1922. *PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  1923. Mpi2SasIOUnit7PortWidthModGroupSettings_t,
  1924. *pMpi2SasIOUnit7PortWidthModGroupSettings_t;
  1925. /*defines for Flags field */
  1926. #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION (0x01)
  1927. /*
  1928. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1929. *one and check the value returned for NumGroups at runtime.
  1930. */
  1931. #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
  1932. #define MPI2_SAS_IOUNIT7_GROUP_MAX (1)
  1933. #endif
  1934. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
  1935. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1936. U8 SamplingInterval; /*0x08 */
  1937. U8 WindowLength; /*0x09 */
  1938. U16 Reserved1; /*0x0A */
  1939. U32 Reserved2; /*0x0C */
  1940. U32 Reserved3; /*0x10 */
  1941. U8 NumGroups; /*0x14 */
  1942. U8 Reserved4; /*0x15 */
  1943. U16 Reserved5; /*0x16 */
  1944. MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
  1945. PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX];/*0x18 */
  1946. } MPI2_CONFIG_PAGE_SASIOUNIT_7,
  1947. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
  1948. Mpi2SasIOUnitPage7_t, *pMpi2SasIOUnitPage7_t;
  1949. #define MPI2_SASIOUNITPAGE7_PAGEVERSION (0x00)
  1950. /*SAS IO Unit Page 8 */
  1951. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
  1952. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  1953. Header; /*0x00 */
  1954. U32
  1955. Reserved1; /*0x08 */
  1956. U32
  1957. PowerManagementCapabilities; /*0x0C */
  1958. U8
  1959. TxRxSleepStatus; /*0x10 */
  1960. U8
  1961. Reserved2; /*0x11 */
  1962. U16
  1963. Reserved3; /*0x12 */
  1964. } MPI2_CONFIG_PAGE_SASIOUNIT_8,
  1965. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
  1966. Mpi2SasIOUnitPage8_t, *pMpi2SasIOUnitPage8_t;
  1967. #define MPI2_SASIOUNITPAGE8_PAGEVERSION (0x00)
  1968. /*defines for PowerManagementCapabilities field */
  1969. #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD (0x00001000)
  1970. #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
  1971. #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
  1972. #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
  1973. #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
  1974. #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD (0x00000010)
  1975. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
  1976. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
  1977. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
  1978. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
  1979. /*defines for TxRxSleepStatus field */
  1980. #define MPI25_SASIOUNIT8_TXRXSLEEP_UNSUPPORTED (0x00)
  1981. #define MPI25_SASIOUNIT8_TXRXSLEEP_DISENGAGED (0x01)
  1982. #define MPI25_SASIOUNIT8_TXRXSLEEP_ACTIVE (0x02)
  1983. #define MPI25_SASIOUNIT8_TXRXSLEEP_SHUTDOWN (0x03)
  1984. /*SAS IO Unit Page 16 */
  1985. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
  1986. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  1987. Header; /*0x00 */
  1988. U64
  1989. TimeStamp; /*0x08 */
  1990. U32
  1991. Reserved1; /*0x10 */
  1992. U32
  1993. Reserved2; /*0x14 */
  1994. U32
  1995. FastPathPendedRequests; /*0x18 */
  1996. U32
  1997. FastPathUnPendedRequests; /*0x1C */
  1998. U32
  1999. FastPathHostRequestStarts; /*0x20 */
  2000. U32
  2001. FastPathFirmwareRequestStarts; /*0x24 */
  2002. U32
  2003. FastPathHostCompletions; /*0x28 */
  2004. U32
  2005. FastPathFirmwareCompletions; /*0x2C */
  2006. U32
  2007. NonFastPathRequestStarts; /*0x30 */
  2008. U32
  2009. NonFastPathHostCompletions; /*0x30 */
  2010. } MPI2_CONFIG_PAGE_SASIOUNIT16,
  2011. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
  2012. Mpi2SasIOUnitPage16_t, *pMpi2SasIOUnitPage16_t;
  2013. #define MPI2_SASIOUNITPAGE16_PAGEVERSION (0x00)
  2014. /****************************************************************************
  2015. * SAS Expander Config Pages
  2016. ****************************************************************************/
  2017. /*SAS Expander Page 0 */
  2018. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0 {
  2019. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2020. Header; /*0x00 */
  2021. U8
  2022. PhysicalPort; /*0x08 */
  2023. U8
  2024. ReportGenLength; /*0x09 */
  2025. U16
  2026. EnclosureHandle; /*0x0A */
  2027. U64
  2028. SASAddress; /*0x0C */
  2029. U32
  2030. DiscoveryStatus; /*0x14 */
  2031. U16
  2032. DevHandle; /*0x18 */
  2033. U16
  2034. ParentDevHandle; /*0x1A */
  2035. U16
  2036. ExpanderChangeCount; /*0x1C */
  2037. U16
  2038. ExpanderRouteIndexes; /*0x1E */
  2039. U8
  2040. NumPhys; /*0x20 */
  2041. U8
  2042. SASLevel; /*0x21 */
  2043. U16
  2044. Flags; /*0x22 */
  2045. U16
  2046. STPBusInactivityTimeLimit; /*0x24 */
  2047. U16
  2048. STPMaxConnectTimeLimit; /*0x26 */
  2049. U16
  2050. STP_SMP_NexusLossTime; /*0x28 */
  2051. U16
  2052. MaxNumRoutedSasAddresses; /*0x2A */
  2053. U64
  2054. ActiveZoneManagerSASAddress;/*0x2C */
  2055. U16
  2056. ZoneLockInactivityLimit; /*0x34 */
  2057. U16
  2058. Reserved1; /*0x36 */
  2059. U8
  2060. TimeToReducedFunc; /*0x38 */
  2061. U8
  2062. InitialTimeToReducedFunc; /*0x39 */
  2063. U8
  2064. MaxReducedFuncTime; /*0x3A */
  2065. U8
  2066. Reserved2; /*0x3B */
  2067. } MPI2_CONFIG_PAGE_EXPANDER_0,
  2068. *PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  2069. Mpi2ExpanderPage0_t, *pMpi2ExpanderPage0_t;
  2070. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  2071. /*values for SAS Expander Page 0 DiscoveryStatus field */
  2072. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  2073. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  2074. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  2075. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  2076. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  2077. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  2078. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  2079. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  2080. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  2081. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2082. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  2083. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  2084. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  2085. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2086. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  2087. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2088. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  2089. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  2090. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2091. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  2092. /*values for SAS Expander Page 0 Flags field */
  2093. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  2094. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  2095. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  2096. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  2097. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  2098. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  2099. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  2100. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  2101. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  2102. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  2103. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  2104. /*SAS Expander Page 1 */
  2105. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1 {
  2106. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2107. Header; /*0x00 */
  2108. U8
  2109. PhysicalPort; /*0x08 */
  2110. U8
  2111. Reserved1; /*0x09 */
  2112. U16
  2113. Reserved2; /*0x0A */
  2114. U8
  2115. NumPhys; /*0x0C */
  2116. U8
  2117. Phy; /*0x0D */
  2118. U16
  2119. NumTableEntriesProgrammed; /*0x0E */
  2120. U8
  2121. ProgrammedLinkRate; /*0x10 */
  2122. U8
  2123. HwLinkRate; /*0x11 */
  2124. U16
  2125. AttachedDevHandle; /*0x12 */
  2126. U32
  2127. PhyInfo; /*0x14 */
  2128. U32
  2129. AttachedDeviceInfo; /*0x18 */
  2130. U16
  2131. ExpanderDevHandle; /*0x1C */
  2132. U8
  2133. ChangeCount; /*0x1E */
  2134. U8
  2135. NegotiatedLinkRate; /*0x1F */
  2136. U8
  2137. PhyIdentifier; /*0x20 */
  2138. U8
  2139. AttachedPhyIdentifier; /*0x21 */
  2140. U8
  2141. Reserved3; /*0x22 */
  2142. U8
  2143. DiscoveryInfo; /*0x23 */
  2144. U32
  2145. AttachedPhyInfo; /*0x24 */
  2146. U8
  2147. ZoneGroup; /*0x28 */
  2148. U8
  2149. SelfConfigStatus; /*0x29 */
  2150. U16
  2151. Reserved4; /*0x2A */
  2152. } MPI2_CONFIG_PAGE_EXPANDER_1,
  2153. *PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  2154. Mpi2ExpanderPage1_t, *pMpi2ExpanderPage1_t;
  2155. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  2156. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2157. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2158. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2159. /*see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines
  2160. *used for the AttachedDeviceInfo field */
  2161. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2162. /*values for SAS Expander Page 1 DiscoveryInfo field */
  2163. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  2164. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  2165. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  2166. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2167. /****************************************************************************
  2168. * SAS Device Config Pages
  2169. ****************************************************************************/
  2170. /*SAS Device Page 0 */
  2171. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0 {
  2172. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2173. Header; /*0x00 */
  2174. U16
  2175. Slot; /*0x08 */
  2176. U16
  2177. EnclosureHandle; /*0x0A */
  2178. U64
  2179. SASAddress; /*0x0C */
  2180. U16
  2181. ParentDevHandle; /*0x14 */
  2182. U8
  2183. PhyNum; /*0x16 */
  2184. U8
  2185. AccessStatus; /*0x17 */
  2186. U16
  2187. DevHandle; /*0x18 */
  2188. U8
  2189. AttachedPhyIdentifier; /*0x1A */
  2190. U8
  2191. ZoneGroup; /*0x1B */
  2192. U32
  2193. DeviceInfo; /*0x1C */
  2194. U16
  2195. Flags; /*0x20 */
  2196. U8
  2197. PhysicalPort; /*0x22 */
  2198. U8
  2199. MaxPortConnections; /*0x23 */
  2200. U64
  2201. DeviceName; /*0x24 */
  2202. U8
  2203. PortGroups; /*0x2C */
  2204. U8
  2205. DmaGroup; /*0x2D */
  2206. U8
  2207. ControlGroup; /*0x2E */
  2208. U8
  2209. Reserved1; /*0x2F */
  2210. U32
  2211. Reserved2; /*0x30 */
  2212. U32
  2213. Reserved3; /*0x34 */
  2214. } MPI2_CONFIG_PAGE_SAS_DEV_0,
  2215. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  2216. Mpi2SasDevicePage0_t,
  2217. *pMpi2SasDevicePage0_t;
  2218. #define MPI2_SASDEVICE0_PAGEVERSION (0x08)
  2219. /*values for SAS Device Page 0 AccessStatus field */
  2220. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2221. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2222. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2223. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  2224. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  2225. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  2226. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  2227. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  2228. /*specific values for SATA Init failures */
  2229. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  2230. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  2231. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  2232. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  2233. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  2234. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  2235. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  2236. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  2237. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  2238. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  2239. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  2240. /*see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2241. /*values for SAS Device Page 0 Flags field */
  2242. #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  2243. #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH (0x4000)
  2244. #define MPI25_SAS_DEVICE0_FLAGS_FAST_PATH_CAPABLE (0x2000)
  2245. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  2246. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  2247. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  2248. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2249. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2250. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2251. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2252. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2253. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2254. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2255. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2256. /*SAS Device Page 1 */
  2257. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1 {
  2258. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2259. Header; /*0x00 */
  2260. U32
  2261. Reserved1; /*0x08 */
  2262. U64
  2263. SASAddress; /*0x0C */
  2264. U32
  2265. Reserved2; /*0x14 */
  2266. U16
  2267. DevHandle; /*0x18 */
  2268. U16
  2269. Reserved3; /*0x1A */
  2270. U8
  2271. InitialRegDeviceFIS[20];/*0x1C */
  2272. } MPI2_CONFIG_PAGE_SAS_DEV_1,
  2273. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  2274. Mpi2SasDevicePage1_t,
  2275. *pMpi2SasDevicePage1_t;
  2276. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  2277. /****************************************************************************
  2278. * SAS PHY Config Pages
  2279. ****************************************************************************/
  2280. /*SAS PHY Page 0 */
  2281. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0 {
  2282. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2283. Header; /*0x00 */
  2284. U16
  2285. OwnerDevHandle; /*0x08 */
  2286. U16
  2287. Reserved1; /*0x0A */
  2288. U16
  2289. AttachedDevHandle; /*0x0C */
  2290. U8
  2291. AttachedPhyIdentifier; /*0x0E */
  2292. U8
  2293. Reserved2; /*0x0F */
  2294. U32
  2295. AttachedPhyInfo; /*0x10 */
  2296. U8
  2297. ProgrammedLinkRate; /*0x14 */
  2298. U8
  2299. HwLinkRate; /*0x15 */
  2300. U8
  2301. ChangeCount; /*0x16 */
  2302. U8
  2303. Flags; /*0x17 */
  2304. U32
  2305. PhyInfo; /*0x18 */
  2306. U8
  2307. NegotiatedLinkRate; /*0x1C */
  2308. U8
  2309. Reserved3; /*0x1D */
  2310. U16
  2311. Reserved4; /*0x1E */
  2312. } MPI2_CONFIG_PAGE_SAS_PHY_0,
  2313. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  2314. Mpi2SasPhyPage0_t, *pMpi2SasPhyPage0_t;
  2315. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  2316. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2317. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2318. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2319. /*values for SAS PHY Page 0 Flags field */
  2320. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2321. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2322. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2323. /*SAS PHY Page 1 */
  2324. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1 {
  2325. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2326. Header; /*0x00 */
  2327. U32
  2328. Reserved1; /*0x08 */
  2329. U32
  2330. InvalidDwordCount; /*0x0C */
  2331. U32
  2332. RunningDisparityErrorCount; /*0x10 */
  2333. U32
  2334. LossDwordSynchCount; /*0x14 */
  2335. U32
  2336. PhyResetProblemCount; /*0x18 */
  2337. } MPI2_CONFIG_PAGE_SAS_PHY_1,
  2338. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  2339. Mpi2SasPhyPage1_t, *pMpi2SasPhyPage1_t;
  2340. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  2341. /*SAS PHY Page 2 */
  2342. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  2343. U8 PhyEventCode; /*0x00 */
  2344. U8 Reserved1; /*0x01 */
  2345. U16 Reserved2; /*0x02 */
  2346. U32 PhyEventInfo; /*0x04 */
  2347. } MPI2_SASPHY2_PHY_EVENT, *PTR_MPI2_SASPHY2_PHY_EVENT,
  2348. Mpi2SasPhy2PhyEvent_t, *pMpi2SasPhy2PhyEvent_t;
  2349. /*use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  2350. /*
  2351. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2352. *one and check the value returned for NumPhyEvents at runtime.
  2353. */
  2354. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  2355. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  2356. #endif
  2357. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  2358. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2359. Header; /*0x00 */
  2360. U32
  2361. Reserved1; /*0x08 */
  2362. U8
  2363. NumPhyEvents; /*0x0C */
  2364. U8
  2365. Reserved2; /*0x0D */
  2366. U16
  2367. Reserved3; /*0x0E */
  2368. MPI2_SASPHY2_PHY_EVENT
  2369. PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX]; /*0x10 */
  2370. } MPI2_CONFIG_PAGE_SAS_PHY_2,
  2371. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  2372. Mpi2SasPhyPage2_t,
  2373. *pMpi2SasPhyPage2_t;
  2374. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  2375. /*SAS PHY Page 3 */
  2376. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  2377. U8 PhyEventCode; /*0x00 */
  2378. U8 Reserved1; /*0x01 */
  2379. U16 Reserved2; /*0x02 */
  2380. U8 CounterType; /*0x04 */
  2381. U8 ThresholdWindow; /*0x05 */
  2382. U8 TimeUnits; /*0x06 */
  2383. U8 Reserved3; /*0x07 */
  2384. U32 EventThreshold; /*0x08 */
  2385. U16 ThresholdFlags; /*0x0C */
  2386. U16 Reserved4; /*0x0E */
  2387. } MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2388. *PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2389. Mpi2SasPhy3PhyEventConfig_t,
  2390. *pMpi2SasPhy3PhyEventConfig_t;
  2391. /*values for PhyEventCode field */
  2392. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  2393. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  2394. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  2395. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  2396. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  2397. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  2398. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  2399. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  2400. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  2401. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  2402. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  2403. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  2404. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  2405. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  2406. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  2407. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  2408. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  2409. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  2410. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  2411. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  2412. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  2413. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  2414. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  2415. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  2416. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  2417. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  2418. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  2419. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  2420. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  2421. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  2422. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  2423. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  2424. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  2425. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  2426. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  2427. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  2428. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  2429. /*values for the CounterType field */
  2430. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  2431. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  2432. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  2433. /*values for the TimeUnits field */
  2434. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  2435. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  2436. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  2437. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  2438. /*values for the ThresholdFlags field */
  2439. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  2440. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  2441. /*
  2442. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2443. *one and check the value returned for NumPhyEvents at runtime.
  2444. */
  2445. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  2446. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  2447. #endif
  2448. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  2449. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2450. Header; /*0x00 */
  2451. U32
  2452. Reserved1; /*0x08 */
  2453. U8
  2454. NumPhyEvents; /*0x0C */
  2455. U8
  2456. Reserved2; /*0x0D */
  2457. U16
  2458. Reserved3; /*0x0E */
  2459. MPI2_SASPHY3_PHY_EVENT_CONFIG
  2460. PhyEventConfig[MPI2_SASPHY3_PHY_EVENT_MAX]; /*0x10 */
  2461. } MPI2_CONFIG_PAGE_SAS_PHY_3,
  2462. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  2463. Mpi2SasPhyPage3_t, *pMpi2SasPhyPage3_t;
  2464. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  2465. /*SAS PHY Page 4 */
  2466. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
  2467. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2468. Header; /*0x00 */
  2469. U16
  2470. Reserved1; /*0x08 */
  2471. U8
  2472. Reserved2; /*0x0A */
  2473. U8
  2474. Flags; /*0x0B */
  2475. U8
  2476. InitialFrame[28]; /*0x0C */
  2477. } MPI2_CONFIG_PAGE_SAS_PHY_4,
  2478. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
  2479. Mpi2SasPhyPage4_t, *pMpi2SasPhyPage4_t;
  2480. #define MPI2_SASPHY4_PAGEVERSION (0x00)
  2481. /*values for the Flags field */
  2482. #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
  2483. #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
  2484. /****************************************************************************
  2485. * SAS Port Config Pages
  2486. ****************************************************************************/
  2487. /*SAS Port Page 0 */
  2488. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0 {
  2489. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2490. Header; /*0x00 */
  2491. U8
  2492. PortNumber; /*0x08 */
  2493. U8
  2494. PhysicalPort; /*0x09 */
  2495. U8
  2496. PortWidth; /*0x0A */
  2497. U8
  2498. PhysicalPortWidth; /*0x0B */
  2499. U8
  2500. ZoneGroup; /*0x0C */
  2501. U8
  2502. Reserved1; /*0x0D */
  2503. U16
  2504. Reserved2; /*0x0E */
  2505. U64
  2506. SASAddress; /*0x10 */
  2507. U32
  2508. DeviceInfo; /*0x18 */
  2509. U32
  2510. Reserved3; /*0x1C */
  2511. U32
  2512. Reserved4; /*0x20 */
  2513. } MPI2_CONFIG_PAGE_SAS_PORT_0,
  2514. *PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  2515. Mpi2SasPortPage0_t, *pMpi2SasPortPage0_t;
  2516. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  2517. /*see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  2518. /****************************************************************************
  2519. * SAS Enclosure Config Pages
  2520. ****************************************************************************/
  2521. /*SAS Enclosure Page 0 */
  2522. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0 {
  2523. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2524. Header; /*0x00 */
  2525. U32
  2526. Reserved1; /*0x08 */
  2527. U64
  2528. EnclosureLogicalID; /*0x0C */
  2529. U16
  2530. Flags; /*0x14 */
  2531. U16
  2532. EnclosureHandle; /*0x16 */
  2533. U16
  2534. NumSlots; /*0x18 */
  2535. U16
  2536. StartSlot; /*0x1A */
  2537. U16
  2538. Reserved2; /*0x1C */
  2539. U16
  2540. SEPDevHandle; /*0x1E */
  2541. U32
  2542. Reserved3; /*0x20 */
  2543. U32
  2544. Reserved4; /*0x24 */
  2545. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2546. *PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2547. Mpi2SasEnclosurePage0_t, *pMpi2SasEnclosurePage0_t;
  2548. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x03)
  2549. /*values for SAS Enclosure Page 0 Flags field */
  2550. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2551. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2552. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2553. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2554. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2555. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2556. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2557. /****************************************************************************
  2558. * Log Config Page
  2559. ****************************************************************************/
  2560. /*Log Page 0 */
  2561. /*
  2562. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2563. *one and check the value returned for NumLogEntries at runtime.
  2564. */
  2565. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  2566. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  2567. #endif
  2568. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  2569. typedef struct _MPI2_LOG_0_ENTRY {
  2570. U64 TimeStamp; /*0x00 */
  2571. U32 Reserved1; /*0x08 */
  2572. U16 LogSequence; /*0x0C */
  2573. U16 LogEntryQualifier; /*0x0E */
  2574. U8 VP_ID; /*0x10 */
  2575. U8 VF_ID; /*0x11 */
  2576. U16 Reserved2; /*0x12 */
  2577. U8
  2578. LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/*0x14 */
  2579. } MPI2_LOG_0_ENTRY, *PTR_MPI2_LOG_0_ENTRY,
  2580. Mpi2Log0Entry_t, *pMpi2Log0Entry_t;
  2581. /*values for Log Page 0 LogEntry LogEntryQualifier field */
  2582. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2583. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2584. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  2585. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  2586. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  2587. typedef struct _MPI2_CONFIG_PAGE_LOG_0 {
  2588. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2589. U32 Reserved1; /*0x08 */
  2590. U32 Reserved2; /*0x0C */
  2591. U16 NumLogEntries;/*0x10 */
  2592. U16 Reserved3; /*0x12 */
  2593. MPI2_LOG_0_ENTRY
  2594. LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /*0x14 */
  2595. } MPI2_CONFIG_PAGE_LOG_0, *PTR_MPI2_CONFIG_PAGE_LOG_0,
  2596. Mpi2LogPage0_t, *pMpi2LogPage0_t;
  2597. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2598. /****************************************************************************
  2599. * RAID Config Page
  2600. ****************************************************************************/
  2601. /*RAID Page 0 */
  2602. /*
  2603. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2604. *one and check the value returned for NumElements at runtime.
  2605. */
  2606. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2607. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2608. #endif
  2609. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT {
  2610. U16 ElementFlags; /*0x00 */
  2611. U16 VolDevHandle; /*0x02 */
  2612. U8 HotSparePool; /*0x04 */
  2613. U8 PhysDiskNum; /*0x05 */
  2614. U16 PhysDiskDevHandle; /*0x06 */
  2615. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2616. *PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2617. Mpi2RaidConfig0ConfigElement_t,
  2618. *pMpi2RaidConfig0ConfigElement_t;
  2619. /*values for the ElementFlags field */
  2620. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2621. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2622. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2623. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2624. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2625. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0 {
  2626. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2627. U8 NumHotSpares; /*0x08 */
  2628. U8 NumPhysDisks; /*0x09 */
  2629. U8 NumVolumes; /*0x0A */
  2630. U8 ConfigNum; /*0x0B */
  2631. U32 Flags; /*0x0C */
  2632. U8 ConfigGUID[24]; /*0x10 */
  2633. U32 Reserved1; /*0x28 */
  2634. U8 NumElements; /*0x2C */
  2635. U8 Reserved2; /*0x2D */
  2636. U16 Reserved3; /*0x2E */
  2637. MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2638. ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /*0x30 */
  2639. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2640. *PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2641. Mpi2RaidConfigurationPage0_t,
  2642. *pMpi2RaidConfigurationPage0_t;
  2643. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2644. /*values for RAID Configuration Page 0 Flags field */
  2645. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2646. /****************************************************************************
  2647. * Driver Persistent Mapping Config Pages
  2648. ****************************************************************************/
  2649. /*Driver Persistent Mapping Page 0 */
  2650. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY {
  2651. U64 PhysicalIdentifier; /*0x00 */
  2652. U16 MappingInformation; /*0x08 */
  2653. U16 DeviceIndex; /*0x0A */
  2654. U32 PhysicalBitsMapping; /*0x0C */
  2655. U32 Reserved1; /*0x10 */
  2656. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2657. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2658. Mpi2DriverMap0Entry_t, *pMpi2DriverMap0Entry_t;
  2659. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0 {
  2660. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2661. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /*0x08 */
  2662. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2663. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2664. Mpi2DriverMappingPage0_t, *pMpi2DriverMappingPage0_t;
  2665. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2666. /*values for Driver Persistent Mapping Page 0 MappingInformation field */
  2667. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2668. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2669. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2670. /****************************************************************************
  2671. * Ethernet Config Pages
  2672. ****************************************************************************/
  2673. /*Ethernet Page 0 */
  2674. /*IP address (union of IPv4 and IPv6) */
  2675. typedef union _MPI2_ETHERNET_IP_ADDR {
  2676. U32 IPv4Addr;
  2677. U32 IPv6Addr[4];
  2678. } MPI2_ETHERNET_IP_ADDR, *PTR_MPI2_ETHERNET_IP_ADDR,
  2679. Mpi2EthernetIpAddr_t, *pMpi2EthernetIpAddr_t;
  2680. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2681. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2682. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2683. U8 NumInterfaces; /*0x08 */
  2684. U8 Reserved0; /*0x09 */
  2685. U16 Reserved1; /*0x0A */
  2686. U32 Status; /*0x0C */
  2687. U8 MediaState; /*0x10 */
  2688. U8 Reserved2; /*0x11 */
  2689. U16 Reserved3; /*0x12 */
  2690. U8 MacAddress[6]; /*0x14 */
  2691. U8 Reserved4; /*0x1A */
  2692. U8 Reserved5; /*0x1B */
  2693. MPI2_ETHERNET_IP_ADDR IpAddress; /*0x1C */
  2694. MPI2_ETHERNET_IP_ADDR SubnetMask; /*0x2C */
  2695. MPI2_ETHERNET_IP_ADDR GatewayIpAddress;/*0x3C */
  2696. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /*0x4C */
  2697. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /*0x5C */
  2698. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /*0x6C */
  2699. U8
  2700. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  2701. } MPI2_CONFIG_PAGE_ETHERNET_0,
  2702. *PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2703. Mpi2EthernetPage0_t, *pMpi2EthernetPage0_t;
  2704. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2705. /*values for Ethernet Page 0 Status field */
  2706. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  2707. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  2708. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  2709. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  2710. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  2711. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  2712. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  2713. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  2714. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  2715. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  2716. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  2717. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  2718. /*values for Ethernet Page 0 MediaState field */
  2719. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  2720. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  2721. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  2722. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  2723. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  2724. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  2725. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  2726. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  2727. /*Ethernet Page 1 */
  2728. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  2729. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2730. Header; /*0x00 */
  2731. U32
  2732. Reserved0; /*0x08 */
  2733. U32
  2734. Flags; /*0x0C */
  2735. U8
  2736. MediaState; /*0x10 */
  2737. U8
  2738. Reserved1; /*0x11 */
  2739. U16
  2740. Reserved2; /*0x12 */
  2741. U8
  2742. MacAddress[6]; /*0x14 */
  2743. U8
  2744. Reserved3; /*0x1A */
  2745. U8
  2746. Reserved4; /*0x1B */
  2747. MPI2_ETHERNET_IP_ADDR
  2748. StaticIpAddress; /*0x1C */
  2749. MPI2_ETHERNET_IP_ADDR
  2750. StaticSubnetMask; /*0x2C */
  2751. MPI2_ETHERNET_IP_ADDR
  2752. StaticGatewayIpAddress; /*0x3C */
  2753. MPI2_ETHERNET_IP_ADDR
  2754. StaticDNS1IpAddress; /*0x4C */
  2755. MPI2_ETHERNET_IP_ADDR
  2756. StaticDNS2IpAddress; /*0x5C */
  2757. U32
  2758. Reserved5; /*0x6C */
  2759. U32
  2760. Reserved6; /*0x70 */
  2761. U32
  2762. Reserved7; /*0x74 */
  2763. U32
  2764. Reserved8; /*0x78 */
  2765. U8
  2766. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  2767. } MPI2_CONFIG_PAGE_ETHERNET_1,
  2768. *PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  2769. Mpi2EthernetPage1_t, *pMpi2EthernetPage1_t;
  2770. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  2771. /*values for Ethernet Page 1 Flags field */
  2772. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  2773. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  2774. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  2775. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  2776. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  2777. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  2778. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  2779. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  2780. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  2781. /*values for Ethernet Page 1 MediaState field */
  2782. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  2783. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  2784. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  2785. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  2786. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  2787. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  2788. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  2789. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  2790. /****************************************************************************
  2791. * Extended Manufacturing Config Pages
  2792. ****************************************************************************/
  2793. /*
  2794. *Generic structure to use for product-specific extended manufacturing pages
  2795. *(currently Extended Manufacturing Page 40 through Extended Manufacturing
  2796. *Page 60).
  2797. */
  2798. typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
  2799. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2800. Header; /*0x00 */
  2801. U32
  2802. ProductSpecificInfo; /*0x08 */
  2803. } MPI2_CONFIG_PAGE_EXT_MAN_PS,
  2804. *PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
  2805. Mpi2ExtManufacturingPagePS_t,
  2806. *pMpi2ExtManufacturingPagePS_t;
  2807. /*PageVersion should be provided by product-specific code */
  2808. #endif