mpi2.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158
  1. /*
  2. * Copyright (c) 2000-2012 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.25
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  68. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  69. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  71. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  74. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  75. * 02-06-12 02.00.24 Bumped MPI2_HEADER_VERSION_UNIT.
  76. * 03-29-12 02.00.25 Bumped MPI2_HEADER_VERSION_UNIT.
  77. * Added Hard Reset delay timings.
  78. * --------------------------------------------------------------------------
  79. */
  80. #ifndef MPI2_H
  81. #define MPI2_H
  82. /*****************************************************************************
  83. *
  84. * MPI Version Definitions
  85. *
  86. *****************************************************************************/
  87. #define MPI2_VERSION_MAJOR (0x02)
  88. #define MPI2_VERSION_MINOR (0x00)
  89. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  90. #define MPI2_VERSION_MAJOR_SHIFT (8)
  91. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  92. #define MPI2_VERSION_MINOR_SHIFT (0)
  93. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  94. MPI2_VERSION_MINOR)
  95. #define MPI2_VERSION_02_00 (0x0200)
  96. /* versioning for this MPI header set */
  97. #define MPI2_HEADER_VERSION_UNIT (0x19)
  98. #define MPI2_HEADER_VERSION_DEV (0x00)
  99. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  100. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  101. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  102. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  103. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  104. /*****************************************************************************
  105. *
  106. * IOC State Definitions
  107. *
  108. *****************************************************************************/
  109. #define MPI2_IOC_STATE_RESET (0x00000000)
  110. #define MPI2_IOC_STATE_READY (0x10000000)
  111. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  112. #define MPI2_IOC_STATE_FAULT (0x40000000)
  113. #define MPI2_IOC_STATE_MASK (0xF0000000)
  114. #define MPI2_IOC_STATE_SHIFT (28)
  115. /* Fault state range for prodcut specific codes */
  116. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  117. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  118. /*****************************************************************************
  119. *
  120. * System Interface Register Definitions
  121. *
  122. *****************************************************************************/
  123. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  124. {
  125. U32 Doorbell; /* 0x00 */
  126. U32 WriteSequence; /* 0x04 */
  127. U32 HostDiagnostic; /* 0x08 */
  128. U32 Reserved1; /* 0x0C */
  129. U32 DiagRWData; /* 0x10 */
  130. U32 DiagRWAddressLow; /* 0x14 */
  131. U32 DiagRWAddressHigh; /* 0x18 */
  132. U32 Reserved2[5]; /* 0x1C */
  133. U32 HostInterruptStatus; /* 0x30 */
  134. U32 HostInterruptMask; /* 0x34 */
  135. U32 DCRData; /* 0x38 */
  136. U32 DCRAddress; /* 0x3C */
  137. U32 Reserved3[2]; /* 0x40 */
  138. U32 ReplyFreeHostIndex; /* 0x48 */
  139. U32 Reserved4[8]; /* 0x4C */
  140. U32 ReplyPostHostIndex; /* 0x6C */
  141. U32 Reserved5; /* 0x70 */
  142. U32 HCBSize; /* 0x74 */
  143. U32 HCBAddressLow; /* 0x78 */
  144. U32 HCBAddressHigh; /* 0x7C */
  145. U32 Reserved6[16]; /* 0x80 */
  146. U32 RequestDescriptorPostLow; /* 0xC0 */
  147. U32 RequestDescriptorPostHigh; /* 0xC4 */
  148. U32 Reserved7[14]; /* 0xC8 */
  149. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  150. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  151. /*
  152. * Defines for working with the Doorbell register.
  153. */
  154. #define MPI2_DOORBELL_OFFSET (0x00000000)
  155. /* IOC --> System values */
  156. #define MPI2_DOORBELL_USED (0x08000000)
  157. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  158. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  159. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  160. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  161. /* System --> IOC values */
  162. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  163. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  164. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  165. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  166. /*
  167. * Defines for the WriteSequence register
  168. */
  169. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  170. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  171. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  172. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  173. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  174. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  175. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  176. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  177. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  178. /*
  179. * Defines for the HostDiagnostic register
  180. */
  181. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  182. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  183. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  184. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  185. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  186. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  187. #define MPI2_DIAG_HCB_MODE (0x00000100)
  188. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  189. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  190. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  191. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  192. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  193. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  194. /*
  195. * Offsets for DiagRWData and address
  196. */
  197. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  198. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  199. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  200. /*
  201. * Defines for the HostInterruptStatus register
  202. */
  203. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  204. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  205. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  206. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  207. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  208. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  209. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  210. /*
  211. * Defines for the HostInterruptMask register
  212. */
  213. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  214. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  215. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  216. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  217. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  218. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  219. /*
  220. * Offsets for DCRData and address
  221. */
  222. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  223. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  224. /*
  225. * Offset for the Reply Free Queue
  226. */
  227. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  228. /*
  229. * Defines for the Reply Descriptor Post Queue
  230. */
  231. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  232. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  233. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  234. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  235. /*
  236. * Defines for the HCBSize and address
  237. */
  238. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  239. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  240. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  241. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  242. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  243. /*
  244. * Offsets for the Request Queue
  245. */
  246. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  247. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  248. /* Hard Reset delay timings */
  249. #define MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC (50000)
  250. #define MPI2_HARD_RESET_PCIE_RESET_READ_WINDOW_MICRO_SEC (255000)
  251. #define MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC (256000)
  252. /*****************************************************************************
  253. *
  254. * Message Descriptors
  255. *
  256. *****************************************************************************/
  257. /* Request Descriptors */
  258. /* Default Request Descriptor */
  259. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  260. {
  261. U8 RequestFlags; /* 0x00 */
  262. U8 MSIxIndex; /* 0x01 */
  263. U16 SMID; /* 0x02 */
  264. U16 LMID; /* 0x04 */
  265. U16 DescriptorTypeDependent; /* 0x06 */
  266. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  267. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  268. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  269. /* defines for the RequestFlags field */
  270. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  271. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  272. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  273. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  274. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  275. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  276. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  277. /* High Priority Request Descriptor */
  278. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  279. {
  280. U8 RequestFlags; /* 0x00 */
  281. U8 MSIxIndex; /* 0x01 */
  282. U16 SMID; /* 0x02 */
  283. U16 LMID; /* 0x04 */
  284. U16 Reserved1; /* 0x06 */
  285. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  286. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  287. Mpi2HighPriorityRequestDescriptor_t,
  288. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  289. /* SCSI IO Request Descriptor */
  290. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  291. {
  292. U8 RequestFlags; /* 0x00 */
  293. U8 MSIxIndex; /* 0x01 */
  294. U16 SMID; /* 0x02 */
  295. U16 LMID; /* 0x04 */
  296. U16 DevHandle; /* 0x06 */
  297. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  298. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  299. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  300. /* SCSI Target Request Descriptor */
  301. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  302. {
  303. U8 RequestFlags; /* 0x00 */
  304. U8 MSIxIndex; /* 0x01 */
  305. U16 SMID; /* 0x02 */
  306. U16 LMID; /* 0x04 */
  307. U16 IoIndex; /* 0x06 */
  308. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  309. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  310. Mpi2SCSITargetRequestDescriptor_t,
  311. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  312. /* RAID Accelerator Request Descriptor */
  313. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  314. U8 RequestFlags; /* 0x00 */
  315. U8 MSIxIndex; /* 0x01 */
  316. U16 SMID; /* 0x02 */
  317. U16 LMID; /* 0x04 */
  318. U16 Reserved; /* 0x06 */
  319. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  320. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  321. Mpi2RAIDAcceleratorRequestDescriptor_t,
  322. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  323. /* union of Request Descriptors */
  324. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  325. {
  326. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  327. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  328. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  329. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  330. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  331. U64 Words;
  332. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  333. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  334. /* Reply Descriptors */
  335. /* Default Reply Descriptor */
  336. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  337. {
  338. U8 ReplyFlags; /* 0x00 */
  339. U8 MSIxIndex; /* 0x01 */
  340. U16 DescriptorTypeDependent1; /* 0x02 */
  341. U32 DescriptorTypeDependent2; /* 0x04 */
  342. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  343. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  344. /* defines for the ReplyFlags field */
  345. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  346. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  347. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  348. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  349. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  350. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  351. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  352. /* values for marking a reply descriptor as unused */
  353. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  354. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  355. /* Address Reply Descriptor */
  356. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  357. {
  358. U8 ReplyFlags; /* 0x00 */
  359. U8 MSIxIndex; /* 0x01 */
  360. U16 SMID; /* 0x02 */
  361. U32 ReplyFrameAddress; /* 0x04 */
  362. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  363. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  364. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  365. /* SCSI IO Success Reply Descriptor */
  366. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  367. {
  368. U8 ReplyFlags; /* 0x00 */
  369. U8 MSIxIndex; /* 0x01 */
  370. U16 SMID; /* 0x02 */
  371. U16 TaskTag; /* 0x04 */
  372. U16 Reserved1; /* 0x06 */
  373. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  374. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  375. Mpi2SCSIIOSuccessReplyDescriptor_t,
  376. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  377. /* TargetAssist Success Reply Descriptor */
  378. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  379. {
  380. U8 ReplyFlags; /* 0x00 */
  381. U8 MSIxIndex; /* 0x01 */
  382. U16 SMID; /* 0x02 */
  383. U8 SequenceNumber; /* 0x04 */
  384. U8 Reserved1; /* 0x05 */
  385. U16 IoIndex; /* 0x06 */
  386. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  387. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  388. Mpi2TargetAssistSuccessReplyDescriptor_t,
  389. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  390. /* Target Command Buffer Reply Descriptor */
  391. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  392. {
  393. U8 ReplyFlags; /* 0x00 */
  394. U8 MSIxIndex; /* 0x01 */
  395. U8 VP_ID; /* 0x02 */
  396. U8 Flags; /* 0x03 */
  397. U16 InitiatorDevHandle; /* 0x04 */
  398. U16 IoIndex; /* 0x06 */
  399. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  400. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  401. Mpi2TargetCommandBufferReplyDescriptor_t,
  402. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  403. /* defines for Flags field */
  404. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  405. /* RAID Accelerator Success Reply Descriptor */
  406. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  407. U8 ReplyFlags; /* 0x00 */
  408. U8 MSIxIndex; /* 0x01 */
  409. U16 SMID; /* 0x02 */
  410. U32 Reserved; /* 0x04 */
  411. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  412. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  413. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  414. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  415. /* union of Reply Descriptors */
  416. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  417. {
  418. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  419. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  420. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  421. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  422. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  423. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  424. U64 Words;
  425. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  426. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  427. /*****************************************************************************
  428. *
  429. * Message Functions
  430. *
  431. *****************************************************************************/
  432. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  433. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  434. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  435. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  436. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  437. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  438. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  439. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  440. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  441. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  442. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  443. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  444. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  445. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  446. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  447. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  448. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  449. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  450. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  451. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  452. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  453. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  454. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  455. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  456. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  457. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  458. /* Host Based Discovery Action */
  459. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  460. /* Power Management Control */
  461. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  462. /* Send Host Message */
  463. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  464. /* beginning of product-specific range */
  465. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  466. /* end of product-specific range */
  467. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  468. /* Doorbell functions */
  469. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  470. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  471. /*****************************************************************************
  472. *
  473. * IOC Status Values
  474. *
  475. *****************************************************************************/
  476. /* mask for IOCStatus status value */
  477. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  478. /****************************************************************************
  479. * Common IOCStatus values for all replies
  480. ****************************************************************************/
  481. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  482. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  483. #define MPI2_IOCSTATUS_BUSY (0x0002)
  484. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  485. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  486. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  487. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  488. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  489. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  490. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  491. /****************************************************************************
  492. * Config IOCStatus values
  493. ****************************************************************************/
  494. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  495. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  496. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  497. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  498. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  499. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  500. /****************************************************************************
  501. * SCSI IO Reply
  502. ****************************************************************************/
  503. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  504. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  505. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  506. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  507. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  508. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  509. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  510. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  511. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  512. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  513. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  514. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  515. /****************************************************************************
  516. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  517. ****************************************************************************/
  518. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  519. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  520. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  521. /****************************************************************************
  522. * SCSI Target values
  523. ****************************************************************************/
  524. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  525. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  526. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  527. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  528. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  529. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  530. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  531. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  532. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  533. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  534. /****************************************************************************
  535. * Serial Attached SCSI values
  536. ****************************************************************************/
  537. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  538. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  539. /****************************************************************************
  540. * Diagnostic Buffer Post / Diagnostic Release values
  541. ****************************************************************************/
  542. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  543. /****************************************************************************
  544. * RAID Accelerator values
  545. ****************************************************************************/
  546. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  547. /****************************************************************************
  548. * IOCStatus flag to indicate that log info is available
  549. ****************************************************************************/
  550. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  551. /****************************************************************************
  552. * IOCLogInfo Types
  553. ****************************************************************************/
  554. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  555. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  556. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  557. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  558. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  559. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  560. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  561. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  562. /*****************************************************************************
  563. *
  564. * Standard Message Structures
  565. *
  566. *****************************************************************************/
  567. /****************************************************************************
  568. * Request Message Header for all request messages
  569. ****************************************************************************/
  570. typedef struct _MPI2_REQUEST_HEADER
  571. {
  572. U16 FunctionDependent1; /* 0x00 */
  573. U8 ChainOffset; /* 0x02 */
  574. U8 Function; /* 0x03 */
  575. U16 FunctionDependent2; /* 0x04 */
  576. U8 FunctionDependent3; /* 0x06 */
  577. U8 MsgFlags; /* 0x07 */
  578. U8 VP_ID; /* 0x08 */
  579. U8 VF_ID; /* 0x09 */
  580. U16 Reserved1; /* 0x0A */
  581. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  582. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  583. /****************************************************************************
  584. * Default Reply
  585. ****************************************************************************/
  586. typedef struct _MPI2_DEFAULT_REPLY
  587. {
  588. U16 FunctionDependent1; /* 0x00 */
  589. U8 MsgLength; /* 0x02 */
  590. U8 Function; /* 0x03 */
  591. U16 FunctionDependent2; /* 0x04 */
  592. U8 FunctionDependent3; /* 0x06 */
  593. U8 MsgFlags; /* 0x07 */
  594. U8 VP_ID; /* 0x08 */
  595. U8 VF_ID; /* 0x09 */
  596. U16 Reserved1; /* 0x0A */
  597. U16 FunctionDependent5; /* 0x0C */
  598. U16 IOCStatus; /* 0x0E */
  599. U32 IOCLogInfo; /* 0x10 */
  600. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  601. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  602. /* common version structure/union used in messages and configuration pages */
  603. typedef struct _MPI2_VERSION_STRUCT
  604. {
  605. U8 Dev; /* 0x00 */
  606. U8 Unit; /* 0x01 */
  607. U8 Minor; /* 0x02 */
  608. U8 Major; /* 0x03 */
  609. } MPI2_VERSION_STRUCT;
  610. typedef union _MPI2_VERSION_UNION
  611. {
  612. MPI2_VERSION_STRUCT Struct;
  613. U32 Word;
  614. } MPI2_VERSION_UNION;
  615. /* LUN field defines, common to many structures */
  616. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  617. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  618. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  619. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  620. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  621. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  622. /*****************************************************************************
  623. *
  624. * Fusion-MPT MPI Scatter Gather Elements
  625. *
  626. *****************************************************************************/
  627. /****************************************************************************
  628. * MPI Simple Element structures
  629. ****************************************************************************/
  630. typedef struct _MPI2_SGE_SIMPLE32
  631. {
  632. U32 FlagsLength;
  633. U32 Address;
  634. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  635. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  636. typedef struct _MPI2_SGE_SIMPLE64
  637. {
  638. U32 FlagsLength;
  639. U64 Address;
  640. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  641. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  642. typedef struct _MPI2_SGE_SIMPLE_UNION
  643. {
  644. U32 FlagsLength;
  645. union
  646. {
  647. U32 Address32;
  648. U64 Address64;
  649. } u;
  650. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  651. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  652. /****************************************************************************
  653. * MPI Chain Element structures
  654. ****************************************************************************/
  655. typedef struct _MPI2_SGE_CHAIN32
  656. {
  657. U16 Length;
  658. U8 NextChainOffset;
  659. U8 Flags;
  660. U32 Address;
  661. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  662. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  663. typedef struct _MPI2_SGE_CHAIN64
  664. {
  665. U16 Length;
  666. U8 NextChainOffset;
  667. U8 Flags;
  668. U64 Address;
  669. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  670. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  671. typedef struct _MPI2_SGE_CHAIN_UNION
  672. {
  673. U16 Length;
  674. U8 NextChainOffset;
  675. U8 Flags;
  676. union
  677. {
  678. U32 Address32;
  679. U64 Address64;
  680. } u;
  681. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  682. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  683. /****************************************************************************
  684. * MPI Transaction Context Element structures
  685. ****************************************************************************/
  686. typedef struct _MPI2_SGE_TRANSACTION32
  687. {
  688. U8 Reserved;
  689. U8 ContextSize;
  690. U8 DetailsLength;
  691. U8 Flags;
  692. U32 TransactionContext[1];
  693. U32 TransactionDetails[1];
  694. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  695. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  696. typedef struct _MPI2_SGE_TRANSACTION64
  697. {
  698. U8 Reserved;
  699. U8 ContextSize;
  700. U8 DetailsLength;
  701. U8 Flags;
  702. U32 TransactionContext[2];
  703. U32 TransactionDetails[1];
  704. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  705. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  706. typedef struct _MPI2_SGE_TRANSACTION96
  707. {
  708. U8 Reserved;
  709. U8 ContextSize;
  710. U8 DetailsLength;
  711. U8 Flags;
  712. U32 TransactionContext[3];
  713. U32 TransactionDetails[1];
  714. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  715. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  716. typedef struct _MPI2_SGE_TRANSACTION128
  717. {
  718. U8 Reserved;
  719. U8 ContextSize;
  720. U8 DetailsLength;
  721. U8 Flags;
  722. U32 TransactionContext[4];
  723. U32 TransactionDetails[1];
  724. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  725. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  726. typedef struct _MPI2_SGE_TRANSACTION_UNION
  727. {
  728. U8 Reserved;
  729. U8 ContextSize;
  730. U8 DetailsLength;
  731. U8 Flags;
  732. union
  733. {
  734. U32 TransactionContext32[1];
  735. U32 TransactionContext64[2];
  736. U32 TransactionContext96[3];
  737. U32 TransactionContext128[4];
  738. } u;
  739. U32 TransactionDetails[1];
  740. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  741. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  742. /****************************************************************************
  743. * MPI SGE union for IO SGL's
  744. ****************************************************************************/
  745. typedef struct _MPI2_MPI_SGE_IO_UNION
  746. {
  747. union
  748. {
  749. MPI2_SGE_SIMPLE_UNION Simple;
  750. MPI2_SGE_CHAIN_UNION Chain;
  751. } u;
  752. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  753. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  754. /****************************************************************************
  755. * MPI SGE union for SGL's with Simple and Transaction elements
  756. ****************************************************************************/
  757. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  758. {
  759. union
  760. {
  761. MPI2_SGE_SIMPLE_UNION Simple;
  762. MPI2_SGE_TRANSACTION_UNION Transaction;
  763. } u;
  764. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  765. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  766. /****************************************************************************
  767. * All MPI SGE types union
  768. ****************************************************************************/
  769. typedef struct _MPI2_MPI_SGE_UNION
  770. {
  771. union
  772. {
  773. MPI2_SGE_SIMPLE_UNION Simple;
  774. MPI2_SGE_CHAIN_UNION Chain;
  775. MPI2_SGE_TRANSACTION_UNION Transaction;
  776. } u;
  777. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  778. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  779. /****************************************************************************
  780. * MPI SGE field definition and masks
  781. ****************************************************************************/
  782. /* Flags field bit definitions */
  783. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  784. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  785. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  786. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  787. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  788. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  789. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  790. #define MPI2_SGE_FLAGS_SHIFT (24)
  791. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  792. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  793. /* Element Type */
  794. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  795. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  796. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  797. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  798. /* Address location */
  799. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  800. /* Direction */
  801. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  802. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  803. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  804. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  805. /* Address Size */
  806. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  807. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  808. /* Context Size */
  809. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  810. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  811. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  812. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  813. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  814. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  815. /****************************************************************************
  816. * MPI SGE operation Macros
  817. ****************************************************************************/
  818. /* SIMPLE FlagsLength manipulations... */
  819. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  820. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  821. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  822. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  823. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  824. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  825. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  826. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  827. /* CAUTION - The following are READ-MODIFY-WRITE! */
  828. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  829. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  830. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  831. /*****************************************************************************
  832. *
  833. * Fusion-MPT IEEE Scatter Gather Elements
  834. *
  835. *****************************************************************************/
  836. /****************************************************************************
  837. * IEEE Simple Element structures
  838. ****************************************************************************/
  839. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  840. {
  841. U32 Address;
  842. U32 FlagsLength;
  843. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  844. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  845. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  846. {
  847. U64 Address;
  848. U32 Length;
  849. U16 Reserved1;
  850. U8 Reserved2;
  851. U8 Flags;
  852. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  853. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  854. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  855. {
  856. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  857. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  858. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  859. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  860. /****************************************************************************
  861. * IEEE Chain Element structures
  862. ****************************************************************************/
  863. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  864. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  865. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  866. {
  867. MPI2_IEEE_SGE_CHAIN32 Chain32;
  868. MPI2_IEEE_SGE_CHAIN64 Chain64;
  869. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  870. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  871. /****************************************************************************
  872. * All IEEE SGE types union
  873. ****************************************************************************/
  874. typedef struct _MPI2_IEEE_SGE_UNION
  875. {
  876. union
  877. {
  878. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  879. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  880. } u;
  881. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  882. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  883. /****************************************************************************
  884. * IEEE SGE field definitions and masks
  885. ****************************************************************************/
  886. /* Flags field bit definitions */
  887. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  888. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  889. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  890. /* Element Type */
  891. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  892. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  893. /* Data Location Address Space */
  894. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  895. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  896. /* IEEE Simple Element only */
  897. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  898. /* IEEE Simple Element only */
  899. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  900. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  901. /* IEEE Simple Element only */
  902. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  903. /* IEEE Chain Element only */
  904. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  905. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR) /* typo in name */
  906. /****************************************************************************
  907. * IEEE SGE operation Macros
  908. ****************************************************************************/
  909. /* SIMPLE FlagsLength manipulations... */
  910. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  911. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  912. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  913. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  914. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  915. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  916. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  917. /* CAUTION - The following are READ-MODIFY-WRITE! */
  918. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  919. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  920. /*****************************************************************************
  921. *
  922. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  923. *
  924. *****************************************************************************/
  925. typedef union _MPI2_SIMPLE_SGE_UNION
  926. {
  927. MPI2_SGE_SIMPLE_UNION MpiSimple;
  928. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  929. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  930. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  931. typedef union _MPI2_SGE_IO_UNION
  932. {
  933. MPI2_SGE_SIMPLE_UNION MpiSimple;
  934. MPI2_SGE_CHAIN_UNION MpiChain;
  935. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  936. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  937. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  938. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  939. /****************************************************************************
  940. *
  941. * Values for SGLFlags field, used in many request messages with an SGL
  942. *
  943. ****************************************************************************/
  944. /* values for MPI SGL Data Location Address Space subfield */
  945. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  946. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  947. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  948. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  949. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  950. /* values for SGL Type subfield */
  951. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  952. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  953. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  954. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  955. #endif