ipr.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <asm/unaligned.h>
  28. #include <linux/types.h>
  29. #include <linux/completion.h>
  30. #include <linux/libata.h>
  31. #include <linux/list.h>
  32. #include <linux/kref.h>
  33. #include <linux/blk-iopoll.h>
  34. #include <scsi/scsi.h>
  35. #include <scsi/scsi_cmnd.h>
  36. /*
  37. * Literals
  38. */
  39. #define IPR_DRIVER_VERSION "2.6.0"
  40. #define IPR_DRIVER_DATE "(November 16, 2012)"
  41. /*
  42. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  43. * ops per device for devices not running tagged command queuing.
  44. * This can be adjusted at runtime through sysfs device attributes.
  45. */
  46. #define IPR_MAX_CMD_PER_LUN 6
  47. #define IPR_MAX_CMD_PER_ATA_LUN 1
  48. /*
  49. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  50. * ops the mid-layer can send to the adapter.
  51. */
  52. #define IPR_NUM_BASE_CMD_BLKS (ioa_cfg->max_cmds)
  53. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  54. #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
  55. #define PCI_DEVICE_ID_IBM_CROCODILE 0x034A
  56. #define IPR_SUBS_DEV_ID_2780 0x0264
  57. #define IPR_SUBS_DEV_ID_5702 0x0266
  58. #define IPR_SUBS_DEV_ID_5703 0x0278
  59. #define IPR_SUBS_DEV_ID_572E 0x028D
  60. #define IPR_SUBS_DEV_ID_573E 0x02D3
  61. #define IPR_SUBS_DEV_ID_573D 0x02D4
  62. #define IPR_SUBS_DEV_ID_571A 0x02C0
  63. #define IPR_SUBS_DEV_ID_571B 0x02BE
  64. #define IPR_SUBS_DEV_ID_571E 0x02BF
  65. #define IPR_SUBS_DEV_ID_571F 0x02D5
  66. #define IPR_SUBS_DEV_ID_572A 0x02C1
  67. #define IPR_SUBS_DEV_ID_572B 0x02C2
  68. #define IPR_SUBS_DEV_ID_572F 0x02C3
  69. #define IPR_SUBS_DEV_ID_574E 0x030A
  70. #define IPR_SUBS_DEV_ID_575B 0x030D
  71. #define IPR_SUBS_DEV_ID_575C 0x0338
  72. #define IPR_SUBS_DEV_ID_57B3 0x033A
  73. #define IPR_SUBS_DEV_ID_57B7 0x0360
  74. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  75. #define IPR_SUBS_DEV_ID_57B4 0x033B
  76. #define IPR_SUBS_DEV_ID_57B2 0x035F
  77. #define IPR_SUBS_DEV_ID_57C0 0x0352
  78. #define IPR_SUBS_DEV_ID_57C3 0x0353
  79. #define IPR_SUBS_DEV_ID_57C4 0x0354
  80. #define IPR_SUBS_DEV_ID_57C6 0x0357
  81. #define IPR_SUBS_DEV_ID_57CC 0x035C
  82. #define IPR_SUBS_DEV_ID_57B5 0x033C
  83. #define IPR_SUBS_DEV_ID_57CE 0x035E
  84. #define IPR_SUBS_DEV_ID_57B1 0x0355
  85. #define IPR_SUBS_DEV_ID_574D 0x0356
  86. #define IPR_SUBS_DEV_ID_57C8 0x035D
  87. #define IPR_SUBS_DEV_ID_57D5 0x03FB
  88. #define IPR_SUBS_DEV_ID_57D6 0x03FC
  89. #define IPR_SUBS_DEV_ID_57D7 0x03FF
  90. #define IPR_SUBS_DEV_ID_57D8 0x03FE
  91. #define IPR_NAME "ipr"
  92. /*
  93. * Return codes
  94. */
  95. #define IPR_RC_JOB_CONTINUE 1
  96. #define IPR_RC_JOB_RETURN 2
  97. /*
  98. * IOASCs
  99. */
  100. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  101. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  102. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  103. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  104. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  105. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  106. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  107. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  108. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  109. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  110. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  111. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  112. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  113. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  114. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  115. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  116. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  117. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  118. /* Driver data flags */
  119. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  120. #define IPR_USE_PCI_WARM_RESET 0x00000002
  121. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  122. #define IPR_NUM_LOG_HCAMS 2
  123. #define IPR_NUM_CFG_CHG_HCAMS 2
  124. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  125. #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
  126. #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
  127. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  128. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  129. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  130. #define IPR_VSET_BUS 0xff
  131. #define IPR_IOA_BUS 0xff
  132. #define IPR_IOA_TARGET 0xff
  133. #define IPR_IOA_LUN 0xff
  134. #define IPR_MAX_NUM_BUSES 16
  135. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  136. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  137. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  138. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  139. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
  140. #define IPR_MAX_COMMANDS 100
  141. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  142. IPR_NUM_INTERNAL_CMD_BLKS)
  143. #define IPR_MAX_PHYSICAL_DEVS 192
  144. #define IPR_DEFAULT_SIS64_DEVS 1024
  145. #define IPR_MAX_SIS64_DEVS 4096
  146. #define IPR_MAX_SGLIST 64
  147. #define IPR_IOA_MAX_SECTORS 32767
  148. #define IPR_VSET_MAX_SECTORS 512
  149. #define IPR_MAX_CDB_LEN 16
  150. #define IPR_MAX_HRRQ_RETRIES 3
  151. #define IPR_DEFAULT_BUS_WIDTH 16
  152. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  153. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  154. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  155. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  156. #define IPR_IOA_RES_HANDLE 0xffffffff
  157. #define IPR_INVALID_RES_HANDLE 0
  158. #define IPR_IOA_RES_ADDR 0x00ffffff
  159. /*
  160. * Adapter Commands
  161. */
  162. #define IPR_QUERY_RSRC_STATE 0xC2
  163. #define IPR_RESET_DEVICE 0xC3
  164. #define IPR_RESET_TYPE_SELECT 0x80
  165. #define IPR_LUN_RESET 0x40
  166. #define IPR_TARGET_RESET 0x20
  167. #define IPR_BUS_RESET 0x10
  168. #define IPR_ATA_PHY_RESET 0x80
  169. #define IPR_ID_HOST_RR_Q 0xC4
  170. #define IPR_QUERY_IOA_CONFIG 0xC5
  171. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  172. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  173. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  174. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  175. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  176. #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
  177. #define IPR_IOA_SHUTDOWN 0xF7
  178. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  179. /*
  180. * Timeouts
  181. */
  182. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  183. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  184. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  185. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  186. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  187. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  188. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  189. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  190. #define IPR_WRITE_BUFFER_TIMEOUT (30 * 60 * HZ)
  191. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  192. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  193. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  194. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  195. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  196. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  197. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  198. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  199. #define IPR_SIS32_DUMP_TIMEOUT (15 * HZ)
  200. #define IPR_SIS64_DUMP_TIMEOUT (40 * HZ)
  201. #define IPR_DUMP_DELAY_SECONDS 4
  202. #define IPR_DUMP_DELAY_TIMEOUT (IPR_DUMP_DELAY_SECONDS * HZ)
  203. /*
  204. * SCSI Literals
  205. */
  206. #define IPR_VENDOR_ID_LEN 8
  207. #define IPR_PROD_ID_LEN 16
  208. #define IPR_SERIAL_NUM_LEN 8
  209. /*
  210. * Hardware literals
  211. */
  212. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  213. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  214. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  215. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  216. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  217. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  218. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  219. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  220. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  221. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  222. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  223. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  224. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  225. #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
  226. #define IPR_DOORBELL 0x82800000
  227. #define IPR_RUNTIME_RESET 0x40000000
  228. #define IPR_IPL_INIT_MIN_STAGE_TIME 5
  229. #define IPR_IPL_INIT_DEFAULT_STAGE_TIME 15
  230. #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
  231. #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
  232. #define IPR_IPL_INIT_STAGE_MASK 0xff000000
  233. #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
  234. #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
  235. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  236. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  237. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  238. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  239. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  240. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  241. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  242. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  243. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  244. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  245. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  246. #define IPR_PCII_ERROR_INTERRUPTS \
  247. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  248. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  249. #define IPR_PCII_OPER_INTERRUPTS \
  250. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  251. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  252. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  253. #define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
  254. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  255. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  256. /*
  257. * Dump literals
  258. */
  259. #define IPR_FMT2_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  260. #define IPR_FMT3_MAX_IOA_DUMP_SIZE (32 * 1024 * 1024)
  261. #define IPR_FMT2_NUM_SDT_ENTRIES 511
  262. #define IPR_FMT3_NUM_SDT_ENTRIES 0xFFF
  263. #define IPR_FMT2_MAX_NUM_DUMP_PAGES ((IPR_FMT2_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  264. #define IPR_FMT3_MAX_NUM_DUMP_PAGES ((IPR_FMT3_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  265. /*
  266. * Misc literals
  267. */
  268. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  269. #define IPR_MAX_MSIX_VECTORS 0x5
  270. #define IPR_MAX_HRRQ_NUM 0x10
  271. #define IPR_INIT_HRRQ 0x0
  272. /*
  273. * Adapter interface types
  274. */
  275. struct ipr_res_addr {
  276. u8 reserved;
  277. u8 bus;
  278. u8 target;
  279. u8 lun;
  280. #define IPR_GET_PHYS_LOC(res_addr) \
  281. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  282. }__attribute__((packed, aligned (4)));
  283. struct ipr_std_inq_vpids {
  284. u8 vendor_id[IPR_VENDOR_ID_LEN];
  285. u8 product_id[IPR_PROD_ID_LEN];
  286. }__attribute__((packed));
  287. struct ipr_vpd {
  288. struct ipr_std_inq_vpids vpids;
  289. u8 sn[IPR_SERIAL_NUM_LEN];
  290. }__attribute__((packed));
  291. struct ipr_ext_vpd {
  292. struct ipr_vpd vpd;
  293. __be32 wwid[2];
  294. }__attribute__((packed));
  295. struct ipr_ext_vpd64 {
  296. struct ipr_vpd vpd;
  297. __be32 wwid[4];
  298. }__attribute__((packed));
  299. struct ipr_std_inq_data {
  300. u8 peri_qual_dev_type;
  301. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  302. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  303. u8 removeable_medium_rsvd;
  304. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  305. #define IPR_IS_DASD_DEVICE(std_inq) \
  306. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  307. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  308. #define IPR_IS_SES_DEVICE(std_inq) \
  309. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  310. u8 version;
  311. u8 aen_naca_fmt;
  312. u8 additional_len;
  313. u8 sccs_rsvd;
  314. u8 bq_enc_multi;
  315. u8 sync_cmdq_flags;
  316. struct ipr_std_inq_vpids vpids;
  317. u8 ros_rsvd_ram_rsvd[4];
  318. u8 serial_num[IPR_SERIAL_NUM_LEN];
  319. }__attribute__ ((packed));
  320. #define IPR_RES_TYPE_AF_DASD 0x00
  321. #define IPR_RES_TYPE_GENERIC_SCSI 0x01
  322. #define IPR_RES_TYPE_VOLUME_SET 0x02
  323. #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
  324. #define IPR_RES_TYPE_GENERIC_ATA 0x04
  325. #define IPR_RES_TYPE_ARRAY 0x05
  326. #define IPR_RES_TYPE_IOAFP 0xff
  327. struct ipr_config_table_entry {
  328. u8 proto;
  329. #define IPR_PROTO_SATA 0x02
  330. #define IPR_PROTO_SATA_ATAPI 0x03
  331. #define IPR_PROTO_SAS_STP 0x06
  332. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  333. u8 array_id;
  334. u8 flags;
  335. #define IPR_IS_IOA_RESOURCE 0x80
  336. u8 rsvd_subtype;
  337. #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
  338. #define IPR_QUEUE_FROZEN_MODEL 0
  339. #define IPR_QUEUE_NACA_MODEL 1
  340. struct ipr_res_addr res_addr;
  341. __be32 res_handle;
  342. __be32 lun_wwn[2];
  343. struct ipr_std_inq_data std_inq_data;
  344. }__attribute__ ((packed, aligned (4)));
  345. struct ipr_config_table_entry64 {
  346. u8 res_type;
  347. u8 proto;
  348. u8 vset_num;
  349. u8 array_id;
  350. __be16 flags;
  351. __be16 res_flags;
  352. #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
  353. __be32 res_handle;
  354. u8 dev_id_type;
  355. u8 reserved[3];
  356. __be64 dev_id;
  357. __be64 lun;
  358. __be64 lun_wwn[2];
  359. #define IPR_MAX_RES_PATH_LENGTH 48
  360. __be64 res_path;
  361. struct ipr_std_inq_data std_inq_data;
  362. u8 reserved2[4];
  363. __be64 reserved3[2];
  364. u8 reserved4[8];
  365. }__attribute__ ((packed, aligned (8)));
  366. struct ipr_config_table_hdr {
  367. u8 num_entries;
  368. u8 flags;
  369. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  370. __be16 reserved;
  371. }__attribute__((packed, aligned (4)));
  372. struct ipr_config_table_hdr64 {
  373. __be16 num_entries;
  374. __be16 reserved;
  375. u8 flags;
  376. u8 reserved2[11];
  377. }__attribute__((packed, aligned (4)));
  378. struct ipr_config_table {
  379. struct ipr_config_table_hdr hdr;
  380. struct ipr_config_table_entry dev[0];
  381. }__attribute__((packed, aligned (4)));
  382. struct ipr_config_table64 {
  383. struct ipr_config_table_hdr64 hdr64;
  384. struct ipr_config_table_entry64 dev[0];
  385. }__attribute__((packed, aligned (8)));
  386. struct ipr_config_table_entry_wrapper {
  387. union {
  388. struct ipr_config_table_entry *cfgte;
  389. struct ipr_config_table_entry64 *cfgte64;
  390. } u;
  391. };
  392. struct ipr_hostrcb_cfg_ch_not {
  393. union {
  394. struct ipr_config_table_entry cfgte;
  395. struct ipr_config_table_entry64 cfgte64;
  396. } u;
  397. u8 reserved[936];
  398. }__attribute__((packed, aligned (4)));
  399. struct ipr_supported_device {
  400. __be16 data_length;
  401. u8 reserved;
  402. u8 num_records;
  403. struct ipr_std_inq_vpids vpids;
  404. u8 reserved2[16];
  405. }__attribute__((packed, aligned (4)));
  406. struct ipr_hrr_queue {
  407. struct ipr_ioa_cfg *ioa_cfg;
  408. __be32 *host_rrq;
  409. dma_addr_t host_rrq_dma;
  410. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  411. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  412. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  413. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  414. #define IPR_ID_HRRQ_SELE_ENABLE 0x02
  415. volatile __be32 *hrrq_start;
  416. volatile __be32 *hrrq_end;
  417. volatile __be32 *hrrq_curr;
  418. struct list_head hrrq_free_q;
  419. struct list_head hrrq_pending_q;
  420. spinlock_t _lock;
  421. spinlock_t *lock;
  422. volatile u32 toggle_bit;
  423. u32 size;
  424. u32 min_cmd_id;
  425. u32 max_cmd_id;
  426. u8 allow_interrupts:1;
  427. u8 ioa_is_dead:1;
  428. u8 allow_cmds:1;
  429. u8 removing_ioa:1;
  430. struct blk_iopoll iopoll;
  431. };
  432. /* Command packet structure */
  433. struct ipr_cmd_pkt {
  434. u8 reserved; /* Reserved by IOA */
  435. u8 hrrq_id;
  436. u8 request_type;
  437. #define IPR_RQTYPE_SCSICDB 0x00
  438. #define IPR_RQTYPE_IOACMD 0x01
  439. #define IPR_RQTYPE_HCAM 0x02
  440. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  441. u8 reserved2;
  442. u8 flags_hi;
  443. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  444. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  445. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  446. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  447. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  448. u8 flags_lo;
  449. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  450. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  451. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  452. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  453. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  454. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  455. #define IPR_FLAGS_LO_ACA_TASK 0x08
  456. u8 cdb[16];
  457. __be16 timeout;
  458. }__attribute__ ((packed, aligned(4)));
  459. struct ipr_ioarcb_ata_regs { /* 22 bytes */
  460. u8 flags;
  461. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  462. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  463. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  464. u8 reserved[3];
  465. __be16 data;
  466. u8 feature;
  467. u8 nsect;
  468. u8 lbal;
  469. u8 lbam;
  470. u8 lbah;
  471. u8 device;
  472. u8 command;
  473. u8 reserved2[3];
  474. u8 hob_feature;
  475. u8 hob_nsect;
  476. u8 hob_lbal;
  477. u8 hob_lbam;
  478. u8 hob_lbah;
  479. u8 ctl;
  480. }__attribute__ ((packed, aligned(4)));
  481. struct ipr_ioadl_desc {
  482. __be32 flags_and_data_len;
  483. #define IPR_IOADL_FLAGS_MASK 0xff000000
  484. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  485. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  486. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  487. #define IPR_IOADL_FLAGS_READ 0x48000000
  488. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  489. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  490. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  491. #define IPR_IOADL_FLAGS_LAST 0x01000000
  492. __be32 address;
  493. }__attribute__((packed, aligned (8)));
  494. struct ipr_ioadl64_desc {
  495. __be32 flags;
  496. __be32 data_len;
  497. __be64 address;
  498. }__attribute__((packed, aligned (16)));
  499. struct ipr_ata64_ioadl {
  500. struct ipr_ioarcb_ata_regs regs;
  501. u16 reserved[5];
  502. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  503. }__attribute__((packed, aligned (16)));
  504. struct ipr_ioarcb_add_data {
  505. union {
  506. struct ipr_ioarcb_ata_regs regs;
  507. struct ipr_ioadl_desc ioadl[5];
  508. __be32 add_cmd_parms[10];
  509. } u;
  510. }__attribute__ ((packed, aligned (4)));
  511. struct ipr_ioarcb_sis64_add_addr_ecb {
  512. __be64 ioasa_host_pci_addr;
  513. __be64 data_ioadl_addr;
  514. __be64 reserved;
  515. __be32 ext_control_buf[4];
  516. }__attribute__((packed, aligned (8)));
  517. /* IOA Request Control Block 128 bytes */
  518. struct ipr_ioarcb {
  519. union {
  520. __be32 ioarcb_host_pci_addr;
  521. __be64 ioarcb_host_pci_addr64;
  522. } a;
  523. __be32 res_handle;
  524. __be32 host_response_handle;
  525. __be32 reserved1;
  526. __be32 reserved2;
  527. __be32 reserved3;
  528. __be32 data_transfer_length;
  529. __be32 read_data_transfer_length;
  530. __be32 write_ioadl_addr;
  531. __be32 ioadl_len;
  532. __be32 read_ioadl_addr;
  533. __be32 read_ioadl_len;
  534. __be32 ioasa_host_pci_addr;
  535. __be16 ioasa_len;
  536. __be16 reserved4;
  537. struct ipr_cmd_pkt cmd_pkt;
  538. __be16 add_cmd_parms_offset;
  539. __be16 add_cmd_parms_len;
  540. union {
  541. struct ipr_ioarcb_add_data add_data;
  542. struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
  543. } u;
  544. }__attribute__((packed, aligned (4)));
  545. struct ipr_ioasa_vset {
  546. __be32 failing_lba_hi;
  547. __be32 failing_lba_lo;
  548. __be32 reserved;
  549. }__attribute__((packed, aligned (4)));
  550. struct ipr_ioasa_af_dasd {
  551. __be32 failing_lba;
  552. __be32 reserved[2];
  553. }__attribute__((packed, aligned (4)));
  554. struct ipr_ioasa_gpdd {
  555. u8 end_state;
  556. u8 bus_phase;
  557. __be16 reserved;
  558. __be32 ioa_data[2];
  559. }__attribute__((packed, aligned (4)));
  560. struct ipr_ioasa_gata {
  561. u8 error;
  562. u8 nsect; /* Interrupt reason */
  563. u8 lbal;
  564. u8 lbam;
  565. u8 lbah;
  566. u8 device;
  567. u8 status;
  568. u8 alt_status; /* ATA CTL */
  569. u8 hob_nsect;
  570. u8 hob_lbal;
  571. u8 hob_lbam;
  572. u8 hob_lbah;
  573. }__attribute__((packed, aligned (4)));
  574. struct ipr_auto_sense {
  575. __be16 auto_sense_len;
  576. __be16 ioa_data_len;
  577. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  578. };
  579. struct ipr_ioasa_hdr {
  580. __be32 ioasc;
  581. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  582. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  583. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  584. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  585. __be16 ret_stat_len; /* Length of the returned IOASA */
  586. __be16 avail_stat_len; /* Total Length of status available. */
  587. __be32 residual_data_len; /* number of bytes in the host data */
  588. /* buffers that were not used by the IOARCB command. */
  589. __be32 ilid;
  590. #define IPR_NO_ILID 0
  591. #define IPR_DRIVER_ILID 0xffffffff
  592. __be32 fd_ioasc;
  593. __be32 fd_phys_locator;
  594. __be32 fd_res_handle;
  595. __be32 ioasc_specific; /* status code specific field */
  596. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  597. #define IPR_AUTOSENSE_VALID 0x40000000
  598. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  599. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  600. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  601. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  602. }__attribute__((packed, aligned (4)));
  603. struct ipr_ioasa {
  604. struct ipr_ioasa_hdr hdr;
  605. union {
  606. struct ipr_ioasa_vset vset;
  607. struct ipr_ioasa_af_dasd dasd;
  608. struct ipr_ioasa_gpdd gpdd;
  609. struct ipr_ioasa_gata gata;
  610. } u;
  611. struct ipr_auto_sense auto_sense;
  612. }__attribute__((packed, aligned (4)));
  613. struct ipr_ioasa64 {
  614. struct ipr_ioasa_hdr hdr;
  615. u8 fd_res_path[8];
  616. union {
  617. struct ipr_ioasa_vset vset;
  618. struct ipr_ioasa_af_dasd dasd;
  619. struct ipr_ioasa_gpdd gpdd;
  620. struct ipr_ioasa_gata gata;
  621. } u;
  622. struct ipr_auto_sense auto_sense;
  623. }__attribute__((packed, aligned (4)));
  624. struct ipr_mode_parm_hdr {
  625. u8 length;
  626. u8 medium_type;
  627. u8 device_spec_parms;
  628. u8 block_desc_len;
  629. }__attribute__((packed));
  630. struct ipr_mode_pages {
  631. struct ipr_mode_parm_hdr hdr;
  632. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  633. }__attribute__((packed));
  634. struct ipr_mode_page_hdr {
  635. u8 ps_page_code;
  636. #define IPR_MODE_PAGE_PS 0x80
  637. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  638. u8 page_length;
  639. }__attribute__ ((packed));
  640. struct ipr_dev_bus_entry {
  641. struct ipr_res_addr res_addr;
  642. u8 flags;
  643. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  644. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  645. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  646. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  647. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  648. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  649. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  650. u8 scsi_id;
  651. u8 bus_width;
  652. u8 extended_reset_delay;
  653. #define IPR_EXTENDED_RESET_DELAY 7
  654. __be32 max_xfer_rate;
  655. u8 spinup_delay;
  656. u8 reserved3;
  657. __be16 reserved4;
  658. }__attribute__((packed, aligned (4)));
  659. struct ipr_mode_page28 {
  660. struct ipr_mode_page_hdr hdr;
  661. u8 num_entries;
  662. u8 entry_length;
  663. struct ipr_dev_bus_entry bus[0];
  664. }__attribute__((packed));
  665. struct ipr_mode_page24 {
  666. struct ipr_mode_page_hdr hdr;
  667. u8 flags;
  668. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  669. }__attribute__((packed));
  670. struct ipr_ioa_vpd {
  671. struct ipr_std_inq_data std_inq_data;
  672. u8 ascii_part_num[12];
  673. u8 reserved[40];
  674. u8 ascii_plant_code[4];
  675. }__attribute__((packed));
  676. struct ipr_inquiry_page3 {
  677. u8 peri_qual_dev_type;
  678. u8 page_code;
  679. u8 reserved1;
  680. u8 page_length;
  681. u8 ascii_len;
  682. u8 reserved2[3];
  683. u8 load_id[4];
  684. u8 major_release;
  685. u8 card_type;
  686. u8 minor_release[2];
  687. u8 ptf_number[4];
  688. u8 patch_number[4];
  689. }__attribute__((packed));
  690. struct ipr_inquiry_cap {
  691. u8 peri_qual_dev_type;
  692. u8 page_code;
  693. u8 reserved1;
  694. u8 page_length;
  695. u8 ascii_len;
  696. u8 reserved2;
  697. u8 sis_version[2];
  698. u8 cap;
  699. #define IPR_CAP_DUAL_IOA_RAID 0x80
  700. u8 reserved3[15];
  701. }__attribute__((packed));
  702. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  703. struct ipr_inquiry_page0 {
  704. u8 peri_qual_dev_type;
  705. u8 page_code;
  706. u8 reserved1;
  707. u8 len;
  708. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  709. }__attribute__((packed));
  710. struct ipr_hostrcb_device_data_entry {
  711. struct ipr_vpd vpd;
  712. struct ipr_res_addr dev_res_addr;
  713. struct ipr_vpd new_vpd;
  714. struct ipr_vpd ioa_last_with_dev_vpd;
  715. struct ipr_vpd cfc_last_with_dev_vpd;
  716. __be32 ioa_data[5];
  717. }__attribute__((packed, aligned (4)));
  718. struct ipr_hostrcb_device_data_entry_enhanced {
  719. struct ipr_ext_vpd vpd;
  720. u8 ccin[4];
  721. struct ipr_res_addr dev_res_addr;
  722. struct ipr_ext_vpd new_vpd;
  723. u8 new_ccin[4];
  724. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  725. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  726. }__attribute__((packed, aligned (4)));
  727. struct ipr_hostrcb64_device_data_entry_enhanced {
  728. struct ipr_ext_vpd vpd;
  729. u8 ccin[4];
  730. u8 res_path[8];
  731. struct ipr_ext_vpd new_vpd;
  732. u8 new_ccin[4];
  733. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  734. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  735. }__attribute__((packed, aligned (4)));
  736. struct ipr_hostrcb_array_data_entry {
  737. struct ipr_vpd vpd;
  738. struct ipr_res_addr expected_dev_res_addr;
  739. struct ipr_res_addr dev_res_addr;
  740. }__attribute__((packed, aligned (4)));
  741. struct ipr_hostrcb64_array_data_entry {
  742. struct ipr_ext_vpd vpd;
  743. u8 ccin[4];
  744. u8 expected_res_path[8];
  745. u8 res_path[8];
  746. }__attribute__((packed, aligned (4)));
  747. struct ipr_hostrcb_array_data_entry_enhanced {
  748. struct ipr_ext_vpd vpd;
  749. u8 ccin[4];
  750. struct ipr_res_addr expected_dev_res_addr;
  751. struct ipr_res_addr dev_res_addr;
  752. }__attribute__((packed, aligned (4)));
  753. struct ipr_hostrcb_type_ff_error {
  754. __be32 ioa_data[758];
  755. }__attribute__((packed, aligned (4)));
  756. struct ipr_hostrcb_type_01_error {
  757. __be32 seek_counter;
  758. __be32 read_counter;
  759. u8 sense_data[32];
  760. __be32 ioa_data[236];
  761. }__attribute__((packed, aligned (4)));
  762. struct ipr_hostrcb_type_02_error {
  763. struct ipr_vpd ioa_vpd;
  764. struct ipr_vpd cfc_vpd;
  765. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  766. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  767. __be32 ioa_data[3];
  768. }__attribute__((packed, aligned (4)));
  769. struct ipr_hostrcb_type_12_error {
  770. struct ipr_ext_vpd ioa_vpd;
  771. struct ipr_ext_vpd cfc_vpd;
  772. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  773. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  774. __be32 ioa_data[3];
  775. }__attribute__((packed, aligned (4)));
  776. struct ipr_hostrcb_type_03_error {
  777. struct ipr_vpd ioa_vpd;
  778. struct ipr_vpd cfc_vpd;
  779. __be32 errors_detected;
  780. __be32 errors_logged;
  781. u8 ioa_data[12];
  782. struct ipr_hostrcb_device_data_entry dev[3];
  783. }__attribute__((packed, aligned (4)));
  784. struct ipr_hostrcb_type_13_error {
  785. struct ipr_ext_vpd ioa_vpd;
  786. struct ipr_ext_vpd cfc_vpd;
  787. __be32 errors_detected;
  788. __be32 errors_logged;
  789. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  790. }__attribute__((packed, aligned (4)));
  791. struct ipr_hostrcb_type_23_error {
  792. struct ipr_ext_vpd ioa_vpd;
  793. struct ipr_ext_vpd cfc_vpd;
  794. __be32 errors_detected;
  795. __be32 errors_logged;
  796. struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
  797. }__attribute__((packed, aligned (4)));
  798. struct ipr_hostrcb_type_04_error {
  799. struct ipr_vpd ioa_vpd;
  800. struct ipr_vpd cfc_vpd;
  801. u8 ioa_data[12];
  802. struct ipr_hostrcb_array_data_entry array_member[10];
  803. __be32 exposed_mode_adn;
  804. __be32 array_id;
  805. struct ipr_vpd incomp_dev_vpd;
  806. __be32 ioa_data2;
  807. struct ipr_hostrcb_array_data_entry array_member2[8];
  808. struct ipr_res_addr last_func_vset_res_addr;
  809. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  810. u8 protection_level[8];
  811. }__attribute__((packed, aligned (4)));
  812. struct ipr_hostrcb_type_14_error {
  813. struct ipr_ext_vpd ioa_vpd;
  814. struct ipr_ext_vpd cfc_vpd;
  815. __be32 exposed_mode_adn;
  816. __be32 array_id;
  817. struct ipr_res_addr last_func_vset_res_addr;
  818. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  819. u8 protection_level[8];
  820. __be32 num_entries;
  821. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  822. }__attribute__((packed, aligned (4)));
  823. struct ipr_hostrcb_type_24_error {
  824. struct ipr_ext_vpd ioa_vpd;
  825. struct ipr_ext_vpd cfc_vpd;
  826. u8 reserved[2];
  827. u8 exposed_mode_adn;
  828. #define IPR_INVALID_ARRAY_DEV_NUM 0xff
  829. u8 array_id;
  830. u8 last_res_path[8];
  831. u8 protection_level[8];
  832. struct ipr_ext_vpd64 array_vpd;
  833. u8 description[16];
  834. u8 reserved2[3];
  835. u8 num_entries;
  836. struct ipr_hostrcb64_array_data_entry array_member[32];
  837. }__attribute__((packed, aligned (4)));
  838. struct ipr_hostrcb_type_07_error {
  839. u8 failure_reason[64];
  840. struct ipr_vpd vpd;
  841. u32 data[222];
  842. }__attribute__((packed, aligned (4)));
  843. struct ipr_hostrcb_type_17_error {
  844. u8 failure_reason[64];
  845. struct ipr_ext_vpd vpd;
  846. u32 data[476];
  847. }__attribute__((packed, aligned (4)));
  848. struct ipr_hostrcb_config_element {
  849. u8 type_status;
  850. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  851. #define IPR_PATH_CFG_NOT_EXIST 0x00
  852. #define IPR_PATH_CFG_IOA_PORT 0x10
  853. #define IPR_PATH_CFG_EXP_PORT 0x20
  854. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  855. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  856. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  857. #define IPR_PATH_CFG_NO_PROB 0x00
  858. #define IPR_PATH_CFG_DEGRADED 0x01
  859. #define IPR_PATH_CFG_FAILED 0x02
  860. #define IPR_PATH_CFG_SUSPECT 0x03
  861. #define IPR_PATH_NOT_DETECTED 0x04
  862. #define IPR_PATH_INCORRECT_CONN 0x05
  863. u8 cascaded_expander;
  864. u8 phy;
  865. u8 link_rate;
  866. #define IPR_PHY_LINK_RATE_MASK 0x0F
  867. __be32 wwid[2];
  868. }__attribute__((packed, aligned (4)));
  869. struct ipr_hostrcb64_config_element {
  870. __be16 length;
  871. u8 descriptor_id;
  872. #define IPR_DESCRIPTOR_MASK 0xC0
  873. #define IPR_DESCRIPTOR_SIS64 0x00
  874. u8 reserved;
  875. u8 type_status;
  876. u8 reserved2[2];
  877. u8 link_rate;
  878. u8 res_path[8];
  879. __be32 wwid[2];
  880. }__attribute__((packed, aligned (8)));
  881. struct ipr_hostrcb_fabric_desc {
  882. __be16 length;
  883. u8 ioa_port;
  884. u8 cascaded_expander;
  885. u8 phy;
  886. u8 path_state;
  887. #define IPR_PATH_ACTIVE_MASK 0xC0
  888. #define IPR_PATH_NO_INFO 0x00
  889. #define IPR_PATH_ACTIVE 0x40
  890. #define IPR_PATH_NOT_ACTIVE 0x80
  891. #define IPR_PATH_STATE_MASK 0x0F
  892. #define IPR_PATH_STATE_NO_INFO 0x00
  893. #define IPR_PATH_HEALTHY 0x01
  894. #define IPR_PATH_DEGRADED 0x02
  895. #define IPR_PATH_FAILED 0x03
  896. __be16 num_entries;
  897. struct ipr_hostrcb_config_element elem[1];
  898. }__attribute__((packed, aligned (4)));
  899. struct ipr_hostrcb64_fabric_desc {
  900. __be16 length;
  901. u8 descriptor_id;
  902. u8 reserved[2];
  903. u8 path_state;
  904. u8 reserved2[2];
  905. u8 res_path[8];
  906. u8 reserved3[6];
  907. __be16 num_entries;
  908. struct ipr_hostrcb64_config_element elem[1];
  909. }__attribute__((packed, aligned (8)));
  910. #define for_each_hrrq(hrrq, ioa_cfg) \
  911. for (hrrq = (ioa_cfg)->hrrq; \
  912. hrrq < ((ioa_cfg)->hrrq + (ioa_cfg)->hrrq_num); hrrq++)
  913. #define for_each_fabric_cfg(fabric, cfg) \
  914. for (cfg = (fabric)->elem; \
  915. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  916. cfg++)
  917. struct ipr_hostrcb_type_20_error {
  918. u8 failure_reason[64];
  919. u8 reserved[3];
  920. u8 num_entries;
  921. struct ipr_hostrcb_fabric_desc desc[1];
  922. }__attribute__((packed, aligned (4)));
  923. struct ipr_hostrcb_type_30_error {
  924. u8 failure_reason[64];
  925. u8 reserved[3];
  926. u8 num_entries;
  927. struct ipr_hostrcb64_fabric_desc desc[1];
  928. }__attribute__((packed, aligned (4)));
  929. struct ipr_hostrcb_error {
  930. __be32 fd_ioasc;
  931. struct ipr_res_addr fd_res_addr;
  932. __be32 fd_res_handle;
  933. __be32 prc;
  934. union {
  935. struct ipr_hostrcb_type_ff_error type_ff_error;
  936. struct ipr_hostrcb_type_01_error type_01_error;
  937. struct ipr_hostrcb_type_02_error type_02_error;
  938. struct ipr_hostrcb_type_03_error type_03_error;
  939. struct ipr_hostrcb_type_04_error type_04_error;
  940. struct ipr_hostrcb_type_07_error type_07_error;
  941. struct ipr_hostrcb_type_12_error type_12_error;
  942. struct ipr_hostrcb_type_13_error type_13_error;
  943. struct ipr_hostrcb_type_14_error type_14_error;
  944. struct ipr_hostrcb_type_17_error type_17_error;
  945. struct ipr_hostrcb_type_20_error type_20_error;
  946. } u;
  947. }__attribute__((packed, aligned (4)));
  948. struct ipr_hostrcb64_error {
  949. __be32 fd_ioasc;
  950. __be32 ioa_fw_level;
  951. __be32 fd_res_handle;
  952. __be32 prc;
  953. __be64 fd_dev_id;
  954. __be64 fd_lun;
  955. u8 fd_res_path[8];
  956. __be64 time_stamp;
  957. u8 reserved[16];
  958. union {
  959. struct ipr_hostrcb_type_ff_error type_ff_error;
  960. struct ipr_hostrcb_type_12_error type_12_error;
  961. struct ipr_hostrcb_type_17_error type_17_error;
  962. struct ipr_hostrcb_type_23_error type_23_error;
  963. struct ipr_hostrcb_type_24_error type_24_error;
  964. struct ipr_hostrcb_type_30_error type_30_error;
  965. } u;
  966. }__attribute__((packed, aligned (8)));
  967. struct ipr_hostrcb_raw {
  968. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  969. }__attribute__((packed, aligned (4)));
  970. struct ipr_hcam {
  971. u8 op_code;
  972. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  973. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  974. u8 notify_type;
  975. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  976. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  977. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  978. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  979. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  980. u8 notifications_lost;
  981. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  982. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  983. u8 flags;
  984. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  985. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  986. u8 overlay_id;
  987. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  988. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  989. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  990. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  991. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  992. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  993. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  994. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  995. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  996. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  997. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  998. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  999. #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
  1000. #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
  1001. #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
  1002. #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
  1003. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  1004. u8 reserved1[3];
  1005. __be32 ilid;
  1006. __be32 time_since_last_ioa_reset;
  1007. __be32 reserved2;
  1008. __be32 length;
  1009. union {
  1010. struct ipr_hostrcb_error error;
  1011. struct ipr_hostrcb64_error error64;
  1012. struct ipr_hostrcb_cfg_ch_not ccn;
  1013. struct ipr_hostrcb_raw raw;
  1014. } u;
  1015. }__attribute__((packed, aligned (4)));
  1016. struct ipr_hostrcb {
  1017. struct ipr_hcam hcam;
  1018. dma_addr_t hostrcb_dma;
  1019. struct list_head queue;
  1020. struct ipr_ioa_cfg *ioa_cfg;
  1021. char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
  1022. };
  1023. /* IPR smart dump table structures */
  1024. struct ipr_sdt_entry {
  1025. __be32 start_token;
  1026. __be32 end_token;
  1027. u8 reserved[4];
  1028. u8 flags;
  1029. #define IPR_SDT_ENDIAN 0x80
  1030. #define IPR_SDT_VALID_ENTRY 0x20
  1031. u8 resv;
  1032. __be16 priority;
  1033. }__attribute__((packed, aligned (4)));
  1034. struct ipr_sdt_header {
  1035. __be32 state;
  1036. __be32 num_entries;
  1037. __be32 num_entries_used;
  1038. __be32 dump_size;
  1039. }__attribute__((packed, aligned (4)));
  1040. struct ipr_sdt {
  1041. struct ipr_sdt_header hdr;
  1042. struct ipr_sdt_entry entry[IPR_FMT3_NUM_SDT_ENTRIES];
  1043. }__attribute__((packed, aligned (4)));
  1044. struct ipr_uc_sdt {
  1045. struct ipr_sdt_header hdr;
  1046. struct ipr_sdt_entry entry[1];
  1047. }__attribute__((packed, aligned (4)));
  1048. /*
  1049. * Driver types
  1050. */
  1051. struct ipr_bus_attributes {
  1052. u8 bus;
  1053. u8 qas_enabled;
  1054. u8 bus_width;
  1055. u8 reserved;
  1056. u32 max_xfer_rate;
  1057. };
  1058. struct ipr_sata_port {
  1059. struct ipr_ioa_cfg *ioa_cfg;
  1060. struct ata_port *ap;
  1061. struct ipr_resource_entry *res;
  1062. struct ipr_ioasa_gata ioasa;
  1063. };
  1064. struct ipr_resource_entry {
  1065. u8 needs_sync_complete:1;
  1066. u8 in_erp:1;
  1067. u8 add_to_ml:1;
  1068. u8 del_from_ml:1;
  1069. u8 resetting_device:1;
  1070. u32 bus; /* AKA channel */
  1071. u32 target; /* AKA id */
  1072. u32 lun;
  1073. #define IPR_ARRAY_VIRTUAL_BUS 0x1
  1074. #define IPR_VSET_VIRTUAL_BUS 0x2
  1075. #define IPR_IOAFP_VIRTUAL_BUS 0x3
  1076. #define IPR_GET_RES_PHYS_LOC(res) \
  1077. (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
  1078. u8 ata_class;
  1079. u8 flags;
  1080. __be16 res_flags;
  1081. u8 type;
  1082. u8 qmodel;
  1083. struct ipr_std_inq_data std_inq_data;
  1084. __be32 res_handle;
  1085. __be64 dev_id;
  1086. __be64 lun_wwn;
  1087. struct scsi_lun dev_lun;
  1088. u8 res_path[8];
  1089. struct ipr_ioa_cfg *ioa_cfg;
  1090. struct scsi_device *sdev;
  1091. struct ipr_sata_port *sata_port;
  1092. struct list_head queue;
  1093. }; /* struct ipr_resource_entry */
  1094. struct ipr_resource_hdr {
  1095. u16 num_entries;
  1096. u16 reserved;
  1097. };
  1098. struct ipr_misc_cbs {
  1099. struct ipr_ioa_vpd ioa_vpd;
  1100. struct ipr_inquiry_page0 page0_data;
  1101. struct ipr_inquiry_page3 page3_data;
  1102. struct ipr_inquiry_cap cap;
  1103. struct ipr_mode_pages mode_pages;
  1104. struct ipr_supported_device supp_dev;
  1105. };
  1106. struct ipr_interrupt_offsets {
  1107. unsigned long set_interrupt_mask_reg;
  1108. unsigned long clr_interrupt_mask_reg;
  1109. unsigned long clr_interrupt_mask_reg32;
  1110. unsigned long sense_interrupt_mask_reg;
  1111. unsigned long sense_interrupt_mask_reg32;
  1112. unsigned long clr_interrupt_reg;
  1113. unsigned long clr_interrupt_reg32;
  1114. unsigned long sense_interrupt_reg;
  1115. unsigned long sense_interrupt_reg32;
  1116. unsigned long ioarrin_reg;
  1117. unsigned long sense_uproc_interrupt_reg;
  1118. unsigned long sense_uproc_interrupt_reg32;
  1119. unsigned long set_uproc_interrupt_reg;
  1120. unsigned long set_uproc_interrupt_reg32;
  1121. unsigned long clr_uproc_interrupt_reg;
  1122. unsigned long clr_uproc_interrupt_reg32;
  1123. unsigned long init_feedback_reg;
  1124. unsigned long dump_addr_reg;
  1125. unsigned long dump_data_reg;
  1126. #define IPR_ENDIAN_SWAP_KEY 0x00080800
  1127. unsigned long endian_swap_reg;
  1128. };
  1129. struct ipr_interrupts {
  1130. void __iomem *set_interrupt_mask_reg;
  1131. void __iomem *clr_interrupt_mask_reg;
  1132. void __iomem *clr_interrupt_mask_reg32;
  1133. void __iomem *sense_interrupt_mask_reg;
  1134. void __iomem *sense_interrupt_mask_reg32;
  1135. void __iomem *clr_interrupt_reg;
  1136. void __iomem *clr_interrupt_reg32;
  1137. void __iomem *sense_interrupt_reg;
  1138. void __iomem *sense_interrupt_reg32;
  1139. void __iomem *ioarrin_reg;
  1140. void __iomem *sense_uproc_interrupt_reg;
  1141. void __iomem *sense_uproc_interrupt_reg32;
  1142. void __iomem *set_uproc_interrupt_reg;
  1143. void __iomem *set_uproc_interrupt_reg32;
  1144. void __iomem *clr_uproc_interrupt_reg;
  1145. void __iomem *clr_uproc_interrupt_reg32;
  1146. void __iomem *init_feedback_reg;
  1147. void __iomem *dump_addr_reg;
  1148. void __iomem *dump_data_reg;
  1149. void __iomem *endian_swap_reg;
  1150. };
  1151. struct ipr_chip_cfg_t {
  1152. u32 mailbox;
  1153. u16 max_cmds;
  1154. u8 cache_line_size;
  1155. u8 clear_isr;
  1156. u32 iopoll_weight;
  1157. struct ipr_interrupt_offsets regs;
  1158. };
  1159. struct ipr_chip_t {
  1160. u16 vendor;
  1161. u16 device;
  1162. u16 intr_type;
  1163. #define IPR_USE_LSI 0x00
  1164. #define IPR_USE_MSI 0x01
  1165. #define IPR_USE_MSIX 0x02
  1166. u16 sis_type;
  1167. #define IPR_SIS32 0x00
  1168. #define IPR_SIS64 0x01
  1169. u16 bist_method;
  1170. #define IPR_PCI_CFG 0x00
  1171. #define IPR_MMIO 0x01
  1172. const struct ipr_chip_cfg_t *cfg;
  1173. };
  1174. enum ipr_shutdown_type {
  1175. IPR_SHUTDOWN_NORMAL = 0x00,
  1176. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  1177. IPR_SHUTDOWN_ABBREV = 0x80,
  1178. IPR_SHUTDOWN_NONE = 0x100
  1179. };
  1180. struct ipr_trace_entry {
  1181. u32 time;
  1182. u8 op_code;
  1183. u8 ata_op_code;
  1184. u8 type;
  1185. #define IPR_TRACE_START 0x00
  1186. #define IPR_TRACE_FINISH 0xff
  1187. u8 cmd_index;
  1188. __be32 res_handle;
  1189. union {
  1190. u32 ioasc;
  1191. u32 add_data;
  1192. u32 res_addr;
  1193. } u;
  1194. };
  1195. struct ipr_sglist {
  1196. u32 order;
  1197. u32 num_sg;
  1198. u32 num_dma_sg;
  1199. u32 buffer_len;
  1200. struct scatterlist scatterlist[1];
  1201. };
  1202. enum ipr_sdt_state {
  1203. INACTIVE,
  1204. WAIT_FOR_DUMP,
  1205. GET_DUMP,
  1206. READ_DUMP,
  1207. ABORT_DUMP,
  1208. DUMP_OBTAINED
  1209. };
  1210. /* Per-controller data */
  1211. struct ipr_ioa_cfg {
  1212. char eye_catcher[8];
  1213. #define IPR_EYECATCHER "iprcfg"
  1214. struct list_head queue;
  1215. u8 in_reset_reload:1;
  1216. u8 in_ioa_bringdown:1;
  1217. u8 ioa_unit_checked:1;
  1218. u8 dump_taken:1;
  1219. u8 allow_ml_add_del:1;
  1220. u8 needs_hard_reset:1;
  1221. u8 dual_raid:1;
  1222. u8 needs_warm_reset:1;
  1223. u8 msi_received:1;
  1224. u8 sis64:1;
  1225. u8 dump_timeout:1;
  1226. u8 cfg_locked:1;
  1227. u8 clear_isr:1;
  1228. u8 revid;
  1229. /*
  1230. * Bitmaps for SIS64 generated target values
  1231. */
  1232. unsigned long *target_ids;
  1233. unsigned long *array_ids;
  1234. unsigned long *vset_ids;
  1235. u16 type; /* CCIN of the card */
  1236. u8 log_level;
  1237. #define IPR_MAX_LOG_LEVEL 4
  1238. #define IPR_DEFAULT_LOG_LEVEL 2
  1239. #define IPR_NUM_TRACE_INDEX_BITS 8
  1240. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  1241. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  1242. char trace_start[8];
  1243. #define IPR_TRACE_START_LABEL "trace"
  1244. struct ipr_trace_entry *trace;
  1245. atomic_t trace_index;
  1246. char cfg_table_start[8];
  1247. #define IPR_CFG_TBL_START "cfg"
  1248. union {
  1249. struct ipr_config_table *cfg_table;
  1250. struct ipr_config_table64 *cfg_table64;
  1251. } u;
  1252. dma_addr_t cfg_table_dma;
  1253. u32 cfg_table_size;
  1254. u32 max_devs_supported;
  1255. char resource_table_label[8];
  1256. #define IPR_RES_TABLE_LABEL "res_tbl"
  1257. struct ipr_resource_entry *res_entries;
  1258. struct list_head free_res_q;
  1259. struct list_head used_res_q;
  1260. char ipr_hcam_label[8];
  1261. #define IPR_HCAM_LABEL "hcams"
  1262. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  1263. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  1264. struct list_head hostrcb_free_q;
  1265. struct list_head hostrcb_pending_q;
  1266. struct ipr_hrr_queue hrrq[IPR_MAX_HRRQ_NUM];
  1267. u32 hrrq_num;
  1268. atomic_t hrrq_index;
  1269. u16 identify_hrrq_index;
  1270. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  1271. unsigned int transop_timeout;
  1272. const struct ipr_chip_cfg_t *chip_cfg;
  1273. const struct ipr_chip_t *ipr_chip;
  1274. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  1275. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1276. void __iomem *ioa_mailbox;
  1277. struct ipr_interrupts regs;
  1278. u16 saved_pcix_cmd_reg;
  1279. u16 reset_retries;
  1280. u32 errors_logged;
  1281. u32 doorbell;
  1282. struct Scsi_Host *host;
  1283. struct pci_dev *pdev;
  1284. struct ipr_sglist *ucode_sglist;
  1285. u8 saved_mode_page_len;
  1286. struct work_struct work_q;
  1287. wait_queue_head_t reset_wait_q;
  1288. wait_queue_head_t msi_wait_q;
  1289. struct ipr_dump *dump;
  1290. enum ipr_sdt_state sdt_state;
  1291. struct ipr_misc_cbs *vpd_cbs;
  1292. dma_addr_t vpd_cbs_dma;
  1293. struct pci_pool *ipr_cmd_pool;
  1294. struct ipr_cmnd *reset_cmd;
  1295. int (*reset) (struct ipr_cmnd *);
  1296. struct ata_host ata_host;
  1297. char ipr_cmd_label[8];
  1298. #define IPR_CMD_LABEL "ipr_cmd"
  1299. u32 max_cmds;
  1300. struct ipr_cmnd **ipr_cmnd_list;
  1301. dma_addr_t *ipr_cmnd_list_dma;
  1302. u16 intr_flag;
  1303. unsigned int nvectors;
  1304. struct {
  1305. unsigned short vec;
  1306. char desc[22];
  1307. } vectors_info[IPR_MAX_MSIX_VECTORS];
  1308. u32 iopoll_weight;
  1309. }; /* struct ipr_ioa_cfg */
  1310. struct ipr_cmnd {
  1311. struct ipr_ioarcb ioarcb;
  1312. union {
  1313. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1314. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  1315. struct ipr_ata64_ioadl ata_ioadl;
  1316. } i;
  1317. union {
  1318. struct ipr_ioasa ioasa;
  1319. struct ipr_ioasa64 ioasa64;
  1320. } s;
  1321. struct list_head queue;
  1322. struct scsi_cmnd *scsi_cmd;
  1323. struct ata_queued_cmd *qc;
  1324. struct completion completion;
  1325. struct timer_list timer;
  1326. void (*fast_done) (struct ipr_cmnd *);
  1327. void (*done) (struct ipr_cmnd *);
  1328. int (*job_step) (struct ipr_cmnd *);
  1329. int (*job_step_failed) (struct ipr_cmnd *);
  1330. u16 cmd_index;
  1331. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1332. dma_addr_t sense_buffer_dma;
  1333. unsigned short dma_use_sg;
  1334. dma_addr_t dma_addr;
  1335. struct ipr_cmnd *sibling;
  1336. union {
  1337. enum ipr_shutdown_type shutdown_type;
  1338. struct ipr_hostrcb *hostrcb;
  1339. unsigned long time_left;
  1340. unsigned long scratch;
  1341. struct ipr_resource_entry *res;
  1342. struct scsi_device *sdev;
  1343. } u;
  1344. struct ipr_hrr_queue *hrrq;
  1345. struct ipr_ioa_cfg *ioa_cfg;
  1346. };
  1347. struct ipr_ses_table_entry {
  1348. char product_id[17];
  1349. char compare_product_id_byte[17];
  1350. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1351. };
  1352. struct ipr_dump_header {
  1353. u32 eye_catcher;
  1354. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1355. u32 len;
  1356. u32 num_entries;
  1357. u32 first_entry_offset;
  1358. u32 status;
  1359. #define IPR_DUMP_STATUS_SUCCESS 0
  1360. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1361. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1362. u32 os;
  1363. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1364. u32 driver_name;
  1365. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1366. }__attribute__((packed, aligned (4)));
  1367. struct ipr_dump_entry_header {
  1368. u32 eye_catcher;
  1369. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1370. u32 len;
  1371. u32 num_elems;
  1372. u32 offset;
  1373. u32 data_type;
  1374. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1375. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1376. u32 id;
  1377. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1378. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1379. #define IPR_DUMP_TRACE_ID 0x54524143
  1380. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1381. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1382. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1383. #define IPR_DUMP_PEND_OPS 0x414F5053
  1384. u32 status;
  1385. }__attribute__((packed, aligned (4)));
  1386. struct ipr_dump_location_entry {
  1387. struct ipr_dump_entry_header hdr;
  1388. u8 location[20];
  1389. }__attribute__((packed));
  1390. struct ipr_dump_trace_entry {
  1391. struct ipr_dump_entry_header hdr;
  1392. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1393. }__attribute__((packed, aligned (4)));
  1394. struct ipr_dump_version_entry {
  1395. struct ipr_dump_entry_header hdr;
  1396. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1397. };
  1398. struct ipr_dump_ioa_type_entry {
  1399. struct ipr_dump_entry_header hdr;
  1400. u32 type;
  1401. u32 fw_version;
  1402. };
  1403. struct ipr_driver_dump {
  1404. struct ipr_dump_header hdr;
  1405. struct ipr_dump_version_entry version_entry;
  1406. struct ipr_dump_location_entry location_entry;
  1407. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1408. struct ipr_dump_trace_entry trace_entry;
  1409. }__attribute__((packed));
  1410. struct ipr_ioa_dump {
  1411. struct ipr_dump_entry_header hdr;
  1412. struct ipr_sdt sdt;
  1413. __be32 **ioa_data;
  1414. u32 reserved;
  1415. u32 next_page_index;
  1416. u32 page_offset;
  1417. u32 format;
  1418. }__attribute__((packed, aligned (4)));
  1419. struct ipr_dump {
  1420. struct kref kref;
  1421. struct ipr_ioa_cfg *ioa_cfg;
  1422. struct ipr_driver_dump driver_dump;
  1423. struct ipr_ioa_dump ioa_dump;
  1424. };
  1425. struct ipr_error_table_t {
  1426. u32 ioasc;
  1427. int log_ioasa;
  1428. int log_hcam;
  1429. char *error;
  1430. };
  1431. struct ipr_software_inq_lid_info {
  1432. __be32 load_id;
  1433. __be32 timestamp[3];
  1434. }__attribute__((packed, aligned (4)));
  1435. struct ipr_ucode_image_header {
  1436. __be32 header_length;
  1437. __be32 lid_table_offset;
  1438. u8 major_release;
  1439. u8 card_type;
  1440. u8 minor_release[2];
  1441. u8 reserved[20];
  1442. char eyecatcher[16];
  1443. __be32 num_lids;
  1444. struct ipr_software_inq_lid_info lid[1];
  1445. }__attribute__((packed, aligned (4)));
  1446. /*
  1447. * Macros
  1448. */
  1449. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1450. #ifdef CONFIG_SCSI_IPR_TRACE
  1451. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1452. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1453. #else
  1454. #define ipr_create_trace_file(kobj, attr) 0
  1455. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1456. #endif
  1457. #ifdef CONFIG_SCSI_IPR_DUMP
  1458. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1459. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1460. #else
  1461. #define ipr_create_dump_file(kobj, attr) 0
  1462. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1463. #endif
  1464. /*
  1465. * Error logging macros
  1466. */
  1467. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1468. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1469. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1470. #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
  1471. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1472. bus, target, lun, ##__VA_ARGS__)
  1473. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1474. ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
  1475. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1476. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1477. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1478. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1479. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1480. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1481. { \
  1482. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1483. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1484. } else { \
  1485. ipr_err(fmt": %d:%d:%d:%d\n", \
  1486. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1487. (res).bus, (res).target, (res).lun); \
  1488. } \
  1489. }
  1490. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1491. { \
  1492. if (ipr_is_device(hostrcb)) { \
  1493. if ((hostrcb)->ioa_cfg->sis64) { \
  1494. printk(KERN_ERR IPR_NAME ": %s: " fmt, \
  1495. ipr_format_res_path(hostrcb->ioa_cfg, \
  1496. hostrcb->hcam.u.error64.fd_res_path, \
  1497. hostrcb->rp_buffer, \
  1498. sizeof(hostrcb->rp_buffer)), \
  1499. __VA_ARGS__); \
  1500. } else { \
  1501. ipr_ra_err((hostrcb)->ioa_cfg, \
  1502. (hostrcb)->hcam.u.error.fd_res_addr, \
  1503. fmt, __VA_ARGS__); \
  1504. } \
  1505. } else { \
  1506. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
  1507. } \
  1508. }
  1509. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1510. __FILE__, __func__, __LINE__)
  1511. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1512. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1513. #define ipr_err_separator \
  1514. ipr_err("----------------------------------------------------------\n")
  1515. /*
  1516. * Inlines
  1517. */
  1518. /**
  1519. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1520. * @res: resource entry struct
  1521. *
  1522. * Return value:
  1523. * 1 if IOA / 0 if not IOA
  1524. **/
  1525. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1526. {
  1527. return res->type == IPR_RES_TYPE_IOAFP;
  1528. }
  1529. /**
  1530. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1531. * @res: resource entry struct
  1532. *
  1533. * Return value:
  1534. * 1 if AF DASD / 0 if not AF DASD
  1535. **/
  1536. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1537. {
  1538. return res->type == IPR_RES_TYPE_AF_DASD ||
  1539. res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
  1540. }
  1541. /**
  1542. * ipr_is_vset_device - Determine if a resource is a VSET
  1543. * @res: resource entry struct
  1544. *
  1545. * Return value:
  1546. * 1 if VSET / 0 if not VSET
  1547. **/
  1548. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1549. {
  1550. return res->type == IPR_RES_TYPE_VOLUME_SET;
  1551. }
  1552. /**
  1553. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1554. * @res: resource entry struct
  1555. *
  1556. * Return value:
  1557. * 1 if GSCSI / 0 if not GSCSI
  1558. **/
  1559. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1560. {
  1561. return res->type == IPR_RES_TYPE_GENERIC_SCSI;
  1562. }
  1563. /**
  1564. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1565. * @res: resource entry struct
  1566. *
  1567. * Return value:
  1568. * 1 if SCSI disk / 0 if not SCSI disk
  1569. **/
  1570. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1571. {
  1572. if (ipr_is_af_dasd_device(res) ||
  1573. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
  1574. return 1;
  1575. else
  1576. return 0;
  1577. }
  1578. /**
  1579. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1580. * @res: resource entry struct
  1581. *
  1582. * Return value:
  1583. * 1 if GATA / 0 if not GATA
  1584. **/
  1585. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1586. {
  1587. return res->type == IPR_RES_TYPE_GENERIC_ATA;
  1588. }
  1589. /**
  1590. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1591. * @res: resource entry struct
  1592. *
  1593. * Return value:
  1594. * 1 if NACA queueing model / 0 if not NACA queueing model
  1595. **/
  1596. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1597. {
  1598. if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
  1599. return 1;
  1600. return 0;
  1601. }
  1602. /**
  1603. * ipr_is_device - Determine if the hostrcb structure is related to a device
  1604. * @hostrcb: host resource control blocks struct
  1605. *
  1606. * Return value:
  1607. * 1 if AF / 0 if not AF
  1608. **/
  1609. static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
  1610. {
  1611. struct ipr_res_addr *res_addr;
  1612. u8 *res_path;
  1613. if (hostrcb->ioa_cfg->sis64) {
  1614. res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
  1615. if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
  1616. res_path[0] == 0x81) && res_path[2] != 0xFF)
  1617. return 1;
  1618. } else {
  1619. res_addr = &hostrcb->hcam.u.error.fd_res_addr;
  1620. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1621. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1622. return 1;
  1623. }
  1624. return 0;
  1625. }
  1626. /**
  1627. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1628. * @sdt_word: SDT address
  1629. *
  1630. * Return value:
  1631. * 1 if format 2 / 0 if not
  1632. **/
  1633. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1634. {
  1635. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1636. switch (bar_sel) {
  1637. case IPR_SDT_FMT2_BAR0_SEL:
  1638. case IPR_SDT_FMT2_BAR1_SEL:
  1639. case IPR_SDT_FMT2_BAR2_SEL:
  1640. case IPR_SDT_FMT2_BAR3_SEL:
  1641. case IPR_SDT_FMT2_BAR4_SEL:
  1642. case IPR_SDT_FMT2_BAR5_SEL:
  1643. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1644. return 1;
  1645. };
  1646. return 0;
  1647. }
  1648. #ifndef writeq
  1649. static inline void writeq(u64 val, void __iomem *addr)
  1650. {
  1651. writel(((u32) (val >> 32)), addr);
  1652. writel(((u32) (val)), (addr + 4));
  1653. }
  1654. #endif
  1655. #endif /* _IPR_H */