bfa_core.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001
  1. /*
  2. * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
  3. * All rights reserved
  4. * www.brocade.com
  5. *
  6. * Linux driver for Brocade Fibre Channel Host Bus Adapter.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License (GPL) Version 2 as
  10. * published by the Free Software Foundation
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. */
  17. #include "bfad_drv.h"
  18. #include "bfa_modules.h"
  19. #include "bfi_reg.h"
  20. BFA_TRC_FILE(HAL, CORE);
  21. /*
  22. * BFA module list terminated by NULL
  23. */
  24. static struct bfa_module_s *hal_mods[] = {
  25. &hal_mod_fcdiag,
  26. &hal_mod_sgpg,
  27. &hal_mod_fcport,
  28. &hal_mod_fcxp,
  29. &hal_mod_lps,
  30. &hal_mod_uf,
  31. &hal_mod_rport,
  32. &hal_mod_fcp,
  33. &hal_mod_dconf,
  34. NULL
  35. };
  36. /*
  37. * Message handlers for various modules.
  38. */
  39. static bfa_isr_func_t bfa_isrs[BFI_MC_MAX] = {
  40. bfa_isr_unhandled, /* NONE */
  41. bfa_isr_unhandled, /* BFI_MC_IOC */
  42. bfa_fcdiag_intr, /* BFI_MC_DIAG */
  43. bfa_isr_unhandled, /* BFI_MC_FLASH */
  44. bfa_isr_unhandled, /* BFI_MC_CEE */
  45. bfa_fcport_isr, /* BFI_MC_FCPORT */
  46. bfa_isr_unhandled, /* BFI_MC_IOCFC */
  47. bfa_isr_unhandled, /* BFI_MC_LL */
  48. bfa_uf_isr, /* BFI_MC_UF */
  49. bfa_fcxp_isr, /* BFI_MC_FCXP */
  50. bfa_lps_isr, /* BFI_MC_LPS */
  51. bfa_rport_isr, /* BFI_MC_RPORT */
  52. bfa_itn_isr, /* BFI_MC_ITN */
  53. bfa_isr_unhandled, /* BFI_MC_IOIM_READ */
  54. bfa_isr_unhandled, /* BFI_MC_IOIM_WRITE */
  55. bfa_isr_unhandled, /* BFI_MC_IOIM_IO */
  56. bfa_ioim_isr, /* BFI_MC_IOIM */
  57. bfa_ioim_good_comp_isr, /* BFI_MC_IOIM_IOCOM */
  58. bfa_tskim_isr, /* BFI_MC_TSKIM */
  59. bfa_isr_unhandled, /* BFI_MC_SBOOT */
  60. bfa_isr_unhandled, /* BFI_MC_IPFC */
  61. bfa_isr_unhandled, /* BFI_MC_PORT */
  62. bfa_isr_unhandled, /* --------- */
  63. bfa_isr_unhandled, /* --------- */
  64. bfa_isr_unhandled, /* --------- */
  65. bfa_isr_unhandled, /* --------- */
  66. bfa_isr_unhandled, /* --------- */
  67. bfa_isr_unhandled, /* --------- */
  68. bfa_isr_unhandled, /* --------- */
  69. bfa_isr_unhandled, /* --------- */
  70. bfa_isr_unhandled, /* --------- */
  71. bfa_isr_unhandled, /* --------- */
  72. };
  73. /*
  74. * Message handlers for mailbox command classes
  75. */
  76. static bfa_ioc_mbox_mcfunc_t bfa_mbox_isrs[BFI_MC_MAX] = {
  77. NULL,
  78. NULL, /* BFI_MC_IOC */
  79. NULL, /* BFI_MC_DIAG */
  80. NULL, /* BFI_MC_FLASH */
  81. NULL, /* BFI_MC_CEE */
  82. NULL, /* BFI_MC_PORT */
  83. bfa_iocfc_isr, /* BFI_MC_IOCFC */
  84. NULL,
  85. };
  86. static void
  87. bfa_com_port_attach(struct bfa_s *bfa)
  88. {
  89. struct bfa_port_s *port = &bfa->modules.port;
  90. struct bfa_mem_dma_s *port_dma = BFA_MEM_PORT_DMA(bfa);
  91. bfa_port_attach(port, &bfa->ioc, bfa, bfa->trcmod);
  92. bfa_port_mem_claim(port, port_dma->kva_curp, port_dma->dma_curp);
  93. }
  94. /*
  95. * ablk module attach
  96. */
  97. static void
  98. bfa_com_ablk_attach(struct bfa_s *bfa)
  99. {
  100. struct bfa_ablk_s *ablk = &bfa->modules.ablk;
  101. struct bfa_mem_dma_s *ablk_dma = BFA_MEM_ABLK_DMA(bfa);
  102. bfa_ablk_attach(ablk, &bfa->ioc);
  103. bfa_ablk_memclaim(ablk, ablk_dma->kva_curp, ablk_dma->dma_curp);
  104. }
  105. static void
  106. bfa_com_cee_attach(struct bfa_s *bfa)
  107. {
  108. struct bfa_cee_s *cee = &bfa->modules.cee;
  109. struct bfa_mem_dma_s *cee_dma = BFA_MEM_CEE_DMA(bfa);
  110. cee->trcmod = bfa->trcmod;
  111. bfa_cee_attach(cee, &bfa->ioc, bfa);
  112. bfa_cee_mem_claim(cee, cee_dma->kva_curp, cee_dma->dma_curp);
  113. }
  114. static void
  115. bfa_com_sfp_attach(struct bfa_s *bfa)
  116. {
  117. struct bfa_sfp_s *sfp = BFA_SFP_MOD(bfa);
  118. struct bfa_mem_dma_s *sfp_dma = BFA_MEM_SFP_DMA(bfa);
  119. bfa_sfp_attach(sfp, &bfa->ioc, bfa, bfa->trcmod);
  120. bfa_sfp_memclaim(sfp, sfp_dma->kva_curp, sfp_dma->dma_curp);
  121. }
  122. static void
  123. bfa_com_flash_attach(struct bfa_s *bfa, bfa_boolean_t mincfg)
  124. {
  125. struct bfa_flash_s *flash = BFA_FLASH(bfa);
  126. struct bfa_mem_dma_s *flash_dma = BFA_MEM_FLASH_DMA(bfa);
  127. bfa_flash_attach(flash, &bfa->ioc, bfa, bfa->trcmod, mincfg);
  128. bfa_flash_memclaim(flash, flash_dma->kva_curp,
  129. flash_dma->dma_curp, mincfg);
  130. }
  131. static void
  132. bfa_com_diag_attach(struct bfa_s *bfa)
  133. {
  134. struct bfa_diag_s *diag = BFA_DIAG_MOD(bfa);
  135. struct bfa_mem_dma_s *diag_dma = BFA_MEM_DIAG_DMA(bfa);
  136. bfa_diag_attach(diag, &bfa->ioc, bfa, bfa_fcport_beacon, bfa->trcmod);
  137. bfa_diag_memclaim(diag, diag_dma->kva_curp, diag_dma->dma_curp);
  138. }
  139. static void
  140. bfa_com_phy_attach(struct bfa_s *bfa, bfa_boolean_t mincfg)
  141. {
  142. struct bfa_phy_s *phy = BFA_PHY(bfa);
  143. struct bfa_mem_dma_s *phy_dma = BFA_MEM_PHY_DMA(bfa);
  144. bfa_phy_attach(phy, &bfa->ioc, bfa, bfa->trcmod, mincfg);
  145. bfa_phy_memclaim(phy, phy_dma->kva_curp, phy_dma->dma_curp, mincfg);
  146. }
  147. static void
  148. bfa_com_fru_attach(struct bfa_s *bfa, bfa_boolean_t mincfg)
  149. {
  150. struct bfa_fru_s *fru = BFA_FRU(bfa);
  151. struct bfa_mem_dma_s *fru_dma = BFA_MEM_FRU_DMA(bfa);
  152. bfa_fru_attach(fru, &bfa->ioc, bfa, bfa->trcmod, mincfg);
  153. bfa_fru_memclaim(fru, fru_dma->kva_curp, fru_dma->dma_curp, mincfg);
  154. }
  155. /*
  156. * BFA IOC FC related definitions
  157. */
  158. /*
  159. * IOC local definitions
  160. */
  161. #define BFA_IOCFC_TOV 5000 /* msecs */
  162. enum {
  163. BFA_IOCFC_ACT_NONE = 0,
  164. BFA_IOCFC_ACT_INIT = 1,
  165. BFA_IOCFC_ACT_STOP = 2,
  166. BFA_IOCFC_ACT_DISABLE = 3,
  167. BFA_IOCFC_ACT_ENABLE = 4,
  168. };
  169. #define DEF_CFG_NUM_FABRICS 1
  170. #define DEF_CFG_NUM_LPORTS 256
  171. #define DEF_CFG_NUM_CQS 4
  172. #define DEF_CFG_NUM_IOIM_REQS (BFA_IOIM_MAX)
  173. #define DEF_CFG_NUM_TSKIM_REQS 128
  174. #define DEF_CFG_NUM_FCXP_REQS 64
  175. #define DEF_CFG_NUM_UF_BUFS 64
  176. #define DEF_CFG_NUM_RPORTS 1024
  177. #define DEF_CFG_NUM_ITNIMS (DEF_CFG_NUM_RPORTS)
  178. #define DEF_CFG_NUM_TINS 256
  179. #define DEF_CFG_NUM_SGPGS 2048
  180. #define DEF_CFG_NUM_REQQ_ELEMS 256
  181. #define DEF_CFG_NUM_RSPQ_ELEMS 64
  182. #define DEF_CFG_NUM_SBOOT_TGTS 16
  183. #define DEF_CFG_NUM_SBOOT_LUNS 16
  184. /*
  185. * IOCFC state machine definitions/declarations
  186. */
  187. bfa_fsm_state_decl(bfa_iocfc, stopped, struct bfa_iocfc_s, enum iocfc_event);
  188. bfa_fsm_state_decl(bfa_iocfc, initing, struct bfa_iocfc_s, enum iocfc_event);
  189. bfa_fsm_state_decl(bfa_iocfc, dconf_read, struct bfa_iocfc_s, enum iocfc_event);
  190. bfa_fsm_state_decl(bfa_iocfc, init_cfg_wait,
  191. struct bfa_iocfc_s, enum iocfc_event);
  192. bfa_fsm_state_decl(bfa_iocfc, init_cfg_done,
  193. struct bfa_iocfc_s, enum iocfc_event);
  194. bfa_fsm_state_decl(bfa_iocfc, operational,
  195. struct bfa_iocfc_s, enum iocfc_event);
  196. bfa_fsm_state_decl(bfa_iocfc, dconf_write,
  197. struct bfa_iocfc_s, enum iocfc_event);
  198. bfa_fsm_state_decl(bfa_iocfc, stopping, struct bfa_iocfc_s, enum iocfc_event);
  199. bfa_fsm_state_decl(bfa_iocfc, enabling, struct bfa_iocfc_s, enum iocfc_event);
  200. bfa_fsm_state_decl(bfa_iocfc, cfg_wait, struct bfa_iocfc_s, enum iocfc_event);
  201. bfa_fsm_state_decl(bfa_iocfc, disabling, struct bfa_iocfc_s, enum iocfc_event);
  202. bfa_fsm_state_decl(bfa_iocfc, disabled, struct bfa_iocfc_s, enum iocfc_event);
  203. bfa_fsm_state_decl(bfa_iocfc, failed, struct bfa_iocfc_s, enum iocfc_event);
  204. bfa_fsm_state_decl(bfa_iocfc, init_failed,
  205. struct bfa_iocfc_s, enum iocfc_event);
  206. /*
  207. * forward declaration for IOC FC functions
  208. */
  209. static void bfa_iocfc_start_submod(struct bfa_s *bfa);
  210. static void bfa_iocfc_disable_submod(struct bfa_s *bfa);
  211. static void bfa_iocfc_send_cfg(void *bfa_arg);
  212. static void bfa_iocfc_enable_cbfn(void *bfa_arg, enum bfa_status status);
  213. static void bfa_iocfc_disable_cbfn(void *bfa_arg);
  214. static void bfa_iocfc_hbfail_cbfn(void *bfa_arg);
  215. static void bfa_iocfc_reset_cbfn(void *bfa_arg);
  216. static struct bfa_ioc_cbfn_s bfa_iocfc_cbfn;
  217. static void bfa_iocfc_init_cb(void *bfa_arg, bfa_boolean_t complete);
  218. static void bfa_iocfc_stop_cb(void *bfa_arg, bfa_boolean_t compl);
  219. static void bfa_iocfc_enable_cb(void *bfa_arg, bfa_boolean_t compl);
  220. static void bfa_iocfc_disable_cb(void *bfa_arg, bfa_boolean_t compl);
  221. static void
  222. bfa_iocfc_sm_stopped_entry(struct bfa_iocfc_s *iocfc)
  223. {
  224. }
  225. static void
  226. bfa_iocfc_sm_stopped(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  227. {
  228. bfa_trc(iocfc->bfa, event);
  229. switch (event) {
  230. case IOCFC_E_INIT:
  231. case IOCFC_E_ENABLE:
  232. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_initing);
  233. break;
  234. default:
  235. bfa_sm_fault(iocfc->bfa, event);
  236. break;
  237. }
  238. }
  239. static void
  240. bfa_iocfc_sm_initing_entry(struct bfa_iocfc_s *iocfc)
  241. {
  242. bfa_ioc_enable(&iocfc->bfa->ioc);
  243. }
  244. static void
  245. bfa_iocfc_sm_initing(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  246. {
  247. bfa_trc(iocfc->bfa, event);
  248. switch (event) {
  249. case IOCFC_E_IOC_ENABLED:
  250. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_dconf_read);
  251. break;
  252. case IOCFC_E_DISABLE:
  253. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabling);
  254. break;
  255. case IOCFC_E_STOP:
  256. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_stopping);
  257. break;
  258. case IOCFC_E_IOC_FAILED:
  259. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_init_failed);
  260. break;
  261. default:
  262. bfa_sm_fault(iocfc->bfa, event);
  263. break;
  264. }
  265. }
  266. static void
  267. bfa_iocfc_sm_dconf_read_entry(struct bfa_iocfc_s *iocfc)
  268. {
  269. bfa_dconf_modinit(iocfc->bfa);
  270. }
  271. static void
  272. bfa_iocfc_sm_dconf_read(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  273. {
  274. bfa_trc(iocfc->bfa, event);
  275. switch (event) {
  276. case IOCFC_E_DCONF_DONE:
  277. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_init_cfg_wait);
  278. break;
  279. case IOCFC_E_DISABLE:
  280. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabling);
  281. break;
  282. case IOCFC_E_STOP:
  283. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_stopping);
  284. break;
  285. case IOCFC_E_IOC_FAILED:
  286. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_init_failed);
  287. break;
  288. default:
  289. bfa_sm_fault(iocfc->bfa, event);
  290. break;
  291. }
  292. }
  293. static void
  294. bfa_iocfc_sm_init_cfg_wait_entry(struct bfa_iocfc_s *iocfc)
  295. {
  296. bfa_iocfc_send_cfg(iocfc->bfa);
  297. }
  298. static void
  299. bfa_iocfc_sm_init_cfg_wait(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  300. {
  301. bfa_trc(iocfc->bfa, event);
  302. switch (event) {
  303. case IOCFC_E_CFG_DONE:
  304. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_init_cfg_done);
  305. break;
  306. case IOCFC_E_DISABLE:
  307. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabling);
  308. break;
  309. case IOCFC_E_STOP:
  310. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_stopping);
  311. break;
  312. case IOCFC_E_IOC_FAILED:
  313. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_init_failed);
  314. break;
  315. default:
  316. bfa_sm_fault(iocfc->bfa, event);
  317. break;
  318. }
  319. }
  320. static void
  321. bfa_iocfc_sm_init_cfg_done_entry(struct bfa_iocfc_s *iocfc)
  322. {
  323. iocfc->bfa->iocfc.op_status = BFA_STATUS_OK;
  324. bfa_cb_queue(iocfc->bfa, &iocfc->bfa->iocfc.init_hcb_qe,
  325. bfa_iocfc_init_cb, iocfc->bfa);
  326. }
  327. static void
  328. bfa_iocfc_sm_init_cfg_done(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  329. {
  330. bfa_trc(iocfc->bfa, event);
  331. switch (event) {
  332. case IOCFC_E_START:
  333. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_operational);
  334. break;
  335. case IOCFC_E_STOP:
  336. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_stopping);
  337. break;
  338. case IOCFC_E_DISABLE:
  339. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabling);
  340. break;
  341. case IOCFC_E_IOC_FAILED:
  342. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_failed);
  343. break;
  344. default:
  345. bfa_sm_fault(iocfc->bfa, event);
  346. break;
  347. }
  348. }
  349. static void
  350. bfa_iocfc_sm_operational_entry(struct bfa_iocfc_s *iocfc)
  351. {
  352. bfa_fcport_init(iocfc->bfa);
  353. bfa_iocfc_start_submod(iocfc->bfa);
  354. }
  355. static void
  356. bfa_iocfc_sm_operational(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  357. {
  358. bfa_trc(iocfc->bfa, event);
  359. switch (event) {
  360. case IOCFC_E_STOP:
  361. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_dconf_write);
  362. break;
  363. case IOCFC_E_DISABLE:
  364. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabling);
  365. break;
  366. case IOCFC_E_IOC_FAILED:
  367. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_failed);
  368. break;
  369. default:
  370. bfa_sm_fault(iocfc->bfa, event);
  371. break;
  372. }
  373. }
  374. static void
  375. bfa_iocfc_sm_dconf_write_entry(struct bfa_iocfc_s *iocfc)
  376. {
  377. bfa_dconf_modexit(iocfc->bfa);
  378. }
  379. static void
  380. bfa_iocfc_sm_dconf_write(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  381. {
  382. bfa_trc(iocfc->bfa, event);
  383. switch (event) {
  384. case IOCFC_E_DCONF_DONE:
  385. case IOCFC_E_IOC_FAILED:
  386. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_stopping);
  387. break;
  388. default:
  389. bfa_sm_fault(iocfc->bfa, event);
  390. break;
  391. }
  392. }
  393. static void
  394. bfa_iocfc_sm_stopping_entry(struct bfa_iocfc_s *iocfc)
  395. {
  396. bfa_ioc_disable(&iocfc->bfa->ioc);
  397. }
  398. static void
  399. bfa_iocfc_sm_stopping(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  400. {
  401. bfa_trc(iocfc->bfa, event);
  402. switch (event) {
  403. case IOCFC_E_IOC_DISABLED:
  404. bfa_isr_disable(iocfc->bfa);
  405. bfa_iocfc_disable_submod(iocfc->bfa);
  406. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_stopped);
  407. iocfc->bfa->iocfc.op_status = BFA_STATUS_OK;
  408. bfa_cb_queue(iocfc->bfa, &iocfc->bfa->iocfc.stop_hcb_qe,
  409. bfa_iocfc_stop_cb, iocfc->bfa);
  410. break;
  411. case IOCFC_E_IOC_ENABLED:
  412. case IOCFC_E_DCONF_DONE:
  413. case IOCFC_E_CFG_DONE:
  414. break;
  415. default:
  416. bfa_sm_fault(iocfc->bfa, event);
  417. break;
  418. }
  419. }
  420. static void
  421. bfa_iocfc_sm_enabling_entry(struct bfa_iocfc_s *iocfc)
  422. {
  423. bfa_ioc_enable(&iocfc->bfa->ioc);
  424. }
  425. static void
  426. bfa_iocfc_sm_enabling(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  427. {
  428. bfa_trc(iocfc->bfa, event);
  429. switch (event) {
  430. case IOCFC_E_IOC_ENABLED:
  431. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_cfg_wait);
  432. break;
  433. case IOCFC_E_DISABLE:
  434. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabling);
  435. break;
  436. case IOCFC_E_STOP:
  437. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_dconf_write);
  438. break;
  439. case IOCFC_E_IOC_FAILED:
  440. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_failed);
  441. if (iocfc->bfa->iocfc.cb_reqd == BFA_FALSE)
  442. break;
  443. iocfc->bfa->iocfc.op_status = BFA_STATUS_FAILED;
  444. bfa_cb_queue(iocfc->bfa, &iocfc->bfa->iocfc.en_hcb_qe,
  445. bfa_iocfc_enable_cb, iocfc->bfa);
  446. iocfc->bfa->iocfc.cb_reqd = BFA_FALSE;
  447. break;
  448. default:
  449. bfa_sm_fault(iocfc->bfa, event);
  450. break;
  451. }
  452. }
  453. static void
  454. bfa_iocfc_sm_cfg_wait_entry(struct bfa_iocfc_s *iocfc)
  455. {
  456. bfa_iocfc_send_cfg(iocfc->bfa);
  457. }
  458. static void
  459. bfa_iocfc_sm_cfg_wait(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  460. {
  461. bfa_trc(iocfc->bfa, event);
  462. switch (event) {
  463. case IOCFC_E_CFG_DONE:
  464. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_operational);
  465. if (iocfc->bfa->iocfc.cb_reqd == BFA_FALSE)
  466. break;
  467. iocfc->bfa->iocfc.op_status = BFA_STATUS_OK;
  468. bfa_cb_queue(iocfc->bfa, &iocfc->bfa->iocfc.en_hcb_qe,
  469. bfa_iocfc_enable_cb, iocfc->bfa);
  470. iocfc->bfa->iocfc.cb_reqd = BFA_FALSE;
  471. break;
  472. case IOCFC_E_DISABLE:
  473. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabling);
  474. break;
  475. case IOCFC_E_STOP:
  476. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_dconf_write);
  477. break;
  478. case IOCFC_E_IOC_FAILED:
  479. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_failed);
  480. if (iocfc->bfa->iocfc.cb_reqd == BFA_FALSE)
  481. break;
  482. iocfc->bfa->iocfc.op_status = BFA_STATUS_FAILED;
  483. bfa_cb_queue(iocfc->bfa, &iocfc->bfa->iocfc.en_hcb_qe,
  484. bfa_iocfc_enable_cb, iocfc->bfa);
  485. iocfc->bfa->iocfc.cb_reqd = BFA_FALSE;
  486. break;
  487. default:
  488. bfa_sm_fault(iocfc->bfa, event);
  489. break;
  490. }
  491. }
  492. static void
  493. bfa_iocfc_sm_disabling_entry(struct bfa_iocfc_s *iocfc)
  494. {
  495. bfa_ioc_disable(&iocfc->bfa->ioc);
  496. }
  497. static void
  498. bfa_iocfc_sm_disabling(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  499. {
  500. bfa_trc(iocfc->bfa, event);
  501. switch (event) {
  502. case IOCFC_E_IOC_DISABLED:
  503. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabled);
  504. break;
  505. case IOCFC_E_IOC_ENABLED:
  506. case IOCFC_E_DCONF_DONE:
  507. case IOCFC_E_CFG_DONE:
  508. break;
  509. default:
  510. bfa_sm_fault(iocfc->bfa, event);
  511. break;
  512. }
  513. }
  514. static void
  515. bfa_iocfc_sm_disabled_entry(struct bfa_iocfc_s *iocfc)
  516. {
  517. bfa_isr_disable(iocfc->bfa);
  518. bfa_iocfc_disable_submod(iocfc->bfa);
  519. iocfc->bfa->iocfc.op_status = BFA_STATUS_OK;
  520. bfa_cb_queue(iocfc->bfa, &iocfc->bfa->iocfc.dis_hcb_qe,
  521. bfa_iocfc_disable_cb, iocfc->bfa);
  522. }
  523. static void
  524. bfa_iocfc_sm_disabled(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  525. {
  526. bfa_trc(iocfc->bfa, event);
  527. switch (event) {
  528. case IOCFC_E_STOP:
  529. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_dconf_write);
  530. break;
  531. case IOCFC_E_ENABLE:
  532. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_enabling);
  533. break;
  534. default:
  535. bfa_sm_fault(iocfc->bfa, event);
  536. break;
  537. }
  538. }
  539. static void
  540. bfa_iocfc_sm_failed_entry(struct bfa_iocfc_s *iocfc)
  541. {
  542. bfa_isr_disable(iocfc->bfa);
  543. bfa_iocfc_disable_submod(iocfc->bfa);
  544. }
  545. static void
  546. bfa_iocfc_sm_failed(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  547. {
  548. bfa_trc(iocfc->bfa, event);
  549. switch (event) {
  550. case IOCFC_E_STOP:
  551. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_dconf_write);
  552. break;
  553. case IOCFC_E_DISABLE:
  554. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_disabling);
  555. break;
  556. case IOCFC_E_IOC_ENABLED:
  557. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_cfg_wait);
  558. break;
  559. case IOCFC_E_IOC_FAILED:
  560. break;
  561. default:
  562. bfa_sm_fault(iocfc->bfa, event);
  563. break;
  564. }
  565. }
  566. static void
  567. bfa_iocfc_sm_init_failed_entry(struct bfa_iocfc_s *iocfc)
  568. {
  569. bfa_isr_disable(iocfc->bfa);
  570. iocfc->bfa->iocfc.op_status = BFA_STATUS_FAILED;
  571. bfa_cb_queue(iocfc->bfa, &iocfc->bfa->iocfc.init_hcb_qe,
  572. bfa_iocfc_init_cb, iocfc->bfa);
  573. }
  574. static void
  575. bfa_iocfc_sm_init_failed(struct bfa_iocfc_s *iocfc, enum iocfc_event event)
  576. {
  577. bfa_trc(iocfc->bfa, event);
  578. switch (event) {
  579. case IOCFC_E_STOP:
  580. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_stopping);
  581. break;
  582. case IOCFC_E_DISABLE:
  583. bfa_ioc_disable(&iocfc->bfa->ioc);
  584. break;
  585. case IOCFC_E_IOC_ENABLED:
  586. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_dconf_read);
  587. break;
  588. case IOCFC_E_IOC_DISABLED:
  589. bfa_fsm_set_state(iocfc, bfa_iocfc_sm_stopped);
  590. iocfc->bfa->iocfc.op_status = BFA_STATUS_OK;
  591. bfa_cb_queue(iocfc->bfa, &iocfc->bfa->iocfc.dis_hcb_qe,
  592. bfa_iocfc_disable_cb, iocfc->bfa);
  593. break;
  594. case IOCFC_E_IOC_FAILED:
  595. break;
  596. default:
  597. bfa_sm_fault(iocfc->bfa, event);
  598. break;
  599. }
  600. }
  601. /*
  602. * BFA Interrupt handling functions
  603. */
  604. static void
  605. bfa_reqq_resume(struct bfa_s *bfa, int qid)
  606. {
  607. struct list_head *waitq, *qe, *qen;
  608. struct bfa_reqq_wait_s *wqe;
  609. waitq = bfa_reqq(bfa, qid);
  610. list_for_each_safe(qe, qen, waitq) {
  611. /*
  612. * Callback only as long as there is room in request queue
  613. */
  614. if (bfa_reqq_full(bfa, qid))
  615. break;
  616. list_del(qe);
  617. wqe = (struct bfa_reqq_wait_s *) qe;
  618. wqe->qresume(wqe->cbarg);
  619. }
  620. }
  621. bfa_boolean_t
  622. bfa_isr_rspq(struct bfa_s *bfa, int qid)
  623. {
  624. struct bfi_msg_s *m;
  625. u32 pi, ci;
  626. struct list_head *waitq;
  627. bfa_boolean_t ret;
  628. ci = bfa_rspq_ci(bfa, qid);
  629. pi = bfa_rspq_pi(bfa, qid);
  630. ret = (ci != pi);
  631. while (ci != pi) {
  632. m = bfa_rspq_elem(bfa, qid, ci);
  633. WARN_ON(m->mhdr.msg_class >= BFI_MC_MAX);
  634. bfa_isrs[m->mhdr.msg_class] (bfa, m);
  635. CQ_INCR(ci, bfa->iocfc.cfg.drvcfg.num_rspq_elems);
  636. }
  637. /*
  638. * acknowledge RME completions and update CI
  639. */
  640. bfa_isr_rspq_ack(bfa, qid, ci);
  641. /*
  642. * Resume any pending requests in the corresponding reqq.
  643. */
  644. waitq = bfa_reqq(bfa, qid);
  645. if (!list_empty(waitq))
  646. bfa_reqq_resume(bfa, qid);
  647. return ret;
  648. }
  649. static inline void
  650. bfa_isr_reqq(struct bfa_s *bfa, int qid)
  651. {
  652. struct list_head *waitq;
  653. bfa_isr_reqq_ack(bfa, qid);
  654. /*
  655. * Resume any pending requests in the corresponding reqq.
  656. */
  657. waitq = bfa_reqq(bfa, qid);
  658. if (!list_empty(waitq))
  659. bfa_reqq_resume(bfa, qid);
  660. }
  661. void
  662. bfa_msix_all(struct bfa_s *bfa, int vec)
  663. {
  664. u32 intr, qintr;
  665. int queue;
  666. intr = readl(bfa->iocfc.bfa_regs.intr_status);
  667. if (!intr)
  668. return;
  669. /*
  670. * RME completion queue interrupt
  671. */
  672. qintr = intr & __HFN_INT_RME_MASK;
  673. if (qintr && bfa->queue_process) {
  674. for (queue = 0; queue < BFI_IOC_MAX_CQS; queue++)
  675. bfa_isr_rspq(bfa, queue);
  676. }
  677. intr &= ~qintr;
  678. if (!intr)
  679. return;
  680. /*
  681. * CPE completion queue interrupt
  682. */
  683. qintr = intr & __HFN_INT_CPE_MASK;
  684. if (qintr && bfa->queue_process) {
  685. for (queue = 0; queue < BFI_IOC_MAX_CQS; queue++)
  686. bfa_isr_reqq(bfa, queue);
  687. }
  688. intr &= ~qintr;
  689. if (!intr)
  690. return;
  691. bfa_msix_lpu_err(bfa, intr);
  692. }
  693. bfa_boolean_t
  694. bfa_intx(struct bfa_s *bfa)
  695. {
  696. u32 intr, qintr;
  697. int queue;
  698. bfa_boolean_t rspq_comp = BFA_FALSE;
  699. intr = readl(bfa->iocfc.bfa_regs.intr_status);
  700. qintr = intr & (__HFN_INT_RME_MASK | __HFN_INT_CPE_MASK);
  701. if (qintr)
  702. writel(qintr, bfa->iocfc.bfa_regs.intr_status);
  703. /*
  704. * Unconditional RME completion queue interrupt
  705. */
  706. if (bfa->queue_process) {
  707. for (queue = 0; queue < BFI_IOC_MAX_CQS; queue++)
  708. if (bfa_isr_rspq(bfa, queue))
  709. rspq_comp = BFA_TRUE;
  710. }
  711. if (!intr)
  712. return (qintr | rspq_comp) ? BFA_TRUE : BFA_FALSE;
  713. /*
  714. * CPE completion queue interrupt
  715. */
  716. qintr = intr & __HFN_INT_CPE_MASK;
  717. if (qintr && bfa->queue_process) {
  718. for (queue = 0; queue < BFI_IOC_MAX_CQS; queue++)
  719. bfa_isr_reqq(bfa, queue);
  720. }
  721. intr &= ~qintr;
  722. if (!intr)
  723. return BFA_TRUE;
  724. if (bfa->intr_enabled)
  725. bfa_msix_lpu_err(bfa, intr);
  726. return BFA_TRUE;
  727. }
  728. void
  729. bfa_isr_enable(struct bfa_s *bfa)
  730. {
  731. u32 umsk;
  732. int port_id = bfa_ioc_portid(&bfa->ioc);
  733. bfa_trc(bfa, bfa_ioc_pcifn(&bfa->ioc));
  734. bfa_trc(bfa, port_id);
  735. bfa_msix_ctrl_install(bfa);
  736. if (bfa_asic_id_ct2(bfa->ioc.pcidev.device_id)) {
  737. umsk = __HFN_INT_ERR_MASK_CT2;
  738. umsk |= port_id == 0 ?
  739. __HFN_INT_FN0_MASK_CT2 : __HFN_INT_FN1_MASK_CT2;
  740. } else {
  741. umsk = __HFN_INT_ERR_MASK;
  742. umsk |= port_id == 0 ? __HFN_INT_FN0_MASK : __HFN_INT_FN1_MASK;
  743. }
  744. writel(umsk, bfa->iocfc.bfa_regs.intr_status);
  745. writel(~umsk, bfa->iocfc.bfa_regs.intr_mask);
  746. bfa->iocfc.intr_mask = ~umsk;
  747. bfa_isr_mode_set(bfa, bfa->msix.nvecs != 0);
  748. /*
  749. * Set the flag indicating successful enabling of interrupts
  750. */
  751. bfa->intr_enabled = BFA_TRUE;
  752. }
  753. void
  754. bfa_isr_disable(struct bfa_s *bfa)
  755. {
  756. bfa->intr_enabled = BFA_FALSE;
  757. bfa_isr_mode_set(bfa, BFA_FALSE);
  758. writel(-1L, bfa->iocfc.bfa_regs.intr_mask);
  759. bfa_msix_uninstall(bfa);
  760. }
  761. void
  762. bfa_msix_reqq(struct bfa_s *bfa, int vec)
  763. {
  764. bfa_isr_reqq(bfa, vec - bfa->iocfc.hwif.cpe_vec_q0);
  765. }
  766. void
  767. bfa_isr_unhandled(struct bfa_s *bfa, struct bfi_msg_s *m)
  768. {
  769. bfa_trc(bfa, m->mhdr.msg_class);
  770. bfa_trc(bfa, m->mhdr.msg_id);
  771. bfa_trc(bfa, m->mhdr.mtag.i2htok);
  772. WARN_ON(1);
  773. bfa_trc_stop(bfa->trcmod);
  774. }
  775. void
  776. bfa_msix_rspq(struct bfa_s *bfa, int vec)
  777. {
  778. bfa_isr_rspq(bfa, vec - bfa->iocfc.hwif.rme_vec_q0);
  779. }
  780. void
  781. bfa_msix_lpu_err(struct bfa_s *bfa, int vec)
  782. {
  783. u32 intr, curr_value;
  784. bfa_boolean_t lpu_isr, halt_isr, pss_isr;
  785. intr = readl(bfa->iocfc.bfa_regs.intr_status);
  786. if (bfa_asic_id_ct2(bfa->ioc.pcidev.device_id)) {
  787. halt_isr = intr & __HFN_INT_CPQ_HALT_CT2;
  788. pss_isr = intr & __HFN_INT_ERR_PSS_CT2;
  789. lpu_isr = intr & (__HFN_INT_MBOX_LPU0_CT2 |
  790. __HFN_INT_MBOX_LPU1_CT2);
  791. intr &= __HFN_INT_ERR_MASK_CT2;
  792. } else {
  793. halt_isr = bfa_asic_id_ct(bfa->ioc.pcidev.device_id) ?
  794. (intr & __HFN_INT_LL_HALT) : 0;
  795. pss_isr = intr & __HFN_INT_ERR_PSS;
  796. lpu_isr = intr & (__HFN_INT_MBOX_LPU0 | __HFN_INT_MBOX_LPU1);
  797. intr &= __HFN_INT_ERR_MASK;
  798. }
  799. if (lpu_isr)
  800. bfa_ioc_mbox_isr(&bfa->ioc);
  801. if (intr) {
  802. if (halt_isr) {
  803. /*
  804. * If LL_HALT bit is set then FW Init Halt LL Port
  805. * Register needs to be cleared as well so Interrupt
  806. * Status Register will be cleared.
  807. */
  808. curr_value = readl(bfa->ioc.ioc_regs.ll_halt);
  809. curr_value &= ~__FW_INIT_HALT_P;
  810. writel(curr_value, bfa->ioc.ioc_regs.ll_halt);
  811. }
  812. if (pss_isr) {
  813. /*
  814. * ERR_PSS bit needs to be cleared as well in case
  815. * interrups are shared so driver's interrupt handler is
  816. * still called even though it is already masked out.
  817. */
  818. curr_value = readl(
  819. bfa->ioc.ioc_regs.pss_err_status_reg);
  820. writel(curr_value,
  821. bfa->ioc.ioc_regs.pss_err_status_reg);
  822. }
  823. writel(intr, bfa->iocfc.bfa_regs.intr_status);
  824. bfa_ioc_error_isr(&bfa->ioc);
  825. }
  826. }
  827. /*
  828. * BFA IOC FC related functions
  829. */
  830. /*
  831. * BFA IOC private functions
  832. */
  833. /*
  834. * Use the Mailbox interface to send BFI_IOCFC_H2I_CFG_REQ
  835. */
  836. static void
  837. bfa_iocfc_send_cfg(void *bfa_arg)
  838. {
  839. struct bfa_s *bfa = bfa_arg;
  840. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  841. struct bfi_iocfc_cfg_req_s cfg_req;
  842. struct bfi_iocfc_cfg_s *cfg_info = iocfc->cfginfo;
  843. struct bfa_iocfc_cfg_s *cfg = &iocfc->cfg;
  844. int i;
  845. WARN_ON(cfg->fwcfg.num_cqs > BFI_IOC_MAX_CQS);
  846. bfa_trc(bfa, cfg->fwcfg.num_cqs);
  847. bfa_iocfc_reset_queues(bfa);
  848. /*
  849. * initialize IOC configuration info
  850. */
  851. cfg_info->single_msix_vec = 0;
  852. if (bfa->msix.nvecs == 1)
  853. cfg_info->single_msix_vec = 1;
  854. cfg_info->endian_sig = BFI_IOC_ENDIAN_SIG;
  855. cfg_info->num_cqs = cfg->fwcfg.num_cqs;
  856. cfg_info->num_ioim_reqs = cpu_to_be16(bfa_fcpim_get_throttle_cfg(bfa,
  857. cfg->fwcfg.num_ioim_reqs));
  858. cfg_info->num_fwtio_reqs = cpu_to_be16(cfg->fwcfg.num_fwtio_reqs);
  859. bfa_dma_be_addr_set(cfg_info->cfgrsp_addr, iocfc->cfgrsp_dma.pa);
  860. /*
  861. * dma map REQ and RSP circular queues and shadow pointers
  862. */
  863. for (i = 0; i < cfg->fwcfg.num_cqs; i++) {
  864. bfa_dma_be_addr_set(cfg_info->req_cq_ba[i],
  865. iocfc->req_cq_ba[i].pa);
  866. bfa_dma_be_addr_set(cfg_info->req_shadow_ci[i],
  867. iocfc->req_cq_shadow_ci[i].pa);
  868. cfg_info->req_cq_elems[i] =
  869. cpu_to_be16(cfg->drvcfg.num_reqq_elems);
  870. bfa_dma_be_addr_set(cfg_info->rsp_cq_ba[i],
  871. iocfc->rsp_cq_ba[i].pa);
  872. bfa_dma_be_addr_set(cfg_info->rsp_shadow_pi[i],
  873. iocfc->rsp_cq_shadow_pi[i].pa);
  874. cfg_info->rsp_cq_elems[i] =
  875. cpu_to_be16(cfg->drvcfg.num_rspq_elems);
  876. }
  877. /*
  878. * Enable interrupt coalescing if it is driver init path
  879. * and not ioc disable/enable path.
  880. */
  881. if (bfa_fsm_cmp_state(iocfc, bfa_iocfc_sm_init_cfg_wait))
  882. cfg_info->intr_attr.coalesce = BFA_TRUE;
  883. /*
  884. * dma map IOC configuration itself
  885. */
  886. bfi_h2i_set(cfg_req.mh, BFI_MC_IOCFC, BFI_IOCFC_H2I_CFG_REQ,
  887. bfa_fn_lpu(bfa));
  888. bfa_dma_be_addr_set(cfg_req.ioc_cfg_dma_addr, iocfc->cfg_info.pa);
  889. bfa_ioc_mbox_send(&bfa->ioc, &cfg_req,
  890. sizeof(struct bfi_iocfc_cfg_req_s));
  891. }
  892. static void
  893. bfa_iocfc_init_mem(struct bfa_s *bfa, void *bfad, struct bfa_iocfc_cfg_s *cfg,
  894. struct bfa_pcidev_s *pcidev)
  895. {
  896. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  897. bfa->bfad = bfad;
  898. iocfc->bfa = bfa;
  899. iocfc->cfg = *cfg;
  900. /*
  901. * Initialize chip specific handlers.
  902. */
  903. if (bfa_asic_id_ctc(bfa_ioc_devid(&bfa->ioc))) {
  904. iocfc->hwif.hw_reginit = bfa_hwct_reginit;
  905. iocfc->hwif.hw_reqq_ack = bfa_hwct_reqq_ack;
  906. iocfc->hwif.hw_rspq_ack = bfa_hwct_rspq_ack;
  907. iocfc->hwif.hw_msix_init = bfa_hwct_msix_init;
  908. iocfc->hwif.hw_msix_ctrl_install = bfa_hwct_msix_ctrl_install;
  909. iocfc->hwif.hw_msix_queue_install = bfa_hwct_msix_queue_install;
  910. iocfc->hwif.hw_msix_uninstall = bfa_hwct_msix_uninstall;
  911. iocfc->hwif.hw_isr_mode_set = bfa_hwct_isr_mode_set;
  912. iocfc->hwif.hw_msix_getvecs = bfa_hwct_msix_getvecs;
  913. iocfc->hwif.hw_msix_get_rme_range = bfa_hwct_msix_get_rme_range;
  914. iocfc->hwif.rme_vec_q0 = BFI_MSIX_RME_QMIN_CT;
  915. iocfc->hwif.cpe_vec_q0 = BFI_MSIX_CPE_QMIN_CT;
  916. } else {
  917. iocfc->hwif.hw_reginit = bfa_hwcb_reginit;
  918. iocfc->hwif.hw_reqq_ack = NULL;
  919. iocfc->hwif.hw_rspq_ack = bfa_hwcb_rspq_ack;
  920. iocfc->hwif.hw_msix_init = bfa_hwcb_msix_init;
  921. iocfc->hwif.hw_msix_ctrl_install = bfa_hwcb_msix_ctrl_install;
  922. iocfc->hwif.hw_msix_queue_install = bfa_hwcb_msix_queue_install;
  923. iocfc->hwif.hw_msix_uninstall = bfa_hwcb_msix_uninstall;
  924. iocfc->hwif.hw_isr_mode_set = bfa_hwcb_isr_mode_set;
  925. iocfc->hwif.hw_msix_getvecs = bfa_hwcb_msix_getvecs;
  926. iocfc->hwif.hw_msix_get_rme_range = bfa_hwcb_msix_get_rme_range;
  927. iocfc->hwif.rme_vec_q0 = BFI_MSIX_RME_QMIN_CB +
  928. bfa_ioc_pcifn(&bfa->ioc) * BFI_IOC_MAX_CQS;
  929. iocfc->hwif.cpe_vec_q0 = BFI_MSIX_CPE_QMIN_CB +
  930. bfa_ioc_pcifn(&bfa->ioc) * BFI_IOC_MAX_CQS;
  931. }
  932. if (bfa_asic_id_ct2(bfa_ioc_devid(&bfa->ioc))) {
  933. iocfc->hwif.hw_reginit = bfa_hwct2_reginit;
  934. iocfc->hwif.hw_isr_mode_set = NULL;
  935. iocfc->hwif.hw_rspq_ack = bfa_hwct2_rspq_ack;
  936. }
  937. iocfc->hwif.hw_reginit(bfa);
  938. bfa->msix.nvecs = 0;
  939. }
  940. static void
  941. bfa_iocfc_mem_claim(struct bfa_s *bfa, struct bfa_iocfc_cfg_s *cfg)
  942. {
  943. u8 *dm_kva = NULL;
  944. u64 dm_pa = 0;
  945. int i, per_reqq_sz, per_rspq_sz;
  946. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  947. struct bfa_mem_dma_s *ioc_dma = BFA_MEM_IOC_DMA(bfa);
  948. struct bfa_mem_dma_s *iocfc_dma = BFA_MEM_IOCFC_DMA(bfa);
  949. struct bfa_mem_dma_s *reqq_dma, *rspq_dma;
  950. /* First allocate dma memory for IOC */
  951. bfa_ioc_mem_claim(&bfa->ioc, bfa_mem_dma_virt(ioc_dma),
  952. bfa_mem_dma_phys(ioc_dma));
  953. /* Claim DMA-able memory for the request/response queues */
  954. per_reqq_sz = BFA_ROUNDUP((cfg->drvcfg.num_reqq_elems * BFI_LMSG_SZ),
  955. BFA_DMA_ALIGN_SZ);
  956. per_rspq_sz = BFA_ROUNDUP((cfg->drvcfg.num_rspq_elems * BFI_LMSG_SZ),
  957. BFA_DMA_ALIGN_SZ);
  958. for (i = 0; i < cfg->fwcfg.num_cqs; i++) {
  959. reqq_dma = BFA_MEM_REQQ_DMA(bfa, i);
  960. iocfc->req_cq_ba[i].kva = bfa_mem_dma_virt(reqq_dma);
  961. iocfc->req_cq_ba[i].pa = bfa_mem_dma_phys(reqq_dma);
  962. memset(iocfc->req_cq_ba[i].kva, 0, per_reqq_sz);
  963. rspq_dma = BFA_MEM_RSPQ_DMA(bfa, i);
  964. iocfc->rsp_cq_ba[i].kva = bfa_mem_dma_virt(rspq_dma);
  965. iocfc->rsp_cq_ba[i].pa = bfa_mem_dma_phys(rspq_dma);
  966. memset(iocfc->rsp_cq_ba[i].kva, 0, per_rspq_sz);
  967. }
  968. /* Claim IOCFC dma memory - for shadow CI/PI */
  969. dm_kva = bfa_mem_dma_virt(iocfc_dma);
  970. dm_pa = bfa_mem_dma_phys(iocfc_dma);
  971. for (i = 0; i < cfg->fwcfg.num_cqs; i++) {
  972. iocfc->req_cq_shadow_ci[i].kva = dm_kva;
  973. iocfc->req_cq_shadow_ci[i].pa = dm_pa;
  974. dm_kva += BFA_CACHELINE_SZ;
  975. dm_pa += BFA_CACHELINE_SZ;
  976. iocfc->rsp_cq_shadow_pi[i].kva = dm_kva;
  977. iocfc->rsp_cq_shadow_pi[i].pa = dm_pa;
  978. dm_kva += BFA_CACHELINE_SZ;
  979. dm_pa += BFA_CACHELINE_SZ;
  980. }
  981. /* Claim IOCFC dma memory - for the config info page */
  982. bfa->iocfc.cfg_info.kva = dm_kva;
  983. bfa->iocfc.cfg_info.pa = dm_pa;
  984. bfa->iocfc.cfginfo = (struct bfi_iocfc_cfg_s *) dm_kva;
  985. dm_kva += BFA_ROUNDUP(sizeof(struct bfi_iocfc_cfg_s), BFA_CACHELINE_SZ);
  986. dm_pa += BFA_ROUNDUP(sizeof(struct bfi_iocfc_cfg_s), BFA_CACHELINE_SZ);
  987. /* Claim IOCFC dma memory - for the config response */
  988. bfa->iocfc.cfgrsp_dma.kva = dm_kva;
  989. bfa->iocfc.cfgrsp_dma.pa = dm_pa;
  990. bfa->iocfc.cfgrsp = (struct bfi_iocfc_cfgrsp_s *) dm_kva;
  991. dm_kva += BFA_ROUNDUP(sizeof(struct bfi_iocfc_cfgrsp_s),
  992. BFA_CACHELINE_SZ);
  993. dm_pa += BFA_ROUNDUP(sizeof(struct bfi_iocfc_cfgrsp_s),
  994. BFA_CACHELINE_SZ);
  995. /* Claim IOCFC kva memory */
  996. bfa_ioc_debug_memclaim(&bfa->ioc, bfa_mem_kva_curp(iocfc));
  997. bfa_mem_kva_curp(iocfc) += BFA_DBG_FWTRC_LEN;
  998. }
  999. /*
  1000. * Start BFA submodules.
  1001. */
  1002. static void
  1003. bfa_iocfc_start_submod(struct bfa_s *bfa)
  1004. {
  1005. int i;
  1006. bfa->queue_process = BFA_TRUE;
  1007. for (i = 0; i < BFI_IOC_MAX_CQS; i++)
  1008. bfa_isr_rspq_ack(bfa, i, bfa_rspq_ci(bfa, i));
  1009. for (i = 0; hal_mods[i]; i++)
  1010. hal_mods[i]->start(bfa);
  1011. bfa->iocfc.submod_enabled = BFA_TRUE;
  1012. }
  1013. /*
  1014. * Disable BFA submodules.
  1015. */
  1016. static void
  1017. bfa_iocfc_disable_submod(struct bfa_s *bfa)
  1018. {
  1019. int i;
  1020. if (bfa->iocfc.submod_enabled == BFA_FALSE)
  1021. return;
  1022. for (i = 0; hal_mods[i]; i++)
  1023. hal_mods[i]->iocdisable(bfa);
  1024. bfa->iocfc.submod_enabled = BFA_FALSE;
  1025. }
  1026. static void
  1027. bfa_iocfc_init_cb(void *bfa_arg, bfa_boolean_t complete)
  1028. {
  1029. struct bfa_s *bfa = bfa_arg;
  1030. if (complete)
  1031. bfa_cb_init(bfa->bfad, bfa->iocfc.op_status);
  1032. }
  1033. static void
  1034. bfa_iocfc_stop_cb(void *bfa_arg, bfa_boolean_t compl)
  1035. {
  1036. struct bfa_s *bfa = bfa_arg;
  1037. struct bfad_s *bfad = bfa->bfad;
  1038. if (compl)
  1039. complete(&bfad->comp);
  1040. }
  1041. static void
  1042. bfa_iocfc_enable_cb(void *bfa_arg, bfa_boolean_t compl)
  1043. {
  1044. struct bfa_s *bfa = bfa_arg;
  1045. struct bfad_s *bfad = bfa->bfad;
  1046. if (compl)
  1047. complete(&bfad->enable_comp);
  1048. }
  1049. static void
  1050. bfa_iocfc_disable_cb(void *bfa_arg, bfa_boolean_t compl)
  1051. {
  1052. struct bfa_s *bfa = bfa_arg;
  1053. struct bfad_s *bfad = bfa->bfad;
  1054. if (compl)
  1055. complete(&bfad->disable_comp);
  1056. }
  1057. /**
  1058. * configure queue registers from firmware response
  1059. */
  1060. static void
  1061. bfa_iocfc_qreg(struct bfa_s *bfa, struct bfi_iocfc_qreg_s *qreg)
  1062. {
  1063. int i;
  1064. struct bfa_iocfc_regs_s *r = &bfa->iocfc.bfa_regs;
  1065. void __iomem *kva = bfa_ioc_bar0(&bfa->ioc);
  1066. for (i = 0; i < BFI_IOC_MAX_CQS; i++) {
  1067. bfa->iocfc.hw_qid[i] = qreg->hw_qid[i];
  1068. r->cpe_q_ci[i] = kva + be32_to_cpu(qreg->cpe_q_ci_off[i]);
  1069. r->cpe_q_pi[i] = kva + be32_to_cpu(qreg->cpe_q_pi_off[i]);
  1070. r->cpe_q_ctrl[i] = kva + be32_to_cpu(qreg->cpe_qctl_off[i]);
  1071. r->rme_q_ci[i] = kva + be32_to_cpu(qreg->rme_q_ci_off[i]);
  1072. r->rme_q_pi[i] = kva + be32_to_cpu(qreg->rme_q_pi_off[i]);
  1073. r->rme_q_ctrl[i] = kva + be32_to_cpu(qreg->rme_qctl_off[i]);
  1074. }
  1075. }
  1076. static void
  1077. bfa_iocfc_res_recfg(struct bfa_s *bfa, struct bfa_iocfc_fwcfg_s *fwcfg)
  1078. {
  1079. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1080. struct bfi_iocfc_cfg_s *cfg_info = iocfc->cfginfo;
  1081. bfa_fcxp_res_recfg(bfa, fwcfg->num_fcxp_reqs);
  1082. bfa_uf_res_recfg(bfa, fwcfg->num_uf_bufs);
  1083. bfa_rport_res_recfg(bfa, fwcfg->num_rports);
  1084. bfa_fcp_res_recfg(bfa, cpu_to_be16(cfg_info->num_ioim_reqs),
  1085. fwcfg->num_ioim_reqs);
  1086. bfa_tskim_res_recfg(bfa, fwcfg->num_tskim_reqs);
  1087. }
  1088. /*
  1089. * Update BFA configuration from firmware configuration.
  1090. */
  1091. static void
  1092. bfa_iocfc_cfgrsp(struct bfa_s *bfa)
  1093. {
  1094. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1095. struct bfi_iocfc_cfgrsp_s *cfgrsp = iocfc->cfgrsp;
  1096. struct bfa_iocfc_fwcfg_s *fwcfg = &cfgrsp->fwcfg;
  1097. fwcfg->num_cqs = fwcfg->num_cqs;
  1098. fwcfg->num_ioim_reqs = be16_to_cpu(fwcfg->num_ioim_reqs);
  1099. fwcfg->num_fwtio_reqs = be16_to_cpu(fwcfg->num_fwtio_reqs);
  1100. fwcfg->num_tskim_reqs = be16_to_cpu(fwcfg->num_tskim_reqs);
  1101. fwcfg->num_fcxp_reqs = be16_to_cpu(fwcfg->num_fcxp_reqs);
  1102. fwcfg->num_uf_bufs = be16_to_cpu(fwcfg->num_uf_bufs);
  1103. fwcfg->num_rports = be16_to_cpu(fwcfg->num_rports);
  1104. /*
  1105. * configure queue register offsets as learnt from firmware
  1106. */
  1107. bfa_iocfc_qreg(bfa, &cfgrsp->qreg);
  1108. /*
  1109. * Re-configure resources as learnt from Firmware
  1110. */
  1111. bfa_iocfc_res_recfg(bfa, fwcfg);
  1112. /*
  1113. * Install MSIX queue handlers
  1114. */
  1115. bfa_msix_queue_install(bfa);
  1116. if (bfa->iocfc.cfgrsp->pbc_cfg.pbc_pwwn != 0) {
  1117. bfa->ioc.attr->pwwn = bfa->iocfc.cfgrsp->pbc_cfg.pbc_pwwn;
  1118. bfa->ioc.attr->nwwn = bfa->iocfc.cfgrsp->pbc_cfg.pbc_nwwn;
  1119. bfa_fsm_send_event(iocfc, IOCFC_E_CFG_DONE);
  1120. }
  1121. }
  1122. void
  1123. bfa_iocfc_reset_queues(struct bfa_s *bfa)
  1124. {
  1125. int q;
  1126. for (q = 0; q < BFI_IOC_MAX_CQS; q++) {
  1127. bfa_reqq_ci(bfa, q) = 0;
  1128. bfa_reqq_pi(bfa, q) = 0;
  1129. bfa_rspq_ci(bfa, q) = 0;
  1130. bfa_rspq_pi(bfa, q) = 0;
  1131. }
  1132. }
  1133. /*
  1134. * Process FAA pwwn msg from fw.
  1135. */
  1136. static void
  1137. bfa_iocfc_process_faa_addr(struct bfa_s *bfa, struct bfi_faa_addr_msg_s *msg)
  1138. {
  1139. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1140. struct bfi_iocfc_cfgrsp_s *cfgrsp = iocfc->cfgrsp;
  1141. cfgrsp->pbc_cfg.pbc_pwwn = msg->pwwn;
  1142. cfgrsp->pbc_cfg.pbc_nwwn = msg->nwwn;
  1143. bfa->ioc.attr->pwwn = msg->pwwn;
  1144. bfa->ioc.attr->nwwn = msg->nwwn;
  1145. bfa_fsm_send_event(iocfc, IOCFC_E_CFG_DONE);
  1146. }
  1147. /* Fabric Assigned Address specific functions */
  1148. /*
  1149. * Check whether IOC is ready before sending command down
  1150. */
  1151. static bfa_status_t
  1152. bfa_faa_validate_request(struct bfa_s *bfa)
  1153. {
  1154. enum bfa_ioc_type_e ioc_type = bfa_get_type(bfa);
  1155. u32 card_type = bfa->ioc.attr->card_type;
  1156. if (bfa_ioc_is_operational(&bfa->ioc)) {
  1157. if ((ioc_type != BFA_IOC_TYPE_FC) || bfa_mfg_is_mezz(card_type))
  1158. return BFA_STATUS_FEATURE_NOT_SUPPORTED;
  1159. } else {
  1160. return BFA_STATUS_IOC_NON_OP;
  1161. }
  1162. return BFA_STATUS_OK;
  1163. }
  1164. bfa_status_t
  1165. bfa_faa_query(struct bfa_s *bfa, struct bfa_faa_attr_s *attr,
  1166. bfa_cb_iocfc_t cbfn, void *cbarg)
  1167. {
  1168. struct bfi_faa_query_s faa_attr_req;
  1169. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1170. bfa_status_t status;
  1171. iocfc->faa_args.faa_attr = attr;
  1172. iocfc->faa_args.faa_cb.faa_cbfn = cbfn;
  1173. iocfc->faa_args.faa_cb.faa_cbarg = cbarg;
  1174. status = bfa_faa_validate_request(bfa);
  1175. if (status != BFA_STATUS_OK)
  1176. return status;
  1177. if (iocfc->faa_args.busy == BFA_TRUE)
  1178. return BFA_STATUS_DEVBUSY;
  1179. iocfc->faa_args.busy = BFA_TRUE;
  1180. memset(&faa_attr_req, 0, sizeof(struct bfi_faa_query_s));
  1181. bfi_h2i_set(faa_attr_req.mh, BFI_MC_IOCFC,
  1182. BFI_IOCFC_H2I_FAA_QUERY_REQ, bfa_fn_lpu(bfa));
  1183. bfa_ioc_mbox_send(&bfa->ioc, &faa_attr_req,
  1184. sizeof(struct bfi_faa_query_s));
  1185. return BFA_STATUS_OK;
  1186. }
  1187. /*
  1188. * FAA query response
  1189. */
  1190. static void
  1191. bfa_faa_query_reply(struct bfa_iocfc_s *iocfc,
  1192. bfi_faa_query_rsp_t *rsp)
  1193. {
  1194. void *cbarg = iocfc->faa_args.faa_cb.faa_cbarg;
  1195. if (iocfc->faa_args.faa_attr) {
  1196. iocfc->faa_args.faa_attr->faa = rsp->faa;
  1197. iocfc->faa_args.faa_attr->faa_state = rsp->faa_status;
  1198. iocfc->faa_args.faa_attr->pwwn_source = rsp->addr_source;
  1199. }
  1200. WARN_ON(!iocfc->faa_args.faa_cb.faa_cbfn);
  1201. iocfc->faa_args.faa_cb.faa_cbfn(cbarg, BFA_STATUS_OK);
  1202. iocfc->faa_args.busy = BFA_FALSE;
  1203. }
  1204. /*
  1205. * IOC enable request is complete
  1206. */
  1207. static void
  1208. bfa_iocfc_enable_cbfn(void *bfa_arg, enum bfa_status status)
  1209. {
  1210. struct bfa_s *bfa = bfa_arg;
  1211. if (status == BFA_STATUS_OK)
  1212. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_IOC_ENABLED);
  1213. else
  1214. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_IOC_FAILED);
  1215. }
  1216. /*
  1217. * IOC disable request is complete
  1218. */
  1219. static void
  1220. bfa_iocfc_disable_cbfn(void *bfa_arg)
  1221. {
  1222. struct bfa_s *bfa = bfa_arg;
  1223. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_IOC_DISABLED);
  1224. }
  1225. /*
  1226. * Notify sub-modules of hardware failure.
  1227. */
  1228. static void
  1229. bfa_iocfc_hbfail_cbfn(void *bfa_arg)
  1230. {
  1231. struct bfa_s *bfa = bfa_arg;
  1232. bfa->queue_process = BFA_FALSE;
  1233. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_IOC_FAILED);
  1234. }
  1235. /*
  1236. * Actions on chip-reset completion.
  1237. */
  1238. static void
  1239. bfa_iocfc_reset_cbfn(void *bfa_arg)
  1240. {
  1241. struct bfa_s *bfa = bfa_arg;
  1242. bfa_iocfc_reset_queues(bfa);
  1243. bfa_isr_enable(bfa);
  1244. }
  1245. /*
  1246. * Query IOC memory requirement information.
  1247. */
  1248. void
  1249. bfa_iocfc_meminfo(struct bfa_iocfc_cfg_s *cfg, struct bfa_meminfo_s *meminfo,
  1250. struct bfa_s *bfa)
  1251. {
  1252. int q, per_reqq_sz, per_rspq_sz;
  1253. struct bfa_mem_dma_s *ioc_dma = BFA_MEM_IOC_DMA(bfa);
  1254. struct bfa_mem_dma_s *iocfc_dma = BFA_MEM_IOCFC_DMA(bfa);
  1255. struct bfa_mem_kva_s *iocfc_kva = BFA_MEM_IOCFC_KVA(bfa);
  1256. u32 dm_len = 0;
  1257. /* dma memory setup for IOC */
  1258. bfa_mem_dma_setup(meminfo, ioc_dma,
  1259. BFA_ROUNDUP(sizeof(struct bfi_ioc_attr_s), BFA_DMA_ALIGN_SZ));
  1260. /* dma memory setup for REQ/RSP queues */
  1261. per_reqq_sz = BFA_ROUNDUP((cfg->drvcfg.num_reqq_elems * BFI_LMSG_SZ),
  1262. BFA_DMA_ALIGN_SZ);
  1263. per_rspq_sz = BFA_ROUNDUP((cfg->drvcfg.num_rspq_elems * BFI_LMSG_SZ),
  1264. BFA_DMA_ALIGN_SZ);
  1265. for (q = 0; q < cfg->fwcfg.num_cqs; q++) {
  1266. bfa_mem_dma_setup(meminfo, BFA_MEM_REQQ_DMA(bfa, q),
  1267. per_reqq_sz);
  1268. bfa_mem_dma_setup(meminfo, BFA_MEM_RSPQ_DMA(bfa, q),
  1269. per_rspq_sz);
  1270. }
  1271. /* IOCFC dma memory - calculate Shadow CI/PI size */
  1272. for (q = 0; q < cfg->fwcfg.num_cqs; q++)
  1273. dm_len += (2 * BFA_CACHELINE_SZ);
  1274. /* IOCFC dma memory - calculate config info / rsp size */
  1275. dm_len += BFA_ROUNDUP(sizeof(struct bfi_iocfc_cfg_s), BFA_CACHELINE_SZ);
  1276. dm_len += BFA_ROUNDUP(sizeof(struct bfi_iocfc_cfgrsp_s),
  1277. BFA_CACHELINE_SZ);
  1278. /* dma memory setup for IOCFC */
  1279. bfa_mem_dma_setup(meminfo, iocfc_dma, dm_len);
  1280. /* kva memory setup for IOCFC */
  1281. bfa_mem_kva_setup(meminfo, iocfc_kva, BFA_DBG_FWTRC_LEN);
  1282. }
  1283. /*
  1284. * Query IOC memory requirement information.
  1285. */
  1286. void
  1287. bfa_iocfc_attach(struct bfa_s *bfa, void *bfad, struct bfa_iocfc_cfg_s *cfg,
  1288. struct bfa_pcidev_s *pcidev)
  1289. {
  1290. int i;
  1291. struct bfa_ioc_s *ioc = &bfa->ioc;
  1292. bfa_iocfc_cbfn.enable_cbfn = bfa_iocfc_enable_cbfn;
  1293. bfa_iocfc_cbfn.disable_cbfn = bfa_iocfc_disable_cbfn;
  1294. bfa_iocfc_cbfn.hbfail_cbfn = bfa_iocfc_hbfail_cbfn;
  1295. bfa_iocfc_cbfn.reset_cbfn = bfa_iocfc_reset_cbfn;
  1296. ioc->trcmod = bfa->trcmod;
  1297. bfa_ioc_attach(&bfa->ioc, bfa, &bfa_iocfc_cbfn, &bfa->timer_mod);
  1298. bfa_ioc_pci_init(&bfa->ioc, pcidev, BFI_PCIFN_CLASS_FC);
  1299. bfa_ioc_mbox_register(&bfa->ioc, bfa_mbox_isrs);
  1300. bfa_iocfc_init_mem(bfa, bfad, cfg, pcidev);
  1301. bfa_iocfc_mem_claim(bfa, cfg);
  1302. INIT_LIST_HEAD(&bfa->timer_mod.timer_q);
  1303. INIT_LIST_HEAD(&bfa->comp_q);
  1304. for (i = 0; i < BFI_IOC_MAX_CQS; i++)
  1305. INIT_LIST_HEAD(&bfa->reqq_waitq[i]);
  1306. bfa->iocfc.cb_reqd = BFA_FALSE;
  1307. bfa->iocfc.op_status = BFA_STATUS_OK;
  1308. bfa->iocfc.submod_enabled = BFA_FALSE;
  1309. bfa_fsm_set_state(&bfa->iocfc, bfa_iocfc_sm_stopped);
  1310. }
  1311. /*
  1312. * Query IOC memory requirement information.
  1313. */
  1314. void
  1315. bfa_iocfc_init(struct bfa_s *bfa)
  1316. {
  1317. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_INIT);
  1318. }
  1319. /*
  1320. * IOC start called from bfa_start(). Called to start IOC operations
  1321. * at driver instantiation for this instance.
  1322. */
  1323. void
  1324. bfa_iocfc_start(struct bfa_s *bfa)
  1325. {
  1326. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_START);
  1327. }
  1328. /*
  1329. * IOC stop called from bfa_stop(). Called only when driver is unloaded
  1330. * for this instance.
  1331. */
  1332. void
  1333. bfa_iocfc_stop(struct bfa_s *bfa)
  1334. {
  1335. bfa->queue_process = BFA_FALSE;
  1336. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_STOP);
  1337. }
  1338. void
  1339. bfa_iocfc_isr(void *bfaarg, struct bfi_mbmsg_s *m)
  1340. {
  1341. struct bfa_s *bfa = bfaarg;
  1342. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1343. union bfi_iocfc_i2h_msg_u *msg;
  1344. msg = (union bfi_iocfc_i2h_msg_u *) m;
  1345. bfa_trc(bfa, msg->mh.msg_id);
  1346. switch (msg->mh.msg_id) {
  1347. case BFI_IOCFC_I2H_CFG_REPLY:
  1348. bfa_iocfc_cfgrsp(bfa);
  1349. break;
  1350. case BFI_IOCFC_I2H_UPDATEQ_RSP:
  1351. iocfc->updateq_cbfn(iocfc->updateq_cbarg, BFA_STATUS_OK);
  1352. break;
  1353. case BFI_IOCFC_I2H_ADDR_MSG:
  1354. bfa_iocfc_process_faa_addr(bfa,
  1355. (struct bfi_faa_addr_msg_s *)msg);
  1356. break;
  1357. case BFI_IOCFC_I2H_FAA_QUERY_RSP:
  1358. bfa_faa_query_reply(iocfc, (bfi_faa_query_rsp_t *)msg);
  1359. break;
  1360. default:
  1361. WARN_ON(1);
  1362. }
  1363. }
  1364. void
  1365. bfa_iocfc_get_attr(struct bfa_s *bfa, struct bfa_iocfc_attr_s *attr)
  1366. {
  1367. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1368. attr->intr_attr.coalesce = iocfc->cfginfo->intr_attr.coalesce;
  1369. attr->intr_attr.delay = iocfc->cfginfo->intr_attr.delay ?
  1370. be16_to_cpu(iocfc->cfginfo->intr_attr.delay) :
  1371. be16_to_cpu(iocfc->cfgrsp->intr_attr.delay);
  1372. attr->intr_attr.latency = iocfc->cfginfo->intr_attr.latency ?
  1373. be16_to_cpu(iocfc->cfginfo->intr_attr.latency) :
  1374. be16_to_cpu(iocfc->cfgrsp->intr_attr.latency);
  1375. attr->config = iocfc->cfg;
  1376. }
  1377. bfa_status_t
  1378. bfa_iocfc_israttr_set(struct bfa_s *bfa, struct bfa_iocfc_intr_attr_s *attr)
  1379. {
  1380. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1381. struct bfi_iocfc_set_intr_req_s *m;
  1382. iocfc->cfginfo->intr_attr.coalesce = attr->coalesce;
  1383. iocfc->cfginfo->intr_attr.delay = cpu_to_be16(attr->delay);
  1384. iocfc->cfginfo->intr_attr.latency = cpu_to_be16(attr->latency);
  1385. if (!bfa_iocfc_is_operational(bfa))
  1386. return BFA_STATUS_OK;
  1387. m = bfa_reqq_next(bfa, BFA_REQQ_IOC);
  1388. if (!m)
  1389. return BFA_STATUS_DEVBUSY;
  1390. bfi_h2i_set(m->mh, BFI_MC_IOCFC, BFI_IOCFC_H2I_SET_INTR_REQ,
  1391. bfa_fn_lpu(bfa));
  1392. m->coalesce = iocfc->cfginfo->intr_attr.coalesce;
  1393. m->delay = iocfc->cfginfo->intr_attr.delay;
  1394. m->latency = iocfc->cfginfo->intr_attr.latency;
  1395. bfa_trc(bfa, attr->delay);
  1396. bfa_trc(bfa, attr->latency);
  1397. bfa_reqq_produce(bfa, BFA_REQQ_IOC, m->mh);
  1398. return BFA_STATUS_OK;
  1399. }
  1400. void
  1401. bfa_iocfc_set_snsbase(struct bfa_s *bfa, int seg_no, u64 snsbase_pa)
  1402. {
  1403. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1404. iocfc->cfginfo->sense_buf_len = (BFI_IOIM_SNSLEN - 1);
  1405. bfa_dma_be_addr_set(iocfc->cfginfo->ioim_snsbase[seg_no], snsbase_pa);
  1406. }
  1407. /*
  1408. * Enable IOC after it is disabled.
  1409. */
  1410. void
  1411. bfa_iocfc_enable(struct bfa_s *bfa)
  1412. {
  1413. bfa_plog_str(bfa->plog, BFA_PL_MID_HAL, BFA_PL_EID_MISC, 0,
  1414. "IOC Enable");
  1415. bfa->iocfc.cb_reqd = BFA_TRUE;
  1416. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_ENABLE);
  1417. }
  1418. void
  1419. bfa_iocfc_disable(struct bfa_s *bfa)
  1420. {
  1421. bfa_plog_str(bfa->plog, BFA_PL_MID_HAL, BFA_PL_EID_MISC, 0,
  1422. "IOC Disable");
  1423. bfa->queue_process = BFA_FALSE;
  1424. bfa_fsm_send_event(&bfa->iocfc, IOCFC_E_DISABLE);
  1425. }
  1426. bfa_boolean_t
  1427. bfa_iocfc_is_operational(struct bfa_s *bfa)
  1428. {
  1429. return bfa_ioc_is_operational(&bfa->ioc) &&
  1430. bfa_fsm_cmp_state(&bfa->iocfc, bfa_iocfc_sm_operational);
  1431. }
  1432. /*
  1433. * Return boot target port wwns -- read from boot information in flash.
  1434. */
  1435. void
  1436. bfa_iocfc_get_bootwwns(struct bfa_s *bfa, u8 *nwwns, wwn_t *wwns)
  1437. {
  1438. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1439. struct bfi_iocfc_cfgrsp_s *cfgrsp = iocfc->cfgrsp;
  1440. int i;
  1441. if (cfgrsp->pbc_cfg.boot_enabled && cfgrsp->pbc_cfg.nbluns) {
  1442. bfa_trc(bfa, cfgrsp->pbc_cfg.nbluns);
  1443. *nwwns = cfgrsp->pbc_cfg.nbluns;
  1444. for (i = 0; i < cfgrsp->pbc_cfg.nbluns; i++)
  1445. wwns[i] = cfgrsp->pbc_cfg.blun[i].tgt_pwwn;
  1446. return;
  1447. }
  1448. *nwwns = cfgrsp->bootwwns.nwwns;
  1449. memcpy(wwns, cfgrsp->bootwwns.wwn, sizeof(cfgrsp->bootwwns.wwn));
  1450. }
  1451. int
  1452. bfa_iocfc_get_pbc_vports(struct bfa_s *bfa, struct bfi_pbc_vport_s *pbc_vport)
  1453. {
  1454. struct bfa_iocfc_s *iocfc = &bfa->iocfc;
  1455. struct bfi_iocfc_cfgrsp_s *cfgrsp = iocfc->cfgrsp;
  1456. memcpy(pbc_vport, cfgrsp->pbc_cfg.vport, sizeof(cfgrsp->pbc_cfg.vport));
  1457. return cfgrsp->pbc_cfg.nvports;
  1458. }
  1459. /*
  1460. * Use this function query the memory requirement of the BFA library.
  1461. * This function needs to be called before bfa_attach() to get the
  1462. * memory required of the BFA layer for a given driver configuration.
  1463. *
  1464. * This call will fail, if the cap is out of range compared to pre-defined
  1465. * values within the BFA library
  1466. *
  1467. * @param[in] cfg - pointer to bfa_ioc_cfg_t. Driver layer should indicate
  1468. * its configuration in this structure.
  1469. * The default values for struct bfa_iocfc_cfg_s can be
  1470. * fetched using bfa_cfg_get_default() API.
  1471. *
  1472. * If cap's boundary check fails, the library will use
  1473. * the default bfa_cap_t values (and log a warning msg).
  1474. *
  1475. * @param[out] meminfo - pointer to bfa_meminfo_t. This content
  1476. * indicates the memory type (see bfa_mem_type_t) and
  1477. * amount of memory required.
  1478. *
  1479. * Driver should allocate the memory, populate the
  1480. * starting address for each block and provide the same
  1481. * structure as input parameter to bfa_attach() call.
  1482. *
  1483. * @param[in] bfa - pointer to the bfa structure, used while fetching the
  1484. * dma, kva memory information of the bfa sub-modules.
  1485. *
  1486. * @return void
  1487. *
  1488. * Special Considerations: @note
  1489. */
  1490. void
  1491. bfa_cfg_get_meminfo(struct bfa_iocfc_cfg_s *cfg, struct bfa_meminfo_s *meminfo,
  1492. struct bfa_s *bfa)
  1493. {
  1494. int i;
  1495. struct bfa_mem_dma_s *port_dma = BFA_MEM_PORT_DMA(bfa);
  1496. struct bfa_mem_dma_s *ablk_dma = BFA_MEM_ABLK_DMA(bfa);
  1497. struct bfa_mem_dma_s *cee_dma = BFA_MEM_CEE_DMA(bfa);
  1498. struct bfa_mem_dma_s *sfp_dma = BFA_MEM_SFP_DMA(bfa);
  1499. struct bfa_mem_dma_s *flash_dma = BFA_MEM_FLASH_DMA(bfa);
  1500. struct bfa_mem_dma_s *diag_dma = BFA_MEM_DIAG_DMA(bfa);
  1501. struct bfa_mem_dma_s *phy_dma = BFA_MEM_PHY_DMA(bfa);
  1502. struct bfa_mem_dma_s *fru_dma = BFA_MEM_FRU_DMA(bfa);
  1503. WARN_ON((cfg == NULL) || (meminfo == NULL));
  1504. memset((void *)meminfo, 0, sizeof(struct bfa_meminfo_s));
  1505. /* Initialize the DMA & KVA meminfo queues */
  1506. INIT_LIST_HEAD(&meminfo->dma_info.qe);
  1507. INIT_LIST_HEAD(&meminfo->kva_info.qe);
  1508. bfa_iocfc_meminfo(cfg, meminfo, bfa);
  1509. for (i = 0; hal_mods[i]; i++)
  1510. hal_mods[i]->meminfo(cfg, meminfo, bfa);
  1511. /* dma info setup */
  1512. bfa_mem_dma_setup(meminfo, port_dma, bfa_port_meminfo());
  1513. bfa_mem_dma_setup(meminfo, ablk_dma, bfa_ablk_meminfo());
  1514. bfa_mem_dma_setup(meminfo, cee_dma, bfa_cee_meminfo());
  1515. bfa_mem_dma_setup(meminfo, sfp_dma, bfa_sfp_meminfo());
  1516. bfa_mem_dma_setup(meminfo, flash_dma,
  1517. bfa_flash_meminfo(cfg->drvcfg.min_cfg));
  1518. bfa_mem_dma_setup(meminfo, diag_dma, bfa_diag_meminfo());
  1519. bfa_mem_dma_setup(meminfo, phy_dma,
  1520. bfa_phy_meminfo(cfg->drvcfg.min_cfg));
  1521. bfa_mem_dma_setup(meminfo, fru_dma,
  1522. bfa_fru_meminfo(cfg->drvcfg.min_cfg));
  1523. }
  1524. /*
  1525. * Use this function to do attach the driver instance with the BFA
  1526. * library. This function will not trigger any HW initialization
  1527. * process (which will be done in bfa_init() call)
  1528. *
  1529. * This call will fail, if the cap is out of range compared to
  1530. * pre-defined values within the BFA library
  1531. *
  1532. * @param[out] bfa Pointer to bfa_t.
  1533. * @param[in] bfad Opaque handle back to the driver's IOC structure
  1534. * @param[in] cfg Pointer to bfa_ioc_cfg_t. Should be same structure
  1535. * that was used in bfa_cfg_get_meminfo().
  1536. * @param[in] meminfo Pointer to bfa_meminfo_t. The driver should
  1537. * use the bfa_cfg_get_meminfo() call to
  1538. * find the memory blocks required, allocate the
  1539. * required memory and provide the starting addresses.
  1540. * @param[in] pcidev pointer to struct bfa_pcidev_s
  1541. *
  1542. * @return
  1543. * void
  1544. *
  1545. * Special Considerations:
  1546. *
  1547. * @note
  1548. *
  1549. */
  1550. void
  1551. bfa_attach(struct bfa_s *bfa, void *bfad, struct bfa_iocfc_cfg_s *cfg,
  1552. struct bfa_meminfo_s *meminfo, struct bfa_pcidev_s *pcidev)
  1553. {
  1554. int i;
  1555. struct bfa_mem_dma_s *dma_info, *dma_elem;
  1556. struct bfa_mem_kva_s *kva_info, *kva_elem;
  1557. struct list_head *dm_qe, *km_qe;
  1558. bfa->fcs = BFA_FALSE;
  1559. WARN_ON((cfg == NULL) || (meminfo == NULL));
  1560. /* Initialize memory pointers for iterative allocation */
  1561. dma_info = &meminfo->dma_info;
  1562. dma_info->kva_curp = dma_info->kva;
  1563. dma_info->dma_curp = dma_info->dma;
  1564. kva_info = &meminfo->kva_info;
  1565. kva_info->kva_curp = kva_info->kva;
  1566. list_for_each(dm_qe, &dma_info->qe) {
  1567. dma_elem = (struct bfa_mem_dma_s *) dm_qe;
  1568. dma_elem->kva_curp = dma_elem->kva;
  1569. dma_elem->dma_curp = dma_elem->dma;
  1570. }
  1571. list_for_each(km_qe, &kva_info->qe) {
  1572. kva_elem = (struct bfa_mem_kva_s *) km_qe;
  1573. kva_elem->kva_curp = kva_elem->kva;
  1574. }
  1575. bfa_iocfc_attach(bfa, bfad, cfg, pcidev);
  1576. for (i = 0; hal_mods[i]; i++)
  1577. hal_mods[i]->attach(bfa, bfad, cfg, pcidev);
  1578. bfa_com_port_attach(bfa);
  1579. bfa_com_ablk_attach(bfa);
  1580. bfa_com_cee_attach(bfa);
  1581. bfa_com_sfp_attach(bfa);
  1582. bfa_com_flash_attach(bfa, cfg->drvcfg.min_cfg);
  1583. bfa_com_diag_attach(bfa);
  1584. bfa_com_phy_attach(bfa, cfg->drvcfg.min_cfg);
  1585. bfa_com_fru_attach(bfa, cfg->drvcfg.min_cfg);
  1586. }
  1587. /*
  1588. * Use this function to delete a BFA IOC. IOC should be stopped (by
  1589. * calling bfa_stop()) before this function call.
  1590. *
  1591. * @param[in] bfa - pointer to bfa_t.
  1592. *
  1593. * @return
  1594. * void
  1595. *
  1596. * Special Considerations:
  1597. *
  1598. * @note
  1599. */
  1600. void
  1601. bfa_detach(struct bfa_s *bfa)
  1602. {
  1603. int i;
  1604. for (i = 0; hal_mods[i]; i++)
  1605. hal_mods[i]->detach(bfa);
  1606. bfa_ioc_detach(&bfa->ioc);
  1607. }
  1608. void
  1609. bfa_comp_deq(struct bfa_s *bfa, struct list_head *comp_q)
  1610. {
  1611. INIT_LIST_HEAD(comp_q);
  1612. list_splice_tail_init(&bfa->comp_q, comp_q);
  1613. }
  1614. void
  1615. bfa_comp_process(struct bfa_s *bfa, struct list_head *comp_q)
  1616. {
  1617. struct list_head *qe;
  1618. struct list_head *qen;
  1619. struct bfa_cb_qe_s *hcb_qe;
  1620. bfa_cb_cbfn_status_t cbfn;
  1621. list_for_each_safe(qe, qen, comp_q) {
  1622. hcb_qe = (struct bfa_cb_qe_s *) qe;
  1623. if (hcb_qe->pre_rmv) {
  1624. /* qe is invalid after return, dequeue before cbfn() */
  1625. list_del(qe);
  1626. cbfn = (bfa_cb_cbfn_status_t)(hcb_qe->cbfn);
  1627. cbfn(hcb_qe->cbarg, hcb_qe->fw_status);
  1628. } else
  1629. hcb_qe->cbfn(hcb_qe->cbarg, BFA_TRUE);
  1630. }
  1631. }
  1632. void
  1633. bfa_comp_free(struct bfa_s *bfa, struct list_head *comp_q)
  1634. {
  1635. struct list_head *qe;
  1636. struct bfa_cb_qe_s *hcb_qe;
  1637. while (!list_empty(comp_q)) {
  1638. bfa_q_deq(comp_q, &qe);
  1639. hcb_qe = (struct bfa_cb_qe_s *) qe;
  1640. WARN_ON(hcb_qe->pre_rmv);
  1641. hcb_qe->cbfn(hcb_qe->cbarg, BFA_FALSE);
  1642. }
  1643. }
  1644. /*
  1645. * Return the list of PCI vendor/device id lists supported by this
  1646. * BFA instance.
  1647. */
  1648. void
  1649. bfa_get_pciids(struct bfa_pciid_s **pciids, int *npciids)
  1650. {
  1651. static struct bfa_pciid_s __pciids[] = {
  1652. {BFA_PCI_VENDOR_ID_BROCADE, BFA_PCI_DEVICE_ID_FC_8G2P},
  1653. {BFA_PCI_VENDOR_ID_BROCADE, BFA_PCI_DEVICE_ID_FC_8G1P},
  1654. {BFA_PCI_VENDOR_ID_BROCADE, BFA_PCI_DEVICE_ID_CT},
  1655. {BFA_PCI_VENDOR_ID_BROCADE, BFA_PCI_DEVICE_ID_CT_FC},
  1656. };
  1657. *npciids = sizeof(__pciids) / sizeof(__pciids[0]);
  1658. *pciids = __pciids;
  1659. }
  1660. /*
  1661. * Use this function query the default struct bfa_iocfc_cfg_s value (compiled
  1662. * into BFA layer). The OS driver can then turn back and overwrite entries that
  1663. * have been configured by the user.
  1664. *
  1665. * @param[in] cfg - pointer to bfa_ioc_cfg_t
  1666. *
  1667. * @return
  1668. * void
  1669. *
  1670. * Special Considerations:
  1671. * note
  1672. */
  1673. void
  1674. bfa_cfg_get_default(struct bfa_iocfc_cfg_s *cfg)
  1675. {
  1676. cfg->fwcfg.num_fabrics = DEF_CFG_NUM_FABRICS;
  1677. cfg->fwcfg.num_lports = DEF_CFG_NUM_LPORTS;
  1678. cfg->fwcfg.num_rports = DEF_CFG_NUM_RPORTS;
  1679. cfg->fwcfg.num_ioim_reqs = DEF_CFG_NUM_IOIM_REQS;
  1680. cfg->fwcfg.num_tskim_reqs = DEF_CFG_NUM_TSKIM_REQS;
  1681. cfg->fwcfg.num_fcxp_reqs = DEF_CFG_NUM_FCXP_REQS;
  1682. cfg->fwcfg.num_uf_bufs = DEF_CFG_NUM_UF_BUFS;
  1683. cfg->fwcfg.num_cqs = DEF_CFG_NUM_CQS;
  1684. cfg->fwcfg.num_fwtio_reqs = 0;
  1685. cfg->drvcfg.num_reqq_elems = DEF_CFG_NUM_REQQ_ELEMS;
  1686. cfg->drvcfg.num_rspq_elems = DEF_CFG_NUM_RSPQ_ELEMS;
  1687. cfg->drvcfg.num_sgpgs = DEF_CFG_NUM_SGPGS;
  1688. cfg->drvcfg.num_sboot_tgts = DEF_CFG_NUM_SBOOT_TGTS;
  1689. cfg->drvcfg.num_sboot_luns = DEF_CFG_NUM_SBOOT_LUNS;
  1690. cfg->drvcfg.path_tov = BFA_FCPIM_PATHTOV_DEF;
  1691. cfg->drvcfg.ioc_recover = BFA_FALSE;
  1692. cfg->drvcfg.delay_comp = BFA_FALSE;
  1693. }
  1694. void
  1695. bfa_cfg_get_min(struct bfa_iocfc_cfg_s *cfg)
  1696. {
  1697. bfa_cfg_get_default(cfg);
  1698. cfg->fwcfg.num_ioim_reqs = BFA_IOIM_MIN;
  1699. cfg->fwcfg.num_tskim_reqs = BFA_TSKIM_MIN;
  1700. cfg->fwcfg.num_fcxp_reqs = BFA_FCXP_MIN;
  1701. cfg->fwcfg.num_uf_bufs = BFA_UF_MIN;
  1702. cfg->fwcfg.num_rports = BFA_RPORT_MIN;
  1703. cfg->fwcfg.num_fwtio_reqs = 0;
  1704. cfg->drvcfg.num_sgpgs = BFA_SGPG_MIN;
  1705. cfg->drvcfg.num_reqq_elems = BFA_REQQ_NELEMS_MIN;
  1706. cfg->drvcfg.num_rspq_elems = BFA_RSPQ_NELEMS_MIN;
  1707. cfg->drvcfg.min_cfg = BFA_TRUE;
  1708. }