be_main.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995
  1. /**
  2. * Copyright (C) 2005 - 2012 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_host.h>
  31. #include <scsi/iscsi_proto.h>
  32. #include <scsi/libiscsi.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include "be.h"
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "10.0.272.0"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define MAX_CPUS 64
  60. #define BEISCSI_MAX_NUM_CPUS 7
  61. #define OC_SKH_MAX_NUM_CPUS 63
  62. #define BEISCSI_SGLIST_ELEMENTS 30
  63. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  64. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  65. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  66. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  67. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  68. #define BEISCSI_MAX_FRAGS_INIT 192
  69. #define BE_NUM_MSIX_ENTRIES 1
  70. #define MPU_EP_CONTROL 0
  71. #define MPU_EP_SEMAPHORE 0xac
  72. #define BE2_SOFT_RESET 0x5c
  73. #define BE2_PCI_ONLINE0 0xb0
  74. #define BE2_PCI_ONLINE1 0xb4
  75. #define BE2_SET_RESET 0x80
  76. #define BE2_MPU_IRAM_ONLINE 0x00000080
  77. #define BE_SENSE_INFO_SIZE 258
  78. #define BE_ISCSI_PDU_HEADER_SIZE 64
  79. #define BE_MIN_MEM_SIZE 16384
  80. #define MAX_CMD_SZ 65536
  81. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  82. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  83. #define BE_ADAPTER_UP 0x00000000
  84. #define BE_ADAPTER_LINK_DOWN 0x00000001
  85. /**
  86. * hardware needs the async PDU buffers to be posted in multiples of 8
  87. * So have atleast 8 of them by default
  88. */
  89. #define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
  90. /********* Memory BAR register ************/
  91. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  92. /**
  93. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  94. * Disable" may still globally block interrupts in addition to individual
  95. * interrupt masks; a mechanism for the device driver to block all interrupts
  96. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  97. * with the OS.
  98. */
  99. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  100. /********* ISR0 Register offset **********/
  101. #define CEV_ISR0_OFFSET 0xC18
  102. #define CEV_ISR_SIZE 4
  103. /**
  104. * Macros for reading/writing a protection domain or CSR registers
  105. * in BladeEngine.
  106. */
  107. #define DB_TXULP0_OFFSET 0x40
  108. #define DB_RXULP0_OFFSET 0xA0
  109. /********* Event Q door bell *************/
  110. #define DB_EQ_OFFSET DB_CQ_OFFSET
  111. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  112. /* Clear the interrupt for this eq */
  113. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  114. /* Must be 1 */
  115. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  116. /* Number of event entries processed */
  117. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  118. /* Rearm bit */
  119. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  120. /********* Compl Q door bell *************/
  121. #define DB_CQ_OFFSET 0x120
  122. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  123. /* Number of event entries processed */
  124. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  125. /* Rearm bit */
  126. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  127. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  128. #define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
  129. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
  130. #define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
  131. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
  132. #define PAGES_REQUIRED(x) \
  133. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  134. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  135. enum be_mem_enum {
  136. HWI_MEM_ADDN_CONTEXT,
  137. HWI_MEM_WRB,
  138. HWI_MEM_WRBH,
  139. HWI_MEM_SGLH,
  140. HWI_MEM_SGE,
  141. HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
  142. HWI_MEM_ASYNC_DATA_BUF,
  143. HWI_MEM_ASYNC_HEADER_RING,
  144. HWI_MEM_ASYNC_DATA_RING,
  145. HWI_MEM_ASYNC_HEADER_HANDLE,
  146. HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
  147. HWI_MEM_ASYNC_PDU_CONTEXT,
  148. ISCSI_MEM_GLOBAL_HEADER,
  149. SE_MEM_MAX
  150. };
  151. struct be_bus_address32 {
  152. unsigned int address_lo;
  153. unsigned int address_hi;
  154. };
  155. struct be_bus_address64 {
  156. unsigned long long address;
  157. };
  158. struct be_bus_address {
  159. union {
  160. struct be_bus_address32 a32;
  161. struct be_bus_address64 a64;
  162. } u;
  163. };
  164. struct mem_array {
  165. struct be_bus_address bus_address; /* Bus address of location */
  166. void *virtual_address; /* virtual address to the location */
  167. unsigned int size; /* Size required by memory block */
  168. };
  169. struct be_mem_descriptor {
  170. unsigned int index; /* Index of this memory parameter */
  171. unsigned int category; /* type indicates cached/non-cached */
  172. unsigned int num_elements; /* number of elements in this
  173. * descriptor
  174. */
  175. unsigned int alignment_mask; /* Alignment mask for this block */
  176. unsigned int size_in_bytes; /* Size required by memory block */
  177. struct mem_array *mem_array;
  178. };
  179. struct sgl_handle {
  180. unsigned int sgl_index;
  181. unsigned int type;
  182. unsigned int cid;
  183. struct iscsi_task *task;
  184. struct iscsi_sge *pfrag;
  185. };
  186. struct hba_parameters {
  187. unsigned int ios_per_ctrl;
  188. unsigned int cxns_per_ctrl;
  189. unsigned int asyncpdus_per_ctrl;
  190. unsigned int icds_per_ctrl;
  191. unsigned int num_sge_per_io;
  192. unsigned int defpdu_hdr_sz;
  193. unsigned int defpdu_data_sz;
  194. unsigned int num_cq_entries;
  195. unsigned int num_eq_entries;
  196. unsigned int wrbs_per_cxn;
  197. unsigned int crashmode;
  198. unsigned int hba_num;
  199. unsigned int mgmt_ws_sz;
  200. unsigned int hwi_ws_sz;
  201. unsigned int eto;
  202. unsigned int ldto;
  203. unsigned int dbg_flags;
  204. unsigned int num_cxn;
  205. unsigned int eq_timer;
  206. /**
  207. * These are calculated from other params. They're here
  208. * for debug purposes
  209. */
  210. unsigned int num_mcc_pages;
  211. unsigned int num_mcc_cq_pages;
  212. unsigned int num_cq_pages;
  213. unsigned int num_eq_pages;
  214. unsigned int num_async_pdu_buf_pages;
  215. unsigned int num_async_pdu_buf_sgl_pages;
  216. unsigned int num_async_pdu_buf_cq_pages;
  217. unsigned int num_async_pdu_hdr_pages;
  218. unsigned int num_async_pdu_hdr_sgl_pages;
  219. unsigned int num_async_pdu_hdr_cq_pages;
  220. unsigned int num_sge;
  221. };
  222. struct invalidate_command_table {
  223. unsigned short icd;
  224. unsigned short cid;
  225. } __packed;
  226. #define chip_skh_r(pdev) (pdev->device == OC_SKH_ID1)
  227. struct beiscsi_hba {
  228. struct hba_parameters params;
  229. struct hwi_controller *phwi_ctrlr;
  230. unsigned int mem_req[SE_MEM_MAX];
  231. /* PCI BAR mapped addresses */
  232. u8 __iomem *csr_va; /* CSR */
  233. u8 __iomem *db_va; /* Door Bell */
  234. u8 __iomem *pci_va; /* PCI Config */
  235. struct be_bus_address csr_pa; /* CSR */
  236. struct be_bus_address db_pa; /* CSR */
  237. struct be_bus_address pci_pa; /* CSR */
  238. /* PCI representation of our HBA */
  239. struct pci_dev *pcidev;
  240. unsigned short asic_revision;
  241. unsigned int num_cpus;
  242. unsigned int nxt_cqid;
  243. struct msix_entry msix_entries[MAX_CPUS];
  244. char *msi_name[MAX_CPUS];
  245. bool msix_enabled;
  246. struct be_mem_descriptor *init_mem;
  247. unsigned short io_sgl_alloc_index;
  248. unsigned short io_sgl_free_index;
  249. unsigned short io_sgl_hndl_avbl;
  250. struct sgl_handle **io_sgl_hndl_base;
  251. struct sgl_handle **sgl_hndl_array;
  252. unsigned short eh_sgl_alloc_index;
  253. unsigned short eh_sgl_free_index;
  254. unsigned short eh_sgl_hndl_avbl;
  255. struct sgl_handle **eh_sgl_hndl_base;
  256. spinlock_t io_sgl_lock;
  257. spinlock_t mgmt_sgl_lock;
  258. spinlock_t isr_lock;
  259. unsigned int age;
  260. unsigned short avlbl_cids;
  261. unsigned short cid_alloc;
  262. unsigned short cid_free;
  263. struct beiscsi_conn *conn_table[BE2_MAX_SESSIONS * 2];
  264. struct list_head hba_queue;
  265. unsigned short *cid_array;
  266. struct iscsi_endpoint **ep_array;
  267. struct iscsi_boot_kset *boot_kset;
  268. struct Scsi_Host *shost;
  269. struct iscsi_iface *ipv4_iface;
  270. struct iscsi_iface *ipv6_iface;
  271. struct {
  272. /**
  273. * group together since they are used most frequently
  274. * for cid to cri conversion
  275. */
  276. unsigned int iscsi_cid_start;
  277. unsigned int phys_port;
  278. unsigned int isr_offset;
  279. unsigned int iscsi_icd_start;
  280. unsigned int iscsi_cid_count;
  281. unsigned int iscsi_icd_count;
  282. unsigned int pci_function;
  283. unsigned short cid_alloc;
  284. unsigned short cid_free;
  285. unsigned short avlbl_cids;
  286. unsigned short iscsi_features;
  287. spinlock_t cid_lock;
  288. } fw_config;
  289. unsigned int state;
  290. bool fw_timeout;
  291. bool ue_detected;
  292. struct delayed_work beiscsi_hw_check_task;
  293. u8 mac_address[ETH_ALEN];
  294. char wq_name[20];
  295. struct workqueue_struct *wq; /* The actuak work queue */
  296. struct be_ctrl_info ctrl;
  297. unsigned int generation;
  298. unsigned int interface_handle;
  299. struct mgmt_session_info boot_sess;
  300. struct invalidate_command_table inv_tbl[128];
  301. unsigned int attr_log_enable;
  302. int (*iotask_fn)(struct iscsi_task *,
  303. struct scatterlist *sg,
  304. uint32_t num_sg, uint32_t xferlen,
  305. uint32_t writedir);
  306. };
  307. struct beiscsi_session {
  308. struct pci_pool *bhs_pool;
  309. };
  310. /**
  311. * struct beiscsi_conn - iscsi connection structure
  312. */
  313. struct beiscsi_conn {
  314. struct iscsi_conn *conn;
  315. struct beiscsi_hba *phba;
  316. u32 exp_statsn;
  317. u32 beiscsi_conn_cid;
  318. struct beiscsi_endpoint *ep;
  319. unsigned short login_in_progress;
  320. struct wrb_handle *plogin_wrb_handle;
  321. struct sgl_handle *plogin_sgl_handle;
  322. struct beiscsi_session *beiscsi_sess;
  323. struct iscsi_task *task;
  324. };
  325. /* This structure is used by the chip */
  326. struct pdu_data_out {
  327. u32 dw[12];
  328. };
  329. /**
  330. * Pseudo amap definition in which each bit of the actual structure is defined
  331. * as a byte: used to calculate offset/shift/mask of each field
  332. */
  333. struct amap_pdu_data_out {
  334. u8 opcode[6]; /* opcode */
  335. u8 rsvd0[2]; /* should be 0 */
  336. u8 rsvd1[7];
  337. u8 final_bit; /* F bit */
  338. u8 rsvd2[16];
  339. u8 ahs_length[8]; /* no AHS */
  340. u8 data_len_hi[8];
  341. u8 data_len_lo[16]; /* DataSegmentLength */
  342. u8 lun[64];
  343. u8 itt[32]; /* ITT; initiator task tag */
  344. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  345. u8 rsvd3[32];
  346. u8 exp_stat_sn[32];
  347. u8 rsvd4[32];
  348. u8 data_sn[32];
  349. u8 buffer_offset[32];
  350. u8 rsvd5[32];
  351. };
  352. struct be_cmd_bhs {
  353. struct iscsi_scsi_req iscsi_hdr;
  354. unsigned char pad1[16];
  355. struct pdu_data_out iscsi_data_pdu;
  356. unsigned char pad2[BE_SENSE_INFO_SIZE -
  357. sizeof(struct pdu_data_out)];
  358. };
  359. struct beiscsi_io_task {
  360. struct wrb_handle *pwrb_handle;
  361. struct sgl_handle *psgl_handle;
  362. struct beiscsi_conn *conn;
  363. struct scsi_cmnd *scsi_cmnd;
  364. unsigned int cmd_sn;
  365. unsigned int flags;
  366. unsigned short cid;
  367. unsigned short header_len;
  368. itt_t libiscsi_itt;
  369. struct be_cmd_bhs *cmd_bhs;
  370. struct be_bus_address bhs_pa;
  371. unsigned short bhs_len;
  372. dma_addr_t mtask_addr;
  373. uint32_t mtask_data_count;
  374. uint8_t wrb_type;
  375. };
  376. struct be_nonio_bhs {
  377. struct iscsi_hdr iscsi_hdr;
  378. unsigned char pad1[16];
  379. struct pdu_data_out iscsi_data_pdu;
  380. unsigned char pad2[BE_SENSE_INFO_SIZE -
  381. sizeof(struct pdu_data_out)];
  382. };
  383. struct be_status_bhs {
  384. struct iscsi_scsi_req iscsi_hdr;
  385. unsigned char pad1[16];
  386. /**
  387. * The plus 2 below is to hold the sense info length that gets
  388. * DMA'ed by RxULP
  389. */
  390. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  391. };
  392. struct iscsi_sge {
  393. u32 dw[4];
  394. };
  395. /**
  396. * Pseudo amap definition in which each bit of the actual structure is defined
  397. * as a byte: used to calculate offset/shift/mask of each field
  398. */
  399. struct amap_iscsi_sge {
  400. u8 addr_hi[32];
  401. u8 addr_lo[32];
  402. u8 sge_offset[22]; /* DWORD 2 */
  403. u8 rsvd0[9]; /* DWORD 2 */
  404. u8 last_sge; /* DWORD 2 */
  405. u8 len[17]; /* DWORD 3 */
  406. u8 rsvd1[15]; /* DWORD 3 */
  407. };
  408. struct beiscsi_offload_params {
  409. u32 dw[5];
  410. };
  411. #define OFFLD_PARAMS_ERL 0x00000003
  412. #define OFFLD_PARAMS_DDE 0x00000004
  413. #define OFFLD_PARAMS_HDE 0x00000008
  414. #define OFFLD_PARAMS_IR2T 0x00000010
  415. #define OFFLD_PARAMS_IMD 0x00000020
  416. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  417. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  418. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  419. /**
  420. * Pseudo amap definition in which each bit of the actual structure is defined
  421. * as a byte: used to calculate offset/shift/mask of each field
  422. */
  423. struct amap_beiscsi_offload_params {
  424. u8 max_burst_length[32];
  425. u8 max_send_data_segment_length[32];
  426. u8 first_burst_length[32];
  427. u8 erl[2];
  428. u8 dde[1];
  429. u8 hde[1];
  430. u8 ir2t[1];
  431. u8 imd[1];
  432. u8 data_seq_inorder[1];
  433. u8 pdu_seq_inorder[1];
  434. u8 max_r2t[16];
  435. u8 pad[8];
  436. u8 exp_statsn[32];
  437. };
  438. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  439. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  440. struct async_pdu_handle {
  441. struct list_head link;
  442. struct be_bus_address pa;
  443. void *pbuffer;
  444. unsigned int consumed;
  445. unsigned char index;
  446. unsigned char is_header;
  447. unsigned short cri;
  448. unsigned long buffer_len;
  449. };
  450. struct hwi_async_entry {
  451. struct {
  452. unsigned char hdr_received;
  453. unsigned char hdr_len;
  454. unsigned short bytes_received;
  455. unsigned int bytes_needed;
  456. struct list_head list;
  457. } wait_queue;
  458. struct list_head header_busy_list;
  459. struct list_head data_busy_list;
  460. };
  461. struct hwi_async_pdu_context {
  462. struct {
  463. struct be_bus_address pa_base;
  464. void *va_base;
  465. void *ring_base;
  466. struct async_pdu_handle *handle_base;
  467. unsigned int host_write_ptr;
  468. unsigned int ep_read_ptr;
  469. unsigned int writables;
  470. unsigned int free_entries;
  471. unsigned int busy_entries;
  472. struct list_head free_list;
  473. } async_header;
  474. struct {
  475. struct be_bus_address pa_base;
  476. void *va_base;
  477. void *ring_base;
  478. struct async_pdu_handle *handle_base;
  479. unsigned int host_write_ptr;
  480. unsigned int ep_read_ptr;
  481. unsigned int writables;
  482. unsigned int free_entries;
  483. unsigned int busy_entries;
  484. struct list_head free_list;
  485. } async_data;
  486. unsigned int buffer_size;
  487. unsigned int num_entries;
  488. /**
  489. * This is a varying size list! Do not add anything
  490. * after this entry!!
  491. */
  492. struct hwi_async_entry async_entry[BE2_MAX_SESSIONS * 2];
  493. };
  494. #define PDUCQE_CODE_MASK 0x0000003F
  495. #define PDUCQE_DPL_MASK 0xFFFF0000
  496. #define PDUCQE_INDEX_MASK 0x0000FFFF
  497. struct i_t_dpdu_cqe {
  498. u32 dw[4];
  499. } __packed;
  500. /**
  501. * Pseudo amap definition in which each bit of the actual structure is defined
  502. * as a byte: used to calculate offset/shift/mask of each field
  503. */
  504. struct amap_i_t_dpdu_cqe {
  505. u8 db_addr_hi[32];
  506. u8 db_addr_lo[32];
  507. u8 code[6];
  508. u8 cid[10];
  509. u8 dpl[16];
  510. u8 index[16];
  511. u8 num_cons[10];
  512. u8 rsvd0[4];
  513. u8 final;
  514. u8 valid;
  515. } __packed;
  516. struct amap_i_t_dpdu_cqe_v2 {
  517. u8 db_addr_hi[32]; /* DWORD 0 */
  518. u8 db_addr_lo[32]; /* DWORD 1 */
  519. u8 code[6]; /* DWORD 2 */
  520. u8 num_cons; /* DWORD 2*/
  521. u8 rsvd0[8]; /* DWORD 2 */
  522. u8 dpl[17]; /* DWORD 2 */
  523. u8 index[16]; /* DWORD 3 */
  524. u8 cid[13]; /* DWORD 3 */
  525. u8 rsvd1; /* DWORD 3 */
  526. u8 final; /* DWORD 3 */
  527. u8 valid; /* DWORD 3 */
  528. } __packed;
  529. #define CQE_VALID_MASK 0x80000000
  530. #define CQE_CODE_MASK 0x0000003F
  531. #define CQE_CID_MASK 0x0000FFC0
  532. #define EQE_VALID_MASK 0x00000001
  533. #define EQE_MAJORCODE_MASK 0x0000000E
  534. #define EQE_RESID_MASK 0xFFFF0000
  535. struct be_eq_entry {
  536. u32 dw[1];
  537. } __packed;
  538. /**
  539. * Pseudo amap definition in which each bit of the actual structure is defined
  540. * as a byte: used to calculate offset/shift/mask of each field
  541. */
  542. struct amap_eq_entry {
  543. u8 valid; /* DWORD 0 */
  544. u8 major_code[3]; /* DWORD 0 */
  545. u8 minor_code[12]; /* DWORD 0 */
  546. u8 resource_id[16]; /* DWORD 0 */
  547. } __packed;
  548. struct cq_db {
  549. u32 dw[1];
  550. } __packed;
  551. /**
  552. * Pseudo amap definition in which each bit of the actual structure is defined
  553. * as a byte: used to calculate offset/shift/mask of each field
  554. */
  555. struct amap_cq_db {
  556. u8 qid[10];
  557. u8 event[1];
  558. u8 rsvd0[5];
  559. u8 num_popped[13];
  560. u8 rearm[1];
  561. u8 rsvd1[2];
  562. } __packed;
  563. void beiscsi_process_eq(struct beiscsi_hba *phba);
  564. struct iscsi_wrb {
  565. u32 dw[16];
  566. } __packed;
  567. #define WRB_TYPE_MASK 0xF0000000
  568. #define SKH_WRB_TYPE_OFFSET 27
  569. #define BE_WRB_TYPE_OFFSET 28
  570. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  571. (pwrb->dw[0] |= (wrb_type << type_offset))
  572. /**
  573. * Pseudo amap definition in which each bit of the actual structure is defined
  574. * as a byte: used to calculate offset/shift/mask of each field
  575. */
  576. struct amap_iscsi_wrb {
  577. u8 lun[14]; /* DWORD 0 */
  578. u8 lt; /* DWORD 0 */
  579. u8 invld; /* DWORD 0 */
  580. u8 wrb_idx[8]; /* DWORD 0 */
  581. u8 dsp; /* DWORD 0 */
  582. u8 dmsg; /* DWORD 0 */
  583. u8 undr_run; /* DWORD 0 */
  584. u8 over_run; /* DWORD 0 */
  585. u8 type[4]; /* DWORD 0 */
  586. u8 ptr2nextwrb[8]; /* DWORD 1 */
  587. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  588. u8 sgl_icd_idx[12]; /* DWORD 2 */
  589. u8 rsvd0[20]; /* DWORD 2 */
  590. u8 exp_data_sn[32]; /* DWORD 3 */
  591. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  592. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  593. u8 cmdsn_itt[32]; /* DWORD 6 */
  594. u8 dif_ref_tag[32]; /* DWORD 7 */
  595. u8 sge0_addr_hi[32]; /* DWORD 8 */
  596. u8 sge0_addr_lo[32]; /* DWORD 9 */
  597. u8 sge0_offset[22]; /* DWORD 10 */
  598. u8 pbs; /* DWORD 10 */
  599. u8 dif_mode[2]; /* DWORD 10 */
  600. u8 rsvd1[6]; /* DWORD 10 */
  601. u8 sge0_last; /* DWORD 10 */
  602. u8 sge0_len[17]; /* DWORD 11 */
  603. u8 dif_meta_tag[14]; /* DWORD 11 */
  604. u8 sge0_in_ddr; /* DWORD 11 */
  605. u8 sge1_addr_hi[32]; /* DWORD 12 */
  606. u8 sge1_addr_lo[32]; /* DWORD 13 */
  607. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  608. u8 rsvd2[9]; /* DWORD 14 */
  609. u8 sge1_last; /* DWORD 14 */
  610. u8 sge1_len[17]; /* DWORD 15 */
  611. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  612. u8 rsvd3[2]; /* DWORD 15 */
  613. u8 sge1_in_ddr; /* DWORD 15 */
  614. } __packed;
  615. struct amap_iscsi_wrb_v2 {
  616. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  617. u8 rsvd0[2]; /* DWORD 0*/
  618. u8 type[5]; /* DWORD 0 */
  619. u8 ptr2nextwrb[8]; /* DWORD 1 */
  620. u8 wrb_idx[8]; /* DWORD 1 */
  621. u8 lun[16]; /* DWORD 1 */
  622. u8 sgl_idx[16]; /* DWORD 2 */
  623. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  624. u8 exp_data_sn[32]; /* DWORD 3 */
  625. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  626. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  627. u8 cq_id[16]; /* DWORD 6 */
  628. u8 rsvd1[16]; /* DWORD 6 */
  629. u8 cmdsn_itt[32]; /* DWORD 7 */
  630. u8 sge0_addr_hi[32]; /* DWORD 8 */
  631. u8 sge0_addr_lo[32]; /* DWORD 9 */
  632. u8 sge0_offset[24]; /* DWORD 10 */
  633. u8 rsvd2[7]; /* DWORD 10 */
  634. u8 sge0_last; /* DWORD 10 */
  635. u8 sge0_len[17]; /* DWORD 11 */
  636. u8 rsvd3[7]; /* DWORD 11 */
  637. u8 diff_enbl; /* DWORD 11 */
  638. u8 u_run; /* DWORD 11 */
  639. u8 o_run; /* DWORD 11 */
  640. u8 invalid; /* DWORD 11 */
  641. u8 dsp; /* DWORD 11 */
  642. u8 dmsg; /* DWORD 11 */
  643. u8 rsvd4; /* DWORD 11 */
  644. u8 lt; /* DWORD 11 */
  645. u8 sge1_addr_hi[32]; /* DWORD 12 */
  646. u8 sge1_addr_lo[32]; /* DWORD 13 */
  647. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  648. u8 rsvd5[7]; /* DWORD 14 */
  649. u8 sge1_last; /* DWORD 14 */
  650. u8 sge1_len[17]; /* DWORD 15 */
  651. u8 rsvd6[15]; /* DWORD 15 */
  652. } __packed;
  653. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  654. void
  655. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  656. void beiscsi_process_all_cqs(struct work_struct *work);
  657. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  658. {
  659. return phba->ue_detected || phba->fw_timeout;
  660. }
  661. struct pdu_nop_out {
  662. u32 dw[12];
  663. };
  664. /**
  665. * Pseudo amap definition in which each bit of the actual structure is defined
  666. * as a byte: used to calculate offset/shift/mask of each field
  667. */
  668. struct amap_pdu_nop_out {
  669. u8 opcode[6]; /* opcode 0x00 */
  670. u8 i_bit; /* I Bit */
  671. u8 x_bit; /* reserved; should be 0 */
  672. u8 fp_bit_filler1[7];
  673. u8 f_bit; /* always 1 */
  674. u8 reserved1[16];
  675. u8 ahs_length[8]; /* no AHS */
  676. u8 data_len_hi[8];
  677. u8 data_len_lo[16]; /* DataSegmentLength */
  678. u8 lun[64];
  679. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  680. u8 ttt[32]; /* target id for ping or 0xffffffff */
  681. u8 cmd_sn[32];
  682. u8 exp_stat_sn[32];
  683. u8 reserved5[128];
  684. };
  685. #define PDUBASE_OPCODE_MASK 0x0000003F
  686. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  687. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  688. struct pdu_base {
  689. u32 dw[16];
  690. } __packed;
  691. /**
  692. * Pseudo amap definition in which each bit of the actual structure is defined
  693. * as a byte: used to calculate offset/shift/mask of each field
  694. */
  695. struct amap_pdu_base {
  696. u8 opcode[6];
  697. u8 i_bit; /* immediate bit */
  698. u8 x_bit; /* reserved, always 0 */
  699. u8 reserved1[24]; /* opcode-specific fields */
  700. u8 ahs_length[8]; /* length units is 4 byte words */
  701. u8 data_len_hi[8];
  702. u8 data_len_lo[16]; /* DatasegmentLength */
  703. u8 lun[64]; /* lun or opcode-specific fields */
  704. u8 itt[32]; /* initiator task tag */
  705. u8 reserved4[224];
  706. };
  707. struct iscsi_target_context_update_wrb {
  708. u32 dw[16];
  709. } __packed;
  710. /**
  711. * Pseudo amap definition in which each bit of the actual structure is defined
  712. * as a byte: used to calculate offset/shift/mask of each field
  713. */
  714. #define BE_TGT_CTX_UPDT_CMD 0x07
  715. struct amap_iscsi_target_context_update_wrb {
  716. u8 lun[14]; /* DWORD 0 */
  717. u8 lt; /* DWORD 0 */
  718. u8 invld; /* DWORD 0 */
  719. u8 wrb_idx[8]; /* DWORD 0 */
  720. u8 dsp; /* DWORD 0 */
  721. u8 dmsg; /* DWORD 0 */
  722. u8 undr_run; /* DWORD 0 */
  723. u8 over_run; /* DWORD 0 */
  724. u8 type[4]; /* DWORD 0 */
  725. u8 ptr2nextwrb[8]; /* DWORD 1 */
  726. u8 max_burst_length[19]; /* DWORD 1 */
  727. u8 rsvd0[5]; /* DWORD 1 */
  728. u8 rsvd1[15]; /* DWORD 2 */
  729. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  730. u8 first_burst_length[14]; /* DWORD 3 */
  731. u8 rsvd2[2]; /* DWORD 3 */
  732. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  733. u8 rsvd3[5]; /* DWORD 3 */
  734. u8 session_state[3]; /* DWORD 3 */
  735. u8 rsvd4[16]; /* DWORD 4 */
  736. u8 tx_jumbo; /* DWORD 4 */
  737. u8 hde; /* DWORD 4 */
  738. u8 dde; /* DWORD 4 */
  739. u8 erl[2]; /* DWORD 4 */
  740. u8 domain_id[5]; /* DWORD 4 */
  741. u8 mode; /* DWORD 4 */
  742. u8 imd; /* DWORD 4 */
  743. u8 ir2t; /* DWORD 4 */
  744. u8 notpredblq[2]; /* DWORD 4 */
  745. u8 compltonack; /* DWORD 4 */
  746. u8 stat_sn[32]; /* DWORD 5 */
  747. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  748. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  749. u8 pad_addr_hi[32]; /* DWORD 8 */
  750. u8 pad_addr_lo[32]; /* DWORD 9 */
  751. u8 rsvd5[32]; /* DWORD 10 */
  752. u8 rsvd6[32]; /* DWORD 11 */
  753. u8 rsvd7[32]; /* DWORD 12 */
  754. u8 rsvd8[32]; /* DWORD 13 */
  755. u8 rsvd9[32]; /* DWORD 14 */
  756. u8 rsvd10[32]; /* DWORD 15 */
  757. } __packed;
  758. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  759. #define BEISCSI_MAX_CXNS 1
  760. struct amap_iscsi_target_context_update_wrb_v2 {
  761. u8 max_burst_length[24]; /* DWORD 0 */
  762. u8 rsvd0[3]; /* DWORD 0 */
  763. u8 type[5]; /* DWORD 0 */
  764. u8 ptr2nextwrb[8]; /* DWORD 1 */
  765. u8 wrb_idx[8]; /* DWORD 1 */
  766. u8 rsvd1[16]; /* DWORD 1 */
  767. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  768. u8 rsvd2[8]; /* DWORD 2 */
  769. u8 first_burst_length[24]; /* DWORD 3 */
  770. u8 rsvd3[8]; /* DOWRD 3 */
  771. u8 max_r2t[16]; /* DWORD 4 */
  772. u8 rsvd4[10]; /* DWORD 4 */
  773. u8 hde; /* DWORD 4 */
  774. u8 dde; /* DWORD 4 */
  775. u8 erl[2]; /* DWORD 4 */
  776. u8 imd; /* DWORD 4 */
  777. u8 ir2t; /* DWORD 4 */
  778. u8 stat_sn[32]; /* DWORD 5 */
  779. u8 rsvd5[32]; /* DWORD 6 */
  780. u8 rsvd6[32]; /* DWORD 7 */
  781. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  782. u8 rsvd7[8]; /* DWORD 8 */
  783. u8 rsvd8[32]; /* DWORD 9 */
  784. u8 rsvd9[32]; /* DWORD 10 */
  785. u8 max_cxns[16]; /* DWORD 11 */
  786. u8 rsvd10[11]; /* DWORD 11*/
  787. u8 invld; /* DWORD 11 */
  788. u8 rsvd11;/* DWORD 11*/
  789. u8 dmsg; /* DWORD 11 */
  790. u8 data_seq_inorder; /* DWORD 11 */
  791. u8 pdu_seq_inorder; /* DWORD 11 */
  792. u8 rsvd12[32]; /*DWORD 12 */
  793. u8 rsvd13[32]; /* DWORD 13 */
  794. u8 rsvd14[32]; /* DWORD 14 */
  795. u8 rsvd15[32]; /* DWORD 15 */
  796. } __packed;
  797. struct be_ring {
  798. u32 pages; /* queue size in pages */
  799. u32 id; /* queue id assigned by beklib */
  800. u32 num; /* number of elements in queue */
  801. u32 cidx; /* consumer index */
  802. u32 pidx; /* producer index -- not used by most rings */
  803. u32 item_size; /* size in bytes of one object */
  804. void *va; /* The virtual address of the ring. This
  805. * should be last to allow 32 & 64 bit debugger
  806. * extensions to work.
  807. */
  808. };
  809. struct hwi_wrb_context {
  810. struct list_head wrb_handle_list;
  811. struct list_head wrb_handle_drvr_list;
  812. struct wrb_handle **pwrb_handle_base;
  813. struct wrb_handle **pwrb_handle_basestd;
  814. struct iscsi_wrb *plast_wrb;
  815. unsigned short alloc_index;
  816. unsigned short free_index;
  817. unsigned short wrb_handles_available;
  818. unsigned short cid;
  819. };
  820. struct hwi_controller {
  821. struct list_head io_sgl_list;
  822. struct list_head eh_sgl_list;
  823. struct sgl_handle *psgl_handle_base;
  824. unsigned int wrb_mem_index;
  825. struct hwi_wrb_context wrb_context[BE2_MAX_SESSIONS * 2];
  826. struct mcc_wrb *pmcc_wrb_base;
  827. struct be_ring default_pdu_hdr;
  828. struct be_ring default_pdu_data;
  829. struct hwi_context_memory *phwi_ctxt;
  830. };
  831. enum hwh_type_enum {
  832. HWH_TYPE_IO = 1,
  833. HWH_TYPE_LOGOUT = 2,
  834. HWH_TYPE_TMF = 3,
  835. HWH_TYPE_NOP = 4,
  836. HWH_TYPE_IO_RD = 5,
  837. HWH_TYPE_LOGIN = 11,
  838. HWH_TYPE_INVALID = 0xFFFFFFFF
  839. };
  840. struct wrb_handle {
  841. enum hwh_type_enum type;
  842. unsigned short wrb_index;
  843. unsigned short nxt_wrb_index;
  844. struct iscsi_task *pio_handle;
  845. struct iscsi_wrb *pwrb;
  846. };
  847. struct hwi_context_memory {
  848. /* Adaptive interrupt coalescing (AIC) info */
  849. u16 min_eqd; /* in usecs */
  850. u16 max_eqd; /* in usecs */
  851. u16 cur_eqd; /* in usecs */
  852. struct be_eq_obj be_eq[MAX_CPUS];
  853. struct be_queue_info be_cq[MAX_CPUS - 1];
  854. struct be_queue_info be_def_hdrq;
  855. struct be_queue_info be_def_dataq;
  856. struct be_queue_info be_wrbq[BE2_MAX_SESSIONS];
  857. struct be_mcc_wrb_context *pbe_mcc_context;
  858. struct hwi_async_pdu_context *pasync_ctx;
  859. };
  860. /* Logging related definitions */
  861. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  862. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  863. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  864. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  865. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  866. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  867. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  868. do { \
  869. uint32_t log_value = phba->attr_log_enable; \
  870. if (((mask) & log_value) || (level[1] <= '3')) \
  871. shost_printk(level, phba->shost, \
  872. fmt, __LINE__, ##arg); \
  873. } while (0)
  874. #endif