wm8350-regulator.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422
  1. /*
  2. * wm8350.c -- Voltage and current regulation for the Wolfson WM8350 PMIC
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood
  7. * linux@wolfsonmicro.com
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/bitops.h>
  18. #include <linux/err.h>
  19. #include <linux/i2c.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/mfd/wm8350/pmic.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/regulator/driver.h>
  24. #include <linux/regulator/machine.h>
  25. /* Maximum value possible for VSEL */
  26. #define WM8350_DCDC_MAX_VSEL 0x66
  27. /* Microamps */
  28. static const int isink_cur[] = {
  29. 4,
  30. 5,
  31. 6,
  32. 7,
  33. 8,
  34. 10,
  35. 11,
  36. 14,
  37. 16,
  38. 19,
  39. 23,
  40. 27,
  41. 32,
  42. 39,
  43. 46,
  44. 54,
  45. 65,
  46. 77,
  47. 92,
  48. 109,
  49. 130,
  50. 154,
  51. 183,
  52. 218,
  53. 259,
  54. 308,
  55. 367,
  56. 436,
  57. 518,
  58. 616,
  59. 733,
  60. 872,
  61. 1037,
  62. 1233,
  63. 1466,
  64. 1744,
  65. 2073,
  66. 2466,
  67. 2933,
  68. 3487,
  69. 4147,
  70. 4932,
  71. 5865,
  72. 6975,
  73. 8294,
  74. 9864,
  75. 11730,
  76. 13949,
  77. 16589,
  78. 19728,
  79. 23460,
  80. 27899,
  81. 33178,
  82. 39455,
  83. 46920,
  84. 55798,
  85. 66355,
  86. 78910,
  87. 93840,
  88. 111596,
  89. 132710,
  90. 157820,
  91. 187681,
  92. 223191
  93. };
  94. static int get_isink_val(int min_uA, int max_uA, u16 *setting)
  95. {
  96. int i;
  97. for (i = 0; i < ARRAY_SIZE(isink_cur); i++) {
  98. if (min_uA <= isink_cur[i] && max_uA >= isink_cur[i]) {
  99. *setting = i;
  100. return 0;
  101. }
  102. }
  103. return -EINVAL;
  104. }
  105. static int wm8350_isink_set_current(struct regulator_dev *rdev, int min_uA,
  106. int max_uA)
  107. {
  108. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  109. int isink = rdev_get_id(rdev);
  110. u16 val, setting;
  111. int ret;
  112. ret = get_isink_val(min_uA, max_uA, &setting);
  113. if (ret != 0)
  114. return ret;
  115. switch (isink) {
  116. case WM8350_ISINK_A:
  117. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  118. ~WM8350_CS1_ISEL_MASK;
  119. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_A,
  120. val | setting);
  121. break;
  122. case WM8350_ISINK_B:
  123. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  124. ~WM8350_CS1_ISEL_MASK;
  125. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_B,
  126. val | setting);
  127. break;
  128. default:
  129. return -EINVAL;
  130. }
  131. return 0;
  132. }
  133. static int wm8350_isink_get_current(struct regulator_dev *rdev)
  134. {
  135. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  136. int isink = rdev_get_id(rdev);
  137. u16 val;
  138. switch (isink) {
  139. case WM8350_ISINK_A:
  140. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  141. WM8350_CS1_ISEL_MASK;
  142. break;
  143. case WM8350_ISINK_B:
  144. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  145. WM8350_CS1_ISEL_MASK;
  146. break;
  147. default:
  148. return 0;
  149. }
  150. return isink_cur[val];
  151. }
  152. /* turn on ISINK followed by DCDC */
  153. static int wm8350_isink_enable(struct regulator_dev *rdev)
  154. {
  155. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  156. int isink = rdev_get_id(rdev);
  157. switch (isink) {
  158. case WM8350_ISINK_A:
  159. switch (wm8350->pmic.isink_A_dcdc) {
  160. case WM8350_DCDC_2:
  161. case WM8350_DCDC_5:
  162. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  163. WM8350_CS1_ENA);
  164. wm8350_set_bits(wm8350, WM8350_CSA_FLASH_CONTROL,
  165. WM8350_CS1_DRIVE);
  166. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  167. 1 << (wm8350->pmic.isink_A_dcdc -
  168. WM8350_DCDC_1));
  169. break;
  170. default:
  171. return -EINVAL;
  172. }
  173. break;
  174. case WM8350_ISINK_B:
  175. switch (wm8350->pmic.isink_B_dcdc) {
  176. case WM8350_DCDC_2:
  177. case WM8350_DCDC_5:
  178. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  179. WM8350_CS2_ENA);
  180. wm8350_set_bits(wm8350, WM8350_CSB_FLASH_CONTROL,
  181. WM8350_CS2_DRIVE);
  182. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  183. 1 << (wm8350->pmic.isink_B_dcdc -
  184. WM8350_DCDC_1));
  185. break;
  186. default:
  187. return -EINVAL;
  188. }
  189. break;
  190. default:
  191. return -EINVAL;
  192. }
  193. return 0;
  194. }
  195. static int wm8350_isink_disable(struct regulator_dev *rdev)
  196. {
  197. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  198. int isink = rdev_get_id(rdev);
  199. switch (isink) {
  200. case WM8350_ISINK_A:
  201. switch (wm8350->pmic.isink_A_dcdc) {
  202. case WM8350_DCDC_2:
  203. case WM8350_DCDC_5:
  204. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  205. 1 << (wm8350->pmic.isink_A_dcdc -
  206. WM8350_DCDC_1));
  207. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  208. WM8350_CS1_ENA);
  209. break;
  210. default:
  211. return -EINVAL;
  212. }
  213. break;
  214. case WM8350_ISINK_B:
  215. switch (wm8350->pmic.isink_B_dcdc) {
  216. case WM8350_DCDC_2:
  217. case WM8350_DCDC_5:
  218. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  219. 1 << (wm8350->pmic.isink_B_dcdc -
  220. WM8350_DCDC_1));
  221. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  222. WM8350_CS2_ENA);
  223. break;
  224. default:
  225. return -EINVAL;
  226. }
  227. break;
  228. default:
  229. return -EINVAL;
  230. }
  231. return 0;
  232. }
  233. static int wm8350_isink_is_enabled(struct regulator_dev *rdev)
  234. {
  235. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  236. int isink = rdev_get_id(rdev);
  237. switch (isink) {
  238. case WM8350_ISINK_A:
  239. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  240. 0x8000;
  241. case WM8350_ISINK_B:
  242. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  243. 0x8000;
  244. }
  245. return -EINVAL;
  246. }
  247. static int wm8350_isink_enable_time(struct regulator_dev *rdev)
  248. {
  249. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  250. int isink = rdev_get_id(rdev);
  251. int reg;
  252. switch (isink) {
  253. case WM8350_ISINK_A:
  254. reg = wm8350_reg_read(wm8350, WM8350_CSA_FLASH_CONTROL);
  255. break;
  256. case WM8350_ISINK_B:
  257. reg = wm8350_reg_read(wm8350, WM8350_CSB_FLASH_CONTROL);
  258. break;
  259. default:
  260. return -EINVAL;
  261. }
  262. if (reg & WM8350_CS1_FLASH_MODE) {
  263. switch (reg & WM8350_CS1_ON_RAMP_MASK) {
  264. case 0:
  265. return 0;
  266. case 1:
  267. return 1950;
  268. case 2:
  269. return 3910;
  270. case 3:
  271. return 7800;
  272. }
  273. } else {
  274. switch (reg & WM8350_CS1_ON_RAMP_MASK) {
  275. case 0:
  276. return 0;
  277. case 1:
  278. return 250000;
  279. case 2:
  280. return 500000;
  281. case 3:
  282. return 1000000;
  283. }
  284. }
  285. return -EINVAL;
  286. }
  287. int wm8350_isink_set_flash(struct wm8350 *wm8350, int isink, u16 mode,
  288. u16 trigger, u16 duration, u16 on_ramp, u16 off_ramp,
  289. u16 drive)
  290. {
  291. switch (isink) {
  292. case WM8350_ISINK_A:
  293. wm8350_reg_write(wm8350, WM8350_CSA_FLASH_CONTROL,
  294. (mode ? WM8350_CS1_FLASH_MODE : 0) |
  295. (trigger ? WM8350_CS1_TRIGSRC : 0) |
  296. duration | on_ramp | off_ramp | drive);
  297. break;
  298. case WM8350_ISINK_B:
  299. wm8350_reg_write(wm8350, WM8350_CSB_FLASH_CONTROL,
  300. (mode ? WM8350_CS2_FLASH_MODE : 0) |
  301. (trigger ? WM8350_CS2_TRIGSRC : 0) |
  302. duration | on_ramp | off_ramp | drive);
  303. break;
  304. default:
  305. return -EINVAL;
  306. }
  307. return 0;
  308. }
  309. EXPORT_SYMBOL_GPL(wm8350_isink_set_flash);
  310. static int wm8350_dcdc_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  311. {
  312. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  313. int sel, volt_reg, dcdc = rdev_get_id(rdev);
  314. u16 val;
  315. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, dcdc, uV / 1000);
  316. switch (dcdc) {
  317. case WM8350_DCDC_1:
  318. volt_reg = WM8350_DCDC1_LOW_POWER;
  319. break;
  320. case WM8350_DCDC_3:
  321. volt_reg = WM8350_DCDC3_LOW_POWER;
  322. break;
  323. case WM8350_DCDC_4:
  324. volt_reg = WM8350_DCDC4_LOW_POWER;
  325. break;
  326. case WM8350_DCDC_6:
  327. volt_reg = WM8350_DCDC6_LOW_POWER;
  328. break;
  329. case WM8350_DCDC_2:
  330. case WM8350_DCDC_5:
  331. default:
  332. return -EINVAL;
  333. }
  334. sel = regulator_map_voltage_linear(rdev, uV, uV);
  335. if (sel < 0)
  336. return -EINVAL;
  337. /* all DCDCs have same mV bits */
  338. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  339. wm8350_reg_write(wm8350, volt_reg, val | sel);
  340. return 0;
  341. }
  342. static int wm8350_dcdc_set_suspend_enable(struct regulator_dev *rdev)
  343. {
  344. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  345. int dcdc = rdev_get_id(rdev);
  346. u16 val;
  347. switch (dcdc) {
  348. case WM8350_DCDC_1:
  349. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER)
  350. & ~WM8350_DCDC_HIB_MODE_MASK;
  351. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  352. val | wm8350->pmic.dcdc1_hib_mode);
  353. break;
  354. case WM8350_DCDC_3:
  355. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER)
  356. & ~WM8350_DCDC_HIB_MODE_MASK;
  357. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  358. val | wm8350->pmic.dcdc3_hib_mode);
  359. break;
  360. case WM8350_DCDC_4:
  361. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER)
  362. & ~WM8350_DCDC_HIB_MODE_MASK;
  363. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  364. val | wm8350->pmic.dcdc4_hib_mode);
  365. break;
  366. case WM8350_DCDC_6:
  367. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER)
  368. & ~WM8350_DCDC_HIB_MODE_MASK;
  369. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  370. val | wm8350->pmic.dcdc6_hib_mode);
  371. break;
  372. case WM8350_DCDC_2:
  373. case WM8350_DCDC_5:
  374. default:
  375. return -EINVAL;
  376. }
  377. return 0;
  378. }
  379. static int wm8350_dcdc_set_suspend_disable(struct regulator_dev *rdev)
  380. {
  381. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  382. int dcdc = rdev_get_id(rdev);
  383. u16 val;
  384. switch (dcdc) {
  385. case WM8350_DCDC_1:
  386. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  387. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  388. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  389. val | WM8350_DCDC_HIB_MODE_DIS);
  390. break;
  391. case WM8350_DCDC_3:
  392. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  393. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  394. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  395. val | WM8350_DCDC_HIB_MODE_DIS);
  396. break;
  397. case WM8350_DCDC_4:
  398. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  399. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  400. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  401. val | WM8350_DCDC_HIB_MODE_DIS);
  402. break;
  403. case WM8350_DCDC_6:
  404. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  405. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  406. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  407. val | WM8350_DCDC_HIB_MODE_DIS);
  408. break;
  409. case WM8350_DCDC_2:
  410. case WM8350_DCDC_5:
  411. default:
  412. return -EINVAL;
  413. }
  414. return 0;
  415. }
  416. static int wm8350_dcdc25_set_suspend_enable(struct regulator_dev *rdev)
  417. {
  418. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  419. int dcdc = rdev_get_id(rdev);
  420. u16 val;
  421. switch (dcdc) {
  422. case WM8350_DCDC_2:
  423. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  424. & ~WM8350_DC2_HIB_MODE_MASK;
  425. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  426. (WM8350_DC2_HIB_MODE_ACTIVE << WM8350_DC2_HIB_MODE_SHIFT));
  427. break;
  428. case WM8350_DCDC_5:
  429. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  430. & ~WM8350_DC5_HIB_MODE_MASK;
  431. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  432. (WM8350_DC5_HIB_MODE_ACTIVE << WM8350_DC5_HIB_MODE_SHIFT));
  433. break;
  434. default:
  435. return -EINVAL;
  436. }
  437. return 0;
  438. }
  439. static int wm8350_dcdc25_set_suspend_disable(struct regulator_dev *rdev)
  440. {
  441. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  442. int dcdc = rdev_get_id(rdev);
  443. u16 val;
  444. switch (dcdc) {
  445. case WM8350_DCDC_2:
  446. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  447. & ~WM8350_DC2_HIB_MODE_MASK;
  448. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  449. (WM8350_DC2_HIB_MODE_DISABLE << WM8350_DC2_HIB_MODE_SHIFT));
  450. break;
  451. case WM8350_DCDC_5:
  452. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  453. & ~WM8350_DC5_HIB_MODE_MASK;
  454. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  455. (WM8350_DC5_HIB_MODE_DISABLE << WM8350_DC5_HIB_MODE_SHIFT));
  456. break;
  457. default:
  458. return -EINVAL;
  459. }
  460. return 0;
  461. }
  462. static int wm8350_dcdc_set_suspend_mode(struct regulator_dev *rdev,
  463. unsigned int mode)
  464. {
  465. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  466. int dcdc = rdev_get_id(rdev);
  467. u16 *hib_mode;
  468. switch (dcdc) {
  469. case WM8350_DCDC_1:
  470. hib_mode = &wm8350->pmic.dcdc1_hib_mode;
  471. break;
  472. case WM8350_DCDC_3:
  473. hib_mode = &wm8350->pmic.dcdc3_hib_mode;
  474. break;
  475. case WM8350_DCDC_4:
  476. hib_mode = &wm8350->pmic.dcdc4_hib_mode;
  477. break;
  478. case WM8350_DCDC_6:
  479. hib_mode = &wm8350->pmic.dcdc6_hib_mode;
  480. break;
  481. case WM8350_DCDC_2:
  482. case WM8350_DCDC_5:
  483. default:
  484. return -EINVAL;
  485. }
  486. switch (mode) {
  487. case REGULATOR_MODE_NORMAL:
  488. *hib_mode = WM8350_DCDC_HIB_MODE_IMAGE;
  489. break;
  490. case REGULATOR_MODE_IDLE:
  491. *hib_mode = WM8350_DCDC_HIB_MODE_STANDBY;
  492. break;
  493. case REGULATOR_MODE_STANDBY:
  494. *hib_mode = WM8350_DCDC_HIB_MODE_LDO_IM;
  495. break;
  496. default:
  497. return -EINVAL;
  498. }
  499. return 0;
  500. }
  501. static int wm8350_ldo_list_voltage(struct regulator_dev *rdev,
  502. unsigned selector)
  503. {
  504. if (selector > WM8350_LDO1_VSEL_MASK)
  505. return -EINVAL;
  506. if (selector < 16)
  507. return (selector * 50000) + 900000;
  508. else
  509. return ((selector - 16) * 100000) + 1800000;
  510. }
  511. static int wm8350_ldo_map_voltage(struct regulator_dev *rdev, int min_uV,
  512. int max_uV)
  513. {
  514. int volt, sel;
  515. int min_mV = min_uV / 1000;
  516. int max_mV = max_uV / 1000;
  517. if (min_mV < 900 || min_mV > 3300)
  518. return -EINVAL;
  519. if (max_mV < 900 || max_mV > 3300)
  520. return -EINVAL;
  521. if (min_mV < 1800) /* step size is 50mV < 1800mV */
  522. sel = DIV_ROUND_UP(min_uV - 900, 50);
  523. else /* step size is 100mV > 1800mV */
  524. sel = DIV_ROUND_UP(min_uV - 1800, 100) + 16;
  525. volt = wm8350_ldo_list_voltage(rdev, sel);
  526. if (volt < min_uV || volt > max_uV)
  527. return -EINVAL;
  528. return sel;
  529. }
  530. static int wm8350_ldo_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  531. {
  532. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  533. int sel, volt_reg, ldo = rdev_get_id(rdev);
  534. u16 val;
  535. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, ldo, uV / 1000);
  536. switch (ldo) {
  537. case WM8350_LDO_1:
  538. volt_reg = WM8350_LDO1_LOW_POWER;
  539. break;
  540. case WM8350_LDO_2:
  541. volt_reg = WM8350_LDO2_LOW_POWER;
  542. break;
  543. case WM8350_LDO_3:
  544. volt_reg = WM8350_LDO3_LOW_POWER;
  545. break;
  546. case WM8350_LDO_4:
  547. volt_reg = WM8350_LDO4_LOW_POWER;
  548. break;
  549. default:
  550. return -EINVAL;
  551. }
  552. sel = wm8350_ldo_map_voltage(rdev, uV, uV);
  553. if (sel < 0)
  554. return -EINVAL;
  555. /* all LDOs have same mV bits */
  556. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  557. wm8350_reg_write(wm8350, volt_reg, val | sel);
  558. return 0;
  559. }
  560. static int wm8350_ldo_set_suspend_enable(struct regulator_dev *rdev)
  561. {
  562. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  563. int volt_reg, ldo = rdev_get_id(rdev);
  564. u16 val;
  565. switch (ldo) {
  566. case WM8350_LDO_1:
  567. volt_reg = WM8350_LDO1_LOW_POWER;
  568. break;
  569. case WM8350_LDO_2:
  570. volt_reg = WM8350_LDO2_LOW_POWER;
  571. break;
  572. case WM8350_LDO_3:
  573. volt_reg = WM8350_LDO3_LOW_POWER;
  574. break;
  575. case WM8350_LDO_4:
  576. volt_reg = WM8350_LDO4_LOW_POWER;
  577. break;
  578. default:
  579. return -EINVAL;
  580. }
  581. /* all LDOs have same mV bits */
  582. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  583. wm8350_reg_write(wm8350, volt_reg, val);
  584. return 0;
  585. }
  586. static int wm8350_ldo_set_suspend_disable(struct regulator_dev *rdev)
  587. {
  588. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  589. int volt_reg, ldo = rdev_get_id(rdev);
  590. u16 val;
  591. switch (ldo) {
  592. case WM8350_LDO_1:
  593. volt_reg = WM8350_LDO1_LOW_POWER;
  594. break;
  595. case WM8350_LDO_2:
  596. volt_reg = WM8350_LDO2_LOW_POWER;
  597. break;
  598. case WM8350_LDO_3:
  599. volt_reg = WM8350_LDO3_LOW_POWER;
  600. break;
  601. case WM8350_LDO_4:
  602. volt_reg = WM8350_LDO4_LOW_POWER;
  603. break;
  604. default:
  605. return -EINVAL;
  606. }
  607. /* all LDOs have same mV bits */
  608. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  609. wm8350_reg_write(wm8350, volt_reg, val | WM8350_LDO1_HIB_MODE_DIS);
  610. return 0;
  611. }
  612. int wm8350_dcdc_set_slot(struct wm8350 *wm8350, int dcdc, u16 start,
  613. u16 stop, u16 fault)
  614. {
  615. int slot_reg;
  616. u16 val;
  617. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  618. __func__, dcdc, start, stop);
  619. /* slot valid ? */
  620. if (start > 15 || stop > 15)
  621. return -EINVAL;
  622. switch (dcdc) {
  623. case WM8350_DCDC_1:
  624. slot_reg = WM8350_DCDC1_TIMEOUTS;
  625. break;
  626. case WM8350_DCDC_2:
  627. slot_reg = WM8350_DCDC2_TIMEOUTS;
  628. break;
  629. case WM8350_DCDC_3:
  630. slot_reg = WM8350_DCDC3_TIMEOUTS;
  631. break;
  632. case WM8350_DCDC_4:
  633. slot_reg = WM8350_DCDC4_TIMEOUTS;
  634. break;
  635. case WM8350_DCDC_5:
  636. slot_reg = WM8350_DCDC5_TIMEOUTS;
  637. break;
  638. case WM8350_DCDC_6:
  639. slot_reg = WM8350_DCDC6_TIMEOUTS;
  640. break;
  641. default:
  642. return -EINVAL;
  643. }
  644. val = wm8350_reg_read(wm8350, slot_reg) &
  645. ~(WM8350_DC1_ENSLOT_MASK | WM8350_DC1_SDSLOT_MASK |
  646. WM8350_DC1_ERRACT_MASK);
  647. wm8350_reg_write(wm8350, slot_reg,
  648. val | (start << WM8350_DC1_ENSLOT_SHIFT) |
  649. (stop << WM8350_DC1_SDSLOT_SHIFT) |
  650. (fault << WM8350_DC1_ERRACT_SHIFT));
  651. return 0;
  652. }
  653. EXPORT_SYMBOL_GPL(wm8350_dcdc_set_slot);
  654. int wm8350_ldo_set_slot(struct wm8350 *wm8350, int ldo, u16 start, u16 stop)
  655. {
  656. int slot_reg;
  657. u16 val;
  658. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  659. __func__, ldo, start, stop);
  660. /* slot valid ? */
  661. if (start > 15 || stop > 15)
  662. return -EINVAL;
  663. switch (ldo) {
  664. case WM8350_LDO_1:
  665. slot_reg = WM8350_LDO1_TIMEOUTS;
  666. break;
  667. case WM8350_LDO_2:
  668. slot_reg = WM8350_LDO2_TIMEOUTS;
  669. break;
  670. case WM8350_LDO_3:
  671. slot_reg = WM8350_LDO3_TIMEOUTS;
  672. break;
  673. case WM8350_LDO_4:
  674. slot_reg = WM8350_LDO4_TIMEOUTS;
  675. break;
  676. default:
  677. return -EINVAL;
  678. }
  679. val = wm8350_reg_read(wm8350, slot_reg) & ~WM8350_LDO1_SDSLOT_MASK;
  680. wm8350_reg_write(wm8350, slot_reg, val | ((start << 10) | (stop << 6)));
  681. return 0;
  682. }
  683. EXPORT_SYMBOL_GPL(wm8350_ldo_set_slot);
  684. int wm8350_dcdc25_set_mode(struct wm8350 *wm8350, int dcdc, u16 mode,
  685. u16 ilim, u16 ramp, u16 feedback)
  686. {
  687. u16 val;
  688. dev_dbg(wm8350->dev, "%s %d mode: %s %s\n", __func__, dcdc,
  689. mode ? "normal" : "boost", ilim ? "low" : "normal");
  690. switch (dcdc) {
  691. case WM8350_DCDC_2:
  692. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  693. & ~(WM8350_DC2_MODE_MASK | WM8350_DC2_ILIM_MASK |
  694. WM8350_DC2_RMP_MASK | WM8350_DC2_FBSRC_MASK);
  695. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  696. (mode << WM8350_DC2_MODE_SHIFT) |
  697. (ilim << WM8350_DC2_ILIM_SHIFT) |
  698. (ramp << WM8350_DC2_RMP_SHIFT) |
  699. (feedback << WM8350_DC2_FBSRC_SHIFT));
  700. break;
  701. case WM8350_DCDC_5:
  702. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  703. & ~(WM8350_DC5_MODE_MASK | WM8350_DC5_ILIM_MASK |
  704. WM8350_DC5_RMP_MASK | WM8350_DC5_FBSRC_MASK);
  705. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  706. (mode << WM8350_DC5_MODE_SHIFT) |
  707. (ilim << WM8350_DC5_ILIM_SHIFT) |
  708. (ramp << WM8350_DC5_RMP_SHIFT) |
  709. (feedback << WM8350_DC5_FBSRC_SHIFT));
  710. break;
  711. default:
  712. return -EINVAL;
  713. }
  714. return 0;
  715. }
  716. EXPORT_SYMBOL_GPL(wm8350_dcdc25_set_mode);
  717. static int force_continuous_enable(struct wm8350 *wm8350, int dcdc, int enable)
  718. {
  719. int reg = 0, ret;
  720. switch (dcdc) {
  721. case WM8350_DCDC_1:
  722. reg = WM8350_DCDC1_FORCE_PWM;
  723. break;
  724. case WM8350_DCDC_3:
  725. reg = WM8350_DCDC3_FORCE_PWM;
  726. break;
  727. case WM8350_DCDC_4:
  728. reg = WM8350_DCDC4_FORCE_PWM;
  729. break;
  730. case WM8350_DCDC_6:
  731. reg = WM8350_DCDC6_FORCE_PWM;
  732. break;
  733. default:
  734. return -EINVAL;
  735. }
  736. if (enable)
  737. ret = wm8350_set_bits(wm8350, reg,
  738. WM8350_DCDC1_FORCE_PWM_ENA);
  739. else
  740. ret = wm8350_clear_bits(wm8350, reg,
  741. WM8350_DCDC1_FORCE_PWM_ENA);
  742. return ret;
  743. }
  744. static int wm8350_dcdc_set_mode(struct regulator_dev *rdev, unsigned int mode)
  745. {
  746. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  747. int dcdc = rdev_get_id(rdev);
  748. u16 val;
  749. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  750. return -EINVAL;
  751. if (dcdc == WM8350_DCDC_2 || dcdc == WM8350_DCDC_5)
  752. return -EINVAL;
  753. val = 1 << (dcdc - WM8350_DCDC_1);
  754. switch (mode) {
  755. case REGULATOR_MODE_FAST:
  756. /* force continuous mode */
  757. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  758. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  759. force_continuous_enable(wm8350, dcdc, 1);
  760. break;
  761. case REGULATOR_MODE_NORMAL:
  762. /* active / pulse skipping */
  763. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  764. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  765. force_continuous_enable(wm8350, dcdc, 0);
  766. break;
  767. case REGULATOR_MODE_IDLE:
  768. /* standby mode */
  769. force_continuous_enable(wm8350, dcdc, 0);
  770. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  771. wm8350_clear_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  772. break;
  773. case REGULATOR_MODE_STANDBY:
  774. /* LDO mode */
  775. force_continuous_enable(wm8350, dcdc, 0);
  776. wm8350_set_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  777. break;
  778. }
  779. return 0;
  780. }
  781. static unsigned int wm8350_dcdc_get_mode(struct regulator_dev *rdev)
  782. {
  783. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  784. int dcdc = rdev_get_id(rdev);
  785. u16 mask, sleep, active, force;
  786. int mode = REGULATOR_MODE_NORMAL;
  787. int reg;
  788. switch (dcdc) {
  789. case WM8350_DCDC_1:
  790. reg = WM8350_DCDC1_FORCE_PWM;
  791. break;
  792. case WM8350_DCDC_3:
  793. reg = WM8350_DCDC3_FORCE_PWM;
  794. break;
  795. case WM8350_DCDC_4:
  796. reg = WM8350_DCDC4_FORCE_PWM;
  797. break;
  798. case WM8350_DCDC_6:
  799. reg = WM8350_DCDC6_FORCE_PWM;
  800. break;
  801. default:
  802. return -EINVAL;
  803. }
  804. mask = 1 << (dcdc - WM8350_DCDC_1);
  805. active = wm8350_reg_read(wm8350, WM8350_DCDC_ACTIVE_OPTIONS) & mask;
  806. force = wm8350_reg_read(wm8350, reg) & WM8350_DCDC1_FORCE_PWM_ENA;
  807. sleep = wm8350_reg_read(wm8350, WM8350_DCDC_SLEEP_OPTIONS) & mask;
  808. dev_dbg(wm8350->dev, "mask %x active %x sleep %x force %x",
  809. mask, active, sleep, force);
  810. if (active && !sleep) {
  811. if (force)
  812. mode = REGULATOR_MODE_FAST;
  813. else
  814. mode = REGULATOR_MODE_NORMAL;
  815. } else if (!active && !sleep)
  816. mode = REGULATOR_MODE_IDLE;
  817. else if (sleep)
  818. mode = REGULATOR_MODE_STANDBY;
  819. return mode;
  820. }
  821. static unsigned int wm8350_ldo_get_mode(struct regulator_dev *rdev)
  822. {
  823. return REGULATOR_MODE_NORMAL;
  824. }
  825. struct wm8350_dcdc_efficiency {
  826. int uA_load_min;
  827. int uA_load_max;
  828. unsigned int mode;
  829. };
  830. static const struct wm8350_dcdc_efficiency dcdc1_6_efficiency[] = {
  831. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  832. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  833. {100000, 1000000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  834. {-1, -1, REGULATOR_MODE_NORMAL},
  835. };
  836. static const struct wm8350_dcdc_efficiency dcdc3_4_efficiency[] = {
  837. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  838. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  839. {100000, 800000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  840. {-1, -1, REGULATOR_MODE_NORMAL},
  841. };
  842. static unsigned int get_mode(int uA, const struct wm8350_dcdc_efficiency *eff)
  843. {
  844. int i = 0;
  845. while (eff[i].uA_load_min != -1) {
  846. if (uA >= eff[i].uA_load_min && uA <= eff[i].uA_load_max)
  847. return eff[i].mode;
  848. }
  849. return REGULATOR_MODE_NORMAL;
  850. }
  851. /* Query the regulator for it's most efficient mode @ uV,uA
  852. * WM8350 regulator efficiency is pretty similar over
  853. * different input and output uV.
  854. */
  855. static unsigned int wm8350_dcdc_get_optimum_mode(struct regulator_dev *rdev,
  856. int input_uV, int output_uV,
  857. int output_uA)
  858. {
  859. int dcdc = rdev_get_id(rdev), mode;
  860. switch (dcdc) {
  861. case WM8350_DCDC_1:
  862. case WM8350_DCDC_6:
  863. mode = get_mode(output_uA, dcdc1_6_efficiency);
  864. break;
  865. case WM8350_DCDC_3:
  866. case WM8350_DCDC_4:
  867. mode = get_mode(output_uA, dcdc3_4_efficiency);
  868. break;
  869. default:
  870. mode = REGULATOR_MODE_NORMAL;
  871. break;
  872. }
  873. return mode;
  874. }
  875. static struct regulator_ops wm8350_dcdc_ops = {
  876. .set_voltage_sel = regulator_set_voltage_sel_regmap,
  877. .get_voltage_sel = regulator_get_voltage_sel_regmap,
  878. .list_voltage = regulator_list_voltage_linear,
  879. .map_voltage = regulator_map_voltage_linear,
  880. .enable = regulator_enable_regmap,
  881. .disable = regulator_disable_regmap,
  882. .is_enabled = regulator_is_enabled_regmap,
  883. .get_mode = wm8350_dcdc_get_mode,
  884. .set_mode = wm8350_dcdc_set_mode,
  885. .get_optimum_mode = wm8350_dcdc_get_optimum_mode,
  886. .set_suspend_voltage = wm8350_dcdc_set_suspend_voltage,
  887. .set_suspend_enable = wm8350_dcdc_set_suspend_enable,
  888. .set_suspend_disable = wm8350_dcdc_set_suspend_disable,
  889. .set_suspend_mode = wm8350_dcdc_set_suspend_mode,
  890. };
  891. static struct regulator_ops wm8350_dcdc2_5_ops = {
  892. .enable = regulator_enable_regmap,
  893. .disable = regulator_disable_regmap,
  894. .is_enabled = regulator_is_enabled_regmap,
  895. .set_suspend_enable = wm8350_dcdc25_set_suspend_enable,
  896. .set_suspend_disable = wm8350_dcdc25_set_suspend_disable,
  897. };
  898. static struct regulator_ops wm8350_ldo_ops = {
  899. .map_voltage = wm8350_ldo_map_voltage,
  900. .set_voltage_sel = regulator_set_voltage_sel_regmap,
  901. .get_voltage_sel = regulator_get_voltage_sel_regmap,
  902. .list_voltage = wm8350_ldo_list_voltage,
  903. .enable = regulator_enable_regmap,
  904. .disable = regulator_disable_regmap,
  905. .is_enabled = regulator_is_enabled_regmap,
  906. .get_mode = wm8350_ldo_get_mode,
  907. .set_suspend_voltage = wm8350_ldo_set_suspend_voltage,
  908. .set_suspend_enable = wm8350_ldo_set_suspend_enable,
  909. .set_suspend_disable = wm8350_ldo_set_suspend_disable,
  910. };
  911. static struct regulator_ops wm8350_isink_ops = {
  912. .set_current_limit = wm8350_isink_set_current,
  913. .get_current_limit = wm8350_isink_get_current,
  914. .enable = wm8350_isink_enable,
  915. .disable = wm8350_isink_disable,
  916. .is_enabled = wm8350_isink_is_enabled,
  917. .enable_time = wm8350_isink_enable_time,
  918. };
  919. static const struct regulator_desc wm8350_reg[NUM_WM8350_REGULATORS] = {
  920. {
  921. .name = "DCDC1",
  922. .id = WM8350_DCDC_1,
  923. .ops = &wm8350_dcdc_ops,
  924. .irq = WM8350_IRQ_UV_DC1,
  925. .type = REGULATOR_VOLTAGE,
  926. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  927. .min_uV = 850000,
  928. .uV_step = 25000,
  929. .vsel_reg = WM8350_DCDC1_CONTROL,
  930. .vsel_mask = WM8350_DC1_VSEL_MASK,
  931. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  932. .enable_mask = WM8350_DC1_ENA,
  933. .owner = THIS_MODULE,
  934. },
  935. {
  936. .name = "DCDC2",
  937. .id = WM8350_DCDC_2,
  938. .ops = &wm8350_dcdc2_5_ops,
  939. .irq = WM8350_IRQ_UV_DC2,
  940. .type = REGULATOR_VOLTAGE,
  941. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  942. .enable_mask = WM8350_DC2_ENA,
  943. .owner = THIS_MODULE,
  944. },
  945. {
  946. .name = "DCDC3",
  947. .id = WM8350_DCDC_3,
  948. .ops = &wm8350_dcdc_ops,
  949. .irq = WM8350_IRQ_UV_DC3,
  950. .type = REGULATOR_VOLTAGE,
  951. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  952. .min_uV = 850000,
  953. .uV_step = 25000,
  954. .vsel_reg = WM8350_DCDC3_CONTROL,
  955. .vsel_mask = WM8350_DC3_VSEL_MASK,
  956. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  957. .enable_mask = WM8350_DC3_ENA,
  958. .owner = THIS_MODULE,
  959. },
  960. {
  961. .name = "DCDC4",
  962. .id = WM8350_DCDC_4,
  963. .ops = &wm8350_dcdc_ops,
  964. .irq = WM8350_IRQ_UV_DC4,
  965. .type = REGULATOR_VOLTAGE,
  966. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  967. .min_uV = 850000,
  968. .uV_step = 25000,
  969. .vsel_reg = WM8350_DCDC4_CONTROL,
  970. .vsel_mask = WM8350_DC4_VSEL_MASK,
  971. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  972. .enable_mask = WM8350_DC4_ENA,
  973. .owner = THIS_MODULE,
  974. },
  975. {
  976. .name = "DCDC5",
  977. .id = WM8350_DCDC_5,
  978. .ops = &wm8350_dcdc2_5_ops,
  979. .irq = WM8350_IRQ_UV_DC5,
  980. .type = REGULATOR_VOLTAGE,
  981. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  982. .enable_mask = WM8350_DC5_ENA,
  983. .owner = THIS_MODULE,
  984. },
  985. {
  986. .name = "DCDC6",
  987. .id = WM8350_DCDC_6,
  988. .ops = &wm8350_dcdc_ops,
  989. .irq = WM8350_IRQ_UV_DC6,
  990. .type = REGULATOR_VOLTAGE,
  991. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  992. .min_uV = 850000,
  993. .uV_step = 25000,
  994. .vsel_reg = WM8350_DCDC6_CONTROL,
  995. .vsel_mask = WM8350_DC6_VSEL_MASK,
  996. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  997. .enable_mask = WM8350_DC6_ENA,
  998. .owner = THIS_MODULE,
  999. },
  1000. {
  1001. .name = "LDO1",
  1002. .id = WM8350_LDO_1,
  1003. .ops = &wm8350_ldo_ops,
  1004. .irq = WM8350_IRQ_UV_LDO1,
  1005. .type = REGULATOR_VOLTAGE,
  1006. .n_voltages = WM8350_LDO1_VSEL_MASK + 1,
  1007. .vsel_reg = WM8350_LDO1_CONTROL,
  1008. .vsel_mask = WM8350_LDO1_VSEL_MASK,
  1009. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1010. .enable_mask = WM8350_LDO1_ENA,
  1011. .owner = THIS_MODULE,
  1012. },
  1013. {
  1014. .name = "LDO2",
  1015. .id = WM8350_LDO_2,
  1016. .ops = &wm8350_ldo_ops,
  1017. .irq = WM8350_IRQ_UV_LDO2,
  1018. .type = REGULATOR_VOLTAGE,
  1019. .n_voltages = WM8350_LDO2_VSEL_MASK + 1,
  1020. .vsel_reg = WM8350_LDO2_CONTROL,
  1021. .vsel_mask = WM8350_LDO2_VSEL_MASK,
  1022. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1023. .enable_mask = WM8350_LDO2_ENA,
  1024. .owner = THIS_MODULE,
  1025. },
  1026. {
  1027. .name = "LDO3",
  1028. .id = WM8350_LDO_3,
  1029. .ops = &wm8350_ldo_ops,
  1030. .irq = WM8350_IRQ_UV_LDO3,
  1031. .type = REGULATOR_VOLTAGE,
  1032. .n_voltages = WM8350_LDO3_VSEL_MASK + 1,
  1033. .vsel_reg = WM8350_LDO3_CONTROL,
  1034. .vsel_mask = WM8350_LDO3_VSEL_MASK,
  1035. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1036. .enable_mask = WM8350_LDO3_ENA,
  1037. .owner = THIS_MODULE,
  1038. },
  1039. {
  1040. .name = "LDO4",
  1041. .id = WM8350_LDO_4,
  1042. .ops = &wm8350_ldo_ops,
  1043. .irq = WM8350_IRQ_UV_LDO4,
  1044. .type = REGULATOR_VOLTAGE,
  1045. .n_voltages = WM8350_LDO4_VSEL_MASK + 1,
  1046. .vsel_reg = WM8350_LDO4_CONTROL,
  1047. .vsel_mask = WM8350_LDO4_VSEL_MASK,
  1048. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1049. .enable_mask = WM8350_LDO4_ENA,
  1050. .owner = THIS_MODULE,
  1051. },
  1052. {
  1053. .name = "ISINKA",
  1054. .id = WM8350_ISINK_A,
  1055. .ops = &wm8350_isink_ops,
  1056. .irq = WM8350_IRQ_CS1,
  1057. .type = REGULATOR_CURRENT,
  1058. .owner = THIS_MODULE,
  1059. },
  1060. {
  1061. .name = "ISINKB",
  1062. .id = WM8350_ISINK_B,
  1063. .ops = &wm8350_isink_ops,
  1064. .irq = WM8350_IRQ_CS2,
  1065. .type = REGULATOR_CURRENT,
  1066. .owner = THIS_MODULE,
  1067. },
  1068. };
  1069. static irqreturn_t pmic_uv_handler(int irq, void *data)
  1070. {
  1071. struct regulator_dev *rdev = (struct regulator_dev *)data;
  1072. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1073. mutex_lock(&rdev->mutex);
  1074. if (irq == WM8350_IRQ_CS1 || irq == WM8350_IRQ_CS2)
  1075. regulator_notifier_call_chain(rdev,
  1076. REGULATOR_EVENT_REGULATION_OUT,
  1077. wm8350);
  1078. else
  1079. regulator_notifier_call_chain(rdev,
  1080. REGULATOR_EVENT_UNDER_VOLTAGE,
  1081. wm8350);
  1082. mutex_unlock(&rdev->mutex);
  1083. return IRQ_HANDLED;
  1084. }
  1085. static int wm8350_regulator_probe(struct platform_device *pdev)
  1086. {
  1087. struct wm8350 *wm8350 = dev_get_drvdata(&pdev->dev);
  1088. struct regulator_config config = { };
  1089. struct regulator_dev *rdev;
  1090. int ret;
  1091. u16 val;
  1092. if (pdev->id < WM8350_DCDC_1 || pdev->id > WM8350_ISINK_B)
  1093. return -ENODEV;
  1094. /* do any regulatior specific init */
  1095. switch (pdev->id) {
  1096. case WM8350_DCDC_1:
  1097. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  1098. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1099. break;
  1100. case WM8350_DCDC_3:
  1101. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  1102. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1103. break;
  1104. case WM8350_DCDC_4:
  1105. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  1106. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1107. break;
  1108. case WM8350_DCDC_6:
  1109. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  1110. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1111. break;
  1112. }
  1113. config.dev = &pdev->dev;
  1114. config.init_data = pdev->dev.platform_data;
  1115. config.driver_data = dev_get_drvdata(&pdev->dev);
  1116. config.regmap = wm8350->regmap;
  1117. /* register regulator */
  1118. rdev = regulator_register(&wm8350_reg[pdev->id], &config);
  1119. if (IS_ERR(rdev)) {
  1120. dev_err(&pdev->dev, "failed to register %s\n",
  1121. wm8350_reg[pdev->id].name);
  1122. return PTR_ERR(rdev);
  1123. }
  1124. /* register regulator IRQ */
  1125. ret = wm8350_register_irq(wm8350, wm8350_reg[pdev->id].irq,
  1126. pmic_uv_handler, 0, "UV", rdev);
  1127. if (ret < 0) {
  1128. regulator_unregister(rdev);
  1129. dev_err(&pdev->dev, "failed to register regulator %s IRQ\n",
  1130. wm8350_reg[pdev->id].name);
  1131. return ret;
  1132. }
  1133. return 0;
  1134. }
  1135. static int wm8350_regulator_remove(struct platform_device *pdev)
  1136. {
  1137. struct regulator_dev *rdev = platform_get_drvdata(pdev);
  1138. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1139. wm8350_free_irq(wm8350, wm8350_reg[pdev->id].irq, rdev);
  1140. regulator_unregister(rdev);
  1141. return 0;
  1142. }
  1143. int wm8350_register_regulator(struct wm8350 *wm8350, int reg,
  1144. struct regulator_init_data *initdata)
  1145. {
  1146. struct platform_device *pdev;
  1147. int ret;
  1148. if (reg < 0 || reg >= NUM_WM8350_REGULATORS)
  1149. return -EINVAL;
  1150. if (wm8350->pmic.pdev[reg])
  1151. return -EBUSY;
  1152. if (reg >= WM8350_DCDC_1 && reg <= WM8350_DCDC_6 &&
  1153. reg > wm8350->pmic.max_dcdc)
  1154. return -ENODEV;
  1155. if (reg >= WM8350_ISINK_A && reg <= WM8350_ISINK_B &&
  1156. reg > wm8350->pmic.max_isink)
  1157. return -ENODEV;
  1158. pdev = platform_device_alloc("wm8350-regulator", reg);
  1159. if (!pdev)
  1160. return -ENOMEM;
  1161. wm8350->pmic.pdev[reg] = pdev;
  1162. initdata->driver_data = wm8350;
  1163. pdev->dev.platform_data = initdata;
  1164. pdev->dev.parent = wm8350->dev;
  1165. platform_set_drvdata(pdev, wm8350);
  1166. ret = platform_device_add(pdev);
  1167. if (ret != 0) {
  1168. dev_err(wm8350->dev, "Failed to register regulator %d: %d\n",
  1169. reg, ret);
  1170. platform_device_put(pdev);
  1171. wm8350->pmic.pdev[reg] = NULL;
  1172. }
  1173. return ret;
  1174. }
  1175. EXPORT_SYMBOL_GPL(wm8350_register_regulator);
  1176. /**
  1177. * wm8350_register_led - Register a WM8350 LED output
  1178. *
  1179. * @param wm8350 The WM8350 device to configure.
  1180. * @param lednum LED device index to create.
  1181. * @param dcdc The DCDC to use for the LED.
  1182. * @param isink The ISINK to use for the LED.
  1183. * @param pdata Configuration for the LED.
  1184. *
  1185. * The WM8350 supports the use of an ISINK together with a DCDC to
  1186. * provide a power-efficient LED driver. This function registers the
  1187. * regulators and instantiates the platform device for a LED. The
  1188. * operating modes for the LED regulators must be configured using
  1189. * wm8350_isink_set_flash(), wm8350_dcdc25_set_mode() and
  1190. * wm8350_dcdc_set_slot() prior to calling this function.
  1191. */
  1192. int wm8350_register_led(struct wm8350 *wm8350, int lednum, int dcdc, int isink,
  1193. struct wm8350_led_platform_data *pdata)
  1194. {
  1195. struct wm8350_led *led;
  1196. struct platform_device *pdev;
  1197. int ret;
  1198. if (lednum >= ARRAY_SIZE(wm8350->pmic.led) || lednum < 0) {
  1199. dev_err(wm8350->dev, "Invalid LED index %d\n", lednum);
  1200. return -ENODEV;
  1201. }
  1202. led = &wm8350->pmic.led[lednum];
  1203. if (led->pdev) {
  1204. dev_err(wm8350->dev, "LED %d already allocated\n", lednum);
  1205. return -EINVAL;
  1206. }
  1207. pdev = platform_device_alloc("wm8350-led", lednum);
  1208. if (pdev == NULL) {
  1209. dev_err(wm8350->dev, "Failed to allocate LED %d\n", lednum);
  1210. return -ENOMEM;
  1211. }
  1212. led->isink_consumer.dev_name = dev_name(&pdev->dev);
  1213. led->isink_consumer.supply = "led_isink";
  1214. led->isink_init.num_consumer_supplies = 1;
  1215. led->isink_init.consumer_supplies = &led->isink_consumer;
  1216. led->isink_init.constraints.min_uA = 0;
  1217. led->isink_init.constraints.max_uA = pdata->max_uA;
  1218. led->isink_init.constraints.valid_ops_mask
  1219. = REGULATOR_CHANGE_CURRENT | REGULATOR_CHANGE_STATUS;
  1220. led->isink_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1221. ret = wm8350_register_regulator(wm8350, isink, &led->isink_init);
  1222. if (ret != 0) {
  1223. platform_device_put(pdev);
  1224. return ret;
  1225. }
  1226. led->dcdc_consumer.dev_name = dev_name(&pdev->dev);
  1227. led->dcdc_consumer.supply = "led_vcc";
  1228. led->dcdc_init.num_consumer_supplies = 1;
  1229. led->dcdc_init.consumer_supplies = &led->dcdc_consumer;
  1230. led->dcdc_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1231. led->dcdc_init.constraints.valid_ops_mask = REGULATOR_CHANGE_STATUS;
  1232. ret = wm8350_register_regulator(wm8350, dcdc, &led->dcdc_init);
  1233. if (ret != 0) {
  1234. platform_device_put(pdev);
  1235. return ret;
  1236. }
  1237. switch (isink) {
  1238. case WM8350_ISINK_A:
  1239. wm8350->pmic.isink_A_dcdc = dcdc;
  1240. break;
  1241. case WM8350_ISINK_B:
  1242. wm8350->pmic.isink_B_dcdc = dcdc;
  1243. break;
  1244. }
  1245. pdev->dev.platform_data = pdata;
  1246. pdev->dev.parent = wm8350->dev;
  1247. ret = platform_device_add(pdev);
  1248. if (ret != 0) {
  1249. dev_err(wm8350->dev, "Failed to register LED %d: %d\n",
  1250. lednum, ret);
  1251. platform_device_put(pdev);
  1252. return ret;
  1253. }
  1254. led->pdev = pdev;
  1255. return 0;
  1256. }
  1257. EXPORT_SYMBOL_GPL(wm8350_register_led);
  1258. static struct platform_driver wm8350_regulator_driver = {
  1259. .probe = wm8350_regulator_probe,
  1260. .remove = wm8350_regulator_remove,
  1261. .driver = {
  1262. .name = "wm8350-regulator",
  1263. },
  1264. };
  1265. static int __init wm8350_regulator_init(void)
  1266. {
  1267. return platform_driver_register(&wm8350_regulator_driver);
  1268. }
  1269. subsys_initcall(wm8350_regulator_init);
  1270. static void __exit wm8350_regulator_exit(void)
  1271. {
  1272. platform_driver_unregister(&wm8350_regulator_driver);
  1273. }
  1274. module_exit(wm8350_regulator_exit);
  1275. /* Module information */
  1276. MODULE_AUTHOR("Liam Girdwood");
  1277. MODULE_DESCRIPTION("WM8350 voltage and current regulator driver");
  1278. MODULE_LICENSE("GPL");
  1279. MODULE_ALIAS("platform:wm8350-regulator");