pm2301_charger.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2012
  3. *
  4. * PM2301 power supply interface
  5. *
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #ifndef PM2301_CHARGER_H
  9. #define PM2301_CHARGER_H
  10. #define MAIN_WDOG_ENA 0x01
  11. #define MAIN_WDOG_KICK 0x02
  12. #define MAIN_WDOG_DIS 0x00
  13. #define CHARG_WD_KICK 0x01
  14. #define MAIN_CH_ENA 0x01
  15. #define MAIN_CH_NO_OVERSHOOT_ENA_N 0x02
  16. #define MAIN_CH_DET 0x01
  17. #define MAIN_CH_CV_ON 0x04
  18. #define OTP_ENABLE_WD 0x01
  19. #define MAIN_CH_INPUT_CURR_SHIFT 4
  20. #define LED_INDICATOR_PWM_ENA 0x01
  21. #define LED_INDICATOR_PWM_DIS 0x00
  22. #define LED_IND_CUR_5MA 0x04
  23. #define LED_INDICATOR_PWM_DUTY_252_256 0xBF
  24. /* HW failure constants */
  25. #define MAIN_CH_TH_PROT 0x02
  26. #define MAIN_CH_NOK 0x01
  27. /* Watchdog timeout constant */
  28. #define WD_TIMER 0x30 /* 4min */
  29. #define WD_KICK_INTERVAL (30 * HZ)
  30. #define PM2XXX_NUM_INT_REG 0x6
  31. /* Constant voltage/current */
  32. #define PM2XXX_CONST_CURR 0x0
  33. #define PM2XXX_CONST_VOLT 0x1
  34. /* Lowest charger voltage is 3.39V -> 0x4E */
  35. #define LOW_VOLT_REG 0x4E
  36. #define PM2XXX_BATT_CTRL_REG1 0x00
  37. #define PM2XXX_BATT_CTRL_REG2 0x01
  38. #define PM2XXX_BATT_CTRL_REG3 0x02
  39. #define PM2XXX_BATT_CTRL_REG4 0x03
  40. #define PM2XXX_BATT_CTRL_REG5 0x04
  41. #define PM2XXX_BATT_CTRL_REG6 0x05
  42. #define PM2XXX_BATT_CTRL_REG7 0x06
  43. #define PM2XXX_BATT_CTRL_REG8 0x07
  44. #define PM2XXX_NTC_CTRL_REG1 0x08
  45. #define PM2XXX_NTC_CTRL_REG2 0x09
  46. #define PM2XXX_BATT_CTRL_REG9 0x0A
  47. #define PM2XXX_BATT_STAT_REG1 0x0B
  48. #define PM2XXX_INP_VOLT_VPWR2 0x11
  49. #define PM2XXX_INP_DROP_VPWR2 0x13
  50. #define PM2XXX_INP_VOLT_VPWR1 0x15
  51. #define PM2XXX_INP_DROP_VPWR1 0x17
  52. #define PM2XXX_INP_MODE_VPWR 0x18
  53. #define PM2XXX_BATT_WD_KICK 0x70
  54. #define PM2XXX_DEV_VER_STAT 0x0C
  55. #define PM2XXX_THERM_WARN_CTRL_REG 0x20
  56. #define PM2XXX_BATT_DISC_REG 0x21
  57. #define PM2XXX_BATT_LOW_LEV_COMP_REG 0x22
  58. #define PM2XXX_BATT_LOW_LEV_VAL_REG 0x23
  59. #define PM2XXX_I2C_PAD_CTRL_REG 0x24
  60. #define PM2XXX_SW_CTRL_REG 0x26
  61. #define PM2XXX_LED_CTRL_REG 0x28
  62. #define PM2XXX_REG_INT1 0x40
  63. #define PM2XXX_MASK_REG_INT1 0x50
  64. #define PM2XXX_SRCE_REG_INT1 0x60
  65. #define PM2XXX_REG_INT2 0x41
  66. #define PM2XXX_MASK_REG_INT2 0x51
  67. #define PM2XXX_SRCE_REG_INT2 0x61
  68. #define PM2XXX_REG_INT3 0x42
  69. #define PM2XXX_MASK_REG_INT3 0x52
  70. #define PM2XXX_SRCE_REG_INT3 0x62
  71. #define PM2XXX_REG_INT4 0x43
  72. #define PM2XXX_MASK_REG_INT4 0x53
  73. #define PM2XXX_SRCE_REG_INT4 0x63
  74. #define PM2XXX_REG_INT5 0x44
  75. #define PM2XXX_MASK_REG_INT5 0x54
  76. #define PM2XXX_SRCE_REG_INT5 0x64
  77. #define PM2XXX_REG_INT6 0x45
  78. #define PM2XXX_MASK_REG_INT6 0x55
  79. #define PM2XXX_SRCE_REG_INT6 0x65
  80. #define VPWR_OVV 0x0
  81. #define VSYSTEM_OVV 0x1
  82. /* control Reg 1 */
  83. #define PM2XXX_CH_RESUME_EN 0x1
  84. #define PM2XXX_CH_RESUME_DIS 0x0
  85. /* control Reg 2 */
  86. #define PM2XXX_CH_AUTO_RESUME_EN 0X2
  87. #define PM2XXX_CH_AUTO_RESUME_DIS 0X0
  88. #define PM2XXX_CHARGER_ENA 0x4
  89. #define PM2XXX_CHARGER_DIS 0x0
  90. /* control Reg 3 */
  91. #define PM2XXX_CH_WD_CC_PHASE_OFF 0x0
  92. #define PM2XXX_CH_WD_CC_PHASE_5MIN 0x1
  93. #define PM2XXX_CH_WD_CC_PHASE_10MIN 0x2
  94. #define PM2XXX_CH_WD_CC_PHASE_30MIN 0x3
  95. #define PM2XXX_CH_WD_CC_PHASE_60MIN 0x4
  96. #define PM2XXX_CH_WD_CC_PHASE_120MIN 0x5
  97. #define PM2XXX_CH_WD_CC_PHASE_240MIN 0x6
  98. #define PM2XXX_CH_WD_CC_PHASE_360MIN 0x7
  99. #define PM2XXX_CH_WD_CV_PHASE_OFF (0x0<<3)
  100. #define PM2XXX_CH_WD_CV_PHASE_5MIN (0x1<<3)
  101. #define PM2XXX_CH_WD_CV_PHASE_10MIN (0x2<<3)
  102. #define PM2XXX_CH_WD_CV_PHASE_30MIN (0x3<<3)
  103. #define PM2XXX_CH_WD_CV_PHASE_60MIN (0x4<<3)
  104. #define PM2XXX_CH_WD_CV_PHASE_120MIN (0x5<<3)
  105. #define PM2XXX_CH_WD_CV_PHASE_240MIN (0x6<<3)
  106. #define PM2XXX_CH_WD_CV_PHASE_360MIN (0x7<<3)
  107. /* control Reg 4 */
  108. #define PM2XXX_CH_WD_PRECH_PHASE_OFF 0x0
  109. #define PM2XXX_CH_WD_PRECH_PHASE_1MIN 0x1
  110. #define PM2XXX_CH_WD_PRECH_PHASE_5MIN 0x2
  111. #define PM2XXX_CH_WD_PRECH_PHASE_10MIN 0x3
  112. #define PM2XXX_CH_WD_PRECH_PHASE_30MIN 0x4
  113. #define PM2XXX_CH_WD_PRECH_PHASE_60MIN 0x5
  114. #define PM2XXX_CH_WD_PRECH_PHASE_120MIN 0x6
  115. #define PM2XXX_CH_WD_PRECH_PHASE_240MIN 0x7
  116. /* control Reg 5 */
  117. #define PM2XXX_CH_WD_AUTO_TIMEOUT_NONE 0x0
  118. #define PM2XXX_CH_WD_AUTO_TIMEOUT_20MIN 0x1
  119. /* control Reg 6 */
  120. #define PM2XXX_DIR_CH_CC_CURRENT_MASK 0x0F
  121. #define PM2XXX_DIR_CH_CC_CURRENT_200MA 0x0
  122. #define PM2XXX_DIR_CH_CC_CURRENT_400MA 0x2
  123. #define PM2XXX_DIR_CH_CC_CURRENT_600MA 0x3
  124. #define PM2XXX_DIR_CH_CC_CURRENT_800MA 0x4
  125. #define PM2XXX_DIR_CH_CC_CURRENT_1000MA 0x5
  126. #define PM2XXX_DIR_CH_CC_CURRENT_1200MA 0x6
  127. #define PM2XXX_DIR_CH_CC_CURRENT_1400MA 0x7
  128. #define PM2XXX_DIR_CH_CC_CURRENT_1600MA 0x8
  129. #define PM2XXX_DIR_CH_CC_CURRENT_1800MA 0x9
  130. #define PM2XXX_DIR_CH_CC_CURRENT_2000MA 0xA
  131. #define PM2XXX_DIR_CH_CC_CURRENT_2200MA 0xB
  132. #define PM2XXX_DIR_CH_CC_CURRENT_2400MA 0xC
  133. #define PM2XXX_DIR_CH_CC_CURRENT_2600MA 0xD
  134. #define PM2XXX_DIR_CH_CC_CURRENT_2800MA 0xE
  135. #define PM2XXX_DIR_CH_CC_CURRENT_3000MA 0xF
  136. #define PM2XXX_CH_PRECH_CURRENT_MASK 0x30
  137. #define PM2XXX_CH_PRECH_CURRENT_25MA (0x0<<4)
  138. #define PM2XXX_CH_PRECH_CURRENT_50MA (0x1<<4)
  139. #define PM2XXX_CH_PRECH_CURRENT_75MA (0x2<<4)
  140. #define PM2XXX_CH_PRECH_CURRENT_100MA (0x3<<4)
  141. #define PM2XXX_CH_EOC_CURRENT_MASK 0xC0
  142. #define PM2XXX_CH_EOC_CURRENT_100MA (0x0<<6)
  143. #define PM2XXX_CH_EOC_CURRENT_150MA (0x1<<6)
  144. #define PM2XXX_CH_EOC_CURRENT_300MA (0x2<<6)
  145. #define PM2XXX_CH_EOC_CURRENT_400MA (0x3<<6)
  146. /* control Reg 7 */
  147. #define PM2XXX_CH_PRECH_VOL_2_5 0x0
  148. #define PM2XXX_CH_PRECH_VOL_2_7 0x1
  149. #define PM2XXX_CH_PRECH_VOL_2_9 0x2
  150. #define PM2XXX_CH_PRECH_VOL_3_1 0x3
  151. #define PM2XXX_CH_VRESUME_VOL_3_2 (0x0<<2)
  152. #define PM2XXX_CH_VRESUME_VOL_3_4 (0x1<<2)
  153. #define PM2XXX_CH_VRESUME_VOL_3_6 (0x2<<2)
  154. #define PM2XXX_CH_VRESUME_VOL_3_8 (0x3<<2)
  155. /* control Reg 8 */
  156. #define PM2XXX_CH_VOLT_MASK 0x3F
  157. #define PM2XXX_CH_VOLT_3_5 0x0
  158. #define PM2XXX_CH_VOLT_3_5225 0x1
  159. #define PM2XXX_CH_VOLT_3_6 0x4
  160. #define PM2XXX_CH_VOLT_3_7 0x8
  161. #define PM2XXX_CH_VOLT_4_0 0x14
  162. #define PM2XXX_CH_VOLT_4_175 0x1B
  163. #define PM2XXX_CH_VOLT_4_2 0x1C
  164. #define PM2XXX_CH_VOLT_4_275 0x1F
  165. #define PM2XXX_CH_VOLT_4_3 0x20
  166. /*NTC control register 1*/
  167. #define PM2XXX_BTEMP_HIGH_TH_45 0x0
  168. #define PM2XXX_BTEMP_HIGH_TH_50 0x1
  169. #define PM2XXX_BTEMP_HIGH_TH_55 0x2
  170. #define PM2XXX_BTEMP_HIGH_TH_60 0x3
  171. #define PM2XXX_BTEMP_HIGH_TH_65 0x4
  172. #define PM2XXX_BTEMP_LOW_TH_N5 (0x0<<3)
  173. #define PM2XXX_BTEMP_LOW_TH_0 (0x1<<3)
  174. #define PM2XXX_BTEMP_LOW_TH_5 (0x2<<3)
  175. #define PM2XXX_BTEMP_LOW_TH_10 (0x3<<3)
  176. /*NTC control register 2*/
  177. #define PM2XXX_NTC_BETA_COEFF_3477 0x0
  178. #define PM2XXX_NTC_BETA_COEFF_3964 0x1
  179. #define PM2XXX_NTC_RES_10K (0x0<<2)
  180. #define PM2XXX_NTC_RES_47K (0x1<<2)
  181. #define PM2XXX_NTC_RES_100K (0x2<<2)
  182. #define PM2XXX_NTC_RES_NO_NTC (0x3<<2)
  183. /* control Reg 9 */
  184. #define PM2XXX_CH_CC_MODEDROP_EN 1
  185. #define PM2XXX_CH_CC_MODEDROP_DIS 0
  186. #define PM2XXX_CH_CC_REDUCED_CURRENT_100MA (0x0<<1)
  187. #define PM2XXX_CH_CC_REDUCED_CURRENT_200MA (0x1<<1)
  188. #define PM2XXX_CH_CC_REDUCED_CURRENT_400MA (0x2<<1)
  189. #define PM2XXX_CH_CC_REDUCED_CURRENT_IDENT (0x3<<1)
  190. #define PM2XXX_CHARCHING_INFO_DIS (0<<3)
  191. #define PM2XXX_CHARCHING_INFO_EN (1<<3)
  192. #define PM2XXX_CH_150MV_DROP_300MV (0<<4)
  193. #define PM2XXX_CH_150MV_DROP_150MV (1<<4)
  194. /* charger status register */
  195. #define PM2XXX_CHG_STATUS_OFF 0x0
  196. #define PM2XXX_CHG_STATUS_ON 0x1
  197. #define PM2XXX_CHG_STATUS_FULL 0x2
  198. #define PM2XXX_CHG_STATUS_ERR 0x3
  199. #define PM2XXX_CHG_STATUS_WAIT 0x4
  200. #define PM2XXX_CHG_STATUS_NOBAT 0x5
  201. /* Input charger voltage VPWR2 */
  202. #define PM2XXX_VPWR2_OVV_6_0 0x0
  203. #define PM2XXX_VPWR2_OVV_6_3 0x1
  204. #define PM2XXX_VPWR2_OVV_10 0x2
  205. #define PM2XXX_VPWR2_OVV_NONE 0x3
  206. /* Input charger drop VPWR2 */
  207. #define PM2XXX_VPWR2_HW_OPT_EN (0x1<<4)
  208. #define PM2XXX_VPWR2_HW_OPT_DIS (0x0<<4)
  209. #define PM2XXX_VPWR2_VALID_EN (0x1<<3)
  210. #define PM2XXX_VPWR2_VALID_DIS (0x0<<3)
  211. #define PM2XXX_VPWR2_DROP_EN (0x1<<2)
  212. #define PM2XXX_VPWR2_DROP_DIS (0x0<<2)
  213. /* Input charger voltage VPWR1 */
  214. #define PM2XXX_VPWR1_OVV_6_0 0x0
  215. #define PM2XXX_VPWR1_OVV_6_3 0x1
  216. #define PM2XXX_VPWR1_OVV_10 0x2
  217. #define PM2XXX_VPWR1_OVV_NONE 0x3
  218. /* Input charger drop VPWR1 */
  219. #define PM2XXX_VPWR1_HW_OPT_EN (0x1<<4)
  220. #define PM2XXX_VPWR1_HW_OPT_DIS (0x0<<4)
  221. #define PM2XXX_VPWR1_VALID_EN (0x1<<3)
  222. #define PM2XXX_VPWR1_VALID_DIS (0x0<<3)
  223. #define PM2XXX_VPWR1_DROP_EN (0x1<<2)
  224. #define PM2XXX_VPWR1_DROP_DIS (0x0<<2)
  225. /* Battery low level comparator control register */
  226. #define PM2XXX_VBAT_LOW_MONITORING_DIS 0x0
  227. #define PM2XXX_VBAT_LOW_MONITORING_ENA 0x1
  228. /* Battery low level value control register */
  229. #define PM2XXX_VBAT_LOW_LEVEL_2_3 0x0
  230. #define PM2XXX_VBAT_LOW_LEVEL_2_4 0x1
  231. #define PM2XXX_VBAT_LOW_LEVEL_2_5 0x2
  232. #define PM2XXX_VBAT_LOW_LEVEL_2_6 0x3
  233. #define PM2XXX_VBAT_LOW_LEVEL_2_7 0x4
  234. #define PM2XXX_VBAT_LOW_LEVEL_2_8 0x5
  235. #define PM2XXX_VBAT_LOW_LEVEL_2_9 0x6
  236. #define PM2XXX_VBAT_LOW_LEVEL_3_0 0x7
  237. #define PM2XXX_VBAT_LOW_LEVEL_3_1 0x8
  238. #define PM2XXX_VBAT_LOW_LEVEL_3_2 0x9
  239. #define PM2XXX_VBAT_LOW_LEVEL_3_3 0xA
  240. #define PM2XXX_VBAT_LOW_LEVEL_3_4 0xB
  241. #define PM2XXX_VBAT_LOW_LEVEL_3_5 0xC
  242. #define PM2XXX_VBAT_LOW_LEVEL_3_6 0xD
  243. #define PM2XXX_VBAT_LOW_LEVEL_3_7 0xE
  244. #define PM2XXX_VBAT_LOW_LEVEL_3_8 0xF
  245. #define PM2XXX_VBAT_LOW_LEVEL_3_9 0x10
  246. #define PM2XXX_VBAT_LOW_LEVEL_4_0 0x11
  247. #define PM2XXX_VBAT_LOW_LEVEL_4_1 0x12
  248. #define PM2XXX_VBAT_LOW_LEVEL_4_2 0x13
  249. /* SW CTRL */
  250. #define PM2XXX_SWCTRL_HW 0x0
  251. #define PM2XXX_SWCTRL_SW 0x1
  252. /* LED Driver Control */
  253. #define PM2XXX_LED_CURRENT_MASK 0x0C
  254. #define PM2XXX_LED_CURRENT_2_5MA (0X0<<2)
  255. #define PM2XXX_LED_CURRENT_1MA (0X1<<2)
  256. #define PM2XXX_LED_CURRENT_5MA (0X2<<2)
  257. #define PM2XXX_LED_CURRENT_10MA (0X3<<2)
  258. #define PM2XXX_LED_SELECT_MASK 0x02
  259. #define PM2XXX_LED_SELECT_EN (0X0<<1)
  260. #define PM2XXX_LED_SELECT_DIS (0X1<<1)
  261. #define PM2XXX_ANTI_OVERSHOOT_MASK 0x01
  262. #define PM2XXX_ANTI_OVERSHOOT_DIS 0X0
  263. #define PM2XXX_ANTI_OVERSHOOT_EN 0X1
  264. enum pm2xxx_reg_int1 {
  265. PM2XXX_INT1_ITVBATDISCONNECT = 0x02,
  266. PM2XXX_INT1_ITVBATLOWR = 0x04,
  267. PM2XXX_INT1_ITVBATLOWF = 0x08,
  268. };
  269. enum pm2xxx_mask_reg_int1 {
  270. PM2XXX_INT1_M_ITVBATDISCONNECT = 0x02,
  271. PM2XXX_INT1_M_ITVBATLOWR = 0x04,
  272. PM2XXX_INT1_M_ITVBATLOWF = 0x08,
  273. };
  274. enum pm2xxx_source_reg_int1 {
  275. PM2XXX_INT1_S_ITVBATDISCONNECT = 0x02,
  276. PM2XXX_INT1_S_ITVBATLOWR = 0x04,
  277. PM2XXX_INT1_S_ITVBATLOWF = 0x08,
  278. };
  279. enum pm2xxx_reg_int2 {
  280. PM2XXX_INT2_ITVPWR2PLUG = 0x01,
  281. PM2XXX_INT2_ITVPWR2UNPLUG = 0x02,
  282. PM2XXX_INT2_ITVPWR1PLUG = 0x04,
  283. PM2XXX_INT2_ITVPWR1UNPLUG = 0x08,
  284. };
  285. enum pm2xxx_mask_reg_int2 {
  286. PM2XXX_INT2_M_ITVPWR2PLUG = 0x01,
  287. PM2XXX_INT2_M_ITVPWR2UNPLUG = 0x02,
  288. PM2XXX_INT2_M_ITVPWR1PLUG = 0x04,
  289. PM2XXX_INT2_M_ITVPWR1UNPLUG = 0x08,
  290. };
  291. enum pm2xxx_source_reg_int2 {
  292. PM2XXX_INT2_S_ITVPWR2PLUG = 0x03,
  293. PM2XXX_INT2_S_ITVPWR1PLUG = 0x0c,
  294. };
  295. enum pm2xxx_reg_int3 {
  296. PM2XXX_INT3_ITCHPRECHARGEWD = 0x01,
  297. PM2XXX_INT3_ITCHCCWD = 0x02,
  298. PM2XXX_INT3_ITCHCVWD = 0x04,
  299. PM2XXX_INT3_ITAUTOTIMEOUTWD = 0x08,
  300. };
  301. enum pm2xxx_mask_reg_int3 {
  302. PM2XXX_INT3_M_ITCHPRECHARGEWD = 0x01,
  303. PM2XXX_INT3_M_ITCHCCWD = 0x02,
  304. PM2XXX_INT3_M_ITCHCVWD = 0x04,
  305. PM2XXX_INT3_M_ITAUTOTIMEOUTWD = 0x08,
  306. };
  307. enum pm2xxx_source_reg_int3 {
  308. PM2XXX_INT3_S_ITCHPRECHARGEWD = 0x01,
  309. PM2XXX_INT3_S_ITCHCCWD = 0x02,
  310. PM2XXX_INT3_S_ITCHCVWD = 0x04,
  311. PM2XXX_INT3_S_ITAUTOTIMEOUTWD = 0x08,
  312. };
  313. enum pm2xxx_reg_int4 {
  314. PM2XXX_INT4_ITBATTEMPCOLD = 0x01,
  315. PM2XXX_INT4_ITBATTEMPHOT = 0x02,
  316. PM2XXX_INT4_ITVPWR2OVV = 0x04,
  317. PM2XXX_INT4_ITVPWR1OVV = 0x08,
  318. PM2XXX_INT4_ITCHARGINGON = 0x10,
  319. PM2XXX_INT4_ITVRESUME = 0x20,
  320. PM2XXX_INT4_ITBATTFULL = 0x40,
  321. PM2XXX_INT4_ITCVPHASE = 0x80,
  322. };
  323. enum pm2xxx_mask_reg_int4 {
  324. PM2XXX_INT4_M_ITBATTEMPCOLD = 0x01,
  325. PM2XXX_INT4_M_ITBATTEMPHOT = 0x02,
  326. PM2XXX_INT4_M_ITVPWR2OVV = 0x04,
  327. PM2XXX_INT4_M_ITVPWR1OVV = 0x08,
  328. PM2XXX_INT4_M_ITCHARGINGON = 0x10,
  329. PM2XXX_INT4_M_ITVRESUME = 0x20,
  330. PM2XXX_INT4_M_ITBATTFULL = 0x40,
  331. PM2XXX_INT4_M_ITCVPHASE = 0x80,
  332. };
  333. enum pm2xxx_source_reg_int4 {
  334. PM2XXX_INT4_S_ITBATTEMPCOLD = 0x01,
  335. PM2XXX_INT4_S_ITBATTEMPHOT = 0x02,
  336. PM2XXX_INT4_S_ITVPWR2OVV = 0x04,
  337. PM2XXX_INT4_S_ITVPWR1OVV = 0x08,
  338. PM2XXX_INT4_S_ITCHARGINGON = 0x10,
  339. PM2XXX_INT4_S_ITVRESUME = 0x20,
  340. PM2XXX_INT4_S_ITBATTFULL = 0x40,
  341. PM2XXX_INT4_S_ITCVPHASE = 0x80,
  342. };
  343. enum pm2xxx_reg_int5 {
  344. PM2XXX_INT5_ITTHERMALSHUTDOWNRISE = 0x01,
  345. PM2XXX_INT5_ITTHERMALSHUTDOWNFALL = 0x02,
  346. PM2XXX_INT5_ITTHERMALWARNINGRISE = 0x04,
  347. PM2XXX_INT5_ITTHERMALWARNINGFALL = 0x08,
  348. PM2XXX_INT5_ITVSYSTEMOVV = 0x10,
  349. };
  350. enum pm2xxx_mask_reg_int5 {
  351. PM2XXX_INT5_M_ITTHERMALSHUTDOWNRISE = 0x01,
  352. PM2XXX_INT5_M_ITTHERMALSHUTDOWNFALL = 0x02,
  353. PM2XXX_INT5_M_ITTHERMALWARNINGRISE = 0x04,
  354. PM2XXX_INT5_M_ITTHERMALWARNINGFALL = 0x08,
  355. PM2XXX_INT5_M_ITVSYSTEMOVV = 0x10,
  356. };
  357. enum pm2xxx_source_reg_int5 {
  358. PM2XXX_INT5_S_ITTHERMALSHUTDOWNRISE = 0x01,
  359. PM2XXX_INT5_S_ITTHERMALSHUTDOWNFALL = 0x02,
  360. PM2XXX_INT5_S_ITTHERMALWARNINGRISE = 0x04,
  361. PM2XXX_INT5_S_ITTHERMALWARNINGFALL = 0x08,
  362. PM2XXX_INT5_S_ITVSYSTEMOVV = 0x10,
  363. };
  364. enum pm2xxx_reg_int6 {
  365. PM2XXX_INT6_ITVPWR2DROP = 0x01,
  366. PM2XXX_INT6_ITVPWR1DROP = 0x02,
  367. PM2XXX_INT6_ITVPWR2VALIDRISE = 0x04,
  368. PM2XXX_INT6_ITVPWR2VALIDFALL = 0x08,
  369. PM2XXX_INT6_ITVPWR1VALIDRISE = 0x10,
  370. PM2XXX_INT6_ITVPWR1VALIDFALL = 0x20,
  371. };
  372. enum pm2xxx_mask_reg_int6 {
  373. PM2XXX_INT6_M_ITVPWR2DROP = 0x01,
  374. PM2XXX_INT6_M_ITVPWR1DROP = 0x02,
  375. PM2XXX_INT6_M_ITVPWR2VALIDRISE = 0x04,
  376. PM2XXX_INT6_M_ITVPWR2VALIDFALL = 0x08,
  377. PM2XXX_INT6_M_ITVPWR1VALIDRISE = 0x10,
  378. PM2XXX_INT6_M_ITVPWR1VALIDFALL = 0x20,
  379. };
  380. enum pm2xxx_source_reg_int6 {
  381. PM2XXX_INT6_S_ITVPWR2DROP = 0x01,
  382. PM2XXX_INT6_S_ITVPWR1DROP = 0x02,
  383. PM2XXX_INT6_S_ITVPWR2VALIDRISE = 0x04,
  384. PM2XXX_INT6_S_ITVPWR2VALIDFALL = 0x08,
  385. PM2XXX_INT6_S_ITVPWR1VALIDRISE = 0x10,
  386. PM2XXX_INT6_S_ITVPWR1VALIDFALL = 0x20,
  387. };
  388. struct pm2xxx_charger_info {
  389. int charger_connected;
  390. int charger_online;
  391. int cv_active;
  392. bool wd_expired;
  393. };
  394. struct pm2xxx_charger_event_flags {
  395. bool mainextchnotok;
  396. bool main_thermal_prot;
  397. bool ovv;
  398. bool chgwdexp;
  399. };
  400. struct pm2xxx_interrupts {
  401. u8 reg[PM2XXX_NUM_INT_REG];
  402. int (*handler[PM2XXX_NUM_INT_REG])(void *, int);
  403. };
  404. struct pm2xxx_config {
  405. struct i2c_client *pm2xxx_i2c;
  406. struct i2c_device_id *pm2xxx_id;
  407. };
  408. struct pm2xxx_irq {
  409. char *name;
  410. irqreturn_t (*isr)(int irq, void *data);
  411. };
  412. struct pm2xxx_charger {
  413. struct device *dev;
  414. u8 chip_id;
  415. bool vddadc_en_ac;
  416. struct pm2xxx_config config;
  417. bool ac_conn;
  418. unsigned int gpio_irq;
  419. int vbat;
  420. int old_vbat;
  421. int failure_case;
  422. int failure_input_ovv;
  423. unsigned int lpn_pin;
  424. struct pm2xxx_interrupts *pm2_int;
  425. struct ab8500_gpadc *gpadc;
  426. struct regulator *regu;
  427. struct pm2xxx_bm_data *bat;
  428. struct mutex lock;
  429. struct ab8500 *parent;
  430. struct pm2xxx_charger_info ac;
  431. struct pm2xxx_charger_platform_data *pdata;
  432. struct workqueue_struct *charger_wq;
  433. struct delayed_work check_vbat_work;
  434. struct work_struct ac_work;
  435. struct work_struct check_main_thermal_prot_work;
  436. struct ux500_charger ac_chg;
  437. struct pm2xxx_charger_event_flags flags;
  438. };
  439. #endif /* PM2301_CHARGER_H */