pinctrl-tegra30.c 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764
  1. /*
  2. * Pinctrl data for the NVIDIA Tegra30 pinmux
  3. *
  4. * Copyright (c) 2011-2012, NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pinctrl/pinctrl.h>
  19. #include <linux/pinctrl/pinmux.h>
  20. #include "pinctrl-tegra.h"
  21. /*
  22. * Most pins affected by the pinmux can also be GPIOs. Define these first.
  23. * These must match how the GPIO driver names/numbers its pins.
  24. */
  25. #define _GPIO(offset) (offset)
  26. #define TEGRA_PIN_CLK_32K_OUT_PA0 _GPIO(0)
  27. #define TEGRA_PIN_UART3_CTS_N_PA1 _GPIO(1)
  28. #define TEGRA_PIN_DAP2_FS_PA2 _GPIO(2)
  29. #define TEGRA_PIN_DAP2_SCLK_PA3 _GPIO(3)
  30. #define TEGRA_PIN_DAP2_DIN_PA4 _GPIO(4)
  31. #define TEGRA_PIN_DAP2_DOUT_PA5 _GPIO(5)
  32. #define TEGRA_PIN_SDMMC3_CLK_PA6 _GPIO(6)
  33. #define TEGRA_PIN_SDMMC3_CMD_PA7 _GPIO(7)
  34. #define TEGRA_PIN_GMI_A17_PB0 _GPIO(8)
  35. #define TEGRA_PIN_GMI_A18_PB1 _GPIO(9)
  36. #define TEGRA_PIN_LCD_PWR0_PB2 _GPIO(10)
  37. #define TEGRA_PIN_LCD_PCLK_PB3 _GPIO(11)
  38. #define TEGRA_PIN_SDMMC3_DAT3_PB4 _GPIO(12)
  39. #define TEGRA_PIN_SDMMC3_DAT2_PB5 _GPIO(13)
  40. #define TEGRA_PIN_SDMMC3_DAT1_PB6 _GPIO(14)
  41. #define TEGRA_PIN_SDMMC3_DAT0_PB7 _GPIO(15)
  42. #define TEGRA_PIN_UART3_RTS_N_PC0 _GPIO(16)
  43. #define TEGRA_PIN_LCD_PWR1_PC1 _GPIO(17)
  44. #define TEGRA_PIN_UART2_TXD_PC2 _GPIO(18)
  45. #define TEGRA_PIN_UART2_RXD_PC3 _GPIO(19)
  46. #define TEGRA_PIN_GEN1_I2C_SCL_PC4 _GPIO(20)
  47. #define TEGRA_PIN_GEN1_I2C_SDA_PC5 _GPIO(21)
  48. #define TEGRA_PIN_LCD_PWR2_PC6 _GPIO(22)
  49. #define TEGRA_PIN_GMI_WP_N_PC7 _GPIO(23)
  50. #define TEGRA_PIN_SDMMC3_DAT5_PD0 _GPIO(24)
  51. #define TEGRA_PIN_SDMMC3_DAT4_PD1 _GPIO(25)
  52. #define TEGRA_PIN_LCD_DC1_PD2 _GPIO(26)
  53. #define TEGRA_PIN_SDMMC3_DAT6_PD3 _GPIO(27)
  54. #define TEGRA_PIN_SDMMC3_DAT7_PD4 _GPIO(28)
  55. #define TEGRA_PIN_VI_D1_PD5 _GPIO(29)
  56. #define TEGRA_PIN_VI_VSYNC_PD6 _GPIO(30)
  57. #define TEGRA_PIN_VI_HSYNC_PD7 _GPIO(31)
  58. #define TEGRA_PIN_LCD_D0_PE0 _GPIO(32)
  59. #define TEGRA_PIN_LCD_D1_PE1 _GPIO(33)
  60. #define TEGRA_PIN_LCD_D2_PE2 _GPIO(34)
  61. #define TEGRA_PIN_LCD_D3_PE3 _GPIO(35)
  62. #define TEGRA_PIN_LCD_D4_PE4 _GPIO(36)
  63. #define TEGRA_PIN_LCD_D5_PE5 _GPIO(37)
  64. #define TEGRA_PIN_LCD_D6_PE6 _GPIO(38)
  65. #define TEGRA_PIN_LCD_D7_PE7 _GPIO(39)
  66. #define TEGRA_PIN_LCD_D8_PF0 _GPIO(40)
  67. #define TEGRA_PIN_LCD_D9_PF1 _GPIO(41)
  68. #define TEGRA_PIN_LCD_D10_PF2 _GPIO(42)
  69. #define TEGRA_PIN_LCD_D11_PF3 _GPIO(43)
  70. #define TEGRA_PIN_LCD_D12_PF4 _GPIO(44)
  71. #define TEGRA_PIN_LCD_D13_PF5 _GPIO(45)
  72. #define TEGRA_PIN_LCD_D14_PF6 _GPIO(46)
  73. #define TEGRA_PIN_LCD_D15_PF7 _GPIO(47)
  74. #define TEGRA_PIN_GMI_AD0_PG0 _GPIO(48)
  75. #define TEGRA_PIN_GMI_AD1_PG1 _GPIO(49)
  76. #define TEGRA_PIN_GMI_AD2_PG2 _GPIO(50)
  77. #define TEGRA_PIN_GMI_AD3_PG3 _GPIO(51)
  78. #define TEGRA_PIN_GMI_AD4_PG4 _GPIO(52)
  79. #define TEGRA_PIN_GMI_AD5_PG5 _GPIO(53)
  80. #define TEGRA_PIN_GMI_AD6_PG6 _GPIO(54)
  81. #define TEGRA_PIN_GMI_AD7_PG7 _GPIO(55)
  82. #define TEGRA_PIN_GMI_AD8_PH0 _GPIO(56)
  83. #define TEGRA_PIN_GMI_AD9_PH1 _GPIO(57)
  84. #define TEGRA_PIN_GMI_AD10_PH2 _GPIO(58)
  85. #define TEGRA_PIN_GMI_AD11_PH3 _GPIO(59)
  86. #define TEGRA_PIN_GMI_AD12_PH4 _GPIO(60)
  87. #define TEGRA_PIN_GMI_AD13_PH5 _GPIO(61)
  88. #define TEGRA_PIN_GMI_AD14_PH6 _GPIO(62)
  89. #define TEGRA_PIN_GMI_AD15_PH7 _GPIO(63)
  90. #define TEGRA_PIN_GMI_WR_N_PI0 _GPIO(64)
  91. #define TEGRA_PIN_GMI_OE_N_PI1 _GPIO(65)
  92. #define TEGRA_PIN_GMI_DQS_PI2 _GPIO(66)
  93. #define TEGRA_PIN_GMI_CS6_N_PI3 _GPIO(67)
  94. #define TEGRA_PIN_GMI_RST_N_PI4 _GPIO(68)
  95. #define TEGRA_PIN_GMI_IORDY_PI5 _GPIO(69)
  96. #define TEGRA_PIN_GMI_CS7_N_PI6 _GPIO(70)
  97. #define TEGRA_PIN_GMI_WAIT_PI7 _GPIO(71)
  98. #define TEGRA_PIN_GMI_CS0_N_PJ0 _GPIO(72)
  99. #define TEGRA_PIN_LCD_DE_PJ1 _GPIO(73)
  100. #define TEGRA_PIN_GMI_CS1_N_PJ2 _GPIO(74)
  101. #define TEGRA_PIN_LCD_HSYNC_PJ3 _GPIO(75)
  102. #define TEGRA_PIN_LCD_VSYNC_PJ4 _GPIO(76)
  103. #define TEGRA_PIN_UART2_CTS_N_PJ5 _GPIO(77)
  104. #define TEGRA_PIN_UART2_RTS_N_PJ6 _GPIO(78)
  105. #define TEGRA_PIN_GMI_A16_PJ7 _GPIO(79)
  106. #define TEGRA_PIN_GMI_ADV_N_PK0 _GPIO(80)
  107. #define TEGRA_PIN_GMI_CLK_PK1 _GPIO(81)
  108. #define TEGRA_PIN_GMI_CS4_N_PK2 _GPIO(82)
  109. #define TEGRA_PIN_GMI_CS2_N_PK3 _GPIO(83)
  110. #define TEGRA_PIN_GMI_CS3_N_PK4 _GPIO(84)
  111. #define TEGRA_PIN_SPDIF_OUT_PK5 _GPIO(85)
  112. #define TEGRA_PIN_SPDIF_IN_PK6 _GPIO(86)
  113. #define TEGRA_PIN_GMI_A19_PK7 _GPIO(87)
  114. #define TEGRA_PIN_VI_D2_PL0 _GPIO(88)
  115. #define TEGRA_PIN_VI_D3_PL1 _GPIO(89)
  116. #define TEGRA_PIN_VI_D4_PL2 _GPIO(90)
  117. #define TEGRA_PIN_VI_D5_PL3 _GPIO(91)
  118. #define TEGRA_PIN_VI_D6_PL4 _GPIO(92)
  119. #define TEGRA_PIN_VI_D7_PL5 _GPIO(93)
  120. #define TEGRA_PIN_VI_D8_PL6 _GPIO(94)
  121. #define TEGRA_PIN_VI_D9_PL7 _GPIO(95)
  122. #define TEGRA_PIN_LCD_D16_PM0 _GPIO(96)
  123. #define TEGRA_PIN_LCD_D17_PM1 _GPIO(97)
  124. #define TEGRA_PIN_LCD_D18_PM2 _GPIO(98)
  125. #define TEGRA_PIN_LCD_D19_PM3 _GPIO(99)
  126. #define TEGRA_PIN_LCD_D20_PM4 _GPIO(100)
  127. #define TEGRA_PIN_LCD_D21_PM5 _GPIO(101)
  128. #define TEGRA_PIN_LCD_D22_PM6 _GPIO(102)
  129. #define TEGRA_PIN_LCD_D23_PM7 _GPIO(103)
  130. #define TEGRA_PIN_DAP1_FS_PN0 _GPIO(104)
  131. #define TEGRA_PIN_DAP1_DIN_PN1 _GPIO(105)
  132. #define TEGRA_PIN_DAP1_DOUT_PN2 _GPIO(106)
  133. #define TEGRA_PIN_DAP1_SCLK_PN3 _GPIO(107)
  134. #define TEGRA_PIN_LCD_CS0_N_PN4 _GPIO(108)
  135. #define TEGRA_PIN_LCD_SDOUT_PN5 _GPIO(109)
  136. #define TEGRA_PIN_LCD_DC0_PN6 _GPIO(110)
  137. #define TEGRA_PIN_HDMI_INT_PN7 _GPIO(111)
  138. #define TEGRA_PIN_ULPI_DATA7_PO0 _GPIO(112)
  139. #define TEGRA_PIN_ULPI_DATA0_PO1 _GPIO(113)
  140. #define TEGRA_PIN_ULPI_DATA1_PO2 _GPIO(114)
  141. #define TEGRA_PIN_ULPI_DATA2_PO3 _GPIO(115)
  142. #define TEGRA_PIN_ULPI_DATA3_PO4 _GPIO(116)
  143. #define TEGRA_PIN_ULPI_DATA4_PO5 _GPIO(117)
  144. #define TEGRA_PIN_ULPI_DATA5_PO6 _GPIO(118)
  145. #define TEGRA_PIN_ULPI_DATA6_PO7 _GPIO(119)
  146. #define TEGRA_PIN_DAP3_FS_PP0 _GPIO(120)
  147. #define TEGRA_PIN_DAP3_DIN_PP1 _GPIO(121)
  148. #define TEGRA_PIN_DAP3_DOUT_PP2 _GPIO(122)
  149. #define TEGRA_PIN_DAP3_SCLK_PP3 _GPIO(123)
  150. #define TEGRA_PIN_DAP4_FS_PP4 _GPIO(124)
  151. #define TEGRA_PIN_DAP4_DIN_PP5 _GPIO(125)
  152. #define TEGRA_PIN_DAP4_DOUT_PP6 _GPIO(126)
  153. #define TEGRA_PIN_DAP4_SCLK_PP7 _GPIO(127)
  154. #define TEGRA_PIN_KB_COL0_PQ0 _GPIO(128)
  155. #define TEGRA_PIN_KB_COL1_PQ1 _GPIO(129)
  156. #define TEGRA_PIN_KB_COL2_PQ2 _GPIO(130)
  157. #define TEGRA_PIN_KB_COL3_PQ3 _GPIO(131)
  158. #define TEGRA_PIN_KB_COL4_PQ4 _GPIO(132)
  159. #define TEGRA_PIN_KB_COL5_PQ5 _GPIO(133)
  160. #define TEGRA_PIN_KB_COL6_PQ6 _GPIO(134)
  161. #define TEGRA_PIN_KB_COL7_PQ7 _GPIO(135)
  162. #define TEGRA_PIN_KB_ROW0_PR0 _GPIO(136)
  163. #define TEGRA_PIN_KB_ROW1_PR1 _GPIO(137)
  164. #define TEGRA_PIN_KB_ROW2_PR2 _GPIO(138)
  165. #define TEGRA_PIN_KB_ROW3_PR3 _GPIO(139)
  166. #define TEGRA_PIN_KB_ROW4_PR4 _GPIO(140)
  167. #define TEGRA_PIN_KB_ROW5_PR5 _GPIO(141)
  168. #define TEGRA_PIN_KB_ROW6_PR6 _GPIO(142)
  169. #define TEGRA_PIN_KB_ROW7_PR7 _GPIO(143)
  170. #define TEGRA_PIN_KB_ROW8_PS0 _GPIO(144)
  171. #define TEGRA_PIN_KB_ROW9_PS1 _GPIO(145)
  172. #define TEGRA_PIN_KB_ROW10_PS2 _GPIO(146)
  173. #define TEGRA_PIN_KB_ROW11_PS3 _GPIO(147)
  174. #define TEGRA_PIN_KB_ROW12_PS4 _GPIO(148)
  175. #define TEGRA_PIN_KB_ROW13_PS5 _GPIO(149)
  176. #define TEGRA_PIN_KB_ROW14_PS6 _GPIO(150)
  177. #define TEGRA_PIN_KB_ROW15_PS7 _GPIO(151)
  178. #define TEGRA_PIN_VI_PCLK_PT0 _GPIO(152)
  179. #define TEGRA_PIN_VI_MCLK_PT1 _GPIO(153)
  180. #define TEGRA_PIN_VI_D10_PT2 _GPIO(154)
  181. #define TEGRA_PIN_VI_D11_PT3 _GPIO(155)
  182. #define TEGRA_PIN_VI_D0_PT4 _GPIO(156)
  183. #define TEGRA_PIN_GEN2_I2C_SCL_PT5 _GPIO(157)
  184. #define TEGRA_PIN_GEN2_I2C_SDA_PT6 _GPIO(158)
  185. #define TEGRA_PIN_SDMMC4_CMD_PT7 _GPIO(159)
  186. #define TEGRA_PIN_PU0 _GPIO(160)
  187. #define TEGRA_PIN_PU1 _GPIO(161)
  188. #define TEGRA_PIN_PU2 _GPIO(162)
  189. #define TEGRA_PIN_PU3 _GPIO(163)
  190. #define TEGRA_PIN_PU4 _GPIO(164)
  191. #define TEGRA_PIN_PU5 _GPIO(165)
  192. #define TEGRA_PIN_PU6 _GPIO(166)
  193. #define TEGRA_PIN_JTAG_RTCK_PU7 _GPIO(167)
  194. #define TEGRA_PIN_PV0 _GPIO(168)
  195. #define TEGRA_PIN_PV1 _GPIO(169)
  196. #define TEGRA_PIN_PV2 _GPIO(170)
  197. #define TEGRA_PIN_PV3 _GPIO(171)
  198. #define TEGRA_PIN_DDC_SCL_PV4 _GPIO(172)
  199. #define TEGRA_PIN_DDC_SDA_PV5 _GPIO(173)
  200. #define TEGRA_PIN_CRT_HSYNC_PV6 _GPIO(174)
  201. #define TEGRA_PIN_CRT_VSYNC_PV7 _GPIO(175)
  202. #define TEGRA_PIN_LCD_CS1_N_PW0 _GPIO(176)
  203. #define TEGRA_PIN_LCD_M1_PW1 _GPIO(177)
  204. #define TEGRA_PIN_SPI2_CS1_N_PW2 _GPIO(178)
  205. #define TEGRA_PIN_SPI2_CS2_N_PW3 _GPIO(179)
  206. #define TEGRA_PIN_CLK1_OUT_PW4 _GPIO(180)
  207. #define TEGRA_PIN_CLK2_OUT_PW5 _GPIO(181)
  208. #define TEGRA_PIN_UART3_TXD_PW6 _GPIO(182)
  209. #define TEGRA_PIN_UART3_RXD_PW7 _GPIO(183)
  210. #define TEGRA_PIN_SPI2_MOSI_PX0 _GPIO(184)
  211. #define TEGRA_PIN_SPI2_MISO_PX1 _GPIO(185)
  212. #define TEGRA_PIN_SPI2_SCK_PX2 _GPIO(186)
  213. #define TEGRA_PIN_SPI2_CS0_N_PX3 _GPIO(187)
  214. #define TEGRA_PIN_SPI1_MOSI_PX4 _GPIO(188)
  215. #define TEGRA_PIN_SPI1_SCK_PX5 _GPIO(189)
  216. #define TEGRA_PIN_SPI1_CS0_N_PX6 _GPIO(190)
  217. #define TEGRA_PIN_SPI1_MISO_PX7 _GPIO(191)
  218. #define TEGRA_PIN_ULPI_CLK_PY0 _GPIO(192)
  219. #define TEGRA_PIN_ULPI_DIR_PY1 _GPIO(193)
  220. #define TEGRA_PIN_ULPI_NXT_PY2 _GPIO(194)
  221. #define TEGRA_PIN_ULPI_STP_PY3 _GPIO(195)
  222. #define TEGRA_PIN_SDMMC1_DAT3_PY4 _GPIO(196)
  223. #define TEGRA_PIN_SDMMC1_DAT2_PY5 _GPIO(197)
  224. #define TEGRA_PIN_SDMMC1_DAT1_PY6 _GPIO(198)
  225. #define TEGRA_PIN_SDMMC1_DAT0_PY7 _GPIO(199)
  226. #define TEGRA_PIN_SDMMC1_CLK_PZ0 _GPIO(200)
  227. #define TEGRA_PIN_SDMMC1_CMD_PZ1 _GPIO(201)
  228. #define TEGRA_PIN_LCD_SDIN_PZ2 _GPIO(202)
  229. #define TEGRA_PIN_LCD_WR_N_PZ3 _GPIO(203)
  230. #define TEGRA_PIN_LCD_SCK_PZ4 _GPIO(204)
  231. #define TEGRA_PIN_SYS_CLK_REQ_PZ5 _GPIO(205)
  232. #define TEGRA_PIN_PWR_I2C_SCL_PZ6 _GPIO(206)
  233. #define TEGRA_PIN_PWR_I2C_SDA_PZ7 _GPIO(207)
  234. #define TEGRA_PIN_SDMMC4_DAT0_PAA0 _GPIO(208)
  235. #define TEGRA_PIN_SDMMC4_DAT1_PAA1 _GPIO(209)
  236. #define TEGRA_PIN_SDMMC4_DAT2_PAA2 _GPIO(210)
  237. #define TEGRA_PIN_SDMMC4_DAT3_PAA3 _GPIO(211)
  238. #define TEGRA_PIN_SDMMC4_DAT4_PAA4 _GPIO(212)
  239. #define TEGRA_PIN_SDMMC4_DAT5_PAA5 _GPIO(213)
  240. #define TEGRA_PIN_SDMMC4_DAT6_PAA6 _GPIO(214)
  241. #define TEGRA_PIN_SDMMC4_DAT7_PAA7 _GPIO(215)
  242. #define TEGRA_PIN_PBB0 _GPIO(216)
  243. #define TEGRA_PIN_CAM_I2C_SCL_PBB1 _GPIO(217)
  244. #define TEGRA_PIN_CAM_I2C_SDA_PBB2 _GPIO(218)
  245. #define TEGRA_PIN_PBB3 _GPIO(219)
  246. #define TEGRA_PIN_PBB4 _GPIO(220)
  247. #define TEGRA_PIN_PBB5 _GPIO(221)
  248. #define TEGRA_PIN_PBB6 _GPIO(222)
  249. #define TEGRA_PIN_PBB7 _GPIO(223)
  250. #define TEGRA_PIN_CAM_MCLK_PCC0 _GPIO(224)
  251. #define TEGRA_PIN_PCC1 _GPIO(225)
  252. #define TEGRA_PIN_PCC2 _GPIO(226)
  253. #define TEGRA_PIN_SDMMC4_RST_N_PCC3 _GPIO(227)
  254. #define TEGRA_PIN_SDMMC4_CLK_PCC4 _GPIO(228)
  255. #define TEGRA_PIN_CLK2_REQ_PCC5 _GPIO(229)
  256. #define TEGRA_PIN_PEX_L2_RST_N_PCC6 _GPIO(230)
  257. #define TEGRA_PIN_PEX_L2_CLKREQ_N_PCC7 _GPIO(231)
  258. #define TEGRA_PIN_PEX_L0_PRSNT_N_PDD0 _GPIO(232)
  259. #define TEGRA_PIN_PEX_L0_RST_N_PDD1 _GPIO(233)
  260. #define TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2 _GPIO(234)
  261. #define TEGRA_PIN_PEX_WAKE_N_PDD3 _GPIO(235)
  262. #define TEGRA_PIN_PEX_L1_PRSNT_N_PDD4 _GPIO(236)
  263. #define TEGRA_PIN_PEX_L1_RST_N_PDD5 _GPIO(237)
  264. #define TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6 _GPIO(238)
  265. #define TEGRA_PIN_PEX_L2_PRSNT_N_PDD7 _GPIO(239)
  266. #define TEGRA_PIN_CLK3_OUT_PEE0 _GPIO(240)
  267. #define TEGRA_PIN_CLK3_REQ_PEE1 _GPIO(241)
  268. #define TEGRA_PIN_CLK1_REQ_PEE2 _GPIO(242)
  269. #define TEGRA_PIN_HDMI_CEC_PEE3 _GPIO(243)
  270. #define TEGRA_PIN_PEE4 _GPIO(244)
  271. #define TEGRA_PIN_PEE5 _GPIO(245)
  272. #define TEGRA_PIN_PEE6 _GPIO(246)
  273. #define TEGRA_PIN_PEE7 _GPIO(247)
  274. /* All non-GPIO pins follow */
  275. #define NUM_GPIOS (TEGRA_PIN_PEE7 + 1)
  276. #define _PIN(offset) (NUM_GPIOS + (offset))
  277. /* Non-GPIO pins */
  278. #define TEGRA_PIN_CLK_32K_IN _PIN(0)
  279. #define TEGRA_PIN_CORE_PWR_REQ _PIN(1)
  280. #define TEGRA_PIN_CPU_PWR_REQ _PIN(2)
  281. #define TEGRA_PIN_JTAG_TCK _PIN(3)
  282. #define TEGRA_PIN_JTAG_TDI _PIN(4)
  283. #define TEGRA_PIN_JTAG_TDO _PIN(5)
  284. #define TEGRA_PIN_JTAG_TMS _PIN(6)
  285. #define TEGRA_PIN_JTAG_TRST_N _PIN(7)
  286. #define TEGRA_PIN_OWR _PIN(8)
  287. #define TEGRA_PIN_PWR_INT_N _PIN(9)
  288. #define TEGRA_PIN_SYS_RESET_N _PIN(10)
  289. #define TEGRA_PIN_TEST_MODE_EN _PIN(11)
  290. static const struct pinctrl_pin_desc tegra30_pins[] = {
  291. PINCTRL_PIN(TEGRA_PIN_CLK_32K_OUT_PA0, "CLK_32K_OUT PA0"),
  292. PINCTRL_PIN(TEGRA_PIN_UART3_CTS_N_PA1, "UART3_CTS_N PA1"),
  293. PINCTRL_PIN(TEGRA_PIN_DAP2_FS_PA2, "DAP2_FS PA2"),
  294. PINCTRL_PIN(TEGRA_PIN_DAP2_SCLK_PA3, "DAP2_SCLK PA3"),
  295. PINCTRL_PIN(TEGRA_PIN_DAP2_DIN_PA4, "DAP2_DIN PA4"),
  296. PINCTRL_PIN(TEGRA_PIN_DAP2_DOUT_PA5, "DAP2_DOUT PA5"),
  297. PINCTRL_PIN(TEGRA_PIN_SDMMC3_CLK_PA6, "SDMMC3_CLK PA6"),
  298. PINCTRL_PIN(TEGRA_PIN_SDMMC3_CMD_PA7, "SDMMC3_CMD PA7"),
  299. PINCTRL_PIN(TEGRA_PIN_GMI_A17_PB0, "GMI_A17 PB0"),
  300. PINCTRL_PIN(TEGRA_PIN_GMI_A18_PB1, "GMI_A18 PB1"),
  301. PINCTRL_PIN(TEGRA_PIN_LCD_PWR0_PB2, "LCD_PWR0 PB2"),
  302. PINCTRL_PIN(TEGRA_PIN_LCD_PCLK_PB3, "LCD_PCLK PB3"),
  303. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT3_PB4, "SDMMC3_DAT3 PB4"),
  304. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT2_PB5, "SDMMC3_DAT2 PB5"),
  305. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT1_PB6, "SDMMC3_DAT1 PB6"),
  306. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT0_PB7, "SDMMC3_DAT0 PB7"),
  307. PINCTRL_PIN(TEGRA_PIN_UART3_RTS_N_PC0, "UART3_RTS_N PC0"),
  308. PINCTRL_PIN(TEGRA_PIN_LCD_PWR1_PC1, "LCD_PWR1 PC1"),
  309. PINCTRL_PIN(TEGRA_PIN_UART2_TXD_PC2, "UART2_TXD PC2"),
  310. PINCTRL_PIN(TEGRA_PIN_UART2_RXD_PC3, "UART2_RXD PC3"),
  311. PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SCL_PC4, "GEN1_I2C_SCL PC4"),
  312. PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SDA_PC5, "GEN1_I2C_SDA PC5"),
  313. PINCTRL_PIN(TEGRA_PIN_LCD_PWR2_PC6, "LCD_PWR2 PC6"),
  314. PINCTRL_PIN(TEGRA_PIN_GMI_WP_N_PC7, "GMI_WP_N PC7"),
  315. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT5_PD0, "SDMMC3_DAT5 PD0"),
  316. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT4_PD1, "SDMMC3_DAT4 PD1"),
  317. PINCTRL_PIN(TEGRA_PIN_LCD_DC1_PD2, "LCD_DC1 PD2"),
  318. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT6_PD3, "SDMMC3_DAT6 PD3"),
  319. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT7_PD4, "SDMMC3_DAT7 PD4"),
  320. PINCTRL_PIN(TEGRA_PIN_VI_D1_PD5, "VI_D1 PD5"),
  321. PINCTRL_PIN(TEGRA_PIN_VI_VSYNC_PD6, "VI_VSYNC PD6"),
  322. PINCTRL_PIN(TEGRA_PIN_VI_HSYNC_PD7, "VI_HSYNC PD7"),
  323. PINCTRL_PIN(TEGRA_PIN_LCD_D0_PE0, "LCD_D0 PE0"),
  324. PINCTRL_PIN(TEGRA_PIN_LCD_D1_PE1, "LCD_D1 PE1"),
  325. PINCTRL_PIN(TEGRA_PIN_LCD_D2_PE2, "LCD_D2 PE2"),
  326. PINCTRL_PIN(TEGRA_PIN_LCD_D3_PE3, "LCD_D3 PE3"),
  327. PINCTRL_PIN(TEGRA_PIN_LCD_D4_PE4, "LCD_D4 PE4"),
  328. PINCTRL_PIN(TEGRA_PIN_LCD_D5_PE5, "LCD_D5 PE5"),
  329. PINCTRL_PIN(TEGRA_PIN_LCD_D6_PE6, "LCD_D6 PE6"),
  330. PINCTRL_PIN(TEGRA_PIN_LCD_D7_PE7, "LCD_D7 PE7"),
  331. PINCTRL_PIN(TEGRA_PIN_LCD_D8_PF0, "LCD_D8 PF0"),
  332. PINCTRL_PIN(TEGRA_PIN_LCD_D9_PF1, "LCD_D9 PF1"),
  333. PINCTRL_PIN(TEGRA_PIN_LCD_D10_PF2, "LCD_D10 PF2"),
  334. PINCTRL_PIN(TEGRA_PIN_LCD_D11_PF3, "LCD_D11 PF3"),
  335. PINCTRL_PIN(TEGRA_PIN_LCD_D12_PF4, "LCD_D12 PF4"),
  336. PINCTRL_PIN(TEGRA_PIN_LCD_D13_PF5, "LCD_D13 PF5"),
  337. PINCTRL_PIN(TEGRA_PIN_LCD_D14_PF6, "LCD_D14 PF6"),
  338. PINCTRL_PIN(TEGRA_PIN_LCD_D15_PF7, "LCD_D15 PF7"),
  339. PINCTRL_PIN(TEGRA_PIN_GMI_AD0_PG0, "GMI_AD0 PG0"),
  340. PINCTRL_PIN(TEGRA_PIN_GMI_AD1_PG1, "GMI_AD1 PG1"),
  341. PINCTRL_PIN(TEGRA_PIN_GMI_AD2_PG2, "GMI_AD2 PG2"),
  342. PINCTRL_PIN(TEGRA_PIN_GMI_AD3_PG3, "GMI_AD3 PG3"),
  343. PINCTRL_PIN(TEGRA_PIN_GMI_AD4_PG4, "GMI_AD4 PG4"),
  344. PINCTRL_PIN(TEGRA_PIN_GMI_AD5_PG5, "GMI_AD5 PG5"),
  345. PINCTRL_PIN(TEGRA_PIN_GMI_AD6_PG6, "GMI_AD6 PG6"),
  346. PINCTRL_PIN(TEGRA_PIN_GMI_AD7_PG7, "GMI_AD7 PG7"),
  347. PINCTRL_PIN(TEGRA_PIN_GMI_AD8_PH0, "GMI_AD8 PH0"),
  348. PINCTRL_PIN(TEGRA_PIN_GMI_AD9_PH1, "GMI_AD9 PH1"),
  349. PINCTRL_PIN(TEGRA_PIN_GMI_AD10_PH2, "GMI_AD10 PH2"),
  350. PINCTRL_PIN(TEGRA_PIN_GMI_AD11_PH3, "GMI_AD11 PH3"),
  351. PINCTRL_PIN(TEGRA_PIN_GMI_AD12_PH4, "GMI_AD12 PH4"),
  352. PINCTRL_PIN(TEGRA_PIN_GMI_AD13_PH5, "GMI_AD13 PH5"),
  353. PINCTRL_PIN(TEGRA_PIN_GMI_AD14_PH6, "GMI_AD14 PH6"),
  354. PINCTRL_PIN(TEGRA_PIN_GMI_AD15_PH7, "GMI_AD15 PH7"),
  355. PINCTRL_PIN(TEGRA_PIN_GMI_WR_N_PI0, "GMI_WR_N PI0"),
  356. PINCTRL_PIN(TEGRA_PIN_GMI_OE_N_PI1, "GMI_OE_N PI1"),
  357. PINCTRL_PIN(TEGRA_PIN_GMI_DQS_PI2, "GMI_DQS PI2"),
  358. PINCTRL_PIN(TEGRA_PIN_GMI_CS6_N_PI3, "GMI_CS6_N PI3"),
  359. PINCTRL_PIN(TEGRA_PIN_GMI_RST_N_PI4, "GMI_RST_N PI4"),
  360. PINCTRL_PIN(TEGRA_PIN_GMI_IORDY_PI5, "GMI_IORDY PI5"),
  361. PINCTRL_PIN(TEGRA_PIN_GMI_CS7_N_PI6, "GMI_CS7_N PI6"),
  362. PINCTRL_PIN(TEGRA_PIN_GMI_WAIT_PI7, "GMI_WAIT PI7"),
  363. PINCTRL_PIN(TEGRA_PIN_GMI_CS0_N_PJ0, "GMI_CS0_N PJ0"),
  364. PINCTRL_PIN(TEGRA_PIN_LCD_DE_PJ1, "LCD_DE PJ1"),
  365. PINCTRL_PIN(TEGRA_PIN_GMI_CS1_N_PJ2, "GMI_CS1_N PJ2"),
  366. PINCTRL_PIN(TEGRA_PIN_LCD_HSYNC_PJ3, "LCD_HSYNC PJ3"),
  367. PINCTRL_PIN(TEGRA_PIN_LCD_VSYNC_PJ4, "LCD_VSYNC PJ4"),
  368. PINCTRL_PIN(TEGRA_PIN_UART2_CTS_N_PJ5, "UART2_CTS_N PJ5"),
  369. PINCTRL_PIN(TEGRA_PIN_UART2_RTS_N_PJ6, "UART2_RTS_N PJ6"),
  370. PINCTRL_PIN(TEGRA_PIN_GMI_A16_PJ7, "GMI_A16 PJ7"),
  371. PINCTRL_PIN(TEGRA_PIN_GMI_ADV_N_PK0, "GMI_ADV_N PK0"),
  372. PINCTRL_PIN(TEGRA_PIN_GMI_CLK_PK1, "GMI_CLK PK1"),
  373. PINCTRL_PIN(TEGRA_PIN_GMI_CS4_N_PK2, "GMI_CS4_N PK2"),
  374. PINCTRL_PIN(TEGRA_PIN_GMI_CS2_N_PK3, "GMI_CS2_N PK3"),
  375. PINCTRL_PIN(TEGRA_PIN_GMI_CS3_N_PK4, "GMI_CS3_N PK4"),
  376. PINCTRL_PIN(TEGRA_PIN_SPDIF_OUT_PK5, "SPDIF_OUT PK5"),
  377. PINCTRL_PIN(TEGRA_PIN_SPDIF_IN_PK6, "SPDIF_IN PK6"),
  378. PINCTRL_PIN(TEGRA_PIN_GMI_A19_PK7, "GMI_A19 PK7"),
  379. PINCTRL_PIN(TEGRA_PIN_VI_D2_PL0, "VI_D2 PL0"),
  380. PINCTRL_PIN(TEGRA_PIN_VI_D3_PL1, "VI_D3 PL1"),
  381. PINCTRL_PIN(TEGRA_PIN_VI_D4_PL2, "VI_D4 PL2"),
  382. PINCTRL_PIN(TEGRA_PIN_VI_D5_PL3, "VI_D5 PL3"),
  383. PINCTRL_PIN(TEGRA_PIN_VI_D6_PL4, "VI_D6 PL4"),
  384. PINCTRL_PIN(TEGRA_PIN_VI_D7_PL5, "VI_D7 PL5"),
  385. PINCTRL_PIN(TEGRA_PIN_VI_D8_PL6, "VI_D8 PL6"),
  386. PINCTRL_PIN(TEGRA_PIN_VI_D9_PL7, "VI_D9 PL7"),
  387. PINCTRL_PIN(TEGRA_PIN_LCD_D16_PM0, "LCD_D16 PM0"),
  388. PINCTRL_PIN(TEGRA_PIN_LCD_D17_PM1, "LCD_D17 PM1"),
  389. PINCTRL_PIN(TEGRA_PIN_LCD_D18_PM2, "LCD_D18 PM2"),
  390. PINCTRL_PIN(TEGRA_PIN_LCD_D19_PM3, "LCD_D19 PM3"),
  391. PINCTRL_PIN(TEGRA_PIN_LCD_D20_PM4, "LCD_D20 PM4"),
  392. PINCTRL_PIN(TEGRA_PIN_LCD_D21_PM5, "LCD_D21 PM5"),
  393. PINCTRL_PIN(TEGRA_PIN_LCD_D22_PM6, "LCD_D22 PM6"),
  394. PINCTRL_PIN(TEGRA_PIN_LCD_D23_PM7, "LCD_D23 PM7"),
  395. PINCTRL_PIN(TEGRA_PIN_DAP1_FS_PN0, "DAP1_FS PN0"),
  396. PINCTRL_PIN(TEGRA_PIN_DAP1_DIN_PN1, "DAP1_DIN PN1"),
  397. PINCTRL_PIN(TEGRA_PIN_DAP1_DOUT_PN2, "DAP1_DOUT PN2"),
  398. PINCTRL_PIN(TEGRA_PIN_DAP1_SCLK_PN3, "DAP1_SCLK PN3"),
  399. PINCTRL_PIN(TEGRA_PIN_LCD_CS0_N_PN4, "LCD_CS0_N PN4"),
  400. PINCTRL_PIN(TEGRA_PIN_LCD_SDOUT_PN5, "LCD_SDOUT PN5"),
  401. PINCTRL_PIN(TEGRA_PIN_LCD_DC0_PN6, "LCD_DC0 PN6"),
  402. PINCTRL_PIN(TEGRA_PIN_HDMI_INT_PN7, "HDMI_INT PN7"),
  403. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA7_PO0, "ULPI_DATA7 PO0"),
  404. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA0_PO1, "ULPI_DATA0 PO1"),
  405. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA1_PO2, "ULPI_DATA1 PO2"),
  406. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA2_PO3, "ULPI_DATA2 PO3"),
  407. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA3_PO4, "ULPI_DATA3 PO4"),
  408. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA4_PO5, "ULPI_DATA4 PO5"),
  409. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA5_PO6, "ULPI_DATA5 PO6"),
  410. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA6_PO7, "ULPI_DATA6 PO7"),
  411. PINCTRL_PIN(TEGRA_PIN_DAP3_FS_PP0, "DAP3_FS PP0"),
  412. PINCTRL_PIN(TEGRA_PIN_DAP3_DIN_PP1, "DAP3_DIN PP1"),
  413. PINCTRL_PIN(TEGRA_PIN_DAP3_DOUT_PP2, "DAP3_DOUT PP2"),
  414. PINCTRL_PIN(TEGRA_PIN_DAP3_SCLK_PP3, "DAP3_SCLK PP3"),
  415. PINCTRL_PIN(TEGRA_PIN_DAP4_FS_PP4, "DAP4_FS PP4"),
  416. PINCTRL_PIN(TEGRA_PIN_DAP4_DIN_PP5, "DAP4_DIN PP5"),
  417. PINCTRL_PIN(TEGRA_PIN_DAP4_DOUT_PP6, "DAP4_DOUT PP6"),
  418. PINCTRL_PIN(TEGRA_PIN_DAP4_SCLK_PP7, "DAP4_SCLK PP7"),
  419. PINCTRL_PIN(TEGRA_PIN_KB_COL0_PQ0, "KB_COL0 PQ0"),
  420. PINCTRL_PIN(TEGRA_PIN_KB_COL1_PQ1, "KB_COL1 PQ1"),
  421. PINCTRL_PIN(TEGRA_PIN_KB_COL2_PQ2, "KB_COL2 PQ2"),
  422. PINCTRL_PIN(TEGRA_PIN_KB_COL3_PQ3, "KB_COL3 PQ3"),
  423. PINCTRL_PIN(TEGRA_PIN_KB_COL4_PQ4, "KB_COL4 PQ4"),
  424. PINCTRL_PIN(TEGRA_PIN_KB_COL5_PQ5, "KB_COL5 PQ5"),
  425. PINCTRL_PIN(TEGRA_PIN_KB_COL6_PQ6, "KB_COL6 PQ6"),
  426. PINCTRL_PIN(TEGRA_PIN_KB_COL7_PQ7, "KB_COL7 PQ7"),
  427. PINCTRL_PIN(TEGRA_PIN_KB_ROW0_PR0, "KB_ROW0 PR0"),
  428. PINCTRL_PIN(TEGRA_PIN_KB_ROW1_PR1, "KB_ROW1 PR1"),
  429. PINCTRL_PIN(TEGRA_PIN_KB_ROW2_PR2, "KB_ROW2 PR2"),
  430. PINCTRL_PIN(TEGRA_PIN_KB_ROW3_PR3, "KB_ROW3 PR3"),
  431. PINCTRL_PIN(TEGRA_PIN_KB_ROW4_PR4, "KB_ROW4 PR4"),
  432. PINCTRL_PIN(TEGRA_PIN_KB_ROW5_PR5, "KB_ROW5 PR5"),
  433. PINCTRL_PIN(TEGRA_PIN_KB_ROW6_PR6, "KB_ROW6 PR6"),
  434. PINCTRL_PIN(TEGRA_PIN_KB_ROW7_PR7, "KB_ROW7 PR7"),
  435. PINCTRL_PIN(TEGRA_PIN_KB_ROW8_PS0, "KB_ROW8 PS0"),
  436. PINCTRL_PIN(TEGRA_PIN_KB_ROW9_PS1, "KB_ROW9 PS1"),
  437. PINCTRL_PIN(TEGRA_PIN_KB_ROW10_PS2, "KB_ROW10 PS2"),
  438. PINCTRL_PIN(TEGRA_PIN_KB_ROW11_PS3, "KB_ROW11 PS3"),
  439. PINCTRL_PIN(TEGRA_PIN_KB_ROW12_PS4, "KB_ROW12 PS4"),
  440. PINCTRL_PIN(TEGRA_PIN_KB_ROW13_PS5, "KB_ROW13 PS5"),
  441. PINCTRL_PIN(TEGRA_PIN_KB_ROW14_PS6, "KB_ROW14 PS6"),
  442. PINCTRL_PIN(TEGRA_PIN_KB_ROW15_PS7, "KB_ROW15 PS7"),
  443. PINCTRL_PIN(TEGRA_PIN_VI_PCLK_PT0, "VI_PCLK PT0"),
  444. PINCTRL_PIN(TEGRA_PIN_VI_MCLK_PT1, "VI_MCLK PT1"),
  445. PINCTRL_PIN(TEGRA_PIN_VI_D10_PT2, "VI_D10 PT2"),
  446. PINCTRL_PIN(TEGRA_PIN_VI_D11_PT3, "VI_D11 PT3"),
  447. PINCTRL_PIN(TEGRA_PIN_VI_D0_PT4, "VI_D0 PT4"),
  448. PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SCL_PT5, "GEN2_I2C_SCL PT5"),
  449. PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SDA_PT6, "GEN2_I2C_SDA PT6"),
  450. PINCTRL_PIN(TEGRA_PIN_SDMMC4_CMD_PT7, "SDMMC4_CMD PT7"),
  451. PINCTRL_PIN(TEGRA_PIN_PU0, "PU0"),
  452. PINCTRL_PIN(TEGRA_PIN_PU1, "PU1"),
  453. PINCTRL_PIN(TEGRA_PIN_PU2, "PU2"),
  454. PINCTRL_PIN(TEGRA_PIN_PU3, "PU3"),
  455. PINCTRL_PIN(TEGRA_PIN_PU4, "PU4"),
  456. PINCTRL_PIN(TEGRA_PIN_PU5, "PU5"),
  457. PINCTRL_PIN(TEGRA_PIN_PU6, "PU6"),
  458. PINCTRL_PIN(TEGRA_PIN_JTAG_RTCK_PU7, "JTAG_RTCK PU7"),
  459. PINCTRL_PIN(TEGRA_PIN_PV0, "PV0"),
  460. PINCTRL_PIN(TEGRA_PIN_PV1, "PV1"),
  461. PINCTRL_PIN(TEGRA_PIN_PV2, "PV2"),
  462. PINCTRL_PIN(TEGRA_PIN_PV3, "PV3"),
  463. PINCTRL_PIN(TEGRA_PIN_DDC_SCL_PV4, "DDC_SCL PV4"),
  464. PINCTRL_PIN(TEGRA_PIN_DDC_SDA_PV5, "DDC_SDA PV5"),
  465. PINCTRL_PIN(TEGRA_PIN_CRT_HSYNC_PV6, "CRT_HSYNC PV6"),
  466. PINCTRL_PIN(TEGRA_PIN_CRT_VSYNC_PV7, "CRT_VSYNC PV7"),
  467. PINCTRL_PIN(TEGRA_PIN_LCD_CS1_N_PW0, "LCD_CS1_N PW0"),
  468. PINCTRL_PIN(TEGRA_PIN_LCD_M1_PW1, "LCD_M1 PW1"),
  469. PINCTRL_PIN(TEGRA_PIN_SPI2_CS1_N_PW2, "SPI2_CS1_N PW2"),
  470. PINCTRL_PIN(TEGRA_PIN_SPI2_CS2_N_PW3, "SPI2_CS2_N PW3"),
  471. PINCTRL_PIN(TEGRA_PIN_CLK1_OUT_PW4, "CLK1_OUT PW4"),
  472. PINCTRL_PIN(TEGRA_PIN_CLK2_OUT_PW5, "CLK2_OUT PW5"),
  473. PINCTRL_PIN(TEGRA_PIN_UART3_TXD_PW6, "UART3_TXD PW6"),
  474. PINCTRL_PIN(TEGRA_PIN_UART3_RXD_PW7, "UART3_RXD PW7"),
  475. PINCTRL_PIN(TEGRA_PIN_SPI2_MOSI_PX0, "SPI2_MOSI PX0"),
  476. PINCTRL_PIN(TEGRA_PIN_SPI2_MISO_PX1, "SPI2_MISO PX1"),
  477. PINCTRL_PIN(TEGRA_PIN_SPI2_SCK_PX2, "SPI2_SCK PX2"),
  478. PINCTRL_PIN(TEGRA_PIN_SPI2_CS0_N_PX3, "SPI2_CS0_N PX3"),
  479. PINCTRL_PIN(TEGRA_PIN_SPI1_MOSI_PX4, "SPI1_MOSI PX4"),
  480. PINCTRL_PIN(TEGRA_PIN_SPI1_SCK_PX5, "SPI1_SCK PX5"),
  481. PINCTRL_PIN(TEGRA_PIN_SPI1_CS0_N_PX6, "SPI1_CS0_N PX6"),
  482. PINCTRL_PIN(TEGRA_PIN_SPI1_MISO_PX7, "SPI1_MISO PX7"),
  483. PINCTRL_PIN(TEGRA_PIN_ULPI_CLK_PY0, "ULPI_CLK PY0"),
  484. PINCTRL_PIN(TEGRA_PIN_ULPI_DIR_PY1, "ULPI_DIR PY1"),
  485. PINCTRL_PIN(TEGRA_PIN_ULPI_NXT_PY2, "ULPI_NXT PY2"),
  486. PINCTRL_PIN(TEGRA_PIN_ULPI_STP_PY3, "ULPI_STP PY3"),
  487. PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT3_PY4, "SDMMC1_DAT3 PY4"),
  488. PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT2_PY5, "SDMMC1_DAT2 PY5"),
  489. PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT1_PY6, "SDMMC1_DAT1 PY6"),
  490. PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT0_PY7, "SDMMC1_DAT0 PY7"),
  491. PINCTRL_PIN(TEGRA_PIN_SDMMC1_CLK_PZ0, "SDMMC1_CLK PZ0"),
  492. PINCTRL_PIN(TEGRA_PIN_SDMMC1_CMD_PZ1, "SDMMC1_CMD PZ1"),
  493. PINCTRL_PIN(TEGRA_PIN_LCD_SDIN_PZ2, "LCD_SDIN PZ2"),
  494. PINCTRL_PIN(TEGRA_PIN_LCD_WR_N_PZ3, "LCD_WR_N PZ3"),
  495. PINCTRL_PIN(TEGRA_PIN_LCD_SCK_PZ4, "LCD_SCK PZ4"),
  496. PINCTRL_PIN(TEGRA_PIN_SYS_CLK_REQ_PZ5, "SYS_CLK_REQ PZ5"),
  497. PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SCL_PZ6, "PWR_I2C_SCL PZ6"),
  498. PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SDA_PZ7, "PWR_I2C_SDA PZ7"),
  499. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT0_PAA0, "SDMMC4_DAT0 PAA0"),
  500. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT1_PAA1, "SDMMC4_DAT1 PAA1"),
  501. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT2_PAA2, "SDMMC4_DAT2 PAA2"),
  502. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT3_PAA3, "SDMMC4_DAT3 PAA3"),
  503. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT4_PAA4, "SDMMC4_DAT4 PAA4"),
  504. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT5_PAA5, "SDMMC4_DAT5 PAA5"),
  505. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT6_PAA6, "SDMMC4_DAT6 PAA6"),
  506. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT7_PAA7, "SDMMC4_DAT7 PAA7"),
  507. PINCTRL_PIN(TEGRA_PIN_PBB0, "PBB0"),
  508. PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SCL_PBB1, "CAM_I2C_SCL PBB1"),
  509. PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SDA_PBB2, "CAM_I2C_SDA PBB2"),
  510. PINCTRL_PIN(TEGRA_PIN_PBB3, "PBB3"),
  511. PINCTRL_PIN(TEGRA_PIN_PBB4, "PBB4"),
  512. PINCTRL_PIN(TEGRA_PIN_PBB5, "PBB5"),
  513. PINCTRL_PIN(TEGRA_PIN_PBB6, "PBB6"),
  514. PINCTRL_PIN(TEGRA_PIN_PBB7, "PBB7"),
  515. PINCTRL_PIN(TEGRA_PIN_CAM_MCLK_PCC0, "CAM_MCLK PCC0"),
  516. PINCTRL_PIN(TEGRA_PIN_PCC1, "PCC1"),
  517. PINCTRL_PIN(TEGRA_PIN_PCC2, "PCC2"),
  518. PINCTRL_PIN(TEGRA_PIN_SDMMC4_RST_N_PCC3, "SDMMC4_RST_N PCC3"),
  519. PINCTRL_PIN(TEGRA_PIN_SDMMC4_CLK_PCC4, "SDMMC4_CLK PCC4"),
  520. PINCTRL_PIN(TEGRA_PIN_CLK2_REQ_PCC5, "CLK2_REQ PCC5"),
  521. PINCTRL_PIN(TEGRA_PIN_PEX_L2_RST_N_PCC6, "PEX_L2_RST_N PCC6"),
  522. PINCTRL_PIN(TEGRA_PIN_PEX_L2_CLKREQ_N_PCC7, "PEX_L2_CLKREQ_N PCC7"),
  523. PINCTRL_PIN(TEGRA_PIN_PEX_L0_PRSNT_N_PDD0, "PEX_L0_PRSNT_N PDD0"),
  524. PINCTRL_PIN(TEGRA_PIN_PEX_L0_RST_N_PDD1, "PEX_L0_RST_N PDD1"),
  525. PINCTRL_PIN(TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2, "PEX_L0_CLKREQ_N PDD2"),
  526. PINCTRL_PIN(TEGRA_PIN_PEX_WAKE_N_PDD3, "PEX_WAKE_N PDD3"),
  527. PINCTRL_PIN(TEGRA_PIN_PEX_L1_PRSNT_N_PDD4, "PEX_L1_PRSNT_N PDD4"),
  528. PINCTRL_PIN(TEGRA_PIN_PEX_L1_RST_N_PDD5, "PEX_L1_RST_N PDD5"),
  529. PINCTRL_PIN(TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6, "PEX_L1_CLKREQ_N PDD6"),
  530. PINCTRL_PIN(TEGRA_PIN_PEX_L2_PRSNT_N_PDD7, "PEX_L2_PRSNT_N PDD7"),
  531. PINCTRL_PIN(TEGRA_PIN_CLK3_OUT_PEE0, "CLK3_OUT PEE0"),
  532. PINCTRL_PIN(TEGRA_PIN_CLK3_REQ_PEE1, "CLK3_REQ PEE1"),
  533. PINCTRL_PIN(TEGRA_PIN_CLK1_REQ_PEE2, "CLK1_REQ PEE2"),
  534. PINCTRL_PIN(TEGRA_PIN_HDMI_CEC_PEE3, "HDMI_CEC PEE3"),
  535. PINCTRL_PIN(TEGRA_PIN_PEE4, "PEE4"),
  536. PINCTRL_PIN(TEGRA_PIN_PEE5, "PEE5"),
  537. PINCTRL_PIN(TEGRA_PIN_PEE6, "PEE6"),
  538. PINCTRL_PIN(TEGRA_PIN_PEE7, "PEE7"),
  539. PINCTRL_PIN(TEGRA_PIN_CLK_32K_IN, "CLK_32K_IN"),
  540. PINCTRL_PIN(TEGRA_PIN_CORE_PWR_REQ, "CORE_PWR_REQ"),
  541. PINCTRL_PIN(TEGRA_PIN_CPU_PWR_REQ, "CPU_PWR_REQ"),
  542. PINCTRL_PIN(TEGRA_PIN_JTAG_TCK, "JTAG_TCK"),
  543. PINCTRL_PIN(TEGRA_PIN_JTAG_TDI, "JTAG_TDI"),
  544. PINCTRL_PIN(TEGRA_PIN_JTAG_TDO, "JTAG_TDO"),
  545. PINCTRL_PIN(TEGRA_PIN_JTAG_TMS, "JTAG_TMS"),
  546. PINCTRL_PIN(TEGRA_PIN_JTAG_TRST_N, "JTAG_TRST_N"),
  547. PINCTRL_PIN(TEGRA_PIN_OWR, "OWR"),
  548. PINCTRL_PIN(TEGRA_PIN_PWR_INT_N, "PWR_INT_N"),
  549. PINCTRL_PIN(TEGRA_PIN_SYS_RESET_N, "SYS_RESET_N"),
  550. PINCTRL_PIN(TEGRA_PIN_TEST_MODE_EN, "TEST_MODE_EN"),
  551. };
  552. static const unsigned clk_32k_out_pa0_pins[] = {
  553. TEGRA_PIN_CLK_32K_OUT_PA0,
  554. };
  555. static const unsigned uart3_cts_n_pa1_pins[] = {
  556. TEGRA_PIN_UART3_CTS_N_PA1,
  557. };
  558. static const unsigned dap2_fs_pa2_pins[] = {
  559. TEGRA_PIN_DAP2_FS_PA2,
  560. };
  561. static const unsigned dap2_sclk_pa3_pins[] = {
  562. TEGRA_PIN_DAP2_SCLK_PA3,
  563. };
  564. static const unsigned dap2_din_pa4_pins[] = {
  565. TEGRA_PIN_DAP2_DIN_PA4,
  566. };
  567. static const unsigned dap2_dout_pa5_pins[] = {
  568. TEGRA_PIN_DAP2_DOUT_PA5,
  569. };
  570. static const unsigned sdmmc3_clk_pa6_pins[] = {
  571. TEGRA_PIN_SDMMC3_CLK_PA6,
  572. };
  573. static const unsigned sdmmc3_cmd_pa7_pins[] = {
  574. TEGRA_PIN_SDMMC3_CMD_PA7,
  575. };
  576. static const unsigned gmi_a17_pb0_pins[] = {
  577. TEGRA_PIN_GMI_A17_PB0,
  578. };
  579. static const unsigned gmi_a18_pb1_pins[] = {
  580. TEGRA_PIN_GMI_A18_PB1,
  581. };
  582. static const unsigned lcd_pwr0_pb2_pins[] = {
  583. TEGRA_PIN_LCD_PWR0_PB2,
  584. };
  585. static const unsigned lcd_pclk_pb3_pins[] = {
  586. TEGRA_PIN_LCD_PCLK_PB3,
  587. };
  588. static const unsigned sdmmc3_dat3_pb4_pins[] = {
  589. TEGRA_PIN_SDMMC3_DAT3_PB4,
  590. };
  591. static const unsigned sdmmc3_dat2_pb5_pins[] = {
  592. TEGRA_PIN_SDMMC3_DAT2_PB5,
  593. };
  594. static const unsigned sdmmc3_dat1_pb6_pins[] = {
  595. TEGRA_PIN_SDMMC3_DAT1_PB6,
  596. };
  597. static const unsigned sdmmc3_dat0_pb7_pins[] = {
  598. TEGRA_PIN_SDMMC3_DAT0_PB7,
  599. };
  600. static const unsigned uart3_rts_n_pc0_pins[] = {
  601. TEGRA_PIN_UART3_RTS_N_PC0,
  602. };
  603. static const unsigned lcd_pwr1_pc1_pins[] = {
  604. TEGRA_PIN_LCD_PWR1_PC1,
  605. };
  606. static const unsigned uart2_txd_pc2_pins[] = {
  607. TEGRA_PIN_UART2_TXD_PC2,
  608. };
  609. static const unsigned uart2_rxd_pc3_pins[] = {
  610. TEGRA_PIN_UART2_RXD_PC3,
  611. };
  612. static const unsigned gen1_i2c_scl_pc4_pins[] = {
  613. TEGRA_PIN_GEN1_I2C_SCL_PC4,
  614. };
  615. static const unsigned gen1_i2c_sda_pc5_pins[] = {
  616. TEGRA_PIN_GEN1_I2C_SDA_PC5,
  617. };
  618. static const unsigned lcd_pwr2_pc6_pins[] = {
  619. TEGRA_PIN_LCD_PWR2_PC6,
  620. };
  621. static const unsigned gmi_wp_n_pc7_pins[] = {
  622. TEGRA_PIN_GMI_WP_N_PC7,
  623. };
  624. static const unsigned sdmmc3_dat5_pd0_pins[] = {
  625. TEGRA_PIN_SDMMC3_DAT5_PD0,
  626. };
  627. static const unsigned sdmmc3_dat4_pd1_pins[] = {
  628. TEGRA_PIN_SDMMC3_DAT4_PD1,
  629. };
  630. static const unsigned lcd_dc1_pd2_pins[] = {
  631. TEGRA_PIN_LCD_DC1_PD2,
  632. };
  633. static const unsigned sdmmc3_dat6_pd3_pins[] = {
  634. TEGRA_PIN_SDMMC3_DAT6_PD3,
  635. };
  636. static const unsigned sdmmc3_dat7_pd4_pins[] = {
  637. TEGRA_PIN_SDMMC3_DAT7_PD4,
  638. };
  639. static const unsigned vi_d1_pd5_pins[] = {
  640. TEGRA_PIN_VI_D1_PD5,
  641. };
  642. static const unsigned vi_vsync_pd6_pins[] = {
  643. TEGRA_PIN_VI_VSYNC_PD6,
  644. };
  645. static const unsigned vi_hsync_pd7_pins[] = {
  646. TEGRA_PIN_VI_HSYNC_PD7,
  647. };
  648. static const unsigned lcd_d0_pe0_pins[] = {
  649. TEGRA_PIN_LCD_D0_PE0,
  650. };
  651. static const unsigned lcd_d1_pe1_pins[] = {
  652. TEGRA_PIN_LCD_D1_PE1,
  653. };
  654. static const unsigned lcd_d2_pe2_pins[] = {
  655. TEGRA_PIN_LCD_D2_PE2,
  656. };
  657. static const unsigned lcd_d3_pe3_pins[] = {
  658. TEGRA_PIN_LCD_D3_PE3,
  659. };
  660. static const unsigned lcd_d4_pe4_pins[] = {
  661. TEGRA_PIN_LCD_D4_PE4,
  662. };
  663. static const unsigned lcd_d5_pe5_pins[] = {
  664. TEGRA_PIN_LCD_D5_PE5,
  665. };
  666. static const unsigned lcd_d6_pe6_pins[] = {
  667. TEGRA_PIN_LCD_D6_PE6,
  668. };
  669. static const unsigned lcd_d7_pe7_pins[] = {
  670. TEGRA_PIN_LCD_D7_PE7,
  671. };
  672. static const unsigned lcd_d8_pf0_pins[] = {
  673. TEGRA_PIN_LCD_D8_PF0,
  674. };
  675. static const unsigned lcd_d9_pf1_pins[] = {
  676. TEGRA_PIN_LCD_D9_PF1,
  677. };
  678. static const unsigned lcd_d10_pf2_pins[] = {
  679. TEGRA_PIN_LCD_D10_PF2,
  680. };
  681. static const unsigned lcd_d11_pf3_pins[] = {
  682. TEGRA_PIN_LCD_D11_PF3,
  683. };
  684. static const unsigned lcd_d12_pf4_pins[] = {
  685. TEGRA_PIN_LCD_D12_PF4,
  686. };
  687. static const unsigned lcd_d13_pf5_pins[] = {
  688. TEGRA_PIN_LCD_D13_PF5,
  689. };
  690. static const unsigned lcd_d14_pf6_pins[] = {
  691. TEGRA_PIN_LCD_D14_PF6,
  692. };
  693. static const unsigned lcd_d15_pf7_pins[] = {
  694. TEGRA_PIN_LCD_D15_PF7,
  695. };
  696. static const unsigned gmi_ad0_pg0_pins[] = {
  697. TEGRA_PIN_GMI_AD0_PG0,
  698. };
  699. static const unsigned gmi_ad1_pg1_pins[] = {
  700. TEGRA_PIN_GMI_AD1_PG1,
  701. };
  702. static const unsigned gmi_ad2_pg2_pins[] = {
  703. TEGRA_PIN_GMI_AD2_PG2,
  704. };
  705. static const unsigned gmi_ad3_pg3_pins[] = {
  706. TEGRA_PIN_GMI_AD3_PG3,
  707. };
  708. static const unsigned gmi_ad4_pg4_pins[] = {
  709. TEGRA_PIN_GMI_AD4_PG4,
  710. };
  711. static const unsigned gmi_ad5_pg5_pins[] = {
  712. TEGRA_PIN_GMI_AD5_PG5,
  713. };
  714. static const unsigned gmi_ad6_pg6_pins[] = {
  715. TEGRA_PIN_GMI_AD6_PG6,
  716. };
  717. static const unsigned gmi_ad7_pg7_pins[] = {
  718. TEGRA_PIN_GMI_AD7_PG7,
  719. };
  720. static const unsigned gmi_ad8_ph0_pins[] = {
  721. TEGRA_PIN_GMI_AD8_PH0,
  722. };
  723. static const unsigned gmi_ad9_ph1_pins[] = {
  724. TEGRA_PIN_GMI_AD9_PH1,
  725. };
  726. static const unsigned gmi_ad10_ph2_pins[] = {
  727. TEGRA_PIN_GMI_AD10_PH2,
  728. };
  729. static const unsigned gmi_ad11_ph3_pins[] = {
  730. TEGRA_PIN_GMI_AD11_PH3,
  731. };
  732. static const unsigned gmi_ad12_ph4_pins[] = {
  733. TEGRA_PIN_GMI_AD12_PH4,
  734. };
  735. static const unsigned gmi_ad13_ph5_pins[] = {
  736. TEGRA_PIN_GMI_AD13_PH5,
  737. };
  738. static const unsigned gmi_ad14_ph6_pins[] = {
  739. TEGRA_PIN_GMI_AD14_PH6,
  740. };
  741. static const unsigned gmi_ad15_ph7_pins[] = {
  742. TEGRA_PIN_GMI_AD15_PH7,
  743. };
  744. static const unsigned gmi_wr_n_pi0_pins[] = {
  745. TEGRA_PIN_GMI_WR_N_PI0,
  746. };
  747. static const unsigned gmi_oe_n_pi1_pins[] = {
  748. TEGRA_PIN_GMI_OE_N_PI1,
  749. };
  750. static const unsigned gmi_dqs_pi2_pins[] = {
  751. TEGRA_PIN_GMI_DQS_PI2,
  752. };
  753. static const unsigned gmi_cs6_n_pi3_pins[] = {
  754. TEGRA_PIN_GMI_CS6_N_PI3,
  755. };
  756. static const unsigned gmi_rst_n_pi4_pins[] = {
  757. TEGRA_PIN_GMI_RST_N_PI4,
  758. };
  759. static const unsigned gmi_iordy_pi5_pins[] = {
  760. TEGRA_PIN_GMI_IORDY_PI5,
  761. };
  762. static const unsigned gmi_cs7_n_pi6_pins[] = {
  763. TEGRA_PIN_GMI_CS7_N_PI6,
  764. };
  765. static const unsigned gmi_wait_pi7_pins[] = {
  766. TEGRA_PIN_GMI_WAIT_PI7,
  767. };
  768. static const unsigned gmi_cs0_n_pj0_pins[] = {
  769. TEGRA_PIN_GMI_CS0_N_PJ0,
  770. };
  771. static const unsigned lcd_de_pj1_pins[] = {
  772. TEGRA_PIN_LCD_DE_PJ1,
  773. };
  774. static const unsigned gmi_cs1_n_pj2_pins[] = {
  775. TEGRA_PIN_GMI_CS1_N_PJ2,
  776. };
  777. static const unsigned lcd_hsync_pj3_pins[] = {
  778. TEGRA_PIN_LCD_HSYNC_PJ3,
  779. };
  780. static const unsigned lcd_vsync_pj4_pins[] = {
  781. TEGRA_PIN_LCD_VSYNC_PJ4,
  782. };
  783. static const unsigned uart2_cts_n_pj5_pins[] = {
  784. TEGRA_PIN_UART2_CTS_N_PJ5,
  785. };
  786. static const unsigned uart2_rts_n_pj6_pins[] = {
  787. TEGRA_PIN_UART2_RTS_N_PJ6,
  788. };
  789. static const unsigned gmi_a16_pj7_pins[] = {
  790. TEGRA_PIN_GMI_A16_PJ7,
  791. };
  792. static const unsigned gmi_adv_n_pk0_pins[] = {
  793. TEGRA_PIN_GMI_ADV_N_PK0,
  794. };
  795. static const unsigned gmi_clk_pk1_pins[] = {
  796. TEGRA_PIN_GMI_CLK_PK1,
  797. };
  798. static const unsigned gmi_cs4_n_pk2_pins[] = {
  799. TEGRA_PIN_GMI_CS4_N_PK2,
  800. };
  801. static const unsigned gmi_cs2_n_pk3_pins[] = {
  802. TEGRA_PIN_GMI_CS2_N_PK3,
  803. };
  804. static const unsigned gmi_cs3_n_pk4_pins[] = {
  805. TEGRA_PIN_GMI_CS3_N_PK4,
  806. };
  807. static const unsigned spdif_out_pk5_pins[] = {
  808. TEGRA_PIN_SPDIF_OUT_PK5,
  809. };
  810. static const unsigned spdif_in_pk6_pins[] = {
  811. TEGRA_PIN_SPDIF_IN_PK6,
  812. };
  813. static const unsigned gmi_a19_pk7_pins[] = {
  814. TEGRA_PIN_GMI_A19_PK7,
  815. };
  816. static const unsigned vi_d2_pl0_pins[] = {
  817. TEGRA_PIN_VI_D2_PL0,
  818. };
  819. static const unsigned vi_d3_pl1_pins[] = {
  820. TEGRA_PIN_VI_D3_PL1,
  821. };
  822. static const unsigned vi_d4_pl2_pins[] = {
  823. TEGRA_PIN_VI_D4_PL2,
  824. };
  825. static const unsigned vi_d5_pl3_pins[] = {
  826. TEGRA_PIN_VI_D5_PL3,
  827. };
  828. static const unsigned vi_d6_pl4_pins[] = {
  829. TEGRA_PIN_VI_D6_PL4,
  830. };
  831. static const unsigned vi_d7_pl5_pins[] = {
  832. TEGRA_PIN_VI_D7_PL5,
  833. };
  834. static const unsigned vi_d8_pl6_pins[] = {
  835. TEGRA_PIN_VI_D8_PL6,
  836. };
  837. static const unsigned vi_d9_pl7_pins[] = {
  838. TEGRA_PIN_VI_D9_PL7,
  839. };
  840. static const unsigned lcd_d16_pm0_pins[] = {
  841. TEGRA_PIN_LCD_D16_PM0,
  842. };
  843. static const unsigned lcd_d17_pm1_pins[] = {
  844. TEGRA_PIN_LCD_D17_PM1,
  845. };
  846. static const unsigned lcd_d18_pm2_pins[] = {
  847. TEGRA_PIN_LCD_D18_PM2,
  848. };
  849. static const unsigned lcd_d19_pm3_pins[] = {
  850. TEGRA_PIN_LCD_D19_PM3,
  851. };
  852. static const unsigned lcd_d20_pm4_pins[] = {
  853. TEGRA_PIN_LCD_D20_PM4,
  854. };
  855. static const unsigned lcd_d21_pm5_pins[] = {
  856. TEGRA_PIN_LCD_D21_PM5,
  857. };
  858. static const unsigned lcd_d22_pm6_pins[] = {
  859. TEGRA_PIN_LCD_D22_PM6,
  860. };
  861. static const unsigned lcd_d23_pm7_pins[] = {
  862. TEGRA_PIN_LCD_D23_PM7,
  863. };
  864. static const unsigned dap1_fs_pn0_pins[] = {
  865. TEGRA_PIN_DAP1_FS_PN0,
  866. };
  867. static const unsigned dap1_din_pn1_pins[] = {
  868. TEGRA_PIN_DAP1_DIN_PN1,
  869. };
  870. static const unsigned dap1_dout_pn2_pins[] = {
  871. TEGRA_PIN_DAP1_DOUT_PN2,
  872. };
  873. static const unsigned dap1_sclk_pn3_pins[] = {
  874. TEGRA_PIN_DAP1_SCLK_PN3,
  875. };
  876. static const unsigned lcd_cs0_n_pn4_pins[] = {
  877. TEGRA_PIN_LCD_CS0_N_PN4,
  878. };
  879. static const unsigned lcd_sdout_pn5_pins[] = {
  880. TEGRA_PIN_LCD_SDOUT_PN5,
  881. };
  882. static const unsigned lcd_dc0_pn6_pins[] = {
  883. TEGRA_PIN_LCD_DC0_PN6,
  884. };
  885. static const unsigned hdmi_int_pn7_pins[] = {
  886. TEGRA_PIN_HDMI_INT_PN7,
  887. };
  888. static const unsigned ulpi_data7_po0_pins[] = {
  889. TEGRA_PIN_ULPI_DATA7_PO0,
  890. };
  891. static const unsigned ulpi_data0_po1_pins[] = {
  892. TEGRA_PIN_ULPI_DATA0_PO1,
  893. };
  894. static const unsigned ulpi_data1_po2_pins[] = {
  895. TEGRA_PIN_ULPI_DATA1_PO2,
  896. };
  897. static const unsigned ulpi_data2_po3_pins[] = {
  898. TEGRA_PIN_ULPI_DATA2_PO3,
  899. };
  900. static const unsigned ulpi_data3_po4_pins[] = {
  901. TEGRA_PIN_ULPI_DATA3_PO4,
  902. };
  903. static const unsigned ulpi_data4_po5_pins[] = {
  904. TEGRA_PIN_ULPI_DATA4_PO5,
  905. };
  906. static const unsigned ulpi_data5_po6_pins[] = {
  907. TEGRA_PIN_ULPI_DATA5_PO6,
  908. };
  909. static const unsigned ulpi_data6_po7_pins[] = {
  910. TEGRA_PIN_ULPI_DATA6_PO7,
  911. };
  912. static const unsigned dap3_fs_pp0_pins[] = {
  913. TEGRA_PIN_DAP3_FS_PP0,
  914. };
  915. static const unsigned dap3_din_pp1_pins[] = {
  916. TEGRA_PIN_DAP3_DIN_PP1,
  917. };
  918. static const unsigned dap3_dout_pp2_pins[] = {
  919. TEGRA_PIN_DAP3_DOUT_PP2,
  920. };
  921. static const unsigned dap3_sclk_pp3_pins[] = {
  922. TEGRA_PIN_DAP3_SCLK_PP3,
  923. };
  924. static const unsigned dap4_fs_pp4_pins[] = {
  925. TEGRA_PIN_DAP4_FS_PP4,
  926. };
  927. static const unsigned dap4_din_pp5_pins[] = {
  928. TEGRA_PIN_DAP4_DIN_PP5,
  929. };
  930. static const unsigned dap4_dout_pp6_pins[] = {
  931. TEGRA_PIN_DAP4_DOUT_PP6,
  932. };
  933. static const unsigned dap4_sclk_pp7_pins[] = {
  934. TEGRA_PIN_DAP4_SCLK_PP7,
  935. };
  936. static const unsigned kb_col0_pq0_pins[] = {
  937. TEGRA_PIN_KB_COL0_PQ0,
  938. };
  939. static const unsigned kb_col1_pq1_pins[] = {
  940. TEGRA_PIN_KB_COL1_PQ1,
  941. };
  942. static const unsigned kb_col2_pq2_pins[] = {
  943. TEGRA_PIN_KB_COL2_PQ2,
  944. };
  945. static const unsigned kb_col3_pq3_pins[] = {
  946. TEGRA_PIN_KB_COL3_PQ3,
  947. };
  948. static const unsigned kb_col4_pq4_pins[] = {
  949. TEGRA_PIN_KB_COL4_PQ4,
  950. };
  951. static const unsigned kb_col5_pq5_pins[] = {
  952. TEGRA_PIN_KB_COL5_PQ5,
  953. };
  954. static const unsigned kb_col6_pq6_pins[] = {
  955. TEGRA_PIN_KB_COL6_PQ6,
  956. };
  957. static const unsigned kb_col7_pq7_pins[] = {
  958. TEGRA_PIN_KB_COL7_PQ7,
  959. };
  960. static const unsigned kb_row0_pr0_pins[] = {
  961. TEGRA_PIN_KB_ROW0_PR0,
  962. };
  963. static const unsigned kb_row1_pr1_pins[] = {
  964. TEGRA_PIN_KB_ROW1_PR1,
  965. };
  966. static const unsigned kb_row2_pr2_pins[] = {
  967. TEGRA_PIN_KB_ROW2_PR2,
  968. };
  969. static const unsigned kb_row3_pr3_pins[] = {
  970. TEGRA_PIN_KB_ROW3_PR3,
  971. };
  972. static const unsigned kb_row4_pr4_pins[] = {
  973. TEGRA_PIN_KB_ROW4_PR4,
  974. };
  975. static const unsigned kb_row5_pr5_pins[] = {
  976. TEGRA_PIN_KB_ROW5_PR5,
  977. };
  978. static const unsigned kb_row6_pr6_pins[] = {
  979. TEGRA_PIN_KB_ROW6_PR6,
  980. };
  981. static const unsigned kb_row7_pr7_pins[] = {
  982. TEGRA_PIN_KB_ROW7_PR7,
  983. };
  984. static const unsigned kb_row8_ps0_pins[] = {
  985. TEGRA_PIN_KB_ROW8_PS0,
  986. };
  987. static const unsigned kb_row9_ps1_pins[] = {
  988. TEGRA_PIN_KB_ROW9_PS1,
  989. };
  990. static const unsigned kb_row10_ps2_pins[] = {
  991. TEGRA_PIN_KB_ROW10_PS2,
  992. };
  993. static const unsigned kb_row11_ps3_pins[] = {
  994. TEGRA_PIN_KB_ROW11_PS3,
  995. };
  996. static const unsigned kb_row12_ps4_pins[] = {
  997. TEGRA_PIN_KB_ROW12_PS4,
  998. };
  999. static const unsigned kb_row13_ps5_pins[] = {
  1000. TEGRA_PIN_KB_ROW13_PS5,
  1001. };
  1002. static const unsigned kb_row14_ps6_pins[] = {
  1003. TEGRA_PIN_KB_ROW14_PS6,
  1004. };
  1005. static const unsigned kb_row15_ps7_pins[] = {
  1006. TEGRA_PIN_KB_ROW15_PS7,
  1007. };
  1008. static const unsigned vi_pclk_pt0_pins[] = {
  1009. TEGRA_PIN_VI_PCLK_PT0,
  1010. };
  1011. static const unsigned vi_mclk_pt1_pins[] = {
  1012. TEGRA_PIN_VI_MCLK_PT1,
  1013. };
  1014. static const unsigned vi_d10_pt2_pins[] = {
  1015. TEGRA_PIN_VI_D10_PT2,
  1016. };
  1017. static const unsigned vi_d11_pt3_pins[] = {
  1018. TEGRA_PIN_VI_D11_PT3,
  1019. };
  1020. static const unsigned vi_d0_pt4_pins[] = {
  1021. TEGRA_PIN_VI_D0_PT4,
  1022. };
  1023. static const unsigned gen2_i2c_scl_pt5_pins[] = {
  1024. TEGRA_PIN_GEN2_I2C_SCL_PT5,
  1025. };
  1026. static const unsigned gen2_i2c_sda_pt6_pins[] = {
  1027. TEGRA_PIN_GEN2_I2C_SDA_PT6,
  1028. };
  1029. static const unsigned sdmmc4_cmd_pt7_pins[] = {
  1030. TEGRA_PIN_SDMMC4_CMD_PT7,
  1031. };
  1032. static const unsigned pu0_pins[] = {
  1033. TEGRA_PIN_PU0,
  1034. };
  1035. static const unsigned pu1_pins[] = {
  1036. TEGRA_PIN_PU1,
  1037. };
  1038. static const unsigned pu2_pins[] = {
  1039. TEGRA_PIN_PU2,
  1040. };
  1041. static const unsigned pu3_pins[] = {
  1042. TEGRA_PIN_PU3,
  1043. };
  1044. static const unsigned pu4_pins[] = {
  1045. TEGRA_PIN_PU4,
  1046. };
  1047. static const unsigned pu5_pins[] = {
  1048. TEGRA_PIN_PU5,
  1049. };
  1050. static const unsigned pu6_pins[] = {
  1051. TEGRA_PIN_PU6,
  1052. };
  1053. static const unsigned jtag_rtck_pu7_pins[] = {
  1054. TEGRA_PIN_JTAG_RTCK_PU7,
  1055. };
  1056. static const unsigned pv0_pins[] = {
  1057. TEGRA_PIN_PV0,
  1058. };
  1059. static const unsigned pv1_pins[] = {
  1060. TEGRA_PIN_PV1,
  1061. };
  1062. static const unsigned pv2_pins[] = {
  1063. TEGRA_PIN_PV2,
  1064. };
  1065. static const unsigned pv3_pins[] = {
  1066. TEGRA_PIN_PV3,
  1067. };
  1068. static const unsigned ddc_scl_pv4_pins[] = {
  1069. TEGRA_PIN_DDC_SCL_PV4,
  1070. };
  1071. static const unsigned ddc_sda_pv5_pins[] = {
  1072. TEGRA_PIN_DDC_SDA_PV5,
  1073. };
  1074. static const unsigned crt_hsync_pv6_pins[] = {
  1075. TEGRA_PIN_CRT_HSYNC_PV6,
  1076. };
  1077. static const unsigned crt_vsync_pv7_pins[] = {
  1078. TEGRA_PIN_CRT_VSYNC_PV7,
  1079. };
  1080. static const unsigned lcd_cs1_n_pw0_pins[] = {
  1081. TEGRA_PIN_LCD_CS1_N_PW0,
  1082. };
  1083. static const unsigned lcd_m1_pw1_pins[] = {
  1084. TEGRA_PIN_LCD_M1_PW1,
  1085. };
  1086. static const unsigned spi2_cs1_n_pw2_pins[] = {
  1087. TEGRA_PIN_SPI2_CS1_N_PW2,
  1088. };
  1089. static const unsigned spi2_cs2_n_pw3_pins[] = {
  1090. TEGRA_PIN_SPI2_CS2_N_PW3,
  1091. };
  1092. static const unsigned clk1_out_pw4_pins[] = {
  1093. TEGRA_PIN_CLK1_OUT_PW4,
  1094. };
  1095. static const unsigned clk2_out_pw5_pins[] = {
  1096. TEGRA_PIN_CLK2_OUT_PW5,
  1097. };
  1098. static const unsigned uart3_txd_pw6_pins[] = {
  1099. TEGRA_PIN_UART3_TXD_PW6,
  1100. };
  1101. static const unsigned uart3_rxd_pw7_pins[] = {
  1102. TEGRA_PIN_UART3_RXD_PW7,
  1103. };
  1104. static const unsigned spi2_mosi_px0_pins[] = {
  1105. TEGRA_PIN_SPI2_MOSI_PX0,
  1106. };
  1107. static const unsigned spi2_miso_px1_pins[] = {
  1108. TEGRA_PIN_SPI2_MISO_PX1,
  1109. };
  1110. static const unsigned spi2_sck_px2_pins[] = {
  1111. TEGRA_PIN_SPI2_SCK_PX2,
  1112. };
  1113. static const unsigned spi2_cs0_n_px3_pins[] = {
  1114. TEGRA_PIN_SPI2_CS0_N_PX3,
  1115. };
  1116. static const unsigned spi1_mosi_px4_pins[] = {
  1117. TEGRA_PIN_SPI1_MOSI_PX4,
  1118. };
  1119. static const unsigned spi1_sck_px5_pins[] = {
  1120. TEGRA_PIN_SPI1_SCK_PX5,
  1121. };
  1122. static const unsigned spi1_cs0_n_px6_pins[] = {
  1123. TEGRA_PIN_SPI1_CS0_N_PX6,
  1124. };
  1125. static const unsigned spi1_miso_px7_pins[] = {
  1126. TEGRA_PIN_SPI1_MISO_PX7,
  1127. };
  1128. static const unsigned ulpi_clk_py0_pins[] = {
  1129. TEGRA_PIN_ULPI_CLK_PY0,
  1130. };
  1131. static const unsigned ulpi_dir_py1_pins[] = {
  1132. TEGRA_PIN_ULPI_DIR_PY1,
  1133. };
  1134. static const unsigned ulpi_nxt_py2_pins[] = {
  1135. TEGRA_PIN_ULPI_NXT_PY2,
  1136. };
  1137. static const unsigned ulpi_stp_py3_pins[] = {
  1138. TEGRA_PIN_ULPI_STP_PY3,
  1139. };
  1140. static const unsigned sdmmc1_dat3_py4_pins[] = {
  1141. TEGRA_PIN_SDMMC1_DAT3_PY4,
  1142. };
  1143. static const unsigned sdmmc1_dat2_py5_pins[] = {
  1144. TEGRA_PIN_SDMMC1_DAT2_PY5,
  1145. };
  1146. static const unsigned sdmmc1_dat1_py6_pins[] = {
  1147. TEGRA_PIN_SDMMC1_DAT1_PY6,
  1148. };
  1149. static const unsigned sdmmc1_dat0_py7_pins[] = {
  1150. TEGRA_PIN_SDMMC1_DAT0_PY7,
  1151. };
  1152. static const unsigned sdmmc1_clk_pz0_pins[] = {
  1153. TEGRA_PIN_SDMMC1_CLK_PZ0,
  1154. };
  1155. static const unsigned sdmmc1_cmd_pz1_pins[] = {
  1156. TEGRA_PIN_SDMMC1_CMD_PZ1,
  1157. };
  1158. static const unsigned lcd_sdin_pz2_pins[] = {
  1159. TEGRA_PIN_LCD_SDIN_PZ2,
  1160. };
  1161. static const unsigned lcd_wr_n_pz3_pins[] = {
  1162. TEGRA_PIN_LCD_WR_N_PZ3,
  1163. };
  1164. static const unsigned lcd_sck_pz4_pins[] = {
  1165. TEGRA_PIN_LCD_SCK_PZ4,
  1166. };
  1167. static const unsigned sys_clk_req_pz5_pins[] = {
  1168. TEGRA_PIN_SYS_CLK_REQ_PZ5,
  1169. };
  1170. static const unsigned pwr_i2c_scl_pz6_pins[] = {
  1171. TEGRA_PIN_PWR_I2C_SCL_PZ6,
  1172. };
  1173. static const unsigned pwr_i2c_sda_pz7_pins[] = {
  1174. TEGRA_PIN_PWR_I2C_SDA_PZ7,
  1175. };
  1176. static const unsigned sdmmc4_dat0_paa0_pins[] = {
  1177. TEGRA_PIN_SDMMC4_DAT0_PAA0,
  1178. };
  1179. static const unsigned sdmmc4_dat1_paa1_pins[] = {
  1180. TEGRA_PIN_SDMMC4_DAT1_PAA1,
  1181. };
  1182. static const unsigned sdmmc4_dat2_paa2_pins[] = {
  1183. TEGRA_PIN_SDMMC4_DAT2_PAA2,
  1184. };
  1185. static const unsigned sdmmc4_dat3_paa3_pins[] = {
  1186. TEGRA_PIN_SDMMC4_DAT3_PAA3,
  1187. };
  1188. static const unsigned sdmmc4_dat4_paa4_pins[] = {
  1189. TEGRA_PIN_SDMMC4_DAT4_PAA4,
  1190. };
  1191. static const unsigned sdmmc4_dat5_paa5_pins[] = {
  1192. TEGRA_PIN_SDMMC4_DAT5_PAA5,
  1193. };
  1194. static const unsigned sdmmc4_dat6_paa6_pins[] = {
  1195. TEGRA_PIN_SDMMC4_DAT6_PAA6,
  1196. };
  1197. static const unsigned sdmmc4_dat7_paa7_pins[] = {
  1198. TEGRA_PIN_SDMMC4_DAT7_PAA7,
  1199. };
  1200. static const unsigned pbb0_pins[] = {
  1201. TEGRA_PIN_PBB0,
  1202. };
  1203. static const unsigned cam_i2c_scl_pbb1_pins[] = {
  1204. TEGRA_PIN_CAM_I2C_SCL_PBB1,
  1205. };
  1206. static const unsigned cam_i2c_sda_pbb2_pins[] = {
  1207. TEGRA_PIN_CAM_I2C_SDA_PBB2,
  1208. };
  1209. static const unsigned pbb3_pins[] = {
  1210. TEGRA_PIN_PBB3,
  1211. };
  1212. static const unsigned pbb4_pins[] = {
  1213. TEGRA_PIN_PBB4,
  1214. };
  1215. static const unsigned pbb5_pins[] = {
  1216. TEGRA_PIN_PBB5,
  1217. };
  1218. static const unsigned pbb6_pins[] = {
  1219. TEGRA_PIN_PBB6,
  1220. };
  1221. static const unsigned pbb7_pins[] = {
  1222. TEGRA_PIN_PBB7,
  1223. };
  1224. static const unsigned cam_mclk_pcc0_pins[] = {
  1225. TEGRA_PIN_CAM_MCLK_PCC0,
  1226. };
  1227. static const unsigned pcc1_pins[] = {
  1228. TEGRA_PIN_PCC1,
  1229. };
  1230. static const unsigned pcc2_pins[] = {
  1231. TEGRA_PIN_PCC2,
  1232. };
  1233. static const unsigned sdmmc4_rst_n_pcc3_pins[] = {
  1234. TEGRA_PIN_SDMMC4_RST_N_PCC3,
  1235. };
  1236. static const unsigned sdmmc4_clk_pcc4_pins[] = {
  1237. TEGRA_PIN_SDMMC4_CLK_PCC4,
  1238. };
  1239. static const unsigned clk2_req_pcc5_pins[] = {
  1240. TEGRA_PIN_CLK2_REQ_PCC5,
  1241. };
  1242. static const unsigned pex_l2_rst_n_pcc6_pins[] = {
  1243. TEGRA_PIN_PEX_L2_RST_N_PCC6,
  1244. };
  1245. static const unsigned pex_l2_clkreq_n_pcc7_pins[] = {
  1246. TEGRA_PIN_PEX_L2_CLKREQ_N_PCC7,
  1247. };
  1248. static const unsigned pex_l0_prsnt_n_pdd0_pins[] = {
  1249. TEGRA_PIN_PEX_L0_PRSNT_N_PDD0,
  1250. };
  1251. static const unsigned pex_l0_rst_n_pdd1_pins[] = {
  1252. TEGRA_PIN_PEX_L0_RST_N_PDD1,
  1253. };
  1254. static const unsigned pex_l0_clkreq_n_pdd2_pins[] = {
  1255. TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2,
  1256. };
  1257. static const unsigned pex_wake_n_pdd3_pins[] = {
  1258. TEGRA_PIN_PEX_WAKE_N_PDD3,
  1259. };
  1260. static const unsigned pex_l1_prsnt_n_pdd4_pins[] = {
  1261. TEGRA_PIN_PEX_L1_PRSNT_N_PDD4,
  1262. };
  1263. static const unsigned pex_l1_rst_n_pdd5_pins[] = {
  1264. TEGRA_PIN_PEX_L1_RST_N_PDD5,
  1265. };
  1266. static const unsigned pex_l1_clkreq_n_pdd6_pins[] = {
  1267. TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6,
  1268. };
  1269. static const unsigned pex_l2_prsnt_n_pdd7_pins[] = {
  1270. TEGRA_PIN_PEX_L2_PRSNT_N_PDD7,
  1271. };
  1272. static const unsigned clk3_out_pee0_pins[] = {
  1273. TEGRA_PIN_CLK3_OUT_PEE0,
  1274. };
  1275. static const unsigned clk3_req_pee1_pins[] = {
  1276. TEGRA_PIN_CLK3_REQ_PEE1,
  1277. };
  1278. static const unsigned clk1_req_pee2_pins[] = {
  1279. TEGRA_PIN_CLK1_REQ_PEE2,
  1280. };
  1281. static const unsigned hdmi_cec_pee3_pins[] = {
  1282. TEGRA_PIN_HDMI_CEC_PEE3,
  1283. };
  1284. static const unsigned clk_32k_in_pins[] = {
  1285. TEGRA_PIN_CLK_32K_IN,
  1286. };
  1287. static const unsigned core_pwr_req_pins[] = {
  1288. TEGRA_PIN_CORE_PWR_REQ,
  1289. };
  1290. static const unsigned cpu_pwr_req_pins[] = {
  1291. TEGRA_PIN_CPU_PWR_REQ,
  1292. };
  1293. static const unsigned owr_pins[] = {
  1294. TEGRA_PIN_OWR,
  1295. };
  1296. static const unsigned pwr_int_n_pins[] = {
  1297. TEGRA_PIN_PWR_INT_N,
  1298. };
  1299. static const unsigned drive_ao1_pins[] = {
  1300. TEGRA_PIN_KB_ROW0_PR0,
  1301. TEGRA_PIN_KB_ROW1_PR1,
  1302. TEGRA_PIN_KB_ROW2_PR2,
  1303. TEGRA_PIN_KB_ROW3_PR3,
  1304. TEGRA_PIN_KB_ROW4_PR4,
  1305. TEGRA_PIN_KB_ROW5_PR5,
  1306. TEGRA_PIN_KB_ROW6_PR6,
  1307. TEGRA_PIN_KB_ROW7_PR7,
  1308. TEGRA_PIN_PWR_I2C_SCL_PZ6,
  1309. TEGRA_PIN_PWR_I2C_SDA_PZ7,
  1310. TEGRA_PIN_SYS_RESET_N,
  1311. };
  1312. static const unsigned drive_ao2_pins[] = {
  1313. TEGRA_PIN_CLK_32K_OUT_PA0,
  1314. TEGRA_PIN_KB_COL0_PQ0,
  1315. TEGRA_PIN_KB_COL1_PQ1,
  1316. TEGRA_PIN_KB_COL2_PQ2,
  1317. TEGRA_PIN_KB_COL3_PQ3,
  1318. TEGRA_PIN_KB_COL4_PQ4,
  1319. TEGRA_PIN_KB_COL5_PQ5,
  1320. TEGRA_PIN_KB_COL6_PQ6,
  1321. TEGRA_PIN_KB_COL7_PQ7,
  1322. TEGRA_PIN_KB_ROW8_PS0,
  1323. TEGRA_PIN_KB_ROW9_PS1,
  1324. TEGRA_PIN_KB_ROW10_PS2,
  1325. TEGRA_PIN_KB_ROW11_PS3,
  1326. TEGRA_PIN_KB_ROW12_PS4,
  1327. TEGRA_PIN_KB_ROW13_PS5,
  1328. TEGRA_PIN_KB_ROW14_PS6,
  1329. TEGRA_PIN_KB_ROW15_PS7,
  1330. TEGRA_PIN_SYS_CLK_REQ_PZ5,
  1331. TEGRA_PIN_CLK_32K_IN,
  1332. TEGRA_PIN_CORE_PWR_REQ,
  1333. TEGRA_PIN_CPU_PWR_REQ,
  1334. TEGRA_PIN_PWR_INT_N,
  1335. };
  1336. static const unsigned drive_at1_pins[] = {
  1337. TEGRA_PIN_GMI_AD8_PH0,
  1338. TEGRA_PIN_GMI_AD9_PH1,
  1339. TEGRA_PIN_GMI_AD10_PH2,
  1340. TEGRA_PIN_GMI_AD11_PH3,
  1341. TEGRA_PIN_GMI_AD12_PH4,
  1342. TEGRA_PIN_GMI_AD13_PH5,
  1343. TEGRA_PIN_GMI_AD14_PH6,
  1344. TEGRA_PIN_GMI_AD15_PH7,
  1345. TEGRA_PIN_GMI_IORDY_PI5,
  1346. TEGRA_PIN_GMI_CS7_N_PI6,
  1347. };
  1348. static const unsigned drive_at2_pins[] = {
  1349. TEGRA_PIN_GMI_AD0_PG0,
  1350. TEGRA_PIN_GMI_AD1_PG1,
  1351. TEGRA_PIN_GMI_AD2_PG2,
  1352. TEGRA_PIN_GMI_AD3_PG3,
  1353. TEGRA_PIN_GMI_AD4_PG4,
  1354. TEGRA_PIN_GMI_AD5_PG5,
  1355. TEGRA_PIN_GMI_AD6_PG6,
  1356. TEGRA_PIN_GMI_AD7_PG7,
  1357. TEGRA_PIN_GMI_WR_N_PI0,
  1358. TEGRA_PIN_GMI_OE_N_PI1,
  1359. TEGRA_PIN_GMI_DQS_PI2,
  1360. TEGRA_PIN_GMI_CS6_N_PI3,
  1361. TEGRA_PIN_GMI_RST_N_PI4,
  1362. TEGRA_PIN_GMI_WAIT_PI7,
  1363. TEGRA_PIN_GMI_ADV_N_PK0,
  1364. TEGRA_PIN_GMI_CLK_PK1,
  1365. TEGRA_PIN_GMI_CS4_N_PK2,
  1366. TEGRA_PIN_GMI_CS2_N_PK3,
  1367. TEGRA_PIN_GMI_CS3_N_PK4,
  1368. };
  1369. static const unsigned drive_at3_pins[] = {
  1370. TEGRA_PIN_GMI_WP_N_PC7,
  1371. TEGRA_PIN_GMI_CS0_N_PJ0,
  1372. };
  1373. static const unsigned drive_at4_pins[] = {
  1374. TEGRA_PIN_GMI_A17_PB0,
  1375. TEGRA_PIN_GMI_A18_PB1,
  1376. TEGRA_PIN_GMI_CS1_N_PJ2,
  1377. TEGRA_PIN_GMI_A16_PJ7,
  1378. TEGRA_PIN_GMI_A19_PK7,
  1379. };
  1380. static const unsigned drive_at5_pins[] = {
  1381. TEGRA_PIN_GEN2_I2C_SCL_PT5,
  1382. TEGRA_PIN_GEN2_I2C_SDA_PT6,
  1383. };
  1384. static const unsigned drive_cdev1_pins[] = {
  1385. TEGRA_PIN_CLK1_OUT_PW4,
  1386. TEGRA_PIN_CLK1_REQ_PEE2,
  1387. };
  1388. static const unsigned drive_cdev2_pins[] = {
  1389. TEGRA_PIN_CLK2_OUT_PW5,
  1390. TEGRA_PIN_CLK2_REQ_PCC5,
  1391. };
  1392. static const unsigned drive_cec_pins[] = {
  1393. TEGRA_PIN_HDMI_CEC_PEE3,
  1394. };
  1395. static const unsigned drive_crt_pins[] = {
  1396. TEGRA_PIN_CRT_HSYNC_PV6,
  1397. TEGRA_PIN_CRT_VSYNC_PV7,
  1398. };
  1399. static const unsigned drive_csus_pins[] = {
  1400. TEGRA_PIN_VI_MCLK_PT1,
  1401. };
  1402. static const unsigned drive_dap1_pins[] = {
  1403. TEGRA_PIN_SPDIF_OUT_PK5,
  1404. TEGRA_PIN_SPDIF_IN_PK6,
  1405. TEGRA_PIN_DAP1_FS_PN0,
  1406. TEGRA_PIN_DAP1_DIN_PN1,
  1407. TEGRA_PIN_DAP1_DOUT_PN2,
  1408. TEGRA_PIN_DAP1_SCLK_PN3,
  1409. };
  1410. static const unsigned drive_dap2_pins[] = {
  1411. TEGRA_PIN_DAP2_FS_PA2,
  1412. TEGRA_PIN_DAP2_SCLK_PA3,
  1413. TEGRA_PIN_DAP2_DIN_PA4,
  1414. TEGRA_PIN_DAP2_DOUT_PA5,
  1415. };
  1416. static const unsigned drive_dap3_pins[] = {
  1417. TEGRA_PIN_DAP3_FS_PP0,
  1418. TEGRA_PIN_DAP3_DIN_PP1,
  1419. TEGRA_PIN_DAP3_DOUT_PP2,
  1420. TEGRA_PIN_DAP3_SCLK_PP3,
  1421. };
  1422. static const unsigned drive_dap4_pins[] = {
  1423. TEGRA_PIN_DAP4_FS_PP4,
  1424. TEGRA_PIN_DAP4_DIN_PP5,
  1425. TEGRA_PIN_DAP4_DOUT_PP6,
  1426. TEGRA_PIN_DAP4_SCLK_PP7,
  1427. };
  1428. static const unsigned drive_dbg_pins[] = {
  1429. TEGRA_PIN_GEN1_I2C_SCL_PC4,
  1430. TEGRA_PIN_GEN1_I2C_SDA_PC5,
  1431. TEGRA_PIN_PU0,
  1432. TEGRA_PIN_PU1,
  1433. TEGRA_PIN_PU2,
  1434. TEGRA_PIN_PU3,
  1435. TEGRA_PIN_PU4,
  1436. TEGRA_PIN_PU5,
  1437. TEGRA_PIN_PU6,
  1438. TEGRA_PIN_JTAG_RTCK_PU7,
  1439. TEGRA_PIN_JTAG_TCK,
  1440. TEGRA_PIN_JTAG_TDI,
  1441. TEGRA_PIN_JTAG_TDO,
  1442. TEGRA_PIN_JTAG_TMS,
  1443. TEGRA_PIN_JTAG_TRST_N,
  1444. TEGRA_PIN_TEST_MODE_EN,
  1445. };
  1446. static const unsigned drive_ddc_pins[] = {
  1447. TEGRA_PIN_DDC_SCL_PV4,
  1448. TEGRA_PIN_DDC_SDA_PV5,
  1449. };
  1450. static const unsigned drive_dev3_pins[] = {
  1451. TEGRA_PIN_CLK3_OUT_PEE0,
  1452. TEGRA_PIN_CLK3_REQ_PEE1,
  1453. };
  1454. static const unsigned drive_gma_pins[] = {
  1455. TEGRA_PIN_SDMMC4_DAT0_PAA0,
  1456. TEGRA_PIN_SDMMC4_DAT1_PAA1,
  1457. TEGRA_PIN_SDMMC4_DAT2_PAA2,
  1458. TEGRA_PIN_SDMMC4_DAT3_PAA3,
  1459. TEGRA_PIN_SDMMC4_RST_N_PCC3,
  1460. };
  1461. static const unsigned drive_gmb_pins[] = {
  1462. TEGRA_PIN_SDMMC4_DAT4_PAA4,
  1463. TEGRA_PIN_SDMMC4_DAT5_PAA5,
  1464. TEGRA_PIN_SDMMC4_DAT6_PAA6,
  1465. TEGRA_PIN_SDMMC4_DAT7_PAA7,
  1466. };
  1467. static const unsigned drive_gmc_pins[] = {
  1468. TEGRA_PIN_SDMMC4_CLK_PCC4,
  1469. };
  1470. static const unsigned drive_gmd_pins[] = {
  1471. TEGRA_PIN_SDMMC4_CMD_PT7,
  1472. };
  1473. static const unsigned drive_gme_pins[] = {
  1474. TEGRA_PIN_PBB0,
  1475. TEGRA_PIN_CAM_I2C_SCL_PBB1,
  1476. TEGRA_PIN_CAM_I2C_SDA_PBB2,
  1477. TEGRA_PIN_PBB3,
  1478. TEGRA_PIN_PCC2,
  1479. };
  1480. static const unsigned drive_gmf_pins[] = {
  1481. TEGRA_PIN_PBB4,
  1482. TEGRA_PIN_PBB5,
  1483. TEGRA_PIN_PBB6,
  1484. TEGRA_PIN_PBB7,
  1485. };
  1486. static const unsigned drive_gmg_pins[] = {
  1487. TEGRA_PIN_CAM_MCLK_PCC0,
  1488. };
  1489. static const unsigned drive_gmh_pins[] = {
  1490. TEGRA_PIN_PCC1,
  1491. };
  1492. static const unsigned drive_gpv_pins[] = {
  1493. TEGRA_PIN_PEX_L2_RST_N_PCC6,
  1494. TEGRA_PIN_PEX_L2_CLKREQ_N_PCC7,
  1495. TEGRA_PIN_PEX_L0_PRSNT_N_PDD0,
  1496. TEGRA_PIN_PEX_L0_RST_N_PDD1,
  1497. TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2,
  1498. TEGRA_PIN_PEX_WAKE_N_PDD3,
  1499. TEGRA_PIN_PEX_L1_PRSNT_N_PDD4,
  1500. TEGRA_PIN_PEX_L1_RST_N_PDD5,
  1501. TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6,
  1502. TEGRA_PIN_PEX_L2_PRSNT_N_PDD7,
  1503. };
  1504. static const unsigned drive_lcd1_pins[] = {
  1505. TEGRA_PIN_LCD_PWR1_PC1,
  1506. TEGRA_PIN_LCD_PWR2_PC6,
  1507. TEGRA_PIN_LCD_CS0_N_PN4,
  1508. TEGRA_PIN_LCD_SDOUT_PN5,
  1509. TEGRA_PIN_LCD_DC0_PN6,
  1510. TEGRA_PIN_LCD_SDIN_PZ2,
  1511. TEGRA_PIN_LCD_WR_N_PZ3,
  1512. TEGRA_PIN_LCD_SCK_PZ4,
  1513. };
  1514. static const unsigned drive_lcd2_pins[] = {
  1515. TEGRA_PIN_LCD_PWR0_PB2,
  1516. TEGRA_PIN_LCD_PCLK_PB3,
  1517. TEGRA_PIN_LCD_DC1_PD2,
  1518. TEGRA_PIN_LCD_D0_PE0,
  1519. TEGRA_PIN_LCD_D1_PE1,
  1520. TEGRA_PIN_LCD_D2_PE2,
  1521. TEGRA_PIN_LCD_D3_PE3,
  1522. TEGRA_PIN_LCD_D4_PE4,
  1523. TEGRA_PIN_LCD_D5_PE5,
  1524. TEGRA_PIN_LCD_D6_PE6,
  1525. TEGRA_PIN_LCD_D7_PE7,
  1526. TEGRA_PIN_LCD_D8_PF0,
  1527. TEGRA_PIN_LCD_D9_PF1,
  1528. TEGRA_PIN_LCD_D10_PF2,
  1529. TEGRA_PIN_LCD_D11_PF3,
  1530. TEGRA_PIN_LCD_D12_PF4,
  1531. TEGRA_PIN_LCD_D13_PF5,
  1532. TEGRA_PIN_LCD_D14_PF6,
  1533. TEGRA_PIN_LCD_D15_PF7,
  1534. TEGRA_PIN_LCD_DE_PJ1,
  1535. TEGRA_PIN_LCD_HSYNC_PJ3,
  1536. TEGRA_PIN_LCD_VSYNC_PJ4,
  1537. TEGRA_PIN_LCD_D16_PM0,
  1538. TEGRA_PIN_LCD_D17_PM1,
  1539. TEGRA_PIN_LCD_D18_PM2,
  1540. TEGRA_PIN_LCD_D19_PM3,
  1541. TEGRA_PIN_LCD_D20_PM4,
  1542. TEGRA_PIN_LCD_D21_PM5,
  1543. TEGRA_PIN_LCD_D22_PM6,
  1544. TEGRA_PIN_LCD_D23_PM7,
  1545. TEGRA_PIN_HDMI_INT_PN7,
  1546. TEGRA_PIN_LCD_CS1_N_PW0,
  1547. TEGRA_PIN_LCD_M1_PW1,
  1548. };
  1549. static const unsigned drive_owr_pins[] = {
  1550. TEGRA_PIN_OWR,
  1551. };
  1552. static const unsigned drive_sdio1_pins[] = {
  1553. TEGRA_PIN_SDMMC1_DAT3_PY4,
  1554. TEGRA_PIN_SDMMC1_DAT2_PY5,
  1555. TEGRA_PIN_SDMMC1_DAT1_PY6,
  1556. TEGRA_PIN_SDMMC1_DAT0_PY7,
  1557. TEGRA_PIN_SDMMC1_CLK_PZ0,
  1558. TEGRA_PIN_SDMMC1_CMD_PZ1,
  1559. };
  1560. static const unsigned drive_sdio2_pins[] = {
  1561. TEGRA_PIN_SDMMC3_DAT5_PD0,
  1562. TEGRA_PIN_SDMMC3_DAT4_PD1,
  1563. TEGRA_PIN_SDMMC3_DAT6_PD3,
  1564. TEGRA_PIN_SDMMC3_DAT7_PD4,
  1565. };
  1566. static const unsigned drive_sdio3_pins[] = {
  1567. TEGRA_PIN_SDMMC3_CLK_PA6,
  1568. TEGRA_PIN_SDMMC3_CMD_PA7,
  1569. TEGRA_PIN_SDMMC3_DAT3_PB4,
  1570. TEGRA_PIN_SDMMC3_DAT2_PB5,
  1571. TEGRA_PIN_SDMMC3_DAT1_PB6,
  1572. TEGRA_PIN_SDMMC3_DAT0_PB7,
  1573. };
  1574. static const unsigned drive_spi_pins[] = {
  1575. TEGRA_PIN_SPI2_CS1_N_PW2,
  1576. TEGRA_PIN_SPI2_CS2_N_PW3,
  1577. TEGRA_PIN_SPI2_MOSI_PX0,
  1578. TEGRA_PIN_SPI2_MISO_PX1,
  1579. TEGRA_PIN_SPI2_SCK_PX2,
  1580. TEGRA_PIN_SPI2_CS0_N_PX3,
  1581. TEGRA_PIN_SPI1_MOSI_PX4,
  1582. TEGRA_PIN_SPI1_SCK_PX5,
  1583. TEGRA_PIN_SPI1_CS0_N_PX6,
  1584. TEGRA_PIN_SPI1_MISO_PX7,
  1585. };
  1586. static const unsigned drive_uaa_pins[] = {
  1587. TEGRA_PIN_ULPI_DATA0_PO1,
  1588. TEGRA_PIN_ULPI_DATA1_PO2,
  1589. TEGRA_PIN_ULPI_DATA2_PO3,
  1590. TEGRA_PIN_ULPI_DATA3_PO4,
  1591. };
  1592. static const unsigned drive_uab_pins[] = {
  1593. TEGRA_PIN_ULPI_DATA7_PO0,
  1594. TEGRA_PIN_ULPI_DATA4_PO5,
  1595. TEGRA_PIN_ULPI_DATA5_PO6,
  1596. TEGRA_PIN_ULPI_DATA6_PO7,
  1597. TEGRA_PIN_PV0,
  1598. TEGRA_PIN_PV1,
  1599. TEGRA_PIN_PV2,
  1600. TEGRA_PIN_PV3,
  1601. };
  1602. static const unsigned drive_uart2_pins[] = {
  1603. TEGRA_PIN_UART2_TXD_PC2,
  1604. TEGRA_PIN_UART2_RXD_PC3,
  1605. TEGRA_PIN_UART2_CTS_N_PJ5,
  1606. TEGRA_PIN_UART2_RTS_N_PJ6,
  1607. };
  1608. static const unsigned drive_uart3_pins[] = {
  1609. TEGRA_PIN_UART3_CTS_N_PA1,
  1610. TEGRA_PIN_UART3_RTS_N_PC0,
  1611. TEGRA_PIN_UART3_TXD_PW6,
  1612. TEGRA_PIN_UART3_RXD_PW7,
  1613. };
  1614. static const unsigned drive_uda_pins[] = {
  1615. TEGRA_PIN_ULPI_CLK_PY0,
  1616. TEGRA_PIN_ULPI_DIR_PY1,
  1617. TEGRA_PIN_ULPI_NXT_PY2,
  1618. TEGRA_PIN_ULPI_STP_PY3,
  1619. };
  1620. static const unsigned drive_vi1_pins[] = {
  1621. TEGRA_PIN_VI_D1_PD5,
  1622. TEGRA_PIN_VI_VSYNC_PD6,
  1623. TEGRA_PIN_VI_HSYNC_PD7,
  1624. TEGRA_PIN_VI_D2_PL0,
  1625. TEGRA_PIN_VI_D3_PL1,
  1626. TEGRA_PIN_VI_D4_PL2,
  1627. TEGRA_PIN_VI_D5_PL3,
  1628. TEGRA_PIN_VI_D6_PL4,
  1629. TEGRA_PIN_VI_D7_PL5,
  1630. TEGRA_PIN_VI_D8_PL6,
  1631. TEGRA_PIN_VI_D9_PL7,
  1632. TEGRA_PIN_VI_PCLK_PT0,
  1633. TEGRA_PIN_VI_D10_PT2,
  1634. TEGRA_PIN_VI_D11_PT3,
  1635. TEGRA_PIN_VI_D0_PT4,
  1636. };
  1637. enum tegra_mux {
  1638. TEGRA_MUX_BLINK,
  1639. TEGRA_MUX_CEC,
  1640. TEGRA_MUX_CLK_12M_OUT,
  1641. TEGRA_MUX_CLK_32K_IN,
  1642. TEGRA_MUX_CORE_PWR_REQ,
  1643. TEGRA_MUX_CPU_PWR_REQ,
  1644. TEGRA_MUX_CRT,
  1645. TEGRA_MUX_DAP,
  1646. TEGRA_MUX_DDR,
  1647. TEGRA_MUX_DEV3,
  1648. TEGRA_MUX_DISPLAYA,
  1649. TEGRA_MUX_DISPLAYB,
  1650. TEGRA_MUX_DTV,
  1651. TEGRA_MUX_EXTPERIPH1,
  1652. TEGRA_MUX_EXTPERIPH2,
  1653. TEGRA_MUX_EXTPERIPH3,
  1654. TEGRA_MUX_GMI,
  1655. TEGRA_MUX_GMI_ALT,
  1656. TEGRA_MUX_HDA,
  1657. TEGRA_MUX_HDCP,
  1658. TEGRA_MUX_HDMI,
  1659. TEGRA_MUX_HSI,
  1660. TEGRA_MUX_I2C1,
  1661. TEGRA_MUX_I2C2,
  1662. TEGRA_MUX_I2C3,
  1663. TEGRA_MUX_I2C4,
  1664. TEGRA_MUX_I2CPWR,
  1665. TEGRA_MUX_I2S0,
  1666. TEGRA_MUX_I2S1,
  1667. TEGRA_MUX_I2S2,
  1668. TEGRA_MUX_I2S3,
  1669. TEGRA_MUX_I2S4,
  1670. TEGRA_MUX_INVALID,
  1671. TEGRA_MUX_KBC,
  1672. TEGRA_MUX_MIO,
  1673. TEGRA_MUX_NAND,
  1674. TEGRA_MUX_NAND_ALT,
  1675. TEGRA_MUX_OWR,
  1676. TEGRA_MUX_PCIE,
  1677. TEGRA_MUX_PWM0,
  1678. TEGRA_MUX_PWM1,
  1679. TEGRA_MUX_PWM2,
  1680. TEGRA_MUX_PWM3,
  1681. TEGRA_MUX_PWR_INT_N,
  1682. TEGRA_MUX_RSVD1,
  1683. TEGRA_MUX_RSVD2,
  1684. TEGRA_MUX_RSVD3,
  1685. TEGRA_MUX_RSVD4,
  1686. TEGRA_MUX_RTCK,
  1687. TEGRA_MUX_SATA,
  1688. TEGRA_MUX_SDMMC1,
  1689. TEGRA_MUX_SDMMC2,
  1690. TEGRA_MUX_SDMMC3,
  1691. TEGRA_MUX_SDMMC4,
  1692. TEGRA_MUX_SPDIF,
  1693. TEGRA_MUX_SPI1,
  1694. TEGRA_MUX_SPI2,
  1695. TEGRA_MUX_SPI2_ALT,
  1696. TEGRA_MUX_SPI3,
  1697. TEGRA_MUX_SPI4,
  1698. TEGRA_MUX_SPI5,
  1699. TEGRA_MUX_SPI6,
  1700. TEGRA_MUX_SYSCLK,
  1701. TEGRA_MUX_TEST,
  1702. TEGRA_MUX_TRACE,
  1703. TEGRA_MUX_UARTA,
  1704. TEGRA_MUX_UARTB,
  1705. TEGRA_MUX_UARTC,
  1706. TEGRA_MUX_UARTD,
  1707. TEGRA_MUX_UARTE,
  1708. TEGRA_MUX_ULPI,
  1709. TEGRA_MUX_VGP1,
  1710. TEGRA_MUX_VGP2,
  1711. TEGRA_MUX_VGP3,
  1712. TEGRA_MUX_VGP4,
  1713. TEGRA_MUX_VGP5,
  1714. TEGRA_MUX_VGP6,
  1715. TEGRA_MUX_VI,
  1716. TEGRA_MUX_VI_ALT1,
  1717. TEGRA_MUX_VI_ALT2,
  1718. TEGRA_MUX_VI_ALT3,
  1719. };
  1720. static const char * const blink_groups[] = {
  1721. "clk_32k_out_pa0",
  1722. };
  1723. static const char * const cec_groups[] = {
  1724. "hdmi_cec_pee3",
  1725. "owr",
  1726. };
  1727. static const char * const clk_12m_out_groups[] = {
  1728. "pv3",
  1729. };
  1730. static const char * const clk_32k_in_groups[] = {
  1731. "clk_32k_in",
  1732. };
  1733. static const char * const core_pwr_req_groups[] = {
  1734. "core_pwr_req",
  1735. };
  1736. static const char * const cpu_pwr_req_groups[] = {
  1737. "cpu_pwr_req",
  1738. };
  1739. static const char * const crt_groups[] = {
  1740. "crt_hsync_pv6",
  1741. "crt_vsync_pv7",
  1742. };
  1743. static const char * const dap_groups[] = {
  1744. "clk1_req_pee2",
  1745. "clk2_req_pcc5",
  1746. };
  1747. static const char * const ddr_groups[] = {
  1748. "vi_d0_pt4",
  1749. "vi_d1_pd5",
  1750. "vi_d10_pt2",
  1751. "vi_d11_pt3",
  1752. "vi_d2_pl0",
  1753. "vi_d3_pl1",
  1754. "vi_d4_pl2",
  1755. "vi_d5_pl3",
  1756. "vi_d6_pl4",
  1757. "vi_d7_pl5",
  1758. "vi_d8_pl6",
  1759. "vi_d9_pl7",
  1760. "vi_hsync_pd7",
  1761. "vi_vsync_pd6",
  1762. };
  1763. static const char * const dev3_groups[] = {
  1764. "clk3_req_pee1",
  1765. };
  1766. static const char * const displaya_groups[] = {
  1767. "dap3_din_pp1",
  1768. "dap3_dout_pp2",
  1769. "dap3_fs_pp0",
  1770. "dap3_sclk_pp3",
  1771. "pbb3",
  1772. "pbb4",
  1773. "pbb5",
  1774. "pbb6",
  1775. "lcd_cs0_n_pn4",
  1776. "lcd_cs1_n_pw0",
  1777. "lcd_d0_pe0",
  1778. "lcd_d1_pe1",
  1779. "lcd_d10_pf2",
  1780. "lcd_d11_pf3",
  1781. "lcd_d12_pf4",
  1782. "lcd_d13_pf5",
  1783. "lcd_d14_pf6",
  1784. "lcd_d15_pf7",
  1785. "lcd_d16_pm0",
  1786. "lcd_d17_pm1",
  1787. "lcd_d18_pm2",
  1788. "lcd_d19_pm3",
  1789. "lcd_d2_pe2",
  1790. "lcd_d20_pm4",
  1791. "lcd_d21_pm5",
  1792. "lcd_d22_pm6",
  1793. "lcd_d23_pm7",
  1794. "lcd_d3_pe3",
  1795. "lcd_d4_pe4",
  1796. "lcd_d5_pe5",
  1797. "lcd_d6_pe6",
  1798. "lcd_d7_pe7",
  1799. "lcd_d8_pf0",
  1800. "lcd_d9_pf1",
  1801. "lcd_dc0_pn6",
  1802. "lcd_dc1_pd2",
  1803. "lcd_de_pj1",
  1804. "lcd_hsync_pj3",
  1805. "lcd_m1_pw1",
  1806. "lcd_pclk_pb3",
  1807. "lcd_pwr0_pb2",
  1808. "lcd_pwr1_pc1",
  1809. "lcd_pwr2_pc6",
  1810. "lcd_sck_pz4",
  1811. "lcd_sdin_pz2",
  1812. "lcd_sdout_pn5",
  1813. "lcd_vsync_pj4",
  1814. "lcd_wr_n_pz3",
  1815. };
  1816. static const char * const displayb_groups[] = {
  1817. "dap3_din_pp1",
  1818. "dap3_dout_pp2",
  1819. "dap3_fs_pp0",
  1820. "dap3_sclk_pp3",
  1821. "pbb3",
  1822. "pbb4",
  1823. "pbb5",
  1824. "pbb6",
  1825. "lcd_cs0_n_pn4",
  1826. "lcd_cs1_n_pw0",
  1827. "lcd_d0_pe0",
  1828. "lcd_d1_pe1",
  1829. "lcd_d10_pf2",
  1830. "lcd_d11_pf3",
  1831. "lcd_d12_pf4",
  1832. "lcd_d13_pf5",
  1833. "lcd_d14_pf6",
  1834. "lcd_d15_pf7",
  1835. "lcd_d16_pm0",
  1836. "lcd_d17_pm1",
  1837. "lcd_d18_pm2",
  1838. "lcd_d19_pm3",
  1839. "lcd_d2_pe2",
  1840. "lcd_d20_pm4",
  1841. "lcd_d21_pm5",
  1842. "lcd_d22_pm6",
  1843. "lcd_d23_pm7",
  1844. "lcd_d3_pe3",
  1845. "lcd_d4_pe4",
  1846. "lcd_d5_pe5",
  1847. "lcd_d6_pe6",
  1848. "lcd_d7_pe7",
  1849. "lcd_d8_pf0",
  1850. "lcd_d9_pf1",
  1851. "lcd_dc0_pn6",
  1852. "lcd_dc1_pd2",
  1853. "lcd_de_pj1",
  1854. "lcd_hsync_pj3",
  1855. "lcd_m1_pw1",
  1856. "lcd_pclk_pb3",
  1857. "lcd_pwr0_pb2",
  1858. "lcd_pwr1_pc1",
  1859. "lcd_pwr2_pc6",
  1860. "lcd_sck_pz4",
  1861. "lcd_sdin_pz2",
  1862. "lcd_sdout_pn5",
  1863. "lcd_vsync_pj4",
  1864. "lcd_wr_n_pz3",
  1865. };
  1866. static const char * const dtv_groups[] = {
  1867. "gmi_a17_pb0",
  1868. "gmi_a18_pb1",
  1869. "gmi_cs0_n_pj0",
  1870. "gmi_cs1_n_pj2",
  1871. };
  1872. static const char * const extperiph1_groups[] = {
  1873. "clk1_out_pw4",
  1874. };
  1875. static const char * const extperiph2_groups[] = {
  1876. "clk2_out_pw5",
  1877. };
  1878. static const char * const extperiph3_groups[] = {
  1879. "clk3_out_pee0",
  1880. };
  1881. static const char * const gmi_groups[] = {
  1882. "dap1_din_pn1",
  1883. "dap1_dout_pn2",
  1884. "dap1_fs_pn0",
  1885. "dap1_sclk_pn3",
  1886. "dap2_din_pa4",
  1887. "dap2_dout_pa5",
  1888. "dap2_fs_pa2",
  1889. "dap2_sclk_pa3",
  1890. "dap4_din_pp5",
  1891. "dap4_dout_pp6",
  1892. "dap4_fs_pp4",
  1893. "dap4_sclk_pp7",
  1894. "gen2_i2c_scl_pt5",
  1895. "gen2_i2c_sda_pt6",
  1896. "gmi_a16_pj7",
  1897. "gmi_a17_pb0",
  1898. "gmi_a18_pb1",
  1899. "gmi_a19_pk7",
  1900. "gmi_ad0_pg0",
  1901. "gmi_ad1_pg1",
  1902. "gmi_ad10_ph2",
  1903. "gmi_ad11_ph3",
  1904. "gmi_ad12_ph4",
  1905. "gmi_ad13_ph5",
  1906. "gmi_ad14_ph6",
  1907. "gmi_ad15_ph7",
  1908. "gmi_ad2_pg2",
  1909. "gmi_ad3_pg3",
  1910. "gmi_ad4_pg4",
  1911. "gmi_ad5_pg5",
  1912. "gmi_ad6_pg6",
  1913. "gmi_ad7_pg7",
  1914. "gmi_ad8_ph0",
  1915. "gmi_ad9_ph1",
  1916. "gmi_adv_n_pk0",
  1917. "gmi_clk_pk1",
  1918. "gmi_cs0_n_pj0",
  1919. "gmi_cs1_n_pj2",
  1920. "gmi_cs2_n_pk3",
  1921. "gmi_cs3_n_pk4",
  1922. "gmi_cs4_n_pk2",
  1923. "gmi_cs6_n_pi3",
  1924. "gmi_cs7_n_pi6",
  1925. "gmi_dqs_pi2",
  1926. "gmi_iordy_pi5",
  1927. "gmi_oe_n_pi1",
  1928. "gmi_rst_n_pi4",
  1929. "gmi_wait_pi7",
  1930. "gmi_wp_n_pc7",
  1931. "gmi_wr_n_pi0",
  1932. "pu0",
  1933. "pu1",
  1934. "pu2",
  1935. "pu3",
  1936. "pu4",
  1937. "pu5",
  1938. "pu6",
  1939. "sdmmc4_clk_pcc4",
  1940. "sdmmc4_cmd_pt7",
  1941. "sdmmc4_dat0_paa0",
  1942. "sdmmc4_dat1_paa1",
  1943. "sdmmc4_dat2_paa2",
  1944. "sdmmc4_dat3_paa3",
  1945. "sdmmc4_dat4_paa4",
  1946. "sdmmc4_dat5_paa5",
  1947. "sdmmc4_dat6_paa6",
  1948. "sdmmc4_dat7_paa7",
  1949. "spi1_cs0_n_px6",
  1950. "spi1_mosi_px4",
  1951. "spi1_sck_px5",
  1952. "spi2_cs0_n_px3",
  1953. "spi2_miso_px1",
  1954. "spi2_mosi_px0",
  1955. "spi2_sck_px2",
  1956. "uart2_cts_n_pj5",
  1957. "uart2_rts_n_pj6",
  1958. "uart3_cts_n_pa1",
  1959. "uart3_rts_n_pc0",
  1960. "uart3_rxd_pw7",
  1961. "uart3_txd_pw6",
  1962. };
  1963. static const char * const gmi_alt_groups[] = {
  1964. "gmi_a16_pj7",
  1965. "gmi_cs3_n_pk4",
  1966. "gmi_cs7_n_pi6",
  1967. "gmi_wp_n_pc7",
  1968. };
  1969. static const char * const hda_groups[] = {
  1970. "clk1_req_pee2",
  1971. "dap1_din_pn1",
  1972. "dap1_dout_pn2",
  1973. "dap1_fs_pn0",
  1974. "dap1_sclk_pn3",
  1975. "dap2_din_pa4",
  1976. "dap2_dout_pa5",
  1977. "dap2_fs_pa2",
  1978. "dap2_sclk_pa3",
  1979. "pex_l0_clkreq_n_pdd2",
  1980. "pex_l0_prsnt_n_pdd0",
  1981. "pex_l0_rst_n_pdd1",
  1982. "pex_l1_clkreq_n_pdd6",
  1983. "pex_l1_prsnt_n_pdd4",
  1984. "pex_l1_rst_n_pdd5",
  1985. "pex_l2_clkreq_n_pcc7",
  1986. "pex_l2_prsnt_n_pdd7",
  1987. "pex_l2_rst_n_pcc6",
  1988. "pex_wake_n_pdd3",
  1989. "spdif_in_pk6",
  1990. };
  1991. static const char * const hdcp_groups[] = {
  1992. "gen2_i2c_scl_pt5",
  1993. "gen2_i2c_sda_pt6",
  1994. "lcd_pwr0_pb2",
  1995. "lcd_pwr2_pc6",
  1996. "lcd_sck_pz4",
  1997. "lcd_sdout_pn5",
  1998. "lcd_wr_n_pz3",
  1999. };
  2000. static const char * const hdmi_groups[] = {
  2001. "hdmi_int_pn7",
  2002. };
  2003. static const char * const hsi_groups[] = {
  2004. "ulpi_data0_po1",
  2005. "ulpi_data1_po2",
  2006. "ulpi_data2_po3",
  2007. "ulpi_data3_po4",
  2008. "ulpi_data4_po5",
  2009. "ulpi_data5_po6",
  2010. "ulpi_data6_po7",
  2011. "ulpi_data7_po0",
  2012. };
  2013. static const char * const i2c1_groups[] = {
  2014. "gen1_i2c_scl_pc4",
  2015. "gen1_i2c_sda_pc5",
  2016. "spdif_in_pk6",
  2017. "spdif_out_pk5",
  2018. "spi2_cs1_n_pw2",
  2019. "spi2_cs2_n_pw3",
  2020. };
  2021. static const char * const i2c2_groups[] = {
  2022. "gen2_i2c_scl_pt5",
  2023. "gen2_i2c_sda_pt6",
  2024. };
  2025. static const char * const i2c3_groups[] = {
  2026. "cam_i2c_scl_pbb1",
  2027. "cam_i2c_sda_pbb2",
  2028. "sdmmc4_cmd_pt7",
  2029. "sdmmc4_dat4_paa4",
  2030. };
  2031. static const char * const i2c4_groups[] = {
  2032. "ddc_scl_pv4",
  2033. "ddc_sda_pv5",
  2034. };
  2035. static const char * const i2cpwr_groups[] = {
  2036. "pwr_i2c_scl_pz6",
  2037. "pwr_i2c_sda_pz7",
  2038. };
  2039. static const char * const i2s0_groups[] = {
  2040. "dap1_din_pn1",
  2041. "dap1_dout_pn2",
  2042. "dap1_fs_pn0",
  2043. "dap1_sclk_pn3",
  2044. };
  2045. static const char * const i2s1_groups[] = {
  2046. "dap2_din_pa4",
  2047. "dap2_dout_pa5",
  2048. "dap2_fs_pa2",
  2049. "dap2_sclk_pa3",
  2050. };
  2051. static const char * const i2s2_groups[] = {
  2052. "dap3_din_pp1",
  2053. "dap3_dout_pp2",
  2054. "dap3_fs_pp0",
  2055. "dap3_sclk_pp3",
  2056. };
  2057. static const char * const i2s3_groups[] = {
  2058. "dap4_din_pp5",
  2059. "dap4_dout_pp6",
  2060. "dap4_fs_pp4",
  2061. "dap4_sclk_pp7",
  2062. };
  2063. static const char * const i2s4_groups[] = {
  2064. "pbb0",
  2065. "pbb7",
  2066. "pcc1",
  2067. "pcc2",
  2068. "sdmmc4_dat4_paa4",
  2069. "sdmmc4_dat5_paa5",
  2070. "sdmmc4_dat6_paa6",
  2071. "sdmmc4_dat7_paa7",
  2072. };
  2073. static const char * const invalid_groups[] = {
  2074. "kb_row3_pr3",
  2075. "sdmmc4_clk_pcc4",
  2076. };
  2077. static const char * const kbc_groups[] = {
  2078. "kb_col0_pq0",
  2079. "kb_col1_pq1",
  2080. "kb_col2_pq2",
  2081. "kb_col3_pq3",
  2082. "kb_col4_pq4",
  2083. "kb_col5_pq5",
  2084. "kb_col6_pq6",
  2085. "kb_col7_pq7",
  2086. "kb_row0_pr0",
  2087. "kb_row1_pr1",
  2088. "kb_row10_ps2",
  2089. "kb_row11_ps3",
  2090. "kb_row12_ps4",
  2091. "kb_row13_ps5",
  2092. "kb_row14_ps6",
  2093. "kb_row15_ps7",
  2094. "kb_row2_pr2",
  2095. "kb_row3_pr3",
  2096. "kb_row4_pr4",
  2097. "kb_row5_pr5",
  2098. "kb_row6_pr6",
  2099. "kb_row7_pr7",
  2100. "kb_row8_ps0",
  2101. "kb_row9_ps1",
  2102. };
  2103. static const char * const mio_groups[] = {
  2104. "kb_col6_pq6",
  2105. "kb_col7_pq7",
  2106. "kb_row10_ps2",
  2107. "kb_row11_ps3",
  2108. "kb_row12_ps4",
  2109. "kb_row13_ps5",
  2110. "kb_row14_ps6",
  2111. "kb_row15_ps7",
  2112. "kb_row6_pr6",
  2113. "kb_row7_pr7",
  2114. "kb_row8_ps0",
  2115. "kb_row9_ps1",
  2116. };
  2117. static const char * const nand_groups[] = {
  2118. "gmi_ad0_pg0",
  2119. "gmi_ad1_pg1",
  2120. "gmi_ad10_ph2",
  2121. "gmi_ad11_ph3",
  2122. "gmi_ad12_ph4",
  2123. "gmi_ad13_ph5",
  2124. "gmi_ad14_ph6",
  2125. "gmi_ad15_ph7",
  2126. "gmi_ad2_pg2",
  2127. "gmi_ad3_pg3",
  2128. "gmi_ad4_pg4",
  2129. "gmi_ad5_pg5",
  2130. "gmi_ad6_pg6",
  2131. "gmi_ad7_pg7",
  2132. "gmi_ad8_ph0",
  2133. "gmi_ad9_ph1",
  2134. "gmi_adv_n_pk0",
  2135. "gmi_clk_pk1",
  2136. "gmi_cs0_n_pj0",
  2137. "gmi_cs1_n_pj2",
  2138. "gmi_cs2_n_pk3",
  2139. "gmi_cs3_n_pk4",
  2140. "gmi_cs4_n_pk2",
  2141. "gmi_cs6_n_pi3",
  2142. "gmi_cs7_n_pi6",
  2143. "gmi_dqs_pi2",
  2144. "gmi_iordy_pi5",
  2145. "gmi_oe_n_pi1",
  2146. "gmi_rst_n_pi4",
  2147. "gmi_wait_pi7",
  2148. "gmi_wp_n_pc7",
  2149. "gmi_wr_n_pi0",
  2150. "kb_col0_pq0",
  2151. "kb_col1_pq1",
  2152. "kb_col2_pq2",
  2153. "kb_col3_pq3",
  2154. "kb_col4_pq4",
  2155. "kb_col5_pq5",
  2156. "kb_col6_pq6",
  2157. "kb_col7_pq7",
  2158. "kb_row0_pr0",
  2159. "kb_row1_pr1",
  2160. "kb_row10_ps2",
  2161. "kb_row11_ps3",
  2162. "kb_row12_ps4",
  2163. "kb_row13_ps5",
  2164. "kb_row14_ps6",
  2165. "kb_row15_ps7",
  2166. "kb_row2_pr2",
  2167. "kb_row3_pr3",
  2168. "kb_row4_pr4",
  2169. "kb_row5_pr5",
  2170. "kb_row6_pr6",
  2171. "kb_row7_pr7",
  2172. "kb_row8_ps0",
  2173. "kb_row9_ps1",
  2174. "sdmmc4_clk_pcc4",
  2175. "sdmmc4_cmd_pt7",
  2176. };
  2177. static const char * const nand_alt_groups[] = {
  2178. "gmi_cs6_n_pi3",
  2179. "gmi_cs7_n_pi6",
  2180. "gmi_rst_n_pi4",
  2181. };
  2182. static const char * const owr_groups[] = {
  2183. "pu0",
  2184. "pv2",
  2185. "kb_row5_pr5",
  2186. "owr",
  2187. };
  2188. static const char * const pcie_groups[] = {
  2189. "pex_l0_clkreq_n_pdd2",
  2190. "pex_l0_prsnt_n_pdd0",
  2191. "pex_l0_rst_n_pdd1",
  2192. "pex_l1_clkreq_n_pdd6",
  2193. "pex_l1_prsnt_n_pdd4",
  2194. "pex_l1_rst_n_pdd5",
  2195. "pex_l2_clkreq_n_pcc7",
  2196. "pex_l2_prsnt_n_pdd7",
  2197. "pex_l2_rst_n_pcc6",
  2198. "pex_wake_n_pdd3",
  2199. };
  2200. static const char * const pwm0_groups[] = {
  2201. "gmi_ad8_ph0",
  2202. "pu3",
  2203. "sdmmc3_dat3_pb4",
  2204. "sdmmc3_dat5_pd0",
  2205. "uart3_rts_n_pc0",
  2206. };
  2207. static const char * const pwm1_groups[] = {
  2208. "gmi_ad9_ph1",
  2209. "pu4",
  2210. "sdmmc3_dat2_pb5",
  2211. "sdmmc3_dat4_pd1",
  2212. };
  2213. static const char * const pwm2_groups[] = {
  2214. "gmi_ad10_ph2",
  2215. "pu5",
  2216. "sdmmc3_clk_pa6",
  2217. };
  2218. static const char * const pwm3_groups[] = {
  2219. "gmi_ad11_ph3",
  2220. "pu6",
  2221. "sdmmc3_cmd_pa7",
  2222. };
  2223. static const char * const pwr_int_n_groups[] = {
  2224. "pwr_int_n",
  2225. };
  2226. static const char * const rsvd1_groups[] = {
  2227. "gmi_ad0_pg0",
  2228. "gmi_ad1_pg1",
  2229. "gmi_ad12_ph4",
  2230. "gmi_ad13_ph5",
  2231. "gmi_ad14_ph6",
  2232. "gmi_ad15_ph7",
  2233. "gmi_ad2_pg2",
  2234. "gmi_ad3_pg3",
  2235. "gmi_ad4_pg4",
  2236. "gmi_ad5_pg5",
  2237. "gmi_ad6_pg6",
  2238. "gmi_ad7_pg7",
  2239. "gmi_adv_n_pk0",
  2240. "gmi_clk_pk1",
  2241. "gmi_cs0_n_pj0",
  2242. "gmi_cs1_n_pj2",
  2243. "gmi_cs2_n_pk3",
  2244. "gmi_cs3_n_pk4",
  2245. "gmi_cs4_n_pk2",
  2246. "gmi_dqs_pi2",
  2247. "gmi_iordy_pi5",
  2248. "gmi_oe_n_pi1",
  2249. "gmi_wait_pi7",
  2250. "gmi_wp_n_pc7",
  2251. "gmi_wr_n_pi0",
  2252. "pu1",
  2253. "pu2",
  2254. "pv0",
  2255. "pv1",
  2256. "sdmmc3_dat0_pb7",
  2257. "sdmmc3_dat1_pb6",
  2258. "sdmmc3_dat2_pb5",
  2259. "sdmmc3_dat3_pb4",
  2260. "vi_pclk_pt0",
  2261. };
  2262. static const char * const rsvd2_groups[] = {
  2263. "clk1_out_pw4",
  2264. "clk2_out_pw5",
  2265. "clk2_req_pcc5",
  2266. "clk3_out_pee0",
  2267. "clk3_req_pee1",
  2268. "clk_32k_in",
  2269. "clk_32k_out_pa0",
  2270. "core_pwr_req",
  2271. "cpu_pwr_req",
  2272. "crt_hsync_pv6",
  2273. "crt_vsync_pv7",
  2274. "dap3_din_pp1",
  2275. "dap3_dout_pp2",
  2276. "dap3_fs_pp0",
  2277. "dap3_sclk_pp3",
  2278. "dap4_din_pp5",
  2279. "dap4_dout_pp6",
  2280. "dap4_fs_pp4",
  2281. "dap4_sclk_pp7",
  2282. "ddc_scl_pv4",
  2283. "ddc_sda_pv5",
  2284. "gen1_i2c_scl_pc4",
  2285. "gen1_i2c_sda_pc5",
  2286. "pbb0",
  2287. "pbb7",
  2288. "pcc1",
  2289. "pcc2",
  2290. "pv0",
  2291. "pv1",
  2292. "pv2",
  2293. "pv3",
  2294. "hdmi_cec_pee3",
  2295. "hdmi_int_pn7",
  2296. "jtag_rtck_pu7",
  2297. "pwr_i2c_scl_pz6",
  2298. "pwr_i2c_sda_pz7",
  2299. "pwr_int_n",
  2300. "sdmmc1_clk_pz0",
  2301. "sdmmc1_cmd_pz1",
  2302. "sdmmc1_dat0_py7",
  2303. "sdmmc1_dat1_py6",
  2304. "sdmmc1_dat2_py5",
  2305. "sdmmc1_dat3_py4",
  2306. "sdmmc3_dat0_pb7",
  2307. "sdmmc3_dat1_pb6",
  2308. "sdmmc4_rst_n_pcc3",
  2309. "spdif_out_pk5",
  2310. "sys_clk_req_pz5",
  2311. "uart3_cts_n_pa1",
  2312. "uart3_rxd_pw7",
  2313. "uart3_txd_pw6",
  2314. "ulpi_clk_py0",
  2315. "ulpi_dir_py1",
  2316. "ulpi_nxt_py2",
  2317. "ulpi_stp_py3",
  2318. "vi_d0_pt4",
  2319. "vi_d10_pt2",
  2320. "vi_d11_pt3",
  2321. "vi_hsync_pd7",
  2322. "vi_vsync_pd6",
  2323. };
  2324. static const char * const rsvd3_groups[] = {
  2325. "cam_i2c_scl_pbb1",
  2326. "cam_i2c_sda_pbb2",
  2327. "clk1_out_pw4",
  2328. "clk1_req_pee2",
  2329. "clk2_out_pw5",
  2330. "clk2_req_pcc5",
  2331. "clk3_out_pee0",
  2332. "clk3_req_pee1",
  2333. "clk_32k_in",
  2334. "clk_32k_out_pa0",
  2335. "core_pwr_req",
  2336. "cpu_pwr_req",
  2337. "crt_hsync_pv6",
  2338. "crt_vsync_pv7",
  2339. "dap2_din_pa4",
  2340. "dap2_dout_pa5",
  2341. "dap2_fs_pa2",
  2342. "dap2_sclk_pa3",
  2343. "ddc_scl_pv4",
  2344. "ddc_sda_pv5",
  2345. "gen1_i2c_scl_pc4",
  2346. "gen1_i2c_sda_pc5",
  2347. "pbb0",
  2348. "pbb7",
  2349. "pcc1",
  2350. "pcc2",
  2351. "pv0",
  2352. "pv1",
  2353. "pv2",
  2354. "pv3",
  2355. "hdmi_cec_pee3",
  2356. "hdmi_int_pn7",
  2357. "jtag_rtck_pu7",
  2358. "kb_row0_pr0",
  2359. "kb_row1_pr1",
  2360. "kb_row2_pr2",
  2361. "kb_row3_pr3",
  2362. "lcd_d0_pe0",
  2363. "lcd_d1_pe1",
  2364. "lcd_d10_pf2",
  2365. "lcd_d11_pf3",
  2366. "lcd_d12_pf4",
  2367. "lcd_d13_pf5",
  2368. "lcd_d14_pf6",
  2369. "lcd_d15_pf7",
  2370. "lcd_d16_pm0",
  2371. "lcd_d17_pm1",
  2372. "lcd_d18_pm2",
  2373. "lcd_d19_pm3",
  2374. "lcd_d2_pe2",
  2375. "lcd_d20_pm4",
  2376. "lcd_d21_pm5",
  2377. "lcd_d22_pm6",
  2378. "lcd_d23_pm7",
  2379. "lcd_d3_pe3",
  2380. "lcd_d4_pe4",
  2381. "lcd_d5_pe5",
  2382. "lcd_d6_pe6",
  2383. "lcd_d7_pe7",
  2384. "lcd_d8_pf0",
  2385. "lcd_d9_pf1",
  2386. "lcd_dc0_pn6",
  2387. "lcd_dc1_pd2",
  2388. "lcd_de_pj1",
  2389. "lcd_hsync_pj3",
  2390. "lcd_m1_pw1",
  2391. "lcd_pclk_pb3",
  2392. "lcd_pwr1_pc1",
  2393. "lcd_vsync_pj4",
  2394. "owr",
  2395. "pex_l0_clkreq_n_pdd2",
  2396. "pex_l0_prsnt_n_pdd0",
  2397. "pex_l0_rst_n_pdd1",
  2398. "pex_l1_clkreq_n_pdd6",
  2399. "pex_l1_prsnt_n_pdd4",
  2400. "pex_l1_rst_n_pdd5",
  2401. "pex_l2_clkreq_n_pcc7",
  2402. "pex_l2_prsnt_n_pdd7",
  2403. "pex_l2_rst_n_pcc6",
  2404. "pex_wake_n_pdd3",
  2405. "pwr_i2c_scl_pz6",
  2406. "pwr_i2c_sda_pz7",
  2407. "pwr_int_n",
  2408. "sdmmc1_clk_pz0",
  2409. "sdmmc1_cmd_pz1",
  2410. "sdmmc4_rst_n_pcc3",
  2411. "sys_clk_req_pz5",
  2412. };
  2413. static const char * const rsvd4_groups[] = {
  2414. "clk1_out_pw4",
  2415. "clk1_req_pee2",
  2416. "clk2_out_pw5",
  2417. "clk2_req_pcc5",
  2418. "clk3_out_pee0",
  2419. "clk3_req_pee1",
  2420. "clk_32k_in",
  2421. "clk_32k_out_pa0",
  2422. "core_pwr_req",
  2423. "cpu_pwr_req",
  2424. "crt_hsync_pv6",
  2425. "crt_vsync_pv7",
  2426. "dap4_din_pp5",
  2427. "dap4_dout_pp6",
  2428. "dap4_fs_pp4",
  2429. "dap4_sclk_pp7",
  2430. "ddc_scl_pv4",
  2431. "ddc_sda_pv5",
  2432. "gen1_i2c_scl_pc4",
  2433. "gen1_i2c_sda_pc5",
  2434. "gen2_i2c_scl_pt5",
  2435. "gen2_i2c_sda_pt6",
  2436. "gmi_a19_pk7",
  2437. "gmi_ad0_pg0",
  2438. "gmi_ad1_pg1",
  2439. "gmi_ad10_ph2",
  2440. "gmi_ad11_ph3",
  2441. "gmi_ad12_ph4",
  2442. "gmi_ad13_ph5",
  2443. "gmi_ad14_ph6",
  2444. "gmi_ad15_ph7",
  2445. "gmi_ad2_pg2",
  2446. "gmi_ad3_pg3",
  2447. "gmi_ad4_pg4",
  2448. "gmi_ad5_pg5",
  2449. "gmi_ad6_pg6",
  2450. "gmi_ad7_pg7",
  2451. "gmi_ad8_ph0",
  2452. "gmi_ad9_ph1",
  2453. "gmi_adv_n_pk0",
  2454. "gmi_clk_pk1",
  2455. "gmi_cs2_n_pk3",
  2456. "gmi_cs4_n_pk2",
  2457. "gmi_dqs_pi2",
  2458. "gmi_iordy_pi5",
  2459. "gmi_oe_n_pi1",
  2460. "gmi_rst_n_pi4",
  2461. "gmi_wait_pi7",
  2462. "gmi_wr_n_pi0",
  2463. "pcc2",
  2464. "pu0",
  2465. "pu1",
  2466. "pu2",
  2467. "pu3",
  2468. "pu4",
  2469. "pu5",
  2470. "pu6",
  2471. "pv0",
  2472. "pv1",
  2473. "pv2",
  2474. "pv3",
  2475. "hdmi_cec_pee3",
  2476. "hdmi_int_pn7",
  2477. "jtag_rtck_pu7",
  2478. "kb_col2_pq2",
  2479. "kb_col3_pq3",
  2480. "kb_col4_pq4",
  2481. "kb_col5_pq5",
  2482. "kb_row0_pr0",
  2483. "kb_row1_pr1",
  2484. "kb_row2_pr2",
  2485. "kb_row4_pr4",
  2486. "lcd_cs0_n_pn4",
  2487. "lcd_cs1_n_pw0",
  2488. "lcd_d0_pe0",
  2489. "lcd_d1_pe1",
  2490. "lcd_d10_pf2",
  2491. "lcd_d11_pf3",
  2492. "lcd_d12_pf4",
  2493. "lcd_d13_pf5",
  2494. "lcd_d14_pf6",
  2495. "lcd_d15_pf7",
  2496. "lcd_d16_pm0",
  2497. "lcd_d17_pm1",
  2498. "lcd_d18_pm2",
  2499. "lcd_d19_pm3",
  2500. "lcd_d2_pe2",
  2501. "lcd_d20_pm4",
  2502. "lcd_d21_pm5",
  2503. "lcd_d22_pm6",
  2504. "lcd_d23_pm7",
  2505. "lcd_d3_pe3",
  2506. "lcd_d4_pe4",
  2507. "lcd_d5_pe5",
  2508. "lcd_d6_pe6",
  2509. "lcd_d7_pe7",
  2510. "lcd_d8_pf0",
  2511. "lcd_d9_pf1",
  2512. "lcd_dc0_pn6",
  2513. "lcd_dc1_pd2",
  2514. "lcd_de_pj1",
  2515. "lcd_hsync_pj3",
  2516. "lcd_m1_pw1",
  2517. "lcd_pclk_pb3",
  2518. "lcd_pwr1_pc1",
  2519. "lcd_sdin_pz2",
  2520. "lcd_vsync_pj4",
  2521. "owr",
  2522. "pex_l0_clkreq_n_pdd2",
  2523. "pex_l0_prsnt_n_pdd0",
  2524. "pex_l0_rst_n_pdd1",
  2525. "pex_l1_clkreq_n_pdd6",
  2526. "pex_l1_prsnt_n_pdd4",
  2527. "pex_l1_rst_n_pdd5",
  2528. "pex_l2_clkreq_n_pcc7",
  2529. "pex_l2_prsnt_n_pdd7",
  2530. "pex_l2_rst_n_pcc6",
  2531. "pex_wake_n_pdd3",
  2532. "pwr_i2c_scl_pz6",
  2533. "pwr_i2c_sda_pz7",
  2534. "pwr_int_n",
  2535. "spi1_miso_px7",
  2536. "sys_clk_req_pz5",
  2537. "uart3_cts_n_pa1",
  2538. "uart3_rts_n_pc0",
  2539. "uart3_rxd_pw7",
  2540. "uart3_txd_pw6",
  2541. "vi_d0_pt4",
  2542. "vi_d1_pd5",
  2543. "vi_d10_pt2",
  2544. "vi_d11_pt3",
  2545. "vi_d2_pl0",
  2546. "vi_d3_pl1",
  2547. "vi_d4_pl2",
  2548. "vi_d5_pl3",
  2549. "vi_d6_pl4",
  2550. "vi_d7_pl5",
  2551. "vi_d8_pl6",
  2552. "vi_d9_pl7",
  2553. "vi_hsync_pd7",
  2554. "vi_pclk_pt0",
  2555. "vi_vsync_pd6",
  2556. };
  2557. static const char * const rtck_groups[] = {
  2558. "jtag_rtck_pu7",
  2559. };
  2560. static const char * const sata_groups[] = {
  2561. "gmi_cs6_n_pi3",
  2562. };
  2563. static const char * const sdmmc1_groups[] = {
  2564. "sdmmc1_clk_pz0",
  2565. "sdmmc1_cmd_pz1",
  2566. "sdmmc1_dat0_py7",
  2567. "sdmmc1_dat1_py6",
  2568. "sdmmc1_dat2_py5",
  2569. "sdmmc1_dat3_py4",
  2570. };
  2571. static const char * const sdmmc2_groups[] = {
  2572. "dap1_din_pn1",
  2573. "dap1_dout_pn2",
  2574. "dap1_fs_pn0",
  2575. "dap1_sclk_pn3",
  2576. "kb_row10_ps2",
  2577. "kb_row11_ps3",
  2578. "kb_row12_ps4",
  2579. "kb_row13_ps5",
  2580. "kb_row14_ps6",
  2581. "kb_row15_ps7",
  2582. "kb_row6_pr6",
  2583. "kb_row7_pr7",
  2584. "kb_row8_ps0",
  2585. "kb_row9_ps1",
  2586. "spdif_in_pk6",
  2587. "spdif_out_pk5",
  2588. "vi_d1_pd5",
  2589. "vi_d2_pl0",
  2590. "vi_d3_pl1",
  2591. "vi_d4_pl2",
  2592. "vi_d5_pl3",
  2593. "vi_d6_pl4",
  2594. "vi_d7_pl5",
  2595. "vi_d8_pl6",
  2596. "vi_d9_pl7",
  2597. "vi_pclk_pt0",
  2598. };
  2599. static const char * const sdmmc3_groups[] = {
  2600. "sdmmc3_clk_pa6",
  2601. "sdmmc3_cmd_pa7",
  2602. "sdmmc3_dat0_pb7",
  2603. "sdmmc3_dat1_pb6",
  2604. "sdmmc3_dat2_pb5",
  2605. "sdmmc3_dat3_pb4",
  2606. "sdmmc3_dat4_pd1",
  2607. "sdmmc3_dat5_pd0",
  2608. "sdmmc3_dat6_pd3",
  2609. "sdmmc3_dat7_pd4",
  2610. };
  2611. static const char * const sdmmc4_groups[] = {
  2612. "cam_i2c_scl_pbb1",
  2613. "cam_i2c_sda_pbb2",
  2614. "cam_mclk_pcc0",
  2615. "pbb0",
  2616. "pbb3",
  2617. "pbb4",
  2618. "pbb5",
  2619. "pbb6",
  2620. "pbb7",
  2621. "pcc1",
  2622. "sdmmc4_clk_pcc4",
  2623. "sdmmc4_cmd_pt7",
  2624. "sdmmc4_dat0_paa0",
  2625. "sdmmc4_dat1_paa1",
  2626. "sdmmc4_dat2_paa2",
  2627. "sdmmc4_dat3_paa3",
  2628. "sdmmc4_dat4_paa4",
  2629. "sdmmc4_dat5_paa5",
  2630. "sdmmc4_dat6_paa6",
  2631. "sdmmc4_dat7_paa7",
  2632. "sdmmc4_rst_n_pcc3",
  2633. };
  2634. static const char * const spdif_groups[] = {
  2635. "sdmmc3_dat6_pd3",
  2636. "sdmmc3_dat7_pd4",
  2637. "spdif_in_pk6",
  2638. "spdif_out_pk5",
  2639. "uart2_rxd_pc3",
  2640. "uart2_txd_pc2",
  2641. };
  2642. static const char * const spi1_groups[] = {
  2643. "spi1_cs0_n_px6",
  2644. "spi1_miso_px7",
  2645. "spi1_mosi_px4",
  2646. "spi1_sck_px5",
  2647. "ulpi_clk_py0",
  2648. "ulpi_dir_py1",
  2649. "ulpi_nxt_py2",
  2650. "ulpi_stp_py3",
  2651. };
  2652. static const char * const spi2_groups[] = {
  2653. "sdmmc3_cmd_pa7",
  2654. "sdmmc3_dat4_pd1",
  2655. "sdmmc3_dat5_pd0",
  2656. "sdmmc3_dat6_pd3",
  2657. "sdmmc3_dat7_pd4",
  2658. "spi1_cs0_n_px6",
  2659. "spi1_mosi_px4",
  2660. "spi1_sck_px5",
  2661. "spi2_cs0_n_px3",
  2662. "spi2_cs1_n_pw2",
  2663. "spi2_cs2_n_pw3",
  2664. "spi2_miso_px1",
  2665. "spi2_mosi_px0",
  2666. "spi2_sck_px2",
  2667. "ulpi_data4_po5",
  2668. "ulpi_data5_po6",
  2669. "ulpi_data6_po7",
  2670. "ulpi_data7_po0",
  2671. };
  2672. static const char * const spi2_alt_groups[] = {
  2673. "spi1_cs0_n_px6",
  2674. "spi1_miso_px7",
  2675. "spi1_mosi_px4",
  2676. "spi1_sck_px5",
  2677. "spi2_cs1_n_pw2",
  2678. "spi2_cs2_n_pw3",
  2679. };
  2680. static const char * const spi3_groups[] = {
  2681. "sdmmc3_clk_pa6",
  2682. "sdmmc3_dat0_pb7",
  2683. "sdmmc3_dat1_pb6",
  2684. "sdmmc3_dat2_pb5",
  2685. "sdmmc3_dat3_pb4",
  2686. "sdmmc4_dat0_paa0",
  2687. "sdmmc4_dat1_paa1",
  2688. "sdmmc4_dat2_paa2",
  2689. "sdmmc4_dat3_paa3",
  2690. "spi1_miso_px7",
  2691. "spi2_cs0_n_px3",
  2692. "spi2_cs1_n_pw2",
  2693. "spi2_cs2_n_pw3",
  2694. "spi2_miso_px1",
  2695. "spi2_mosi_px0",
  2696. "spi2_sck_px2",
  2697. "ulpi_data0_po1",
  2698. "ulpi_data1_po2",
  2699. "ulpi_data2_po3",
  2700. "ulpi_data3_po4",
  2701. };
  2702. static const char * const spi4_groups[] = {
  2703. "gmi_a16_pj7",
  2704. "gmi_a17_pb0",
  2705. "gmi_a18_pb1",
  2706. "gmi_a19_pk7",
  2707. "sdmmc3_dat4_pd1",
  2708. "sdmmc3_dat5_pd0",
  2709. "sdmmc3_dat6_pd3",
  2710. "sdmmc3_dat7_pd4",
  2711. "uart2_cts_n_pj5",
  2712. "uart2_rts_n_pj6",
  2713. "uart2_rxd_pc3",
  2714. "uart2_txd_pc2",
  2715. };
  2716. static const char * const spi5_groups[] = {
  2717. "lcd_cs0_n_pn4",
  2718. "lcd_cs1_n_pw0",
  2719. "lcd_pwr0_pb2",
  2720. "lcd_pwr2_pc6",
  2721. "lcd_sck_pz4",
  2722. "lcd_sdin_pz2",
  2723. "lcd_sdout_pn5",
  2724. "lcd_wr_n_pz3",
  2725. };
  2726. static const char * const spi6_groups[] = {
  2727. "spi2_cs0_n_px3",
  2728. "spi2_miso_px1",
  2729. "spi2_mosi_px0",
  2730. "spi2_sck_px2",
  2731. };
  2732. static const char * const sysclk_groups[] = {
  2733. "sys_clk_req_pz5",
  2734. };
  2735. static const char * const test_groups[] = {
  2736. "kb_col0_pq0",
  2737. "kb_col1_pq1",
  2738. };
  2739. static const char * const trace_groups[] = {
  2740. "kb_col0_pq0",
  2741. "kb_col1_pq1",
  2742. "kb_col2_pq2",
  2743. "kb_col3_pq3",
  2744. "kb_col4_pq4",
  2745. "kb_col5_pq5",
  2746. "kb_col6_pq6",
  2747. "kb_col7_pq7",
  2748. "kb_row4_pr4",
  2749. "kb_row5_pr5",
  2750. };
  2751. static const char * const uarta_groups[] = {
  2752. "pu0",
  2753. "pu1",
  2754. "pu2",
  2755. "pu3",
  2756. "pu4",
  2757. "pu5",
  2758. "pu6",
  2759. "sdmmc1_clk_pz0",
  2760. "sdmmc1_cmd_pz1",
  2761. "sdmmc1_dat0_py7",
  2762. "sdmmc1_dat1_py6",
  2763. "sdmmc1_dat2_py5",
  2764. "sdmmc1_dat3_py4",
  2765. "sdmmc3_clk_pa6",
  2766. "sdmmc3_cmd_pa7",
  2767. "uart2_cts_n_pj5",
  2768. "uart2_rts_n_pj6",
  2769. "uart2_rxd_pc3",
  2770. "uart2_txd_pc2",
  2771. "ulpi_data0_po1",
  2772. "ulpi_data1_po2",
  2773. "ulpi_data2_po3",
  2774. "ulpi_data3_po4",
  2775. "ulpi_data4_po5",
  2776. "ulpi_data5_po6",
  2777. "ulpi_data6_po7",
  2778. "ulpi_data7_po0",
  2779. };
  2780. static const char * const uartb_groups[] = {
  2781. "uart2_cts_n_pj5",
  2782. "uart2_rts_n_pj6",
  2783. "uart2_rxd_pc3",
  2784. "uart2_txd_pc2",
  2785. };
  2786. static const char * const uartc_groups[] = {
  2787. "uart3_cts_n_pa1",
  2788. "uart3_rts_n_pc0",
  2789. "uart3_rxd_pw7",
  2790. "uart3_txd_pw6",
  2791. };
  2792. static const char * const uartd_groups[] = {
  2793. "gmi_a16_pj7",
  2794. "gmi_a17_pb0",
  2795. "gmi_a18_pb1",
  2796. "gmi_a19_pk7",
  2797. "ulpi_clk_py0",
  2798. "ulpi_dir_py1",
  2799. "ulpi_nxt_py2",
  2800. "ulpi_stp_py3",
  2801. };
  2802. static const char * const uarte_groups[] = {
  2803. "sdmmc1_dat0_py7",
  2804. "sdmmc1_dat1_py6",
  2805. "sdmmc1_dat2_py5",
  2806. "sdmmc1_dat3_py4",
  2807. "sdmmc4_dat0_paa0",
  2808. "sdmmc4_dat1_paa1",
  2809. "sdmmc4_dat2_paa2",
  2810. "sdmmc4_dat3_paa3",
  2811. };
  2812. static const char * const ulpi_groups[] = {
  2813. "ulpi_clk_py0",
  2814. "ulpi_data0_po1",
  2815. "ulpi_data1_po2",
  2816. "ulpi_data2_po3",
  2817. "ulpi_data3_po4",
  2818. "ulpi_data4_po5",
  2819. "ulpi_data5_po6",
  2820. "ulpi_data6_po7",
  2821. "ulpi_data7_po0",
  2822. "ulpi_dir_py1",
  2823. "ulpi_nxt_py2",
  2824. "ulpi_stp_py3",
  2825. };
  2826. static const char * const vgp1_groups[] = {
  2827. "cam_i2c_scl_pbb1",
  2828. };
  2829. static const char * const vgp2_groups[] = {
  2830. "cam_i2c_sda_pbb2",
  2831. };
  2832. static const char * const vgp3_groups[] = {
  2833. "pbb3",
  2834. "sdmmc4_dat5_paa5",
  2835. };
  2836. static const char * const vgp4_groups[] = {
  2837. "pbb4",
  2838. "sdmmc4_dat6_paa6",
  2839. };
  2840. static const char * const vgp5_groups[] = {
  2841. "pbb5",
  2842. "sdmmc4_dat7_paa7",
  2843. };
  2844. static const char * const vgp6_groups[] = {
  2845. "pbb6",
  2846. "sdmmc4_rst_n_pcc3",
  2847. };
  2848. static const char * const vi_groups[] = {
  2849. "cam_mclk_pcc0",
  2850. "vi_d0_pt4",
  2851. "vi_d1_pd5",
  2852. "vi_d10_pt2",
  2853. "vi_d11_pt3",
  2854. "vi_d2_pl0",
  2855. "vi_d3_pl1",
  2856. "vi_d4_pl2",
  2857. "vi_d5_pl3",
  2858. "vi_d6_pl4",
  2859. "vi_d7_pl5",
  2860. "vi_d8_pl6",
  2861. "vi_d9_pl7",
  2862. "vi_hsync_pd7",
  2863. "vi_mclk_pt1",
  2864. "vi_pclk_pt0",
  2865. "vi_vsync_pd6",
  2866. };
  2867. static const char * const vi_alt1_groups[] = {
  2868. "cam_mclk_pcc0",
  2869. "vi_mclk_pt1",
  2870. };
  2871. static const char * const vi_alt2_groups[] = {
  2872. "vi_mclk_pt1",
  2873. };
  2874. static const char * const vi_alt3_groups[] = {
  2875. "cam_mclk_pcc0",
  2876. "vi_mclk_pt1",
  2877. };
  2878. #define FUNCTION(fname) \
  2879. { \
  2880. .name = #fname, \
  2881. .groups = fname##_groups, \
  2882. .ngroups = ARRAY_SIZE(fname##_groups), \
  2883. }
  2884. static const struct tegra_function tegra30_functions[] = {
  2885. FUNCTION(blink),
  2886. FUNCTION(cec),
  2887. FUNCTION(clk_12m_out),
  2888. FUNCTION(clk_32k_in),
  2889. FUNCTION(core_pwr_req),
  2890. FUNCTION(cpu_pwr_req),
  2891. FUNCTION(crt),
  2892. FUNCTION(dap),
  2893. FUNCTION(ddr),
  2894. FUNCTION(dev3),
  2895. FUNCTION(displaya),
  2896. FUNCTION(displayb),
  2897. FUNCTION(dtv),
  2898. FUNCTION(extperiph1),
  2899. FUNCTION(extperiph2),
  2900. FUNCTION(extperiph3),
  2901. FUNCTION(gmi),
  2902. FUNCTION(gmi_alt),
  2903. FUNCTION(hda),
  2904. FUNCTION(hdcp),
  2905. FUNCTION(hdmi),
  2906. FUNCTION(hsi),
  2907. FUNCTION(i2c1),
  2908. FUNCTION(i2c2),
  2909. FUNCTION(i2c3),
  2910. FUNCTION(i2c4),
  2911. FUNCTION(i2cpwr),
  2912. FUNCTION(i2s0),
  2913. FUNCTION(i2s1),
  2914. FUNCTION(i2s2),
  2915. FUNCTION(i2s3),
  2916. FUNCTION(i2s4),
  2917. FUNCTION(invalid),
  2918. FUNCTION(kbc),
  2919. FUNCTION(mio),
  2920. FUNCTION(nand),
  2921. FUNCTION(nand_alt),
  2922. FUNCTION(owr),
  2923. FUNCTION(pcie),
  2924. FUNCTION(pwm0),
  2925. FUNCTION(pwm1),
  2926. FUNCTION(pwm2),
  2927. FUNCTION(pwm3),
  2928. FUNCTION(pwr_int_n),
  2929. FUNCTION(rsvd1),
  2930. FUNCTION(rsvd2),
  2931. FUNCTION(rsvd3),
  2932. FUNCTION(rsvd4),
  2933. FUNCTION(rtck),
  2934. FUNCTION(sata),
  2935. FUNCTION(sdmmc1),
  2936. FUNCTION(sdmmc2),
  2937. FUNCTION(sdmmc3),
  2938. FUNCTION(sdmmc4),
  2939. FUNCTION(spdif),
  2940. FUNCTION(spi1),
  2941. FUNCTION(spi2),
  2942. FUNCTION(spi2_alt),
  2943. FUNCTION(spi3),
  2944. FUNCTION(spi4),
  2945. FUNCTION(spi5),
  2946. FUNCTION(spi6),
  2947. FUNCTION(sysclk),
  2948. FUNCTION(test),
  2949. FUNCTION(trace),
  2950. FUNCTION(uarta),
  2951. FUNCTION(uartb),
  2952. FUNCTION(uartc),
  2953. FUNCTION(uartd),
  2954. FUNCTION(uarte),
  2955. FUNCTION(ulpi),
  2956. FUNCTION(vgp1),
  2957. FUNCTION(vgp2),
  2958. FUNCTION(vgp3),
  2959. FUNCTION(vgp4),
  2960. FUNCTION(vgp5),
  2961. FUNCTION(vgp6),
  2962. FUNCTION(vi),
  2963. FUNCTION(vi_alt1),
  2964. FUNCTION(vi_alt2),
  2965. FUNCTION(vi_alt3),
  2966. };
  2967. #define DRV_PINGROUP_REG_A 0x868 /* bank 0 */
  2968. #define PINGROUP_REG_A 0x3000 /* bank 1 */
  2969. #define PINGROUP_REG_Y(r) ((r) - PINGROUP_REG_A)
  2970. #define PINGROUP_REG_N(r) -1
  2971. #define PINGROUP(pg_name, f0, f1, f2, f3, f_safe, r, od, ior) \
  2972. { \
  2973. .name = #pg_name, \
  2974. .pins = pg_name##_pins, \
  2975. .npins = ARRAY_SIZE(pg_name##_pins), \
  2976. .funcs = { \
  2977. TEGRA_MUX_ ## f0, \
  2978. TEGRA_MUX_ ## f1, \
  2979. TEGRA_MUX_ ## f2, \
  2980. TEGRA_MUX_ ## f3, \
  2981. }, \
  2982. .func_safe = TEGRA_MUX_ ## f_safe, \
  2983. .mux_reg = PINGROUP_REG_Y(r), \
  2984. .mux_bank = 1, \
  2985. .mux_bit = 0, \
  2986. .pupd_reg = PINGROUP_REG_Y(r), \
  2987. .pupd_bank = 1, \
  2988. .pupd_bit = 2, \
  2989. .tri_reg = PINGROUP_REG_Y(r), \
  2990. .tri_bank = 1, \
  2991. .tri_bit = 4, \
  2992. .einput_reg = PINGROUP_REG_Y(r), \
  2993. .einput_bank = 1, \
  2994. .einput_bit = 5, \
  2995. .odrain_reg = PINGROUP_REG_##od(r), \
  2996. .odrain_bank = 1, \
  2997. .odrain_bit = 6, \
  2998. .lock_reg = PINGROUP_REG_Y(r), \
  2999. .lock_bank = 1, \
  3000. .lock_bit = 7, \
  3001. .ioreset_reg = PINGROUP_REG_##ior(r), \
  3002. .ioreset_bank = 1, \
  3003. .ioreset_bit = 8, \
  3004. .rcv_sel_reg = -1, \
  3005. .drv_reg = -1, \
  3006. .drvtype_reg = -1, \
  3007. }
  3008. #define DRV_PINGROUP(pg_name, r, hsm_b, schmitt_b, lpmd_b, \
  3009. drvdn_b, drvdn_w, drvup_b, drvup_w, \
  3010. slwr_b, slwr_w, slwf_b, slwf_w) \
  3011. { \
  3012. .name = "drive_" #pg_name, \
  3013. .pins = drive_##pg_name##_pins, \
  3014. .npins = ARRAY_SIZE(drive_##pg_name##_pins), \
  3015. .mux_reg = -1, \
  3016. .pupd_reg = -1, \
  3017. .tri_reg = -1, \
  3018. .einput_reg = -1, \
  3019. .odrain_reg = -1, \
  3020. .lock_reg = -1, \
  3021. .ioreset_reg = -1, \
  3022. .rcv_sel_reg = -1, \
  3023. .drv_reg = ((r) - DRV_PINGROUP_REG_A), \
  3024. .drv_bank = 0, \
  3025. .hsm_bit = hsm_b, \
  3026. .schmitt_bit = schmitt_b, \
  3027. .lpmd_bit = lpmd_b, \
  3028. .drvdn_bit = drvdn_b, \
  3029. .drvdn_width = drvdn_w, \
  3030. .drvup_bit = drvup_b, \
  3031. .drvup_width = drvup_w, \
  3032. .slwr_bit = slwr_b, \
  3033. .slwr_width = slwr_w, \
  3034. .slwf_bit = slwf_b, \
  3035. .slwf_width = slwf_w, \
  3036. .drvtype_reg = -1, \
  3037. }
  3038. static const struct tegra_pingroup tegra30_groups[] = {
  3039. /* pg_name, f0, f1, f2, f3, safe, r, od, ior */
  3040. /* FIXME: Fill in correct data in safe column */
  3041. PINGROUP(clk_32k_out_pa0, BLINK, RSVD2, RSVD3, RSVD4, RSVD4, 0x331c, N, N),
  3042. PINGROUP(uart3_cts_n_pa1, UARTC, RSVD2, GMI, RSVD4, RSVD4, 0x317c, N, N),
  3043. PINGROUP(dap2_fs_pa2, I2S1, HDA, RSVD3, GMI, RSVD3, 0x3358, N, N),
  3044. PINGROUP(dap2_sclk_pa3, I2S1, HDA, RSVD3, GMI, RSVD3, 0x3364, N, N),
  3045. PINGROUP(dap2_din_pa4, I2S1, HDA, RSVD3, GMI, RSVD3, 0x335c, N, N),
  3046. PINGROUP(dap2_dout_pa5, I2S1, HDA, RSVD3, GMI, RSVD3, 0x3360, N, N),
  3047. PINGROUP(sdmmc3_clk_pa6, UARTA, PWM2, SDMMC3, SPI3, SPI3, 0x3390, N, N),
  3048. PINGROUP(sdmmc3_cmd_pa7, UARTA, PWM3, SDMMC3, SPI2, SPI2, 0x3394, N, N),
  3049. PINGROUP(gmi_a17_pb0, UARTD, SPI4, GMI, DTV, DTV, 0x3234, N, N),
  3050. PINGROUP(gmi_a18_pb1, UARTD, SPI4, GMI, DTV, DTV, 0x3238, N, N),
  3051. PINGROUP(lcd_pwr0_pb2, DISPLAYA, DISPLAYB, SPI5, HDCP, HDCP, 0x3090, N, N),
  3052. PINGROUP(lcd_pclk_pb3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x3094, N, N),
  3053. PINGROUP(sdmmc3_dat3_pb4, RSVD1, PWM0, SDMMC3, SPI3, RSVD1, 0x33a4, N, N),
  3054. PINGROUP(sdmmc3_dat2_pb5, RSVD1, PWM1, SDMMC3, SPI3, RSVD1, 0x33a0, N, N),
  3055. PINGROUP(sdmmc3_dat1_pb6, RSVD1, RSVD2, SDMMC3, SPI3, RSVD2, 0x339c, N, N),
  3056. PINGROUP(sdmmc3_dat0_pb7, RSVD1, RSVD2, SDMMC3, SPI3, RSVD2, 0x3398, N, N),
  3057. PINGROUP(uart3_rts_n_pc0, UARTC, PWM0, GMI, RSVD4, RSVD4, 0x3180, N, N),
  3058. PINGROUP(lcd_pwr1_pc1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x3070, N, N),
  3059. PINGROUP(uart2_txd_pc2, UARTB, SPDIF, UARTA, SPI4, SPI4, 0x3168, N, N),
  3060. PINGROUP(uart2_rxd_pc3, UARTB, SPDIF, UARTA, SPI4, SPI4, 0x3164, N, N),
  3061. PINGROUP(gen1_i2c_scl_pc4, I2C1, RSVD2, RSVD3, RSVD4, RSVD4, 0x31a4, Y, N),
  3062. PINGROUP(gen1_i2c_sda_pc5, I2C1, RSVD2, RSVD3, RSVD4, RSVD4, 0x31a0, Y, N),
  3063. PINGROUP(lcd_pwr2_pc6, DISPLAYA, DISPLAYB, SPI5, HDCP, HDCP, 0x3074, N, N),
  3064. PINGROUP(gmi_wp_n_pc7, RSVD1, NAND, GMI, GMI_ALT, RSVD1, 0x31c0, N, N),
  3065. PINGROUP(sdmmc3_dat5_pd0, PWM0, SPI4, SDMMC3, SPI2, SPI2, 0x33ac, N, N),
  3066. PINGROUP(sdmmc3_dat4_pd1, PWM1, SPI4, SDMMC3, SPI2, SPI2, 0x33a8, N, N),
  3067. PINGROUP(lcd_dc1_pd2, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x310c, N, N),
  3068. PINGROUP(sdmmc3_dat6_pd3, SPDIF, SPI4, SDMMC3, SPI2, SPI2, 0x33b0, N, N),
  3069. PINGROUP(sdmmc3_dat7_pd4, SPDIF, SPI4, SDMMC3, SPI2, SPI2, 0x33b4, N, N),
  3070. PINGROUP(vi_d1_pd5, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x3128, N, Y),
  3071. PINGROUP(vi_vsync_pd6, DDR, RSVD2, VI, RSVD4, RSVD4, 0x315c, N, Y),
  3072. PINGROUP(vi_hsync_pd7, DDR, RSVD2, VI, RSVD4, RSVD4, 0x3160, N, Y),
  3073. PINGROUP(lcd_d0_pe0, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30a4, N, N),
  3074. PINGROUP(lcd_d1_pe1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30a8, N, N),
  3075. PINGROUP(lcd_d2_pe2, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30ac, N, N),
  3076. PINGROUP(lcd_d3_pe3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30b0, N, N),
  3077. PINGROUP(lcd_d4_pe4, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30b4, N, N),
  3078. PINGROUP(lcd_d5_pe5, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30b8, N, N),
  3079. PINGROUP(lcd_d6_pe6, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30bc, N, N),
  3080. PINGROUP(lcd_d7_pe7, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30c0, N, N),
  3081. PINGROUP(lcd_d8_pf0, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30c4, N, N),
  3082. PINGROUP(lcd_d9_pf1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30c8, N, N),
  3083. PINGROUP(lcd_d10_pf2, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30cc, N, N),
  3084. PINGROUP(lcd_d11_pf3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30d0, N, N),
  3085. PINGROUP(lcd_d12_pf4, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30d4, N, N),
  3086. PINGROUP(lcd_d13_pf5, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30d8, N, N),
  3087. PINGROUP(lcd_d14_pf6, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30dc, N, N),
  3088. PINGROUP(lcd_d15_pf7, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30e0, N, N),
  3089. PINGROUP(gmi_ad0_pg0, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31f0, N, N),
  3090. PINGROUP(gmi_ad1_pg1, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31f4, N, N),
  3091. PINGROUP(gmi_ad2_pg2, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31f8, N, N),
  3092. PINGROUP(gmi_ad3_pg3, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31fc, N, N),
  3093. PINGROUP(gmi_ad4_pg4, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3200, N, N),
  3094. PINGROUP(gmi_ad5_pg5, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3204, N, N),
  3095. PINGROUP(gmi_ad6_pg6, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3208, N, N),
  3096. PINGROUP(gmi_ad7_pg7, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x320c, N, N),
  3097. PINGROUP(gmi_ad8_ph0, PWM0, NAND, GMI, RSVD4, RSVD4, 0x3210, N, N),
  3098. PINGROUP(gmi_ad9_ph1, PWM1, NAND, GMI, RSVD4, RSVD4, 0x3214, N, N),
  3099. PINGROUP(gmi_ad10_ph2, PWM2, NAND, GMI, RSVD4, RSVD4, 0x3218, N, N),
  3100. PINGROUP(gmi_ad11_ph3, PWM3, NAND, GMI, RSVD4, RSVD4, 0x321c, N, N),
  3101. PINGROUP(gmi_ad12_ph4, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3220, N, N),
  3102. PINGROUP(gmi_ad13_ph5, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3224, N, N),
  3103. PINGROUP(gmi_ad14_ph6, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3228, N, N),
  3104. PINGROUP(gmi_ad15_ph7, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x322c, N, N),
  3105. PINGROUP(gmi_wr_n_pi0, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3240, N, N),
  3106. PINGROUP(gmi_oe_n_pi1, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3244, N, N),
  3107. PINGROUP(gmi_dqs_pi2, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x3248, N, N),
  3108. PINGROUP(gmi_cs6_n_pi3, NAND, NAND_ALT, GMI, SATA, SATA, 0x31e8, N, N),
  3109. PINGROUP(gmi_rst_n_pi4, NAND, NAND_ALT, GMI, RSVD4, RSVD4, 0x324c, N, N),
  3110. PINGROUP(gmi_iordy_pi5, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31c4, N, N),
  3111. PINGROUP(gmi_cs7_n_pi6, NAND, NAND_ALT, GMI, GMI_ALT, GMI_ALT, 0x31ec, N, N),
  3112. PINGROUP(gmi_wait_pi7, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31c8, N, N),
  3113. PINGROUP(gmi_cs0_n_pj0, RSVD1, NAND, GMI, DTV, RSVD1, 0x31d4, N, N),
  3114. PINGROUP(lcd_de_pj1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x3098, N, N),
  3115. PINGROUP(gmi_cs1_n_pj2, RSVD1, NAND, GMI, DTV, RSVD1, 0x31d8, N, N),
  3116. PINGROUP(lcd_hsync_pj3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x309c, N, N),
  3117. PINGROUP(lcd_vsync_pj4, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30a0, N, N),
  3118. PINGROUP(uart2_cts_n_pj5, UARTA, UARTB, GMI, SPI4, SPI4, 0x3170, N, N),
  3119. PINGROUP(uart2_rts_n_pj6, UARTA, UARTB, GMI, SPI4, SPI4, 0x316c, N, N),
  3120. PINGROUP(gmi_a16_pj7, UARTD, SPI4, GMI, GMI_ALT, GMI_ALT, 0x3230, N, N),
  3121. PINGROUP(gmi_adv_n_pk0, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31cc, N, N),
  3122. PINGROUP(gmi_clk_pk1, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31d0, N, N),
  3123. PINGROUP(gmi_cs4_n_pk2, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31e4, N, N),
  3124. PINGROUP(gmi_cs2_n_pk3, RSVD1, NAND, GMI, RSVD4, RSVD4, 0x31dc, N, N),
  3125. PINGROUP(gmi_cs3_n_pk4, RSVD1, NAND, GMI, GMI_ALT, RSVD1, 0x31e0, N, N),
  3126. PINGROUP(spdif_out_pk5, SPDIF, RSVD2, I2C1, SDMMC2, RSVD2, 0x3354, N, N),
  3127. PINGROUP(spdif_in_pk6, SPDIF, HDA, I2C1, SDMMC2, SDMMC2, 0x3350, N, N),
  3128. PINGROUP(gmi_a19_pk7, UARTD, SPI4, GMI, RSVD4, RSVD4, 0x323c, N, N),
  3129. PINGROUP(vi_d2_pl0, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x312c, N, Y),
  3130. PINGROUP(vi_d3_pl1, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x3130, N, Y),
  3131. PINGROUP(vi_d4_pl2, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x3134, N, Y),
  3132. PINGROUP(vi_d5_pl3, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x3138, N, Y),
  3133. PINGROUP(vi_d6_pl4, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x313c, N, Y),
  3134. PINGROUP(vi_d7_pl5, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x3140, N, Y),
  3135. PINGROUP(vi_d8_pl6, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x3144, N, Y),
  3136. PINGROUP(vi_d9_pl7, DDR, SDMMC2, VI, RSVD4, RSVD4, 0x3148, N, Y),
  3137. PINGROUP(lcd_d16_pm0, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30e4, N, N),
  3138. PINGROUP(lcd_d17_pm1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30e8, N, N),
  3139. PINGROUP(lcd_d18_pm2, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30ec, N, N),
  3140. PINGROUP(lcd_d19_pm3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30f0, N, N),
  3141. PINGROUP(lcd_d20_pm4, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30f4, N, N),
  3142. PINGROUP(lcd_d21_pm5, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30f8, N, N),
  3143. PINGROUP(lcd_d22_pm6, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x30fc, N, N),
  3144. PINGROUP(lcd_d23_pm7, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x3100, N, N),
  3145. PINGROUP(dap1_fs_pn0, I2S0, HDA, GMI, SDMMC2, SDMMC2, 0x3338, N, N),
  3146. PINGROUP(dap1_din_pn1, I2S0, HDA, GMI, SDMMC2, SDMMC2, 0x333c, N, N),
  3147. PINGROUP(dap1_dout_pn2, I2S0, HDA, GMI, SDMMC2, SDMMC2, 0x3340, N, N),
  3148. PINGROUP(dap1_sclk_pn3, I2S0, HDA, GMI, SDMMC2, SDMMC2, 0x3344, N, N),
  3149. PINGROUP(lcd_cs0_n_pn4, DISPLAYA, DISPLAYB, SPI5, RSVD4, RSVD4, 0x3084, N, N),
  3150. PINGROUP(lcd_sdout_pn5, DISPLAYA, DISPLAYB, SPI5, HDCP, HDCP, 0x307c, N, N),
  3151. PINGROUP(lcd_dc0_pn6, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x3088, N, N),
  3152. PINGROUP(hdmi_int_pn7, HDMI, RSVD2, RSVD3, RSVD4, RSVD4, 0x3110, N, N),
  3153. PINGROUP(ulpi_data7_po0, SPI2, HSI, UARTA, ULPI, ULPI, 0x301c, N, N),
  3154. PINGROUP(ulpi_data0_po1, SPI3, HSI, UARTA, ULPI, ULPI, 0x3000, N, N),
  3155. PINGROUP(ulpi_data1_po2, SPI3, HSI, UARTA, ULPI, ULPI, 0x3004, N, N),
  3156. PINGROUP(ulpi_data2_po3, SPI3, HSI, UARTA, ULPI, ULPI, 0x3008, N, N),
  3157. PINGROUP(ulpi_data3_po4, SPI3, HSI, UARTA, ULPI, ULPI, 0x300c, N, N),
  3158. PINGROUP(ulpi_data4_po5, SPI2, HSI, UARTA, ULPI, ULPI, 0x3010, N, N),
  3159. PINGROUP(ulpi_data5_po6, SPI2, HSI, UARTA, ULPI, ULPI, 0x3014, N, N),
  3160. PINGROUP(ulpi_data6_po7, SPI2, HSI, UARTA, ULPI, ULPI, 0x3018, N, N),
  3161. PINGROUP(dap3_fs_pp0, I2S2, RSVD2, DISPLAYA, DISPLAYB, RSVD2, 0x3030, N, N),
  3162. PINGROUP(dap3_din_pp1, I2S2, RSVD2, DISPLAYA, DISPLAYB, RSVD2, 0x3034, N, N),
  3163. PINGROUP(dap3_dout_pp2, I2S2, RSVD2, DISPLAYA, DISPLAYB, RSVD2, 0x3038, N, N),
  3164. PINGROUP(dap3_sclk_pp3, I2S2, RSVD2, DISPLAYA, DISPLAYB, RSVD2, 0x303c, N, N),
  3165. PINGROUP(dap4_fs_pp4, I2S3, RSVD2, GMI, RSVD4, RSVD4, 0x31a8, N, N),
  3166. PINGROUP(dap4_din_pp5, I2S3, RSVD2, GMI, RSVD4, RSVD4, 0x31ac, N, N),
  3167. PINGROUP(dap4_dout_pp6, I2S3, RSVD2, GMI, RSVD4, RSVD4, 0x31b0, N, N),
  3168. PINGROUP(dap4_sclk_pp7, I2S3, RSVD2, GMI, RSVD4, RSVD4, 0x31b4, N, N),
  3169. PINGROUP(kb_col0_pq0, KBC, NAND, TRACE, TEST, TEST, 0x32fc, N, N),
  3170. PINGROUP(kb_col1_pq1, KBC, NAND, TRACE, TEST, TEST, 0x3300, N, N),
  3171. PINGROUP(kb_col2_pq2, KBC, NAND, TRACE, RSVD4, RSVD4, 0x3304, N, N),
  3172. PINGROUP(kb_col3_pq3, KBC, NAND, TRACE, RSVD4, RSVD4, 0x3308, N, N),
  3173. PINGROUP(kb_col4_pq4, KBC, NAND, TRACE, RSVD4, RSVD4, 0x330c, N, N),
  3174. PINGROUP(kb_col5_pq5, KBC, NAND, TRACE, RSVD4, RSVD4, 0x3310, N, N),
  3175. PINGROUP(kb_col6_pq6, KBC, NAND, TRACE, MIO, MIO, 0x3314, N, N),
  3176. PINGROUP(kb_col7_pq7, KBC, NAND, TRACE, MIO, MIO, 0x3318, N, N),
  3177. PINGROUP(kb_row0_pr0, KBC, NAND, RSVD3, RSVD4, RSVD4, 0x32bc, N, N),
  3178. PINGROUP(kb_row1_pr1, KBC, NAND, RSVD3, RSVD4, RSVD4, 0x32c0, N, N),
  3179. PINGROUP(kb_row2_pr2, KBC, NAND, RSVD3, RSVD4, RSVD4, 0x32c4, N, N),
  3180. PINGROUP(kb_row3_pr3, KBC, NAND, RSVD3, INVALID, RSVD3, 0x32c8, N, N),
  3181. PINGROUP(kb_row4_pr4, KBC, NAND, TRACE, RSVD4, RSVD4, 0x32cc, N, N),
  3182. PINGROUP(kb_row5_pr5, KBC, NAND, TRACE, OWR, OWR, 0x32d0, N, N),
  3183. PINGROUP(kb_row6_pr6, KBC, NAND, SDMMC2, MIO, MIO, 0x32d4, N, N),
  3184. PINGROUP(kb_row7_pr7, KBC, NAND, SDMMC2, MIO, MIO, 0x32d8, N, N),
  3185. PINGROUP(kb_row8_ps0, KBC, NAND, SDMMC2, MIO, MIO, 0x32dc, N, N),
  3186. PINGROUP(kb_row9_ps1, KBC, NAND, SDMMC2, MIO, MIO, 0x32e0, N, N),
  3187. PINGROUP(kb_row10_ps2, KBC, NAND, SDMMC2, MIO, MIO, 0x32e4, N, N),
  3188. PINGROUP(kb_row11_ps3, KBC, NAND, SDMMC2, MIO, MIO, 0x32e8, N, N),
  3189. PINGROUP(kb_row12_ps4, KBC, NAND, SDMMC2, MIO, MIO, 0x32ec, N, N),
  3190. PINGROUP(kb_row13_ps5, KBC, NAND, SDMMC2, MIO, MIO, 0x32f0, N, N),
  3191. PINGROUP(kb_row14_ps6, KBC, NAND, SDMMC2, MIO, MIO, 0x32f4, N, N),
  3192. PINGROUP(kb_row15_ps7, KBC, NAND, SDMMC2, MIO, MIO, 0x32f8, N, N),
  3193. PINGROUP(vi_pclk_pt0, RSVD1, SDMMC2, VI, RSVD4, RSVD4, 0x3154, N, Y),
  3194. PINGROUP(vi_mclk_pt1, VI, VI_ALT1, VI_ALT2, VI_ALT3, VI_ALT3, 0x3158, N, Y),
  3195. PINGROUP(vi_d10_pt2, DDR, RSVD2, VI, RSVD4, RSVD4, 0x314c, N, Y),
  3196. PINGROUP(vi_d11_pt3, DDR, RSVD2, VI, RSVD4, RSVD4, 0x3150, N, Y),
  3197. PINGROUP(vi_d0_pt4, DDR, RSVD2, VI, RSVD4, RSVD4, 0x3124, N, Y),
  3198. PINGROUP(gen2_i2c_scl_pt5, I2C2, HDCP, GMI, RSVD4, RSVD4, 0x3250, Y, N),
  3199. PINGROUP(gen2_i2c_sda_pt6, I2C2, HDCP, GMI, RSVD4, RSVD4, 0x3254, Y, N),
  3200. PINGROUP(sdmmc4_cmd_pt7, I2C3, NAND, GMI, SDMMC4, SDMMC4, 0x325c, N, Y),
  3201. PINGROUP(pu0, OWR, UARTA, GMI, RSVD4, RSVD4, 0x3184, N, N),
  3202. PINGROUP(pu1, RSVD1, UARTA, GMI, RSVD4, RSVD4, 0x3188, N, N),
  3203. PINGROUP(pu2, RSVD1, UARTA, GMI, RSVD4, RSVD4, 0x318c, N, N),
  3204. PINGROUP(pu3, PWM0, UARTA, GMI, RSVD4, RSVD4, 0x3190, N, N),
  3205. PINGROUP(pu4, PWM1, UARTA, GMI, RSVD4, RSVD4, 0x3194, N, N),
  3206. PINGROUP(pu5, PWM2, UARTA, GMI, RSVD4, RSVD4, 0x3198, N, N),
  3207. PINGROUP(pu6, PWM3, UARTA, GMI, RSVD4, RSVD4, 0x319c, N, N),
  3208. PINGROUP(jtag_rtck_pu7, RTCK, RSVD2, RSVD3, RSVD4, RSVD4, 0x32b0, N, N),
  3209. PINGROUP(pv0, RSVD1, RSVD2, RSVD3, RSVD4, RSVD4, 0x3040, N, N),
  3210. PINGROUP(pv1, RSVD1, RSVD2, RSVD3, RSVD4, RSVD4, 0x3044, N, N),
  3211. PINGROUP(pv2, OWR, RSVD2, RSVD3, RSVD4, RSVD4, 0x3060, N, N),
  3212. PINGROUP(pv3, CLK_12M_OUT, RSVD2, RSVD3, RSVD4, RSVD4, 0x3064, N, N),
  3213. PINGROUP(ddc_scl_pv4, I2C4, RSVD2, RSVD3, RSVD4, RSVD4, 0x3114, N, N),
  3214. PINGROUP(ddc_sda_pv5, I2C4, RSVD2, RSVD3, RSVD4, RSVD4, 0x3118, N, N),
  3215. PINGROUP(crt_hsync_pv6, CRT, RSVD2, RSVD3, RSVD4, RSVD4, 0x311c, N, N),
  3216. PINGROUP(crt_vsync_pv7, CRT, RSVD2, RSVD3, RSVD4, RSVD4, 0x3120, N, N),
  3217. PINGROUP(lcd_cs1_n_pw0, DISPLAYA, DISPLAYB, SPI5, RSVD4, RSVD4, 0x3104, N, N),
  3218. PINGROUP(lcd_m1_pw1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, RSVD4, 0x3108, N, N),
  3219. PINGROUP(spi2_cs1_n_pw2, SPI3, SPI2, SPI2_ALT, I2C1, I2C1, 0x3388, N, N),
  3220. PINGROUP(spi2_cs2_n_pw3, SPI3, SPI2, SPI2_ALT, I2C1, I2C1, 0x338c, N, N),
  3221. PINGROUP(clk1_out_pw4, EXTPERIPH1, RSVD2, RSVD3, RSVD4, RSVD4, 0x334c, N, N),
  3222. PINGROUP(clk2_out_pw5, EXTPERIPH2, RSVD2, RSVD3, RSVD4, RSVD4, 0x3068, N, N),
  3223. PINGROUP(uart3_txd_pw6, UARTC, RSVD2, GMI, RSVD4, RSVD4, 0x3174, N, N),
  3224. PINGROUP(uart3_rxd_pw7, UARTC, RSVD2, GMI, RSVD4, RSVD4, 0x3178, N, N),
  3225. PINGROUP(spi2_mosi_px0, SPI6, SPI2, SPI3, GMI, GMI, 0x3368, N, N),
  3226. PINGROUP(spi2_miso_px1, SPI6, SPI2, SPI3, GMI, GMI, 0x336c, N, N),
  3227. PINGROUP(spi2_sck_px2, SPI6, SPI2, SPI3, GMI, GMI, 0x3374, N, N),
  3228. PINGROUP(spi2_cs0_n_px3, SPI6, SPI2, SPI3, GMI, GMI, 0x3370, N, N),
  3229. PINGROUP(spi1_mosi_px4, SPI2, SPI1, SPI2_ALT, GMI, GMI, 0x3378, N, N),
  3230. PINGROUP(spi1_sck_px5, SPI2, SPI1, SPI2_ALT, GMI, GMI, 0x337c, N, N),
  3231. PINGROUP(spi1_cs0_n_px6, SPI2, SPI1, SPI2_ALT, GMI, GMI, 0x3380, N, N),
  3232. PINGROUP(spi1_miso_px7, SPI3, SPI1, SPI2_ALT, RSVD4, RSVD4, 0x3384, N, N),
  3233. PINGROUP(ulpi_clk_py0, SPI1, RSVD2, UARTD, ULPI, RSVD2, 0x3020, N, N),
  3234. PINGROUP(ulpi_dir_py1, SPI1, RSVD2, UARTD, ULPI, RSVD2, 0x3024, N, N),
  3235. PINGROUP(ulpi_nxt_py2, SPI1, RSVD2, UARTD, ULPI, RSVD2, 0x3028, N, N),
  3236. PINGROUP(ulpi_stp_py3, SPI1, RSVD2, UARTD, ULPI, RSVD2, 0x302c, N, N),
  3237. PINGROUP(sdmmc1_dat3_py4, SDMMC1, RSVD2, UARTE, UARTA, RSVD2, 0x3050, N, N),
  3238. PINGROUP(sdmmc1_dat2_py5, SDMMC1, RSVD2, UARTE, UARTA, RSVD2, 0x3054, N, N),
  3239. PINGROUP(sdmmc1_dat1_py6, SDMMC1, RSVD2, UARTE, UARTA, RSVD2, 0x3058, N, N),
  3240. PINGROUP(sdmmc1_dat0_py7, SDMMC1, RSVD2, UARTE, UARTA, RSVD2, 0x305c, N, N),
  3241. PINGROUP(sdmmc1_clk_pz0, SDMMC1, RSVD2, RSVD3, UARTA, RSVD3, 0x3048, N, N),
  3242. PINGROUP(sdmmc1_cmd_pz1, SDMMC1, RSVD2, RSVD3, UARTA, RSVD3, 0x304c, N, N),
  3243. PINGROUP(lcd_sdin_pz2, DISPLAYA, DISPLAYB, SPI5, RSVD4, RSVD4, 0x3078, N, N),
  3244. PINGROUP(lcd_wr_n_pz3, DISPLAYA, DISPLAYB, SPI5, HDCP, HDCP, 0x3080, N, N),
  3245. PINGROUP(lcd_sck_pz4, DISPLAYA, DISPLAYB, SPI5, HDCP, HDCP, 0x308c, N, N),
  3246. PINGROUP(sys_clk_req_pz5, SYSCLK, RSVD2, RSVD3, RSVD4, RSVD4, 0x3320, N, N),
  3247. PINGROUP(pwr_i2c_scl_pz6, I2CPWR, RSVD2, RSVD3, RSVD4, RSVD4, 0x32b4, Y, N),
  3248. PINGROUP(pwr_i2c_sda_pz7, I2CPWR, RSVD2, RSVD3, RSVD4, RSVD4, 0x32b8, Y, N),
  3249. PINGROUP(sdmmc4_dat0_paa0, UARTE, SPI3, GMI, SDMMC4, SDMMC4, 0x3260, N, Y),
  3250. PINGROUP(sdmmc4_dat1_paa1, UARTE, SPI3, GMI, SDMMC4, SDMMC4, 0x3264, N, Y),
  3251. PINGROUP(sdmmc4_dat2_paa2, UARTE, SPI3, GMI, SDMMC4, SDMMC4, 0x3268, N, Y),
  3252. PINGROUP(sdmmc4_dat3_paa3, UARTE, SPI3, GMI, SDMMC4, SDMMC4, 0x326c, N, Y),
  3253. PINGROUP(sdmmc4_dat4_paa4, I2C3, I2S4, GMI, SDMMC4, SDMMC4, 0x3270, N, Y),
  3254. PINGROUP(sdmmc4_dat5_paa5, VGP3, I2S4, GMI, SDMMC4, SDMMC4, 0x3274, N, Y),
  3255. PINGROUP(sdmmc4_dat6_paa6, VGP4, I2S4, GMI, SDMMC4, SDMMC4, 0x3278, N, Y),
  3256. PINGROUP(sdmmc4_dat7_paa7, VGP5, I2S4, GMI, SDMMC4, SDMMC4, 0x327c, N, Y),
  3257. PINGROUP(pbb0, I2S4, RSVD2, RSVD3, SDMMC4, RSVD3, 0x328c, N, N),
  3258. PINGROUP(cam_i2c_scl_pbb1, VGP1, I2C3, RSVD3, SDMMC4, RSVD3, 0x3290, Y, N),
  3259. PINGROUP(cam_i2c_sda_pbb2, VGP2, I2C3, RSVD3, SDMMC4, RSVD3, 0x3294, Y, N),
  3260. PINGROUP(pbb3, VGP3, DISPLAYA, DISPLAYB, SDMMC4, SDMMC4, 0x3298, N, N),
  3261. PINGROUP(pbb4, VGP4, DISPLAYA, DISPLAYB, SDMMC4, SDMMC4, 0x329c, N, N),
  3262. PINGROUP(pbb5, VGP5, DISPLAYA, DISPLAYB, SDMMC4, SDMMC4, 0x32a0, N, N),
  3263. PINGROUP(pbb6, VGP6, DISPLAYA, DISPLAYB, SDMMC4, SDMMC4, 0x32a4, N, N),
  3264. PINGROUP(pbb7, I2S4, RSVD2, RSVD3, SDMMC4, RSVD3, 0x32a8, N, N),
  3265. PINGROUP(cam_mclk_pcc0, VI, VI_ALT1, VI_ALT3, SDMMC4, SDMMC4, 0x3284, N, N),
  3266. PINGROUP(pcc1, I2S4, RSVD2, RSVD3, SDMMC4, RSVD3, 0x3288, N, N),
  3267. PINGROUP(pcc2, I2S4, RSVD2, RSVD3, RSVD4, RSVD4, 0x32ac, N, N),
  3268. PINGROUP(sdmmc4_rst_n_pcc3, VGP6, RSVD2, RSVD3, SDMMC4, RSVD3, 0x3280, N, Y),
  3269. PINGROUP(sdmmc4_clk_pcc4, INVALID, NAND, GMI, SDMMC4, SDMMC4, 0x3258, N, Y),
  3270. PINGROUP(clk2_req_pcc5, DAP, RSVD2, RSVD3, RSVD4, RSVD4, 0x306c, N, N),
  3271. PINGROUP(pex_l2_rst_n_pcc6, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33d8, N, N),
  3272. PINGROUP(pex_l2_clkreq_n_pcc7, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33dc, N, N),
  3273. PINGROUP(pex_l0_prsnt_n_pdd0, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33b8, N, N),
  3274. PINGROUP(pex_l0_rst_n_pdd1, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33bc, N, N),
  3275. PINGROUP(pex_l0_clkreq_n_pdd2, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33c0, N, N),
  3276. PINGROUP(pex_wake_n_pdd3, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33c4, N, N),
  3277. PINGROUP(pex_l1_prsnt_n_pdd4, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33c8, N, N),
  3278. PINGROUP(pex_l1_rst_n_pdd5, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33cc, N, N),
  3279. PINGROUP(pex_l1_clkreq_n_pdd6, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33d0, N, N),
  3280. PINGROUP(pex_l2_prsnt_n_pdd7, PCIE, HDA, RSVD3, RSVD4, RSVD4, 0x33d4, N, N),
  3281. PINGROUP(clk3_out_pee0, EXTPERIPH3, RSVD2, RSVD3, RSVD4, RSVD4, 0x31b8, N, N),
  3282. PINGROUP(clk3_req_pee1, DEV3, RSVD2, RSVD3, RSVD4, RSVD4, 0x31bc, N, N),
  3283. PINGROUP(clk1_req_pee2, DAP, HDA, RSVD3, RSVD4, RSVD4, 0x3348, N, N),
  3284. PINGROUP(hdmi_cec_pee3, CEC, RSVD2, RSVD3, RSVD4, RSVD4, 0x33e0, Y, N),
  3285. PINGROUP(clk_32k_in, CLK_32K_IN, RSVD2, RSVD3, RSVD4, RSVD4, 0x3330, N, N),
  3286. PINGROUP(core_pwr_req, CORE_PWR_REQ, RSVD2, RSVD3, RSVD4, RSVD4, 0x3324, N, N),
  3287. PINGROUP(cpu_pwr_req, CPU_PWR_REQ, RSVD2, RSVD3, RSVD4, RSVD4, 0x3328, N, N),
  3288. PINGROUP(owr, OWR, CEC, RSVD3, RSVD4, RSVD4, 0x3334, N, N),
  3289. PINGROUP(pwr_int_n, PWR_INT_N, RSVD2, RSVD3, RSVD4, RSVD4, 0x332c, N, N),
  3290. /* pg_name, r, hsm_b, schmitt_b, lpmd_b, drvdn_b, drvdn_w, drvup_b, drvup_w, slwr_b, slwr_w, slwf_b, slwf_w */
  3291. DRV_PINGROUP(ao1, 0x868, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3292. DRV_PINGROUP(ao2, 0x86c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3293. DRV_PINGROUP(at1, 0x870, 2, 3, 4, 14, 5, 19, 5, 24, 2, 28, 2),
  3294. DRV_PINGROUP(at2, 0x874, 2, 3, 4, 14, 5, 19, 5, 24, 2, 28, 2),
  3295. DRV_PINGROUP(at3, 0x878, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
  3296. DRV_PINGROUP(at4, 0x87c, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
  3297. DRV_PINGROUP(at5, 0x880, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
  3298. DRV_PINGROUP(cdev1, 0x884, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3299. DRV_PINGROUP(cdev2, 0x888, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3300. DRV_PINGROUP(cec, 0x938, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3301. DRV_PINGROUP(crt, 0x8f8, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3302. DRV_PINGROUP(csus, 0x88c, -1, -1, -1, 12, 5, 19, 5, 24, 4, 28, 4),
  3303. DRV_PINGROUP(dap1, 0x890, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3304. DRV_PINGROUP(dap2, 0x894, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3305. DRV_PINGROUP(dap3, 0x898, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3306. DRV_PINGROUP(dap4, 0x89c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3307. DRV_PINGROUP(dbg, 0x8a0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3308. DRV_PINGROUP(ddc, 0x8fc, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3309. DRV_PINGROUP(dev3, 0x92c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3310. DRV_PINGROUP(gma, 0x900, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
  3311. DRV_PINGROUP(gmb, 0x904, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
  3312. DRV_PINGROUP(gmc, 0x908, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
  3313. DRV_PINGROUP(gmd, 0x90c, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
  3314. DRV_PINGROUP(gme, 0x910, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
  3315. DRV_PINGROUP(gmf, 0x914, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
  3316. DRV_PINGROUP(gmg, 0x918, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
  3317. DRV_PINGROUP(gmh, 0x91c, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
  3318. DRV_PINGROUP(gpv, 0x928, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3319. DRV_PINGROUP(lcd1, 0x8a4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3320. DRV_PINGROUP(lcd2, 0x8a8, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3321. DRV_PINGROUP(owr, 0x920, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3322. DRV_PINGROUP(sdio1, 0x8ec, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2),
  3323. DRV_PINGROUP(sdio2, 0x8ac, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2),
  3324. DRV_PINGROUP(sdio3, 0x8b0, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2),
  3325. DRV_PINGROUP(spi, 0x8b4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3326. DRV_PINGROUP(uaa, 0x8b8, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3327. DRV_PINGROUP(uab, 0x8bc, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3328. DRV_PINGROUP(uart2, 0x8c0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3329. DRV_PINGROUP(uart3, 0x8c4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3330. DRV_PINGROUP(uda, 0x924, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
  3331. DRV_PINGROUP(vi1, 0x8c8, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
  3332. };
  3333. static const struct tegra_pinctrl_soc_data tegra30_pinctrl = {
  3334. .ngpios = NUM_GPIOS,
  3335. .pins = tegra30_pins,
  3336. .npins = ARRAY_SIZE(tegra30_pins),
  3337. .functions = tegra30_functions,
  3338. .nfunctions = ARRAY_SIZE(tegra30_functions),
  3339. .groups = tegra30_groups,
  3340. .ngroups = ARRAY_SIZE(tegra30_groups),
  3341. };
  3342. static int tegra30_pinctrl_probe(struct platform_device *pdev)
  3343. {
  3344. return tegra_pinctrl_probe(pdev, &tegra30_pinctrl);
  3345. }
  3346. static struct of_device_id tegra30_pinctrl_of_match[] = {
  3347. { .compatible = "nvidia,tegra30-pinmux", },
  3348. { },
  3349. };
  3350. static struct platform_driver tegra30_pinctrl_driver = {
  3351. .driver = {
  3352. .name = "tegra30-pinctrl",
  3353. .owner = THIS_MODULE,
  3354. .of_match_table = tegra30_pinctrl_of_match,
  3355. },
  3356. .probe = tegra30_pinctrl_probe,
  3357. .remove = tegra_pinctrl_remove,
  3358. };
  3359. static int __init tegra30_pinctrl_init(void)
  3360. {
  3361. return platform_driver_register(&tegra30_pinctrl_driver);
  3362. }
  3363. arch_initcall(tegra30_pinctrl_init);
  3364. static void __exit tegra30_pinctrl_exit(void)
  3365. {
  3366. platform_driver_unregister(&tegra30_pinctrl_driver);
  3367. }
  3368. module_exit(tegra30_pinctrl_exit);
  3369. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  3370. MODULE_DESCRIPTION("NVIDIA Tegra30 pinctrl driver");
  3371. MODULE_LICENSE("GPL v2");
  3372. MODULE_DEVICE_TABLE(of, tegra30_pinctrl_of_match);