pinctrl-imx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * Core driver for the imx pin controller
  3. *
  4. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2012 Linaro Ltd.
  6. *
  7. * Author: Dong Aisheng <dong.aisheng@linaro.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pinctrl/machine.h>
  21. #include <linux/pinctrl/pinconf.h>
  22. #include <linux/pinctrl/pinctrl.h>
  23. #include <linux/pinctrl/pinmux.h>
  24. #include <linux/slab.h>
  25. #include "core.h"
  26. #include "pinctrl-imx.h"
  27. #define IMX_PMX_DUMP(info, p, m, c, n) \
  28. { \
  29. int i, j; \
  30. printk(KERN_DEBUG "Format: Pin Mux Config\n"); \
  31. for (i = 0; i < n; i++) { \
  32. j = p[i]; \
  33. printk(KERN_DEBUG "%s %d 0x%lx\n", \
  34. info->pins[j].name, \
  35. m[i], c[i]); \
  36. } \
  37. }
  38. /* The bits in CONFIG cell defined in binding doc*/
  39. #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
  40. #define IMX_PAD_SION 0x40000000 /* set SION */
  41. /**
  42. * @dev: a pointer back to containing device
  43. * @base: the offset to the controller in virtual memory
  44. */
  45. struct imx_pinctrl {
  46. struct device *dev;
  47. struct pinctrl_dev *pctl;
  48. void __iomem *base;
  49. const struct imx_pinctrl_soc_info *info;
  50. };
  51. static const struct imx_pin_reg *imx_find_pin_reg(
  52. const struct imx_pinctrl_soc_info *info,
  53. unsigned pin, bool is_mux, unsigned mux)
  54. {
  55. const struct imx_pin_reg *pin_reg = NULL;
  56. int i;
  57. for (i = 0; i < info->npin_regs; i++) {
  58. pin_reg = &info->pin_regs[i];
  59. if (pin_reg->pid != pin)
  60. continue;
  61. if (!is_mux)
  62. break;
  63. else if (pin_reg->mux_mode == (mux & IMX_MUX_MASK))
  64. break;
  65. }
  66. if (i == info->npin_regs) {
  67. dev_err(info->dev, "Pin(%s): unable to find pin reg map\n",
  68. info->pins[pin].name);
  69. return NULL;
  70. }
  71. return pin_reg;
  72. }
  73. static const inline struct imx_pin_group *imx_pinctrl_find_group_by_name(
  74. const struct imx_pinctrl_soc_info *info,
  75. const char *name)
  76. {
  77. const struct imx_pin_group *grp = NULL;
  78. int i;
  79. for (i = 0; i < info->ngroups; i++) {
  80. if (!strcmp(info->groups[i].name, name)) {
  81. grp = &info->groups[i];
  82. break;
  83. }
  84. }
  85. return grp;
  86. }
  87. static int imx_get_groups_count(struct pinctrl_dev *pctldev)
  88. {
  89. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  90. const struct imx_pinctrl_soc_info *info = ipctl->info;
  91. return info->ngroups;
  92. }
  93. static const char *imx_get_group_name(struct pinctrl_dev *pctldev,
  94. unsigned selector)
  95. {
  96. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  97. const struct imx_pinctrl_soc_info *info = ipctl->info;
  98. return info->groups[selector].name;
  99. }
  100. static int imx_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  101. const unsigned **pins,
  102. unsigned *npins)
  103. {
  104. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  105. const struct imx_pinctrl_soc_info *info = ipctl->info;
  106. if (selector >= info->ngroups)
  107. return -EINVAL;
  108. *pins = info->groups[selector].pins;
  109. *npins = info->groups[selector].npins;
  110. return 0;
  111. }
  112. static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  113. unsigned offset)
  114. {
  115. seq_printf(s, "%s", dev_name(pctldev->dev));
  116. }
  117. static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
  118. struct device_node *np,
  119. struct pinctrl_map **map, unsigned *num_maps)
  120. {
  121. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  122. const struct imx_pinctrl_soc_info *info = ipctl->info;
  123. const struct imx_pin_group *grp;
  124. struct pinctrl_map *new_map;
  125. struct device_node *parent;
  126. int map_num = 1;
  127. int i, j;
  128. /*
  129. * first find the group of this node and check if we need create
  130. * config maps for pins
  131. */
  132. grp = imx_pinctrl_find_group_by_name(info, np->name);
  133. if (!grp) {
  134. dev_err(info->dev, "unable to find group for node %s\n",
  135. np->name);
  136. return -EINVAL;
  137. }
  138. for (i = 0; i < grp->npins; i++) {
  139. if (!(grp->configs[i] & IMX_NO_PAD_CTL))
  140. map_num++;
  141. }
  142. new_map = kmalloc(sizeof(struct pinctrl_map) * map_num, GFP_KERNEL);
  143. if (!new_map)
  144. return -ENOMEM;
  145. *map = new_map;
  146. *num_maps = map_num;
  147. /* create mux map */
  148. parent = of_get_parent(np);
  149. if (!parent) {
  150. kfree(new_map);
  151. return -EINVAL;
  152. }
  153. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  154. new_map[0].data.mux.function = parent->name;
  155. new_map[0].data.mux.group = np->name;
  156. of_node_put(parent);
  157. /* create config map */
  158. new_map++;
  159. for (i = j = 0; i < grp->npins; i++) {
  160. if (!(grp->configs[i] & IMX_NO_PAD_CTL)) {
  161. new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
  162. new_map[j].data.configs.group_or_pin =
  163. pin_get_name(pctldev, grp->pins[i]);
  164. new_map[j].data.configs.configs = &grp->configs[i];
  165. new_map[j].data.configs.num_configs = 1;
  166. j++;
  167. }
  168. }
  169. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  170. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  171. return 0;
  172. }
  173. static void imx_dt_free_map(struct pinctrl_dev *pctldev,
  174. struct pinctrl_map *map, unsigned num_maps)
  175. {
  176. kfree(map);
  177. }
  178. static struct pinctrl_ops imx_pctrl_ops = {
  179. .get_groups_count = imx_get_groups_count,
  180. .get_group_name = imx_get_group_name,
  181. .get_group_pins = imx_get_group_pins,
  182. .pin_dbg_show = imx_pin_dbg_show,
  183. .dt_node_to_map = imx_dt_node_to_map,
  184. .dt_free_map = imx_dt_free_map,
  185. };
  186. static int imx_pmx_enable(struct pinctrl_dev *pctldev, unsigned selector,
  187. unsigned group)
  188. {
  189. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  190. const struct imx_pinctrl_soc_info *info = ipctl->info;
  191. const struct imx_pin_reg *pin_reg;
  192. const unsigned *pins, *mux;
  193. unsigned int npins, pin_id;
  194. int i;
  195. /*
  196. * Configure the mux mode for each pin in the group for a specific
  197. * function.
  198. */
  199. pins = info->groups[group].pins;
  200. npins = info->groups[group].npins;
  201. mux = info->groups[group].mux_mode;
  202. WARN_ON(!pins || !npins || !mux);
  203. dev_dbg(ipctl->dev, "enable function %s group %s\n",
  204. info->functions[selector].name, info->groups[group].name);
  205. for (i = 0; i < npins; i++) {
  206. pin_id = pins[i];
  207. pin_reg = imx_find_pin_reg(info, pin_id, 1, mux[i]);
  208. if (!pin_reg)
  209. return -EINVAL;
  210. if (!pin_reg->mux_reg) {
  211. dev_err(ipctl->dev, "Pin(%s) does not support mux function\n",
  212. info->pins[pin_id].name);
  213. return -EINVAL;
  214. }
  215. writel(mux[i], ipctl->base + pin_reg->mux_reg);
  216. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  217. pin_reg->mux_reg, mux[i]);
  218. /* some pins also need select input setting, set it if found */
  219. if (pin_reg->input_reg) {
  220. writel(pin_reg->input_val, ipctl->base + pin_reg->input_reg);
  221. dev_dbg(ipctl->dev,
  222. "==>select_input: offset 0x%x val 0x%x\n",
  223. pin_reg->input_reg, pin_reg->input_val);
  224. }
  225. }
  226. return 0;
  227. }
  228. static int imx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  229. {
  230. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  231. const struct imx_pinctrl_soc_info *info = ipctl->info;
  232. return info->nfunctions;
  233. }
  234. static const char *imx_pmx_get_func_name(struct pinctrl_dev *pctldev,
  235. unsigned selector)
  236. {
  237. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  238. const struct imx_pinctrl_soc_info *info = ipctl->info;
  239. return info->functions[selector].name;
  240. }
  241. static int imx_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  242. const char * const **groups,
  243. unsigned * const num_groups)
  244. {
  245. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  246. const struct imx_pinctrl_soc_info *info = ipctl->info;
  247. *groups = info->functions[selector].groups;
  248. *num_groups = info->functions[selector].num_groups;
  249. return 0;
  250. }
  251. static struct pinmux_ops imx_pmx_ops = {
  252. .get_functions_count = imx_pmx_get_funcs_count,
  253. .get_function_name = imx_pmx_get_func_name,
  254. .get_function_groups = imx_pmx_get_groups,
  255. .enable = imx_pmx_enable,
  256. };
  257. static int imx_pinconf_get(struct pinctrl_dev *pctldev,
  258. unsigned pin_id, unsigned long *config)
  259. {
  260. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  261. const struct imx_pinctrl_soc_info *info = ipctl->info;
  262. const struct imx_pin_reg *pin_reg;
  263. pin_reg = imx_find_pin_reg(info, pin_id, 0, 0);
  264. if (!pin_reg)
  265. return -EINVAL;
  266. if (!pin_reg->conf_reg) {
  267. dev_err(info->dev, "Pin(%s) does not support config function\n",
  268. info->pins[pin_id].name);
  269. return -EINVAL;
  270. }
  271. *config = readl(ipctl->base + pin_reg->conf_reg);
  272. return 0;
  273. }
  274. static int imx_pinconf_set(struct pinctrl_dev *pctldev,
  275. unsigned pin_id, unsigned long config)
  276. {
  277. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  278. const struct imx_pinctrl_soc_info *info = ipctl->info;
  279. const struct imx_pin_reg *pin_reg;
  280. pin_reg = imx_find_pin_reg(info, pin_id, 0, 0);
  281. if (!pin_reg)
  282. return -EINVAL;
  283. if (!pin_reg->conf_reg) {
  284. dev_err(info->dev, "Pin(%s) does not support config function\n",
  285. info->pins[pin_id].name);
  286. return -EINVAL;
  287. }
  288. dev_dbg(ipctl->dev, "pinconf set pin %s\n",
  289. info->pins[pin_id].name);
  290. writel(config, ipctl->base + pin_reg->conf_reg);
  291. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
  292. pin_reg->conf_reg, config);
  293. return 0;
  294. }
  295. static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  296. struct seq_file *s, unsigned pin_id)
  297. {
  298. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  299. const struct imx_pinctrl_soc_info *info = ipctl->info;
  300. const struct imx_pin_reg *pin_reg;
  301. unsigned long config;
  302. pin_reg = imx_find_pin_reg(info, pin_id, 0, 0);
  303. if (!pin_reg || !pin_reg->conf_reg) {
  304. seq_printf(s, "N/A");
  305. return;
  306. }
  307. config = readl(ipctl->base + pin_reg->conf_reg);
  308. seq_printf(s, "0x%lx", config);
  309. }
  310. static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  311. struct seq_file *s, unsigned group)
  312. {
  313. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  314. const struct imx_pinctrl_soc_info *info = ipctl->info;
  315. struct imx_pin_group *grp;
  316. unsigned long config;
  317. const char *name;
  318. int i, ret;
  319. if (group > info->ngroups)
  320. return;
  321. seq_printf(s, "\n");
  322. grp = &info->groups[group];
  323. for (i = 0; i < grp->npins; i++) {
  324. name = pin_get_name(pctldev, grp->pins[i]);
  325. ret = imx_pinconf_get(pctldev, grp->pins[i], &config);
  326. if (ret)
  327. return;
  328. seq_printf(s, "%s: 0x%lx", name, config);
  329. }
  330. }
  331. static struct pinconf_ops imx_pinconf_ops = {
  332. .pin_config_get = imx_pinconf_get,
  333. .pin_config_set = imx_pinconf_set,
  334. .pin_config_dbg_show = imx_pinconf_dbg_show,
  335. .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
  336. };
  337. static struct pinctrl_desc imx_pinctrl_desc = {
  338. .pctlops = &imx_pctrl_ops,
  339. .pmxops = &imx_pmx_ops,
  340. .confops = &imx_pinconf_ops,
  341. .owner = THIS_MODULE,
  342. };
  343. /* decode pin id and mux from pin function id got from device tree*/
  344. static int imx_pinctrl_get_pin_id_and_mux(const struct imx_pinctrl_soc_info *info,
  345. unsigned int pin_func_id, unsigned int *pin_id,
  346. unsigned int *mux)
  347. {
  348. if (pin_func_id > info->npin_regs)
  349. return -EINVAL;
  350. *pin_id = info->pin_regs[pin_func_id].pid;
  351. *mux = info->pin_regs[pin_func_id].mux_mode;
  352. return 0;
  353. }
  354. static int imx_pinctrl_parse_groups(struct device_node *np,
  355. struct imx_pin_group *grp,
  356. struct imx_pinctrl_soc_info *info,
  357. u32 index)
  358. {
  359. unsigned int pin_func_id;
  360. int ret, size;
  361. const __be32 *list;
  362. int i, j;
  363. u32 config;
  364. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  365. /* Initialise group */
  366. grp->name = np->name;
  367. /*
  368. * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
  369. * do sanity check and calculate pins number
  370. */
  371. list = of_get_property(np, "fsl,pins", &size);
  372. /* we do not check return since it's safe node passed down */
  373. size /= sizeof(*list);
  374. if (!size || size % 2) {
  375. dev_err(info->dev, "wrong pins number or pins and configs should be pairs\n");
  376. return -EINVAL;
  377. }
  378. grp->npins = size / 2;
  379. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  380. GFP_KERNEL);
  381. grp->mux_mode = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  382. GFP_KERNEL);
  383. grp->configs = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned long),
  384. GFP_KERNEL);
  385. for (i = 0, j = 0; i < size; i += 2, j++) {
  386. pin_func_id = be32_to_cpu(*list++);
  387. ret = imx_pinctrl_get_pin_id_and_mux(info, pin_func_id,
  388. &grp->pins[j], &grp->mux_mode[j]);
  389. if (ret) {
  390. dev_err(info->dev, "get invalid pin function id\n");
  391. return -EINVAL;
  392. }
  393. /* SION bit is in mux register */
  394. config = be32_to_cpu(*list++);
  395. if (config & IMX_PAD_SION)
  396. grp->mux_mode[j] |= IOMUXC_CONFIG_SION;
  397. grp->configs[j] = config & ~IMX_PAD_SION;
  398. }
  399. #ifdef DEBUG
  400. IMX_PMX_DUMP(info, grp->pins, grp->mux_mode, grp->configs, grp->npins);
  401. #endif
  402. return 0;
  403. }
  404. static int imx_pinctrl_parse_functions(struct device_node *np,
  405. struct imx_pinctrl_soc_info *info,
  406. u32 index)
  407. {
  408. struct device_node *child;
  409. struct imx_pmx_func *func;
  410. struct imx_pin_group *grp;
  411. int ret;
  412. static u32 grp_index;
  413. u32 i = 0;
  414. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  415. func = &info->functions[index];
  416. /* Initialise function */
  417. func->name = np->name;
  418. func->num_groups = of_get_child_count(np);
  419. if (func->num_groups <= 0) {
  420. dev_err(info->dev, "no groups defined\n");
  421. return -EINVAL;
  422. }
  423. func->groups = devm_kzalloc(info->dev,
  424. func->num_groups * sizeof(char *), GFP_KERNEL);
  425. for_each_child_of_node(np, child) {
  426. func->groups[i] = child->name;
  427. grp = &info->groups[grp_index++];
  428. ret = imx_pinctrl_parse_groups(child, grp, info, i++);
  429. if (ret)
  430. return ret;
  431. }
  432. return 0;
  433. }
  434. static int imx_pinctrl_probe_dt(struct platform_device *pdev,
  435. struct imx_pinctrl_soc_info *info)
  436. {
  437. struct device_node *np = pdev->dev.of_node;
  438. struct device_node *child;
  439. int ret;
  440. u32 nfuncs = 0;
  441. u32 i = 0;
  442. if (!np)
  443. return -ENODEV;
  444. nfuncs = of_get_child_count(np);
  445. if (nfuncs <= 0) {
  446. dev_err(&pdev->dev, "no functions defined\n");
  447. return -EINVAL;
  448. }
  449. info->nfunctions = nfuncs;
  450. info->functions = devm_kzalloc(&pdev->dev, nfuncs * sizeof(struct imx_pmx_func),
  451. GFP_KERNEL);
  452. if (!info->functions)
  453. return -ENOMEM;
  454. info->ngroups = 0;
  455. for_each_child_of_node(np, child)
  456. info->ngroups += of_get_child_count(child);
  457. info->groups = devm_kzalloc(&pdev->dev, info->ngroups * sizeof(struct imx_pin_group),
  458. GFP_KERNEL);
  459. if (!info->groups)
  460. return -ENOMEM;
  461. for_each_child_of_node(np, child) {
  462. ret = imx_pinctrl_parse_functions(child, info, i++);
  463. if (ret) {
  464. dev_err(&pdev->dev, "failed to parse function\n");
  465. return ret;
  466. }
  467. }
  468. return 0;
  469. }
  470. int imx_pinctrl_probe(struct platform_device *pdev,
  471. struct imx_pinctrl_soc_info *info)
  472. {
  473. struct imx_pinctrl *ipctl;
  474. struct resource *res;
  475. int ret;
  476. if (!info || !info->pins || !info->npins
  477. || !info->pin_regs || !info->npin_regs) {
  478. dev_err(&pdev->dev, "wrong pinctrl info\n");
  479. return -EINVAL;
  480. }
  481. info->dev = &pdev->dev;
  482. /* Create state holders etc for this driver */
  483. ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
  484. if (!ipctl)
  485. return -ENOMEM;
  486. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  487. if (!res)
  488. return -ENOENT;
  489. ipctl->base = devm_ioremap_resource(&pdev->dev, res);
  490. if (IS_ERR(ipctl->base))
  491. return PTR_ERR(ipctl->base);
  492. imx_pinctrl_desc.name = dev_name(&pdev->dev);
  493. imx_pinctrl_desc.pins = info->pins;
  494. imx_pinctrl_desc.npins = info->npins;
  495. ret = imx_pinctrl_probe_dt(pdev, info);
  496. if (ret) {
  497. dev_err(&pdev->dev, "fail to probe dt properties\n");
  498. return ret;
  499. }
  500. ipctl->info = info;
  501. ipctl->dev = info->dev;
  502. platform_set_drvdata(pdev, ipctl);
  503. ipctl->pctl = pinctrl_register(&imx_pinctrl_desc, &pdev->dev, ipctl);
  504. if (!ipctl->pctl) {
  505. dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
  506. return -EINVAL;
  507. }
  508. dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
  509. return 0;
  510. }
  511. int imx_pinctrl_remove(struct platform_device *pdev)
  512. {
  513. struct imx_pinctrl *ipctl = platform_get_drvdata(pdev);
  514. pinctrl_unregister(ipctl->pctl);
  515. return 0;
  516. }