hw.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "dm.h"
  40. #include "fw.h"
  41. #include "led.h"
  42. #include "hw.h"
  43. #include "pwrseqcmd.h"
  44. #include "pwrseq.h"
  45. #include "btc.h"
  46. static void _rtl8723ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  47. u8 set_bits, u8 clear_bits)
  48. {
  49. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  50. struct rtl_priv *rtlpriv = rtl_priv(hw);
  51. rtlpci->reg_bcn_ctrl_val |= set_bits;
  52. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  53. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  54. }
  55. static void _rtl8723ae_stop_tx_beacon(struct ieee80211_hw *hw)
  56. {
  57. struct rtl_priv *rtlpriv = rtl_priv(hw);
  58. u8 tmp1byte;
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  60. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  62. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  63. tmp1byte &= ~(BIT(0));
  64. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  65. }
  66. static void _rtl8723ae_resume_tx_beacon(struct ieee80211_hw *hw)
  67. {
  68. struct rtl_priv *rtlpriv = rtl_priv(hw);
  69. u8 tmp1byte;
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  71. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  73. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  74. tmp1byte |= BIT(1);
  75. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  76. }
  77. static void _rtl8723ae_enable_bcn_sufunc(struct ieee80211_hw *hw)
  78. {
  79. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
  80. }
  81. static void _rtl8723ae_disable_bcn_sufunc(struct ieee80211_hw *hw)
  82. {
  83. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
  84. }
  85. void rtl8723ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  86. {
  87. struct rtl_priv *rtlpriv = rtl_priv(hw);
  88. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  89. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  90. switch (variable) {
  91. case HW_VAR_RCR:
  92. *((u32 *) (val)) = rtlpci->receive_config;
  93. break;
  94. case HW_VAR_RF_STATE:
  95. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  96. break;
  97. case HW_VAR_FWLPS_RF_ON:{
  98. enum rf_pwrstate rfState;
  99. u32 val_rcr;
  100. rtlpriv->cfg->ops->get_hw_reg(hw,
  101. HW_VAR_RF_STATE,
  102. (u8 *) (&rfState));
  103. if (rfState == ERFOFF) {
  104. *((bool *) (val)) = true;
  105. } else {
  106. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  107. val_rcr &= 0x00070000;
  108. if (val_rcr)
  109. *((bool *) (val)) = false;
  110. else
  111. *((bool *) (val)) = true;
  112. }
  113. break; }
  114. case HW_VAR_FW_PSMODE_STATUS:
  115. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  116. break;
  117. case HW_VAR_CORRECT_TSF:{
  118. u64 tsf;
  119. u32 *ptsf_low = (u32 *)&tsf;
  120. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  121. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  122. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  123. *((u64 *) (val)) = tsf;
  124. break; }
  125. default:
  126. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  127. "switch case not process\n");
  128. break;
  129. }
  130. }
  131. void rtl8723ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  132. {
  133. struct rtl_priv *rtlpriv = rtl_priv(hw);
  134. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  135. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  136. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  137. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  138. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  139. u8 idx;
  140. switch (variable) {
  141. case HW_VAR_ETHER_ADDR:
  142. for (idx = 0; idx < ETH_ALEN; idx++) {
  143. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  144. val[idx]);
  145. }
  146. break;
  147. case HW_VAR_BASIC_RATE:{
  148. u16 rate_cfg = ((u16 *) val)[0];
  149. u8 rate_index = 0;
  150. rate_cfg = rate_cfg & 0x15f;
  151. rate_cfg |= 0x01;
  152. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  153. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  154. (rate_cfg >> 8) & 0xff);
  155. while (rate_cfg > 0x1) {
  156. rate_cfg = (rate_cfg >> 1);
  157. rate_index++;
  158. }
  159. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  160. rate_index);
  161. break; }
  162. case HW_VAR_BSSID:
  163. for (idx = 0; idx < ETH_ALEN; idx++) {
  164. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  165. val[idx]);
  166. }
  167. break;
  168. case HW_VAR_SIFS:
  169. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  170. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  171. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  172. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  173. if (!mac->ht_enable)
  174. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  175. 0x0e0e);
  176. else
  177. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  178. *((u16 *) val));
  179. break;
  180. case HW_VAR_SLOT_TIME:{
  181. u8 e_aci;
  182. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  183. "HW_VAR_SLOT_TIME %x\n", val[0]);
  184. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  185. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  186. rtlpriv->cfg->ops->set_hw_reg(hw,
  187. HW_VAR_AC_PARAM,
  188. (u8 *) (&e_aci));
  189. }
  190. break; }
  191. case HW_VAR_ACK_PREAMBLE:{
  192. u8 reg_tmp;
  193. u8 short_preamble = (bool) (*(u8 *) val);
  194. reg_tmp = (mac->cur_40_prime_sc) << 5;
  195. if (short_preamble)
  196. reg_tmp |= 0x80;
  197. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  198. break; }
  199. case HW_VAR_AMPDU_MIN_SPACE:{
  200. u8 min_spacing_to_set;
  201. u8 sec_min_space;
  202. min_spacing_to_set = *((u8 *) val);
  203. if (min_spacing_to_set <= 7) {
  204. sec_min_space = 0;
  205. if (min_spacing_to_set < sec_min_space)
  206. min_spacing_to_set = sec_min_space;
  207. mac->min_space_cfg = ((mac->min_space_cfg &
  208. 0xf8) |
  209. min_spacing_to_set);
  210. *val = min_spacing_to_set;
  211. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  212. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  213. mac->min_space_cfg);
  214. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  215. mac->min_space_cfg);
  216. }
  217. break; }
  218. case HW_VAR_SHORTGI_DENSITY:{
  219. u8 density_to_set;
  220. density_to_set = *((u8 *) val);
  221. mac->min_space_cfg |= (density_to_set << 3);
  222. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  223. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  224. mac->min_space_cfg);
  225. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  226. mac->min_space_cfg);
  227. break; }
  228. case HW_VAR_AMPDU_FACTOR:{
  229. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  230. u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
  231. u8 factor_toset;
  232. u8 *p_regtoset = NULL;
  233. u8 index;
  234. if ((pcipriv->bt_coexist.bt_coexistence) &&
  235. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  236. p_regtoset = regtoset_bt;
  237. else
  238. p_regtoset = regtoset_normal;
  239. factor_toset = *((u8 *) val);
  240. if (factor_toset <= 3) {
  241. factor_toset = (1 << (factor_toset + 2));
  242. if (factor_toset > 0xf)
  243. factor_toset = 0xf;
  244. for (index = 0; index < 4; index++) {
  245. if ((p_regtoset[index] & 0xf0) >
  246. (factor_toset << 4))
  247. p_regtoset[index] =
  248. (p_regtoset[index] & 0x0f) |
  249. (factor_toset << 4);
  250. if ((p_regtoset[index] & 0x0f) >
  251. factor_toset)
  252. p_regtoset[index] =
  253. (p_regtoset[index] & 0xf0) |
  254. (factor_toset);
  255. rtl_write_byte(rtlpriv,
  256. (REG_AGGLEN_LMT + index),
  257. p_regtoset[index]);
  258. }
  259. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  260. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  261. factor_toset);
  262. }
  263. break; }
  264. case HW_VAR_AC_PARAM:{
  265. u8 e_aci = *((u8 *) val);
  266. rtl8723ae_dm_init_edca_turbo(hw);
  267. if (rtlpci->acm_method != eAcmWay2_SW)
  268. rtlpriv->cfg->ops->set_hw_reg(hw,
  269. HW_VAR_ACM_CTRL,
  270. (u8 *) (&e_aci));
  271. break; }
  272. case HW_VAR_ACM_CTRL:{
  273. u8 e_aci = *((u8 *) val);
  274. union aci_aifsn *p_aci_aifsn =
  275. (union aci_aifsn *)(&(mac->ac[0].aifs));
  276. u8 acm = p_aci_aifsn->f.acm;
  277. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  278. acm_ctrl |= ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  279. if (acm) {
  280. switch (e_aci) {
  281. case AC0_BE:
  282. acm_ctrl |= AcmHw_BeqEn;
  283. break;
  284. case AC2_VI:
  285. acm_ctrl |= AcmHw_ViqEn;
  286. break;
  287. case AC3_VO:
  288. acm_ctrl |= AcmHw_VoqEn;
  289. break;
  290. default:
  291. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  292. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  293. acm);
  294. break;
  295. }
  296. } else {
  297. switch (e_aci) {
  298. case AC0_BE:
  299. acm_ctrl &= (~AcmHw_BeqEn);
  300. break;
  301. case AC2_VI:
  302. acm_ctrl &= (~AcmHw_ViqEn);
  303. break;
  304. case AC3_VO:
  305. acm_ctrl &= (~AcmHw_BeqEn);
  306. break;
  307. default:
  308. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  309. "switch case not processed\n");
  310. break;
  311. }
  312. }
  313. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  314. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  315. acm_ctrl);
  316. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  317. break; }
  318. case HW_VAR_RCR:
  319. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  320. rtlpci->receive_config = ((u32 *) (val))[0];
  321. break;
  322. case HW_VAR_RETRY_LIMIT:{
  323. u8 retry_limit = ((u8 *) (val))[0];
  324. rtl_write_word(rtlpriv, REG_RL,
  325. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  326. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  327. break; }
  328. case HW_VAR_DUAL_TSF_RST:
  329. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  330. break;
  331. case HW_VAR_EFUSE_BYTES:
  332. rtlefuse->efuse_usedbytes = *((u16 *) val);
  333. break;
  334. case HW_VAR_EFUSE_USAGE:
  335. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  336. break;
  337. case HW_VAR_IO_CMD:
  338. rtl8723ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
  339. break;
  340. case HW_VAR_WPA_CONFIG:
  341. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  342. break;
  343. case HW_VAR_SET_RPWM:{
  344. u8 rpwm_val;
  345. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  346. udelay(1);
  347. if (rpwm_val & BIT(7)) {
  348. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  349. (*(u8 *) val));
  350. } else {
  351. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  352. ((*(u8 *) val) | BIT(7)));
  353. }
  354. break; }
  355. case HW_VAR_H2C_FW_PWRMODE:{
  356. u8 psmode = (*(u8 *) val);
  357. if (psmode != FW_PS_ACTIVE_MODE)
  358. rtl8723ae_dm_rf_saving(hw, true);
  359. rtl8723ae_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  360. break; }
  361. case HW_VAR_FW_PSMODE_STATUS:
  362. ppsc->fw_current_inpsmode = *((bool *) val);
  363. break;
  364. case HW_VAR_H2C_FW_JOINBSSRPT:{
  365. u8 mstatus = (*(u8 *) val);
  366. u8 tmp_regcr, tmp_reg422;
  367. bool recover = false;
  368. if (mstatus == RT_MEDIA_CONNECT) {
  369. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  370. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  371. rtl_write_byte(rtlpriv, REG_CR + 1,
  372. (tmp_regcr | BIT(0)));
  373. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  374. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  375. tmp_reg422 = rtl_read_byte(rtlpriv,
  376. REG_FWHW_TXQ_CTRL + 2);
  377. if (tmp_reg422 & BIT(6))
  378. recover = true;
  379. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  380. tmp_reg422 & (~BIT(6)));
  381. rtl8723ae_set_fw_rsvdpagepkt(hw, 0);
  382. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  383. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  384. if (recover)
  385. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  386. tmp_reg422);
  387. rtl_write_byte(rtlpriv, REG_CR + 1,
  388. (tmp_regcr & ~(BIT(0))));
  389. }
  390. rtl8723ae_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  391. break; }
  392. case HW_VAR_AID:{
  393. u16 u2btmp;
  394. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  395. u2btmp &= 0xC000;
  396. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  397. mac->assoc_id));
  398. break; }
  399. case HW_VAR_CORRECT_TSF:{
  400. u8 btype_ibss = ((u8 *) (val))[0];
  401. if (btype_ibss == true)
  402. _rtl8723ae_stop_tx_beacon(hw);
  403. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  404. rtl_write_dword(rtlpriv, REG_TSFTR,
  405. (u32) (mac->tsf & 0xffffffff));
  406. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  407. (u32) ((mac->tsf >> 32) & 0xffffffff));
  408. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  409. if (btype_ibss == true)
  410. _rtl8723ae_resume_tx_beacon(hw);
  411. break; }
  412. default:
  413. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  414. "switch case not processed\n");
  415. break;
  416. }
  417. }
  418. static bool _rtl8723ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  419. {
  420. struct rtl_priv *rtlpriv = rtl_priv(hw);
  421. bool status = true;
  422. long count = 0;
  423. u32 value = _LLT_INIT_ADDR(address) |
  424. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  425. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  426. do {
  427. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  428. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  429. break;
  430. if (count > POLLING_LLT_THRESHOLD) {
  431. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  432. "Failed to polling write LLT done at address %d!\n",
  433. address);
  434. status = false;
  435. break;
  436. }
  437. } while (++count);
  438. return status;
  439. }
  440. static bool _rtl8723ae_llt_table_init(struct ieee80211_hw *hw)
  441. {
  442. struct rtl_priv *rtlpriv = rtl_priv(hw);
  443. unsigned short i;
  444. u8 txpktbuf_bndy;
  445. u8 maxPage;
  446. bool status;
  447. u8 ubyte;
  448. maxPage = 255;
  449. txpktbuf_bndy = 246;
  450. rtl_write_byte(rtlpriv, REG_CR, 0x8B);
  451. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  452. rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
  453. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
  454. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  455. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  456. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  457. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  458. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  459. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  460. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  461. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  462. status = _rtl8723ae_llt_write(hw, i, i + 1);
  463. if (true != status)
  464. return status;
  465. }
  466. status = _rtl8723ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  467. if (true != status)
  468. return status;
  469. for (i = txpktbuf_bndy; i < maxPage; i++) {
  470. status = _rtl8723ae_llt_write(hw, i, (i + 1));
  471. if (true != status)
  472. return status;
  473. }
  474. status = _rtl8723ae_llt_write(hw, maxPage, txpktbuf_bndy);
  475. if (true != status)
  476. return status;
  477. rtl_write_byte(rtlpriv, REG_CR, 0xff);
  478. ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
  479. rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
  480. return true;
  481. }
  482. static void _rtl8723ae_gen_refresh_led_state(struct ieee80211_hw *hw)
  483. {
  484. struct rtl_priv *rtlpriv = rtl_priv(hw);
  485. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  486. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  487. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  488. if (rtlpriv->rtlhal.up_first_time)
  489. return;
  490. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  491. rtl8723ae_sw_led_on(hw, pLed0);
  492. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  493. rtl8723ae_sw_led_on(hw, pLed0);
  494. else
  495. rtl8723ae_sw_led_off(hw, pLed0);
  496. }
  497. static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
  498. {
  499. struct rtl_priv *rtlpriv = rtl_priv(hw);
  500. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  501. unsigned char bytetmp;
  502. unsigned short wordtmp;
  503. u16 retry = 0;
  504. u16 tmpu2b;
  505. bool mac_func_enable;
  506. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  507. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  508. if (bytetmp == 0xFF)
  509. mac_func_enable = true;
  510. else
  511. mac_func_enable = false;
  512. /* HW Power on sequence */
  513. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  514. PWR_INTF_PCI_MSK, Rtl8723_NIC_ENABLE_FLOW))
  515. return false;
  516. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
  517. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
  518. /* eMAC time out function enable, 0x369[7]=1 */
  519. bytetmp = rtl_read_byte(rtlpriv, 0x369);
  520. rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
  521. /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
  522. * we should do this before Enabling ASPM backdoor.
  523. */
  524. do {
  525. rtl_write_word(rtlpriv, 0x358, 0x5e);
  526. udelay(100);
  527. rtl_write_word(rtlpriv, 0x356, 0xc280);
  528. rtl_write_word(rtlpriv, 0x354, 0xc290);
  529. rtl_write_word(rtlpriv, 0x358, 0x3e);
  530. udelay(100);
  531. rtl_write_word(rtlpriv, 0x358, 0x5e);
  532. udelay(100);
  533. tmpu2b = rtl_read_word(rtlpriv, 0x356);
  534. retry++;
  535. } while (tmpu2b != 0xc290 && retry < 100);
  536. if (retry >= 100) {
  537. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  538. "InitMAC(): ePHY configure fail!!!\n");
  539. return false;
  540. }
  541. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  542. rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
  543. if (!mac_func_enable) {
  544. if (_rtl8723ae_llt_table_init(hw) == false)
  545. return false;
  546. }
  547. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  548. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  549. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  550. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0xf;
  551. wordtmp |= 0xF771;
  552. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  553. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  554. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  555. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
  556. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  557. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  558. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  559. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  560. DMA_BIT_MASK(32));
  561. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  562. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  563. DMA_BIT_MASK(32));
  564. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  565. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  566. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  567. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  568. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  569. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  570. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  571. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  572. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  573. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  574. DMA_BIT_MASK(32));
  575. rtl_write_dword(rtlpriv, REG_RX_DESA,
  576. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  577. DMA_BIT_MASK(32));
  578. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
  579. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  580. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  581. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  582. do {
  583. retry++;
  584. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  585. } while ((retry < 200) && (bytetmp & BIT(7)));
  586. _rtl8723ae_gen_refresh_led_state(hw);
  587. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  588. return true;
  589. }
  590. static void _rtl8723ae_hw_configure(struct ieee80211_hw *hw)
  591. {
  592. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  593. struct rtl_priv *rtlpriv = rtl_priv(hw);
  594. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  595. u8 reg_bw_opmode;
  596. u32 reg_prsr;
  597. reg_bw_opmode = BW_OPMODE_20MHZ;
  598. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  599. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  600. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  601. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  602. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  603. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  604. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  605. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  606. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  607. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  608. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  609. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  610. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  611. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  612. if ((pcipriv->bt_coexist.bt_coexistence) &&
  613. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  614. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
  615. else
  616. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  617. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  618. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  619. rtlpci->reg_bcn_ctrl_val = 0x1f;
  620. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  621. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  622. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  623. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  624. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  625. if ((pcipriv->bt_coexist.bt_coexistence) &&
  626. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
  627. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  628. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
  629. } else {
  630. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  631. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  632. }
  633. if ((pcipriv->bt_coexist.bt_coexistence) &&
  634. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  635. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  636. else
  637. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  638. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  639. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  640. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  641. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  642. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  643. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  644. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  645. rtl_write_dword(rtlpriv, 0x394, 0x1);
  646. }
  647. static void _rtl8723ae_enable_aspm_back_door(struct ieee80211_hw *hw)
  648. {
  649. struct rtl_priv *rtlpriv = rtl_priv(hw);
  650. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  651. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  652. rtl_write_word(rtlpriv, 0x350, 0x870c);
  653. rtl_write_byte(rtlpriv, 0x352, 0x1);
  654. if (ppsc->support_backdoor)
  655. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  656. else
  657. rtl_write_byte(rtlpriv, 0x349, 0x03);
  658. rtl_write_word(rtlpriv, 0x350, 0x2718);
  659. rtl_write_byte(rtlpriv, 0x352, 0x1);
  660. }
  661. void rtl8723ae_enable_hw_security_config(struct ieee80211_hw *hw)
  662. {
  663. struct rtl_priv *rtlpriv = rtl_priv(hw);
  664. u8 sec_reg_value;
  665. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  666. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  667. rtlpriv->sec.pairwise_enc_algorithm,
  668. rtlpriv->sec.group_enc_algorithm);
  669. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  670. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  671. "not open hw encryption\n");
  672. return;
  673. }
  674. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  675. if (rtlpriv->sec.use_defaultkey) {
  676. sec_reg_value |= SCR_TxUseDK;
  677. sec_reg_value |= SCR_RxUseDK;
  678. }
  679. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  680. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  681. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  682. "The SECR-value %x\n", sec_reg_value);
  683. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  684. }
  685. int rtl8723ae_hw_init(struct ieee80211_hw *hw)
  686. {
  687. struct rtl_priv *rtlpriv = rtl_priv(hw);
  688. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  689. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  690. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  691. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  692. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  693. bool rtstatus = true;
  694. int err;
  695. u8 tmp_u1b;
  696. rtlpriv->rtlhal.being_init_adapter = true;
  697. rtlpriv->intf_ops->disable_aspm(hw);
  698. rtstatus = _rtl8712e_init_mac(hw);
  699. if (rtstatus != true) {
  700. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  701. err = 1;
  702. return err;
  703. }
  704. err = rtl8723ae_download_fw(hw);
  705. if (err) {
  706. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  707. "Failed to download FW. Init HW without FW now..\n");
  708. err = 1;
  709. rtlhal->fw_ready = false;
  710. return err;
  711. } else {
  712. rtlhal->fw_ready = true;
  713. }
  714. rtlhal->last_hmeboxnum = 0;
  715. rtl8723ae_phy_mac_config(hw);
  716. /* because the last function modifies RCR, we update
  717. * rcr var here, or TP will be unstable as ther receive_config
  718. * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
  719. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  720. */
  721. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  722. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  723. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  724. rtl8723ae_phy_bb_config(hw);
  725. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  726. rtl8723ae_phy_rf_config(hw);
  727. if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
  728. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  729. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  730. } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  731. rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
  732. rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
  733. rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
  734. rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
  735. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
  736. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
  737. }
  738. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  739. RF_CHNLBW, RFREG_OFFSET_MASK);
  740. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  741. RF_CHNLBW, RFREG_OFFSET_MASK);
  742. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  743. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  744. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  745. _rtl8723ae_hw_configure(hw);
  746. rtl_cam_reset_all_entry(hw);
  747. rtl8723ae_enable_hw_security_config(hw);
  748. ppsc->rfpwr_state = ERFON;
  749. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  750. _rtl8723ae_enable_aspm_back_door(hw);
  751. rtlpriv->intf_ops->enable_aspm(hw);
  752. rtl8723ae_bt_hw_init(hw);
  753. if (ppsc->rfpwr_state == ERFON) {
  754. rtl8723ae_phy_set_rfpath_switch(hw, 1);
  755. if (rtlphy->iqk_initialized) {
  756. rtl8723ae_phy_iq_calibrate(hw, true);
  757. } else {
  758. rtl8723ae_phy_iq_calibrate(hw, false);
  759. rtlphy->iqk_initialized = true;
  760. }
  761. rtl8723ae_phy_lc_calibrate(hw);
  762. }
  763. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  764. if (!(tmp_u1b & BIT(0))) {
  765. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  766. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
  767. }
  768. if (!(tmp_u1b & BIT(4))) {
  769. tmp_u1b = rtl_read_byte(rtlpriv, 0x16) & 0x0F;
  770. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  771. udelay(10);
  772. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  773. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
  774. }
  775. rtl8723ae_dm_init(hw);
  776. rtlpriv->rtlhal.being_init_adapter = false;
  777. return err;
  778. }
  779. static enum version_8723e _rtl8723ae_read_chip_version(struct ieee80211_hw *hw)
  780. {
  781. struct rtl_priv *rtlpriv = rtl_priv(hw);
  782. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  783. enum version_8723e version = 0x0000;
  784. u32 value32;
  785. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  786. if (value32 & TRP_VAUX_EN) {
  787. version = (enum version_8723e)(version |
  788. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  789. /* RTL8723 with BT function. */
  790. version = (enum version_8723e)(version |
  791. ((value32 & BT_FUNC) ? CHIP_8723 : 0));
  792. } else {
  793. /* Normal mass production chip. */
  794. version = (enum version_8723e) NORMAL_CHIP;
  795. version = (enum version_8723e)(version |
  796. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  797. /* RTL8723 with BT function. */
  798. version = (enum version_8723e)(version |
  799. ((value32 & BT_FUNC) ? CHIP_8723 : 0));
  800. if (IS_CHIP_VENDOR_UMC(version))
  801. version = (enum version_8723e)(version |
  802. ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
  803. if (IS_8723_SERIES(version)) {
  804. value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
  805. /* ROM code version */
  806. version = (enum version_8723e)(version |
  807. ((value32 & RF_RL_ID)>>20));
  808. }
  809. }
  810. if (IS_8723_SERIES(version)) {
  811. value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  812. rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
  813. RT_POLARITY_HIGH_ACT :
  814. RT_POLARITY_LOW_ACT);
  815. }
  816. switch (version) {
  817. case VERSION_TEST_UMC_CHIP_8723:
  818. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  819. "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
  820. break;
  821. case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
  822. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  823. "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
  824. break;
  825. case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
  826. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  827. "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
  828. break;
  829. default:
  830. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  831. "Chip Version ID: Unknown. Bug?\n");
  832. break;
  833. }
  834. if (IS_8723_SERIES(version))
  835. rtlphy->rf_type = RF_1T1R;
  836. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
  837. (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
  838. return version;
  839. }
  840. static int _rtl8723ae_set_media_status(struct ieee80211_hw *hw,
  841. enum nl80211_iftype type)
  842. {
  843. struct rtl_priv *rtlpriv = rtl_priv(hw);
  844. u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
  845. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  846. rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
  847. RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
  848. "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
  849. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  850. type == NL80211_IFTYPE_STATION) {
  851. _rtl8723ae_stop_tx_beacon(hw);
  852. _rtl8723ae_enable_bcn_sufunc(hw);
  853. } else if (type == NL80211_IFTYPE_ADHOC ||
  854. type == NL80211_IFTYPE_AP) {
  855. _rtl8723ae_resume_tx_beacon(hw);
  856. _rtl8723ae_disable_bcn_sufunc(hw);
  857. } else {
  858. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  859. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  860. type);
  861. }
  862. switch (type) {
  863. case NL80211_IFTYPE_UNSPECIFIED:
  864. bt_msr |= MSR_NOLINK;
  865. ledaction = LED_CTL_LINK;
  866. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  867. "Set Network type to NO LINK!\n");
  868. break;
  869. case NL80211_IFTYPE_ADHOC:
  870. bt_msr |= MSR_ADHOC;
  871. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  872. "Set Network type to Ad Hoc!\n");
  873. break;
  874. case NL80211_IFTYPE_STATION:
  875. bt_msr |= MSR_INFRA;
  876. ledaction = LED_CTL_LINK;
  877. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  878. "Set Network type to STA!\n");
  879. break;
  880. case NL80211_IFTYPE_AP:
  881. bt_msr |= MSR_AP;
  882. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  883. "Set Network type to AP!\n");
  884. break;
  885. default:
  886. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  887. "Network type %d not supported!\n",
  888. type);
  889. return 1;
  890. break;
  891. }
  892. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  893. rtlpriv->cfg->ops->led_control(hw, ledaction);
  894. if ((bt_msr & 0x03) == MSR_AP)
  895. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  896. else
  897. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  898. return 0;
  899. }
  900. void rtl8723ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  901. {
  902. struct rtl_priv *rtlpriv = rtl_priv(hw);
  903. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  904. u32 reg_rcr = rtlpci->receive_config;
  905. if (rtlpriv->psc.rfpwr_state != ERFON)
  906. return;
  907. if (check_bssid == true) {
  908. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  909. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  910. (u8 *)(&reg_rcr));
  911. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  912. } else if (check_bssid == false) {
  913. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  914. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  915. rtlpriv->cfg->ops->set_hw_reg(hw,
  916. HW_VAR_RCR, (u8 *) (&reg_rcr));
  917. }
  918. }
  919. int rtl8723ae_set_network_type(struct ieee80211_hw *hw,
  920. enum nl80211_iftype type)
  921. {
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. if (_rtl8723ae_set_media_status(hw, type))
  924. return -EOPNOTSUPP;
  925. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  926. if (type != NL80211_IFTYPE_AP)
  927. rtl8723ae_set_check_bssid(hw, true);
  928. } else {
  929. rtl8723ae_set_check_bssid(hw, false);
  930. }
  931. return 0;
  932. }
  933. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  934. void rtl8723ae_set_qos(struct ieee80211_hw *hw, int aci)
  935. {
  936. struct rtl_priv *rtlpriv = rtl_priv(hw);
  937. rtl8723ae_dm_init_edca_turbo(hw);
  938. switch (aci) {
  939. case AC1_BK:
  940. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  941. break;
  942. case AC0_BE:
  943. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4ac_param); */
  944. break;
  945. case AC2_VI:
  946. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  947. break;
  948. case AC3_VO:
  949. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  950. break;
  951. default:
  952. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  953. break;
  954. }
  955. }
  956. void rtl8723ae_enable_interrupt(struct ieee80211_hw *hw)
  957. {
  958. struct rtl_priv *rtlpriv = rtl_priv(hw);
  959. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  960. rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  961. rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  962. rtlpci->irq_enabled = true;
  963. }
  964. void rtl8723ae_disable_interrupt(struct ieee80211_hw *hw)
  965. {
  966. struct rtl_priv *rtlpriv = rtl_priv(hw);
  967. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  968. rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
  969. rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
  970. rtlpci->irq_enabled = false;
  971. synchronize_irq(rtlpci->pdev->irq);
  972. }
  973. static void _rtl8723ae_poweroff_adapter(struct ieee80211_hw *hw)
  974. {
  975. struct rtl_priv *rtlpriv = rtl_priv(hw);
  976. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  977. u8 u1tmp;
  978. /* Combo (PCIe + USB) Card and PCIe-MF Card */
  979. /* 1. Run LPS WL RFOFF flow */
  980. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  981. PWR_INTF_PCI_MSK, Rtl8723_NIC_LPS_ENTER_FLOW);
  982. /* 2. 0x1F[7:0] = 0 */
  983. /* turn off RF */
  984. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  985. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  986. rtl8723ae_firmware_selfreset(hw);
  987. /* Reset MCU. Suggested by Filen. */
  988. u1tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  989. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1tmp & (~BIT(2))));
  990. /* g. MCUFWDL 0x80[1:0]=0 */
  991. /* reset MCU ready status */
  992. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  993. /* HW card disable configuration. */
  994. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  995. PWR_INTF_PCI_MSK, Rtl8723_NIC_DISABLE_FLOW);
  996. /* Reset MCU IO Wrapper */
  997. u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  998. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1tmp & (~BIT(0))));
  999. u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1000. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1tmp | BIT(0));
  1001. /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
  1002. /* lock ISO/CLK/Power control register */
  1003. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1004. }
  1005. void rtl8723ae_card_disable(struct ieee80211_hw *hw)
  1006. {
  1007. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1008. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1009. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1010. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1011. enum nl80211_iftype opmode;
  1012. mac->link_state = MAC80211_NOLINK;
  1013. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1014. _rtl8723ae_set_media_status(hw, opmode);
  1015. if (rtlpci->driver_is_goingto_unload ||
  1016. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1017. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1018. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1019. _rtl8723ae_poweroff_adapter(hw);
  1020. /* after power off we should do iqk again */
  1021. rtlpriv->phy.iqk_initialized = false;
  1022. }
  1023. void rtl8723ae_interrupt_recognized(struct ieee80211_hw *hw,
  1024. u32 *p_inta, u32 *p_intb)
  1025. {
  1026. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1027. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1028. *p_inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
  1029. rtl_write_dword(rtlpriv, 0x3a0, *p_inta);
  1030. }
  1031. void rtl8723ae_set_beacon_related_registers(struct ieee80211_hw *hw)
  1032. {
  1033. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1034. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1035. u16 bcn_interval, atim_window;
  1036. bcn_interval = mac->beacon_interval;
  1037. atim_window = 2; /*FIX MERGE */
  1038. rtl8723ae_disable_interrupt(hw);
  1039. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1040. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1041. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1042. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1043. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1044. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1045. rtl8723ae_enable_interrupt(hw);
  1046. }
  1047. void rtl8723ae_set_beacon_interval(struct ieee80211_hw *hw)
  1048. {
  1049. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1050. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1051. u16 bcn_interval = mac->beacon_interval;
  1052. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1053. "beacon_interval:%d\n", bcn_interval);
  1054. rtl8723ae_disable_interrupt(hw);
  1055. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1056. rtl8723ae_enable_interrupt(hw);
  1057. }
  1058. void rtl8723ae_update_interrupt_mask(struct ieee80211_hw *hw,
  1059. u32 add_msr, u32 rm_msr)
  1060. {
  1061. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1062. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1063. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1064. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1065. if (add_msr)
  1066. rtlpci->irq_mask[0] |= add_msr;
  1067. if (rm_msr)
  1068. rtlpci->irq_mask[0] &= (~rm_msr);
  1069. rtl8723ae_disable_interrupt(hw);
  1070. rtl8723ae_enable_interrupt(hw);
  1071. }
  1072. static u8 _rtl8723ae_get_chnl_group(u8 chnl)
  1073. {
  1074. u8 group;
  1075. if (chnl < 3)
  1076. group = 0;
  1077. else if (chnl < 9)
  1078. group = 1;
  1079. else
  1080. group = 2;
  1081. return group;
  1082. }
  1083. static void _rtl8723ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1084. bool autoload_fail,
  1085. u8 *hwinfo)
  1086. {
  1087. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1088. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1089. u8 rf_path, index, tempval;
  1090. u16 i;
  1091. for (rf_path = 0; rf_path < 1; rf_path++) {
  1092. for (i = 0; i < 3; i++) {
  1093. if (!autoload_fail) {
  1094. rtlefuse->eeprom_chnlarea_txpwr_cck
  1095. [rf_path][i] =
  1096. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1097. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1098. [rf_path][i] =
  1099. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path *
  1100. 3 + i];
  1101. } else {
  1102. rtlefuse->eeprom_chnlarea_txpwr_cck
  1103. [rf_path][i] =
  1104. EEPROM_DEFAULT_TXPOWERLEVEL;
  1105. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1106. [rf_path][i] =
  1107. EEPROM_DEFAULT_TXPOWERLEVEL;
  1108. }
  1109. }
  1110. }
  1111. for (i = 0; i < 3; i++) {
  1112. if (!autoload_fail)
  1113. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1114. else
  1115. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1116. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  1117. (tempval & 0xf);
  1118. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  1119. ((tempval & 0xf0) >> 4);
  1120. }
  1121. for (rf_path = 0; rf_path < 2; rf_path++)
  1122. for (i = 0; i < 3; i++)
  1123. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1124. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1125. i, rtlefuse->eeprom_chnlarea_txpwr_cck
  1126. [rf_path][i]);
  1127. for (rf_path = 0; rf_path < 2; rf_path++)
  1128. for (i = 0; i < 3; i++)
  1129. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1130. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1131. rf_path, i,
  1132. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1133. [rf_path][i]);
  1134. for (rf_path = 0; rf_path < 2; rf_path++)
  1135. for (i = 0; i < 3; i++)
  1136. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1137. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1138. rf_path, i,
  1139. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1140. [rf_path][i]);
  1141. for (rf_path = 0; rf_path < 2; rf_path++) {
  1142. for (i = 0; i < 14; i++) {
  1143. index = _rtl8723ae_get_chnl_group((u8) i);
  1144. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1145. rtlefuse->eeprom_chnlarea_txpwr_cck
  1146. [rf_path][index];
  1147. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1148. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1149. [rf_path][index];
  1150. if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1151. [rf_path][index] -
  1152. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[rf_path]
  1153. [index]) > 0) {
  1154. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1155. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1156. [rf_path][index] -
  1157. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1158. [rf_path][index];
  1159. } else {
  1160. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1161. }
  1162. }
  1163. for (i = 0; i < 14; i++) {
  1164. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1165. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1166. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1167. rtlefuse->txpwrlevel_cck[rf_path][i],
  1168. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1169. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  1170. }
  1171. }
  1172. for (i = 0; i < 3; i++) {
  1173. if (!autoload_fail) {
  1174. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1175. hwinfo[EEPROM_TXPWR_GROUP + i];
  1176. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1177. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1178. } else {
  1179. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1180. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1181. }
  1182. }
  1183. for (rf_path = 0; rf_path < 2; rf_path++) {
  1184. for (i = 0; i < 14; i++) {
  1185. index = _rtl8723ae_get_chnl_group((u8) i);
  1186. if (rf_path == RF90_PATH_A) {
  1187. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1188. (rtlefuse->eeprom_pwrlimit_ht20[index] &
  1189. 0xf);
  1190. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1191. (rtlefuse->eeprom_pwrlimit_ht40[index] &
  1192. 0xf);
  1193. } else if (rf_path == RF90_PATH_B) {
  1194. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1195. ((rtlefuse->eeprom_pwrlimit_ht20[index] &
  1196. 0xf0) >> 4);
  1197. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1198. ((rtlefuse->eeprom_pwrlimit_ht40[index] &
  1199. 0xf0) >> 4);
  1200. }
  1201. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1202. "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
  1203. rtlefuse->pwrgroup_ht20[rf_path][i]);
  1204. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1205. "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
  1206. rtlefuse->pwrgroup_ht40[rf_path][i]);
  1207. }
  1208. }
  1209. for (i = 0; i < 14; i++) {
  1210. index = _rtl8723ae_get_chnl_group((u8) i);
  1211. if (!autoload_fail)
  1212. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1213. else
  1214. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1215. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1216. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1217. ((tempval >> 4) & 0xF);
  1218. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1219. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1220. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1221. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1222. index = _rtl8723ae_get_chnl_group((u8) i);
  1223. if (!autoload_fail)
  1224. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1225. else
  1226. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1227. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1228. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1229. ((tempval >> 4) & 0xF);
  1230. }
  1231. rtlefuse->legacy_ht_txpowerdiff =
  1232. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1233. for (i = 0; i < 14; i++)
  1234. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1235. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1236. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  1237. for (i = 0; i < 14; i++)
  1238. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1239. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1240. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  1241. for (i = 0; i < 14; i++)
  1242. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1243. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1244. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  1245. for (i = 0; i < 14; i++)
  1246. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1247. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1248. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  1249. if (!autoload_fail)
  1250. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1251. else
  1252. rtlefuse->eeprom_regulatory = 0;
  1253. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1254. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1255. if (!autoload_fail)
  1256. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1257. else
  1258. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1259. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1260. "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1261. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1262. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  1263. if (!autoload_fail)
  1264. tempval = hwinfo[EEPROM_THERMAL_METER];
  1265. else
  1266. tempval = EEPROM_DEFAULT_THERMALMETER;
  1267. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1268. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1269. rtlefuse->apk_thermalmeterignore = true;
  1270. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1271. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1272. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1273. }
  1274. static void _rtl8723ae_read_adapter_info(struct ieee80211_hw *hw,
  1275. bool pseudo_test)
  1276. {
  1277. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1278. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1279. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1280. u16 i, usvalue;
  1281. u8 hwinfo[HWSET_MAX_SIZE];
  1282. u16 eeprom_id;
  1283. if (pseudo_test) {
  1284. /* need add */
  1285. return;
  1286. }
  1287. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1288. rtl_efuse_shadow_map_update(hw);
  1289. memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1290. HWSET_MAX_SIZE);
  1291. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1292. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1293. "RTL819X Not boot from eeprom, check it !!");
  1294. }
  1295. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
  1296. hwinfo, HWSET_MAX_SIZE);
  1297. eeprom_id = *((u16 *)&hwinfo[0]);
  1298. if (eeprom_id != RTL8190_EEPROM_ID) {
  1299. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1300. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1301. rtlefuse->autoload_failflag = true;
  1302. } else {
  1303. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1304. rtlefuse->autoload_failflag = false;
  1305. }
  1306. if (rtlefuse->autoload_failflag == true)
  1307. return;
  1308. rtlefuse->eeprom_vid = *(u16 *) &hwinfo[EEPROM_VID];
  1309. rtlefuse->eeprom_did = *(u16 *) &hwinfo[EEPROM_DID];
  1310. rtlefuse->eeprom_svid = *(u16 *) &hwinfo[EEPROM_SVID];
  1311. rtlefuse->eeprom_smid = *(u16 *) &hwinfo[EEPROM_SMID];
  1312. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1313. "EEPROMId = 0x%4x\n", eeprom_id);
  1314. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1315. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1316. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1317. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1318. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1319. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1320. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1321. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1322. for (i = 0; i < 6; i += 2) {
  1323. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1324. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1325. }
  1326. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1327. "dev_addr: %pM\n", rtlefuse->dev_addr);
  1328. _rtl8723ae_read_txpower_info_from_hwpg(hw,
  1329. rtlefuse->autoload_failflag, hwinfo);
  1330. rtl8723ae_read_bt_coexist_info_from_hwpg(hw,
  1331. rtlefuse->autoload_failflag, hwinfo);
  1332. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1333. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1334. rtlefuse->txpwr_fromeprom = true;
  1335. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1336. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1337. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1338. /* set channel paln to world wide 13 */
  1339. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1340. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1341. switch (rtlefuse->eeprom_oemid) {
  1342. case EEPROM_CID_DEFAULT:
  1343. if (rtlefuse->eeprom_did == 0x8176) {
  1344. if (CHK_SVID_SMID(0x10EC, 0x6151) ||
  1345. CHK_SVID_SMID(0x10EC, 0x6152) ||
  1346. CHK_SVID_SMID(0x10EC, 0x6154) ||
  1347. CHK_SVID_SMID(0x10EC, 0x6155) ||
  1348. CHK_SVID_SMID(0x10EC, 0x6177) ||
  1349. CHK_SVID_SMID(0x10EC, 0x6178) ||
  1350. CHK_SVID_SMID(0x10EC, 0x6179) ||
  1351. CHK_SVID_SMID(0x10EC, 0x6180) ||
  1352. CHK_SVID_SMID(0x10EC, 0x8151) ||
  1353. CHK_SVID_SMID(0x10EC, 0x8152) ||
  1354. CHK_SVID_SMID(0x10EC, 0x8154) ||
  1355. CHK_SVID_SMID(0x10EC, 0x8155) ||
  1356. CHK_SVID_SMID(0x10EC, 0x8181) ||
  1357. CHK_SVID_SMID(0x10EC, 0x8182) ||
  1358. CHK_SVID_SMID(0x10EC, 0x8184) ||
  1359. CHK_SVID_SMID(0x10EC, 0x8185) ||
  1360. CHK_SVID_SMID(0x10EC, 0x9151) ||
  1361. CHK_SVID_SMID(0x10EC, 0x9152) ||
  1362. CHK_SVID_SMID(0x10EC, 0x9154) ||
  1363. CHK_SVID_SMID(0x10EC, 0x9155) ||
  1364. CHK_SVID_SMID(0x10EC, 0x9181) ||
  1365. CHK_SVID_SMID(0x10EC, 0x9182) ||
  1366. CHK_SVID_SMID(0x10EC, 0x9184) ||
  1367. CHK_SVID_SMID(0x10EC, 0x9185))
  1368. rtlhal->oem_id = RT_CID_TOSHIBA;
  1369. else if (rtlefuse->eeprom_svid == 0x1025)
  1370. rtlhal->oem_id = RT_CID_819x_Acer;
  1371. else if (CHK_SVID_SMID(0x10EC, 0x6191) ||
  1372. CHK_SVID_SMID(0x10EC, 0x6192) ||
  1373. CHK_SVID_SMID(0x10EC, 0x6193) ||
  1374. CHK_SVID_SMID(0x10EC, 0x7191) ||
  1375. CHK_SVID_SMID(0x10EC, 0x7192) ||
  1376. CHK_SVID_SMID(0x10EC, 0x7193) ||
  1377. CHK_SVID_SMID(0x10EC, 0x8191) ||
  1378. CHK_SVID_SMID(0x10EC, 0x8192) ||
  1379. CHK_SVID_SMID(0x10EC, 0x8193))
  1380. rtlhal->oem_id = RT_CID_819x_SAMSUNG;
  1381. else if (CHK_SVID_SMID(0x10EC, 0x8195) ||
  1382. CHK_SVID_SMID(0x10EC, 0x9195) ||
  1383. CHK_SVID_SMID(0x10EC, 0x7194) ||
  1384. CHK_SVID_SMID(0x10EC, 0x8200) ||
  1385. CHK_SVID_SMID(0x10EC, 0x8201) ||
  1386. CHK_SVID_SMID(0x10EC, 0x8202) ||
  1387. CHK_SVID_SMID(0x10EC, 0x9200))
  1388. rtlhal->oem_id = RT_CID_819x_Lenovo;
  1389. else if (CHK_SVID_SMID(0x10EC, 0x8197) ||
  1390. CHK_SVID_SMID(0x10EC, 0x9196))
  1391. rtlhal->oem_id = RT_CID_819x_CLEVO;
  1392. else if (CHK_SVID_SMID(0x1028, 0x8194) ||
  1393. CHK_SVID_SMID(0x1028, 0x8198) ||
  1394. CHK_SVID_SMID(0x1028, 0x9197) ||
  1395. CHK_SVID_SMID(0x1028, 0x9198))
  1396. rtlhal->oem_id = RT_CID_819x_DELL;
  1397. else if (CHK_SVID_SMID(0x103C, 0x1629))
  1398. rtlhal->oem_id = RT_CID_819x_HP;
  1399. else if (CHK_SVID_SMID(0x1A32, 0x2315))
  1400. rtlhal->oem_id = RT_CID_819x_QMI;
  1401. else if (CHK_SVID_SMID(0x10EC, 0x8203))
  1402. rtlhal->oem_id = RT_CID_819x_PRONETS;
  1403. else if (CHK_SVID_SMID(0x1043, 0x84B5))
  1404. rtlhal->oem_id =
  1405. RT_CID_819x_Edimax_ASUS;
  1406. else
  1407. rtlhal->oem_id = RT_CID_DEFAULT;
  1408. } else if (rtlefuse->eeprom_did == 0x8178) {
  1409. if (CHK_SVID_SMID(0x10EC, 0x6181) ||
  1410. CHK_SVID_SMID(0x10EC, 0x6182) ||
  1411. CHK_SVID_SMID(0x10EC, 0x6184) ||
  1412. CHK_SVID_SMID(0x10EC, 0x6185) ||
  1413. CHK_SVID_SMID(0x10EC, 0x7181) ||
  1414. CHK_SVID_SMID(0x10EC, 0x7182) ||
  1415. CHK_SVID_SMID(0x10EC, 0x7184) ||
  1416. CHK_SVID_SMID(0x10EC, 0x7185) ||
  1417. CHK_SVID_SMID(0x10EC, 0x8181) ||
  1418. CHK_SVID_SMID(0x10EC, 0x8182) ||
  1419. CHK_SVID_SMID(0x10EC, 0x8184) ||
  1420. CHK_SVID_SMID(0x10EC, 0x8185) ||
  1421. CHK_SVID_SMID(0x10EC, 0x9181) ||
  1422. CHK_SVID_SMID(0x10EC, 0x9182) ||
  1423. CHK_SVID_SMID(0x10EC, 0x9184) ||
  1424. CHK_SVID_SMID(0x10EC, 0x9185))
  1425. rtlhal->oem_id = RT_CID_TOSHIBA;
  1426. else if (rtlefuse->eeprom_svid == 0x1025)
  1427. rtlhal->oem_id = RT_CID_819x_Acer;
  1428. else if (CHK_SVID_SMID(0x10EC, 0x8186))
  1429. rtlhal->oem_id = RT_CID_819x_PRONETS;
  1430. else if (CHK_SVID_SMID(0x1043, 0x8486))
  1431. rtlhal->oem_id =
  1432. RT_CID_819x_Edimax_ASUS;
  1433. else
  1434. rtlhal->oem_id = RT_CID_DEFAULT;
  1435. } else {
  1436. rtlhal->oem_id = RT_CID_DEFAULT;
  1437. }
  1438. break;
  1439. case EEPROM_CID_TOSHIBA:
  1440. rtlhal->oem_id = RT_CID_TOSHIBA;
  1441. break;
  1442. case EEPROM_CID_CCX:
  1443. rtlhal->oem_id = RT_CID_CCX;
  1444. break;
  1445. case EEPROM_CID_QMI:
  1446. rtlhal->oem_id = RT_CID_819x_QMI;
  1447. break;
  1448. case EEPROM_CID_WHQL:
  1449. break;
  1450. default:
  1451. rtlhal->oem_id = RT_CID_DEFAULT;
  1452. break;
  1453. }
  1454. }
  1455. }
  1456. static void _rtl8723ae_hal_customized_behavior(struct ieee80211_hw *hw)
  1457. {
  1458. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1459. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1460. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1461. switch (rtlhal->oem_id) {
  1462. case RT_CID_819x_HP:
  1463. pcipriv->ledctl.led_opendrain = true;
  1464. break;
  1465. case RT_CID_819x_Lenovo:
  1466. case RT_CID_DEFAULT:
  1467. case RT_CID_TOSHIBA:
  1468. case RT_CID_CCX:
  1469. case RT_CID_819x_Acer:
  1470. case RT_CID_WHQL:
  1471. default:
  1472. break;
  1473. }
  1474. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1475. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1476. }
  1477. void rtl8723ae_read_eeprom_info(struct ieee80211_hw *hw)
  1478. {
  1479. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1480. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1481. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1482. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1483. u8 tmp_u1b;
  1484. u32 value32;
  1485. value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
  1486. value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
  1487. rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
  1488. rtlhal->version = _rtl8723ae_read_chip_version(hw);
  1489. if (get_rf_type(rtlphy) == RF_1T1R)
  1490. rtlpriv->dm.rfpath_rxenable[0] = true;
  1491. else
  1492. rtlpriv->dm.rfpath_rxenable[0] =
  1493. rtlpriv->dm.rfpath_rxenable[1] = true;
  1494. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1495. rtlhal->version);
  1496. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1497. if (tmp_u1b & BIT(4)) {
  1498. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1499. rtlefuse->epromtype = EEPROM_93C46;
  1500. } else {
  1501. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1502. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1503. }
  1504. if (tmp_u1b & BIT(5)) {
  1505. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1506. rtlefuse->autoload_failflag = false;
  1507. _rtl8723ae_read_adapter_info(hw, false);
  1508. } else {
  1509. rtlefuse->autoload_failflag = true;
  1510. _rtl8723ae_read_adapter_info(hw, false);
  1511. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1512. }
  1513. _rtl8723ae_hal_customized_behavior(hw);
  1514. }
  1515. static void rtl8723ae_update_hal_rate_table(struct ieee80211_hw *hw,
  1516. struct ieee80211_sta *sta)
  1517. {
  1518. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1519. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1520. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1521. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1522. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1523. u32 ratr_value;
  1524. u8 ratr_index = 0;
  1525. u8 nmode = mac->ht_enable;
  1526. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1527. u8 curtxbw_40mhz = mac->bw_40;
  1528. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1529. 1 : 0;
  1530. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1531. 1 : 0;
  1532. enum wireless_mode wirelessmode = mac->mode;
  1533. if (rtlhal->current_bandtype == BAND_ON_5G)
  1534. ratr_value = sta->supp_rates[1] << 4;
  1535. else
  1536. ratr_value = sta->supp_rates[0];
  1537. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1538. ratr_value = 0xfff;
  1539. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1540. sta->ht_cap.mcs.rx_mask[0] << 12);
  1541. switch (wirelessmode) {
  1542. case WIRELESS_MODE_B:
  1543. if (ratr_value & 0x0000000c)
  1544. ratr_value &= 0x0000000d;
  1545. else
  1546. ratr_value &= 0x0000000f;
  1547. break;
  1548. case WIRELESS_MODE_G:
  1549. ratr_value &= 0x00000FF5;
  1550. break;
  1551. case WIRELESS_MODE_N_24G:
  1552. case WIRELESS_MODE_N_5G:
  1553. nmode = 1;
  1554. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1555. ratr_value &= 0x0007F005;
  1556. } else {
  1557. u32 ratr_mask;
  1558. if (get_rf_type(rtlphy) == RF_1T2R ||
  1559. get_rf_type(rtlphy) == RF_1T1R)
  1560. ratr_mask = 0x000ff005;
  1561. else
  1562. ratr_mask = 0x0f0ff005;
  1563. ratr_value &= ratr_mask;
  1564. }
  1565. break;
  1566. default:
  1567. if (rtlphy->rf_type == RF_1T2R)
  1568. ratr_value &= 0x000ff0ff;
  1569. else
  1570. ratr_value &= 0x0f0ff0ff;
  1571. break;
  1572. }
  1573. if ((pcipriv->bt_coexist.bt_coexistence) &&
  1574. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
  1575. (pcipriv->bt_coexist.bt_cur_state) &&
  1576. (pcipriv->bt_coexist.bt_ant_isolation) &&
  1577. ((pcipriv->bt_coexist.bt_service == BT_SCO) ||
  1578. (pcipriv->bt_coexist.bt_service == BT_BUSY)))
  1579. ratr_value &= 0x0fffcfc0;
  1580. else
  1581. ratr_value &= 0x0FFFFFFF;
  1582. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
  1583. (!curtxbw_40mhz && curshortgi_20mhz)))
  1584. ratr_value |= 0x10000000;
  1585. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1586. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1587. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  1588. }
  1589. static void rtl8723ae_update_hal_rate_mask(struct ieee80211_hw *hw,
  1590. struct ieee80211_sta *sta, u8 rssi_level)
  1591. {
  1592. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1593. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1594. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1595. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1596. struct rtl_sta_info *sta_entry = NULL;
  1597. u32 ratr_bitmap;
  1598. u8 ratr_index;
  1599. u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
  1600. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1601. 1 : 0;
  1602. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1603. 1 : 0;
  1604. enum wireless_mode wirelessmode = 0;
  1605. bool shortgi = false;
  1606. u8 rate_mask[5];
  1607. u8 macid = 0;
  1608. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1609. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1610. wirelessmode = sta_entry->wireless_mode;
  1611. if (mac->opmode == NL80211_IFTYPE_STATION)
  1612. curtxbw_40mhz = mac->bw_40;
  1613. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1614. mac->opmode == NL80211_IFTYPE_ADHOC)
  1615. macid = sta->aid + 1;
  1616. if (rtlhal->current_bandtype == BAND_ON_5G)
  1617. ratr_bitmap = sta->supp_rates[1] << 4;
  1618. else
  1619. ratr_bitmap = sta->supp_rates[0];
  1620. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1621. ratr_bitmap = 0xfff;
  1622. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1623. sta->ht_cap.mcs.rx_mask[0] << 12);
  1624. switch (wirelessmode) {
  1625. case WIRELESS_MODE_B:
  1626. ratr_index = RATR_INX_WIRELESS_B;
  1627. if (ratr_bitmap & 0x0000000c)
  1628. ratr_bitmap &= 0x0000000d;
  1629. else
  1630. ratr_bitmap &= 0x0000000f;
  1631. break;
  1632. case WIRELESS_MODE_G:
  1633. ratr_index = RATR_INX_WIRELESS_GB;
  1634. if (rssi_level == 1)
  1635. ratr_bitmap &= 0x00000f00;
  1636. else if (rssi_level == 2)
  1637. ratr_bitmap &= 0x00000ff0;
  1638. else
  1639. ratr_bitmap &= 0x00000ff5;
  1640. break;
  1641. case WIRELESS_MODE_A:
  1642. ratr_index = RATR_INX_WIRELESS_A;
  1643. ratr_bitmap &= 0x00000ff0;
  1644. break;
  1645. case WIRELESS_MODE_N_24G:
  1646. case WIRELESS_MODE_N_5G:
  1647. ratr_index = RATR_INX_WIRELESS_NGB;
  1648. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1649. if (rssi_level == 1)
  1650. ratr_bitmap &= 0x00070000;
  1651. else if (rssi_level == 2)
  1652. ratr_bitmap &= 0x0007f000;
  1653. else
  1654. ratr_bitmap &= 0x0007f005;
  1655. } else {
  1656. if (rtlphy->rf_type == RF_1T2R ||
  1657. rtlphy->rf_type == RF_1T1R) {
  1658. if (curtxbw_40mhz) {
  1659. if (rssi_level == 1)
  1660. ratr_bitmap &= 0x000f0000;
  1661. else if (rssi_level == 2)
  1662. ratr_bitmap &= 0x000ff000;
  1663. else
  1664. ratr_bitmap &= 0x000ff015;
  1665. } else {
  1666. if (rssi_level == 1)
  1667. ratr_bitmap &= 0x000f0000;
  1668. else if (rssi_level == 2)
  1669. ratr_bitmap &= 0x000ff000;
  1670. else
  1671. ratr_bitmap &= 0x000ff005;
  1672. }
  1673. } else {
  1674. if (curtxbw_40mhz) {
  1675. if (rssi_level == 1)
  1676. ratr_bitmap &= 0x0f0f0000;
  1677. else if (rssi_level == 2)
  1678. ratr_bitmap &= 0x0f0ff000;
  1679. else
  1680. ratr_bitmap &= 0x0f0ff015;
  1681. } else {
  1682. if (rssi_level == 1)
  1683. ratr_bitmap &= 0x0f0f0000;
  1684. else if (rssi_level == 2)
  1685. ratr_bitmap &= 0x0f0ff000;
  1686. else
  1687. ratr_bitmap &= 0x0f0ff005;
  1688. }
  1689. }
  1690. }
  1691. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1692. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1693. if (macid == 0)
  1694. shortgi = true;
  1695. else if (macid == 1)
  1696. shortgi = false;
  1697. }
  1698. break;
  1699. default:
  1700. ratr_index = RATR_INX_WIRELESS_NGB;
  1701. if (rtlphy->rf_type == RF_1T2R)
  1702. ratr_bitmap &= 0x000ff0ff;
  1703. else
  1704. ratr_bitmap &= 0x0f0ff0ff;
  1705. break;
  1706. }
  1707. sta_entry->ratr_index = ratr_index;
  1708. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1709. "ratr_bitmap :%x\n", ratr_bitmap);
  1710. /* convert ratr_bitmap to le byte array */
  1711. rate_mask[0] = ratr_bitmap;
  1712. rate_mask[1] = (ratr_bitmap >>= 8);
  1713. rate_mask[2] = (ratr_bitmap >>= 8);
  1714. rate_mask[3] = ((ratr_bitmap >> 8) & 0x0f) | (ratr_index << 4);
  1715. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1716. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1717. "Rate_index:%x, ratr_bitmap: %*phC\n",
  1718. ratr_index, 5, rate_mask);
  1719. rtl8723ae_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1720. }
  1721. void rtl8723ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1722. struct ieee80211_sta *sta, u8 rssi_level)
  1723. {
  1724. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1725. if (rtlpriv->dm.useramask)
  1726. rtl8723ae_update_hal_rate_mask(hw, sta, rssi_level);
  1727. else
  1728. rtl8723ae_update_hal_rate_table(hw, sta);
  1729. }
  1730. void rtl8723ae_update_channel_access_setting(struct ieee80211_hw *hw)
  1731. {
  1732. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1733. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1734. u16 sifs_timer;
  1735. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1736. (u8 *)&mac->slot_time);
  1737. if (!mac->ht_enable)
  1738. sifs_timer = 0x0a0a;
  1739. else
  1740. sifs_timer = 0x1010;
  1741. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1742. }
  1743. bool rtl8723ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1744. {
  1745. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1746. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1747. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1748. enum rf_pwrstate e_rfpowerstate_toset;
  1749. u8 u1tmp;
  1750. bool actuallyset = false;
  1751. if (rtlpriv->rtlhal.being_init_adapter)
  1752. return false;
  1753. if (ppsc->swrf_processing)
  1754. return false;
  1755. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1756. if (ppsc->rfchange_inprogress) {
  1757. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1758. return false;
  1759. } else {
  1760. ppsc->rfchange_inprogress = true;
  1761. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1762. }
  1763. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
  1764. rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
  1765. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
  1766. if (rtlphy->polarity_ctl)
  1767. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
  1768. else
  1769. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
  1770. if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1771. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1772. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1773. e_rfpowerstate_toset = ERFON;
  1774. ppsc->hwradiooff = false;
  1775. actuallyset = true;
  1776. } else if ((ppsc->hwradiooff == false)
  1777. && (e_rfpowerstate_toset == ERFOFF)) {
  1778. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1779. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1780. e_rfpowerstate_toset = ERFOFF;
  1781. ppsc->hwradiooff = true;
  1782. actuallyset = true;
  1783. }
  1784. if (actuallyset) {
  1785. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1786. ppsc->rfchange_inprogress = false;
  1787. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1788. } else {
  1789. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1790. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1791. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1792. ppsc->rfchange_inprogress = false;
  1793. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1794. }
  1795. *valid = 1;
  1796. return !ppsc->hwradiooff;
  1797. }
  1798. void rtl8723ae_set_key(struct ieee80211_hw *hw, u32 key_index,
  1799. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1800. bool is_wepkey, bool clear_all)
  1801. {
  1802. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1803. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1804. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1805. u8 *macaddr = p_macaddr;
  1806. u32 entry_id = 0;
  1807. bool is_pairwise = false;
  1808. static u8 cam_const_addr[4][6] = {
  1809. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1810. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1811. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1812. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1813. };
  1814. static u8 cam_const_broad[] = {
  1815. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1816. };
  1817. if (clear_all) {
  1818. u8 idx = 0;
  1819. u8 cam_offset = 0;
  1820. u8 clear_number = 5;
  1821. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  1822. for (idx = 0; idx < clear_number; idx++) {
  1823. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1824. rtl_cam_empty_entry(hw, cam_offset + idx);
  1825. if (idx < 5) {
  1826. memset(rtlpriv->sec.key_buf[idx], 0,
  1827. MAX_KEY_LEN);
  1828. rtlpriv->sec.key_len[idx] = 0;
  1829. }
  1830. }
  1831. } else {
  1832. switch (enc_algo) {
  1833. case WEP40_ENCRYPTION:
  1834. enc_algo = CAM_WEP40;
  1835. break;
  1836. case WEP104_ENCRYPTION:
  1837. enc_algo = CAM_WEP104;
  1838. break;
  1839. case TKIP_ENCRYPTION:
  1840. enc_algo = CAM_TKIP;
  1841. break;
  1842. case AESCCMP_ENCRYPTION:
  1843. enc_algo = CAM_AES;
  1844. break;
  1845. default:
  1846. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1847. "switch case not processed\n");
  1848. enc_algo = CAM_TKIP;
  1849. break;
  1850. }
  1851. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1852. macaddr = cam_const_addr[key_index];
  1853. entry_id = key_index;
  1854. } else {
  1855. if (is_group) {
  1856. macaddr = cam_const_broad;
  1857. entry_id = key_index;
  1858. } else {
  1859. if (mac->opmode == NL80211_IFTYPE_AP) {
  1860. entry_id = rtl_cam_get_free_entry(hw,
  1861. macaddr);
  1862. if (entry_id >= TOTAL_CAM_ENTRY) {
  1863. RT_TRACE(rtlpriv, COMP_SEC,
  1864. DBG_EMERG,
  1865. "Can not find free hw security cam entry\n");
  1866. return;
  1867. }
  1868. } else {
  1869. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1870. }
  1871. key_index = PAIRWISE_KEYIDX;
  1872. is_pairwise = true;
  1873. }
  1874. }
  1875. if (rtlpriv->sec.key_len[key_index] == 0) {
  1876. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1877. "delete one entry, entry_id is %d\n",
  1878. entry_id);
  1879. if (mac->opmode == NL80211_IFTYPE_AP)
  1880. rtl_cam_del_entry(hw, p_macaddr);
  1881. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1882. } else {
  1883. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1884. "add one entry\n");
  1885. if (is_pairwise) {
  1886. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1887. "set Pairwiase key\n");
  1888. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1889. entry_id, enc_algo,
  1890. CAM_CONFIG_NO_USEDK,
  1891. rtlpriv->sec.key_buf[key_index]);
  1892. } else {
  1893. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1894. "set group key\n");
  1895. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1896. rtl_cam_add_one_entry(hw,
  1897. rtlefuse->dev_addr,
  1898. PAIRWISE_KEYIDX,
  1899. CAM_PAIRWISE_KEY_POSITION,
  1900. enc_algo,
  1901. CAM_CONFIG_NO_USEDK,
  1902. rtlpriv->sec.key_buf
  1903. [entry_id]);
  1904. }
  1905. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1906. entry_id, enc_algo,
  1907. CAM_CONFIG_NO_USEDK,
  1908. rtlpriv->sec.key_buf[entry_id]);
  1909. }
  1910. }
  1911. }
  1912. }
  1913. static void rtl8723ae_bt_var_init(struct ieee80211_hw *hw)
  1914. {
  1915. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1916. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1917. pcipriv->bt_coexist.bt_coexistence =
  1918. pcipriv->bt_coexist.eeprom_bt_coexist;
  1919. pcipriv->bt_coexist.bt_ant_num =
  1920. pcipriv->bt_coexist.eeprom_bt_ant_num;
  1921. pcipriv->bt_coexist.bt_coexist_type =
  1922. pcipriv->bt_coexist.eeprom_bt_type;
  1923. pcipriv->bt_coexist.bt_ant_isolation =
  1924. pcipriv->bt_coexist.eeprom_bt_ant_isol;
  1925. pcipriv->bt_coexist.bt_radio_shared_type =
  1926. pcipriv->bt_coexist.eeprom_bt_radio_shared;
  1927. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1928. "BT Coexistance = 0x%x\n",
  1929. pcipriv->bt_coexist.bt_coexistence);
  1930. if (pcipriv->bt_coexist.bt_coexistence) {
  1931. pcipriv->bt_coexist.bt_busy_traffic = false;
  1932. pcipriv->bt_coexist.bt_traffic_mode_set = false;
  1933. pcipriv->bt_coexist.bt_non_traffic_mode_set = false;
  1934. pcipriv->bt_coexist.cstate = 0;
  1935. pcipriv->bt_coexist.previous_state = 0;
  1936. if (pcipriv->bt_coexist.bt_ant_num == ANT_X2) {
  1937. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1938. "BlueTooth BT_Ant_Num = Antx2\n");
  1939. } else if (pcipriv->bt_coexist.bt_ant_num == ANT_X1) {
  1940. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1941. "BlueTooth BT_Ant_Num = Antx1\n");
  1942. }
  1943. switch (pcipriv->bt_coexist.bt_coexist_type) {
  1944. case BT_2WIRE:
  1945. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1946. "BlueTooth BT_CoexistType = BT_2Wire\n");
  1947. break;
  1948. case BT_ISSC_3WIRE:
  1949. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1950. "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
  1951. break;
  1952. case BT_ACCEL:
  1953. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1954. "BlueTooth BT_CoexistType = BT_ACCEL\n");
  1955. break;
  1956. case BT_CSR_BC4:
  1957. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1958. "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
  1959. break;
  1960. case BT_CSR_BC8:
  1961. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1962. "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
  1963. break;
  1964. case BT_RTL8756:
  1965. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1966. "BlueTooth BT_CoexistType = BT_RTL8756\n");
  1967. break;
  1968. default:
  1969. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1970. "BlueTooth BT_CoexistType = Unknown\n");
  1971. break;
  1972. }
  1973. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1974. "BlueTooth BT_Ant_isolation = %d\n",
  1975. pcipriv->bt_coexist.bt_ant_isolation);
  1976. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1977. "BT_RadioSharedType = 0x%x\n",
  1978. pcipriv->bt_coexist.bt_radio_shared_type);
  1979. pcipriv->bt_coexist.bt_active_zero_cnt = 0;
  1980. pcipriv->bt_coexist.cur_bt_disabled = false;
  1981. pcipriv->bt_coexist.pre_bt_disabled = false;
  1982. }
  1983. }
  1984. void rtl8723ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  1985. bool auto_load_fail, u8 *hwinfo)
  1986. {
  1987. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1988. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1989. u8 value;
  1990. u32 tmpu_32;
  1991. if (!auto_load_fail) {
  1992. tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  1993. if (tmpu_32 & BIT(18))
  1994. pcipriv->bt_coexist.eeprom_bt_coexist = 1;
  1995. else
  1996. pcipriv->bt_coexist.eeprom_bt_coexist = 0;
  1997. value = hwinfo[RF_OPTION4];
  1998. pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
  1999. pcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
  2000. pcipriv->bt_coexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
  2001. pcipriv->bt_coexist.eeprom_bt_radio_shared =
  2002. ((value & 0x20) >> 5);
  2003. } else {
  2004. pcipriv->bt_coexist.eeprom_bt_coexist = 0;
  2005. pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
  2006. pcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
  2007. pcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
  2008. pcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  2009. }
  2010. rtl8723ae_bt_var_init(hw);
  2011. }
  2012. void rtl8723ae_bt_reg_init(struct ieee80211_hw *hw)
  2013. {
  2014. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2015. /* 0:Low, 1:High, 2:From Efuse. */
  2016. pcipriv->bt_coexist.reg_bt_iso = 2;
  2017. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2018. pcipriv->bt_coexist.reg_bt_sco = 3;
  2019. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2020. pcipriv->bt_coexist.reg_bt_sco = 0;
  2021. }
  2022. void rtl8723ae_bt_hw_init(struct ieee80211_hw *hw)
  2023. {
  2024. }
  2025. void rtl8723ae_suspend(struct ieee80211_hw *hw)
  2026. {
  2027. }
  2028. void rtl8723ae_resume(struct ieee80211_hw *hw)
  2029. {
  2030. }
  2031. /* Turn on AAP (RCR:bit 0) for promicuous mode. */
  2032. void rtl8723ae_allow_all_destaddr(struct ieee80211_hw *hw,
  2033. bool allow_all_da, bool write_into_reg)
  2034. {
  2035. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2036. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2037. if (allow_all_da) /* Set BIT0 */
  2038. rtlpci->receive_config |= RCR_AAP;
  2039. else /* Clear BIT0 */
  2040. rtlpci->receive_config &= ~RCR_AAP;
  2041. if (write_into_reg)
  2042. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  2043. RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
  2044. "receive_config=0x%08X, write_into_reg=%d\n",
  2045. rtlpci->receive_config, write_into_reg);
  2046. }