dm.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. ****************************************************************************
  29. */
  30. #include "../wifi.h"
  31. #include "../base.h"
  32. #include "../pci.h"
  33. #include "reg.h"
  34. #include "def.h"
  35. #include "phy.h"
  36. #include "dm.h"
  37. #include "fw.h"
  38. #include "hal_btc.h"
  39. static const u32 ofdmswing_table[OFDM_TABLE_SIZE] = {
  40. 0x7f8001fe,
  41. 0x788001e2,
  42. 0x71c001c7,
  43. 0x6b8001ae,
  44. 0x65400195,
  45. 0x5fc0017f,
  46. 0x5a400169,
  47. 0x55400155,
  48. 0x50800142,
  49. 0x4c000130,
  50. 0x47c0011f,
  51. 0x43c0010f,
  52. 0x40000100,
  53. 0x3c8000f2,
  54. 0x390000e4,
  55. 0x35c000d7,
  56. 0x32c000cb,
  57. 0x300000c0,
  58. 0x2d4000b5,
  59. 0x2ac000ab,
  60. 0x288000a2,
  61. 0x26000098,
  62. 0x24000090,
  63. 0x22000088,
  64. 0x20000080,
  65. 0x1e400079,
  66. 0x1c800072,
  67. 0x1b00006c,
  68. 0x19800066,
  69. 0x18000060,
  70. 0x16c0005b,
  71. 0x15800056,
  72. 0x14400051,
  73. 0x1300004c,
  74. 0x12000048,
  75. 0x11000044,
  76. 0x10000040,
  77. };
  78. static const u8 cckswing_table_ch1ch13[CCK_TABLE_SIZE][8] = {
  79. {0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04},
  80. {0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04},
  81. {0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03},
  82. {0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03},
  83. {0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03},
  84. {0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03},
  85. {0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03},
  86. {0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03},
  87. {0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02},
  88. {0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02},
  89. {0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02},
  90. {0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02},
  91. {0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02},
  92. {0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02},
  93. {0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02},
  94. {0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02},
  95. {0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01},
  96. {0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02},
  97. {0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01},
  98. {0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01},
  99. {0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01},
  100. {0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01},
  101. {0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01},
  102. {0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01},
  103. {0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01},
  104. {0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01},
  105. {0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01},
  106. {0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01},
  107. {0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01},
  108. {0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01},
  109. {0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01},
  110. {0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01},
  111. {0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01}
  112. };
  113. static const u8 cckswing_table_ch14[CCK_TABLE_SIZE][8] = {
  114. {0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00},
  115. {0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00},
  116. {0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00},
  117. {0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00},
  118. {0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00},
  119. {0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00},
  120. {0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00},
  121. {0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00},
  122. {0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00},
  123. {0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00},
  124. {0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00},
  125. {0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00},
  126. {0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00},
  127. {0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00},
  128. {0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00},
  129. {0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00},
  130. {0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00},
  131. {0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00},
  132. {0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00},
  133. {0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00},
  134. {0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00},
  135. {0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00},
  136. {0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00},
  137. {0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00},
  138. {0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00},
  139. {0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00},
  140. {0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00},
  141. {0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00},
  142. {0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00},
  143. {0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00},
  144. {0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00},
  145. {0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00},
  146. {0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00}
  147. };
  148. static void rtl8723ae_dm_diginit(struct ieee80211_hw *hw)
  149. {
  150. struct rtl_priv *rtlpriv = rtl_priv(hw);
  151. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  152. dm_digtable->dig_enable_flag = true;
  153. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  154. dm_digtable->cur_igvalue = 0x20;
  155. dm_digtable->pre_igvalue = 0x0;
  156. dm_digtable->cursta_cstate = DIG_STA_DISCONNECT;
  157. dm_digtable->presta_cstate = DIG_STA_DISCONNECT;
  158. dm_digtable->curmultista_cstate = DIG_MULTISTA_DISCONNECT;
  159. dm_digtable->rssi_lowthresh = DM_DIG_THRESH_LOW;
  160. dm_digtable->rssi_highthresh = DM_DIG_THRESH_HIGH;
  161. dm_digtable->fa_lowthresh = DM_FALSEALARM_THRESH_LOW;
  162. dm_digtable->fa_highthresh = DM_FALSEALARM_THRESH_HIGH;
  163. dm_digtable->rx_gain_range_max = DM_DIG_MAX;
  164. dm_digtable->rx_gain_range_min = DM_DIG_MIN;
  165. dm_digtable->back_val = DM_DIG_BACKOFF_DEFAULT;
  166. dm_digtable->back_range_max = DM_DIG_BACKOFF_MAX;
  167. dm_digtable->back_range_min = DM_DIG_BACKOFF_MIN;
  168. dm_digtable->pre_cck_pd_state = CCK_PD_STAGE_MAX;
  169. dm_digtable->cur_cck_pd_state = CCK_PD_STAGE_MAX;
  170. }
  171. static u8 rtl_init_gain_min_pwdb(struct ieee80211_hw *hw)
  172. {
  173. struct rtl_priv *rtlpriv = rtl_priv(hw);
  174. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  175. long rssi_val_min = 0;
  176. if ((dm_digtable->curmultista_cstate == DIG_MULTISTA_CONNECT) &&
  177. (dm_digtable->cursta_cstate == DIG_STA_CONNECT)) {
  178. if (rtlpriv->dm.entry_min_undec_sm_pwdb != 0)
  179. rssi_val_min =
  180. (rtlpriv->dm.entry_min_undec_sm_pwdb >
  181. rtlpriv->dm.undec_sm_pwdb) ?
  182. rtlpriv->dm.undec_sm_pwdb :
  183. rtlpriv->dm.entry_min_undec_sm_pwdb;
  184. else
  185. rssi_val_min = rtlpriv->dm.undec_sm_pwdb;
  186. } else if (dm_digtable->cursta_cstate == DIG_STA_CONNECT ||
  187. dm_digtable->cursta_cstate == DIG_STA_BEFORE_CONNECT) {
  188. rssi_val_min = rtlpriv->dm.undec_sm_pwdb;
  189. } else if (dm_digtable->curmultista_cstate == DIG_MULTISTA_CONNECT) {
  190. rssi_val_min = rtlpriv->dm.entry_min_undec_sm_pwdb;
  191. }
  192. return (u8) rssi_val_min;
  193. }
  194. static void rtl8723ae_dm_false_alarm_counter_statistics(struct ieee80211_hw *hw)
  195. {
  196. u32 ret_value;
  197. struct rtl_priv *rtlpriv = rtl_priv(hw);
  198. struct false_alarm_statistics *falsealm_cnt = &(rtlpriv->falsealm_cnt);
  199. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER1, MASKDWORD);
  200. falsealm_cnt->cnt_parity_fail = ((ret_value & 0xffff0000) >> 16);
  201. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER2, MASKDWORD);
  202. falsealm_cnt->cnt_rate_illegal = (ret_value & 0xffff);
  203. falsealm_cnt->cnt_crc8_fail = ((ret_value & 0xffff0000) >> 16);
  204. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER3, MASKDWORD);
  205. falsealm_cnt->cnt_mcs_fail = (ret_value & 0xffff);
  206. falsealm_cnt->cnt_ofdm_fail = falsealm_cnt->cnt_parity_fail +
  207. falsealm_cnt->cnt_rate_illegal +
  208. falsealm_cnt->cnt_crc8_fail + falsealm_cnt->cnt_mcs_fail;
  209. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, BIT(14), 1);
  210. ret_value = rtl_get_bbreg(hw, RCCK0_FACOUNTERLOWER, MASKBYTE0);
  211. falsealm_cnt->cnt_cck_fail = ret_value;
  212. ret_value = rtl_get_bbreg(hw, RCCK0_FACOUNTERUPPER, MASKBYTE3);
  213. falsealm_cnt->cnt_cck_fail += (ret_value & 0xff) << 8;
  214. falsealm_cnt->cnt_all = (falsealm_cnt->cnt_parity_fail +
  215. falsealm_cnt->cnt_rate_illegal +
  216. falsealm_cnt->cnt_crc8_fail +
  217. falsealm_cnt->cnt_mcs_fail +
  218. falsealm_cnt->cnt_cck_fail);
  219. rtl_set_bbreg(hw, ROFDM1_LSTF, 0x08000000, 1);
  220. rtl_set_bbreg(hw, ROFDM1_LSTF, 0x08000000, 0);
  221. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, 0x0000c000, 0);
  222. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, 0x0000c000, 2);
  223. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  224. "cnt_parity_fail = %d, cnt_rate_illegal = %d, "
  225. "cnt_crc8_fail = %d, cnt_mcs_fail = %d\n",
  226. falsealm_cnt->cnt_parity_fail,
  227. falsealm_cnt->cnt_rate_illegal,
  228. falsealm_cnt->cnt_crc8_fail, falsealm_cnt->cnt_mcs_fail);
  229. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  230. "cnt_ofdm_fail = %x, cnt_cck_fail = %x, cnt_all = %x\n",
  231. falsealm_cnt->cnt_ofdm_fail,
  232. falsealm_cnt->cnt_cck_fail, falsealm_cnt->cnt_all);
  233. }
  234. static void rtl92c_dm_ctrl_initgain_by_fa(struct ieee80211_hw *hw)
  235. {
  236. struct rtl_priv *rtlpriv = rtl_priv(hw);
  237. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  238. u8 value_igi = dm_digtable->cur_igvalue;
  239. if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH0)
  240. value_igi--;
  241. else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH1)
  242. value_igi += 0;
  243. else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH2)
  244. value_igi++;
  245. else
  246. value_igi += 2;
  247. value_igi = clamp(value_igi, (u8)DM_DIG_FA_LOWER, (u8)DM_DIG_FA_UPPER);
  248. if (rtlpriv->falsealm_cnt.cnt_all > 10000)
  249. value_igi = 0x32;
  250. dm_digtable->cur_igvalue = value_igi;
  251. rtl8723ae_dm_write_dig(hw);
  252. }
  253. static void rtl92c_dm_ctrl_initgain_by_rssi(struct ieee80211_hw *hw)
  254. {
  255. struct rtl_priv *rtlpriv = rtl_priv(hw);
  256. struct dig_t *dgtbl = &rtlpriv->dm_digtable;
  257. if (rtlpriv->falsealm_cnt.cnt_all > dgtbl->fa_highthresh) {
  258. if ((dgtbl->back_val - 2) < dgtbl->back_range_min)
  259. dgtbl->back_val = dgtbl->back_range_min;
  260. else
  261. dgtbl->back_val -= 2;
  262. } else if (rtlpriv->falsealm_cnt.cnt_all < dgtbl->fa_lowthresh) {
  263. if ((dgtbl->back_val + 2) > dgtbl->back_range_max)
  264. dgtbl->back_val = dgtbl->back_range_max;
  265. else
  266. dgtbl->back_val += 2;
  267. }
  268. if ((dgtbl->rssi_val_min + 10 - dgtbl->back_val) >
  269. dgtbl->rx_gain_range_max)
  270. dgtbl->cur_igvalue = dgtbl->rx_gain_range_max;
  271. else if ((dgtbl->rssi_val_min + 10 -
  272. dgtbl->back_val) < dgtbl->rx_gain_range_min)
  273. dgtbl->cur_igvalue = dgtbl->rx_gain_range_min;
  274. else
  275. dgtbl->cur_igvalue = dgtbl->rssi_val_min + 10 - dgtbl->back_val;
  276. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  277. "rssi_val_min = %x back_val %x\n",
  278. dgtbl->rssi_val_min, dgtbl->back_val);
  279. rtl8723ae_dm_write_dig(hw);
  280. }
  281. static void rtl8723ae_dm_initial_gain_multi_sta(struct ieee80211_hw *hw)
  282. {
  283. struct rtl_priv *rtlpriv = rtl_priv(hw);
  284. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  285. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  286. long rssi_strength = rtlpriv->dm.entry_min_undec_sm_pwdb;
  287. bool multi_sta = false;
  288. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  289. multi_sta = true;
  290. if ((!multi_sta) ||
  291. (dm_digtable->cursta_cstate != DIG_STA_DISCONNECT)) {
  292. rtlpriv->initialized = false;
  293. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  294. return;
  295. } else if (!rtlpriv->initialized) {
  296. rtlpriv->initialized = true;
  297. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_0;
  298. dm_digtable->cur_igvalue = 0x20;
  299. rtl8723ae_dm_write_dig(hw);
  300. }
  301. if (dm_digtable->curmultista_cstate == DIG_MULTISTA_CONNECT) {
  302. if ((rssi_strength < dm_digtable->rssi_lowthresh) &&
  303. (dm_digtable->dig_ext_port_stage != DIG_EXT_PORT_STAGE_1)) {
  304. if (dm_digtable->dig_ext_port_stage ==
  305. DIG_EXT_PORT_STAGE_2) {
  306. dm_digtable->cur_igvalue = 0x20;
  307. rtl8723ae_dm_write_dig(hw);
  308. }
  309. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_1;
  310. } else if (rssi_strength > dm_digtable->rssi_highthresh) {
  311. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_2;
  312. rtl92c_dm_ctrl_initgain_by_fa(hw);
  313. }
  314. } else if (dm_digtable->dig_ext_port_stage != DIG_EXT_PORT_STAGE_0) {
  315. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_0;
  316. dm_digtable->cur_igvalue = 0x20;
  317. rtl8723ae_dm_write_dig(hw);
  318. }
  319. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  320. "curmultista_cstate = %x dig_ext_port_stage %x\n",
  321. dm_digtable->curmultista_cstate,
  322. dm_digtable->dig_ext_port_stage);
  323. }
  324. static void rtl8723ae_dm_initial_gain_sta(struct ieee80211_hw *hw)
  325. {
  326. struct rtl_priv *rtlpriv = rtl_priv(hw);
  327. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  328. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  329. "presta_cstate = %x, cursta_cstate = %x\n",
  330. dm_digtable->presta_cstate,
  331. dm_digtable->cursta_cstate);
  332. if (dm_digtable->presta_cstate == dm_digtable->cursta_cstate ||
  333. dm_digtable->cursta_cstate == DIG_STA_BEFORE_CONNECT ||
  334. dm_digtable->cursta_cstate == DIG_STA_CONNECT) {
  335. if (dm_digtable->cursta_cstate != DIG_STA_DISCONNECT) {
  336. dm_digtable->rssi_val_min = rtl_init_gain_min_pwdb(hw);
  337. rtl92c_dm_ctrl_initgain_by_rssi(hw);
  338. }
  339. } else {
  340. dm_digtable->rssi_val_min = 0;
  341. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  342. dm_digtable->back_val = DM_DIG_BACKOFF_DEFAULT;
  343. dm_digtable->cur_igvalue = 0x20;
  344. dm_digtable->pre_igvalue = 0;
  345. rtl8723ae_dm_write_dig(hw);
  346. }
  347. }
  348. static void rtl8723ae_dm_cck_packet_detection_thresh(struct ieee80211_hw *hw)
  349. {
  350. struct rtl_priv *rtlpriv = rtl_priv(hw);
  351. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  352. if (dm_digtable->cursta_cstate == DIG_STA_CONNECT) {
  353. dm_digtable->rssi_val_min = rtl_init_gain_min_pwdb(hw);
  354. if (dm_digtable->pre_cck_pd_state == CCK_PD_STAGE_LowRssi) {
  355. if (dm_digtable->rssi_val_min <= 25)
  356. dm_digtable->cur_cck_pd_state =
  357. CCK_PD_STAGE_LowRssi;
  358. else
  359. dm_digtable->cur_cck_pd_state =
  360. CCK_PD_STAGE_HighRssi;
  361. } else {
  362. if (dm_digtable->rssi_val_min <= 20)
  363. dm_digtable->cur_cck_pd_state =
  364. CCK_PD_STAGE_LowRssi;
  365. else
  366. dm_digtable->cur_cck_pd_state =
  367. CCK_PD_STAGE_HighRssi;
  368. }
  369. } else {
  370. dm_digtable->cur_cck_pd_state = CCK_PD_STAGE_MAX;
  371. }
  372. if (dm_digtable->pre_cck_pd_state != dm_digtable->cur_cck_pd_state) {
  373. if (dm_digtable->cur_cck_pd_state == CCK_PD_STAGE_LowRssi) {
  374. if (rtlpriv->falsealm_cnt.cnt_cck_fail > 800)
  375. dm_digtable->cur_cck_fa_state =
  376. CCK_FA_STAGE_High;
  377. else
  378. dm_digtable->cur_cck_fa_state =
  379. CCK_FA_STAGE_Low;
  380. if (dm_digtable->pre_cck_fa_state !=
  381. dm_digtable->cur_cck_fa_state) {
  382. if (dm_digtable->cur_cck_fa_state ==
  383. CCK_FA_STAGE_Low)
  384. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2,
  385. 0x83);
  386. else
  387. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2,
  388. 0xcd);
  389. dm_digtable->pre_cck_fa_state =
  390. dm_digtable->cur_cck_fa_state;
  391. }
  392. rtl_set_bbreg(hw, RCCK0_SYSTEM, MASKBYTE1, 0x40);
  393. } else {
  394. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
  395. rtl_set_bbreg(hw, RCCK0_SYSTEM, MASKBYTE1, 0x47);
  396. }
  397. dm_digtable->pre_cck_pd_state = dm_digtable->cur_cck_pd_state;
  398. }
  399. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  400. "CCKPDStage=%x\n", dm_digtable->cur_cck_pd_state);
  401. }
  402. static void rtl8723ae_dm_ctrl_initgain_by_twoport(struct ieee80211_hw *hw)
  403. {
  404. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  405. struct rtl_priv *rtlpriv = rtl_priv(hw);
  406. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  407. if (mac->act_scanning == true)
  408. return;
  409. if (mac->link_state >= MAC80211_LINKED)
  410. dm_digtable->cursta_cstate = DIG_STA_CONNECT;
  411. else
  412. dm_digtable->cursta_cstate = DIG_STA_DISCONNECT;
  413. rtl8723ae_dm_initial_gain_sta(hw);
  414. rtl8723ae_dm_initial_gain_multi_sta(hw);
  415. rtl8723ae_dm_cck_packet_detection_thresh(hw);
  416. dm_digtable->presta_cstate = dm_digtable->cursta_cstate;
  417. }
  418. static void rtl8723ae_dm_dig(struct ieee80211_hw *hw)
  419. {
  420. struct rtl_priv *rtlpriv = rtl_priv(hw);
  421. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  422. if (rtlpriv->dm.dm_initialgain_enable == false)
  423. return;
  424. if (dm_digtable->dig_enable_flag == false)
  425. return;
  426. rtl8723ae_dm_ctrl_initgain_by_twoport(hw);
  427. }
  428. static void rtl8723ae_dm_init_dynamic_txpower(struct ieee80211_hw *hw)
  429. {
  430. struct rtl_priv *rtlpriv = rtl_priv(hw);
  431. rtlpriv->dm.dynamic_txpower_enable = false;
  432. rtlpriv->dm.last_dtp_lvl = TXHIGHPWRLEVEL_NORMAL;
  433. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  434. }
  435. static void rtl8723ae_dm_dynamic_txpower(struct ieee80211_hw *hw)
  436. {
  437. struct rtl_priv *rtlpriv = rtl_priv(hw);
  438. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  439. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  440. long undec_sm_pwdb;
  441. if (!rtlpriv->dm.dynamic_txpower_enable)
  442. return;
  443. if (rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) {
  444. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  445. return;
  446. }
  447. if ((mac->link_state < MAC80211_LINKED) &&
  448. (rtlpriv->dm.entry_min_undec_sm_pwdb == 0)) {
  449. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  450. "Not connected\n");
  451. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  452. rtlpriv->dm.last_dtp_lvl = TXHIGHPWRLEVEL_NORMAL;
  453. return;
  454. }
  455. if (mac->link_state >= MAC80211_LINKED) {
  456. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  457. undec_sm_pwdb = rtlpriv->dm.entry_min_undec_sm_pwdb;
  458. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  459. "AP Client PWDB = 0x%lx\n",
  460. undec_sm_pwdb);
  461. } else {
  462. undec_sm_pwdb = rtlpriv->dm.undec_sm_pwdb;
  463. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  464. "STA Default Port PWDB = 0x%lx\n",
  465. undec_sm_pwdb);
  466. }
  467. } else {
  468. undec_sm_pwdb = rtlpriv->dm.entry_min_undec_sm_pwdb;
  469. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  470. "AP Ext Port PWDB = 0x%lx\n",
  471. undec_sm_pwdb);
  472. }
  473. if (undec_sm_pwdb >= TX_POWER_NEAR_FIELD_THRESH_LVL2) {
  474. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_LEVEL1;
  475. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  476. "TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x0)\n");
  477. } else if ((undec_sm_pwdb < (TX_POWER_NEAR_FIELD_THRESH_LVL2 - 3)) &&
  478. (undec_sm_pwdb >= TX_POWER_NEAR_FIELD_THRESH_LVL1)) {
  479. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_LEVEL1;
  480. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  481. "TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x10)\n");
  482. } else if (undec_sm_pwdb < (TX_POWER_NEAR_FIELD_THRESH_LVL1 - 5)) {
  483. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  484. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  485. "TXHIGHPWRLEVEL_NORMAL\n");
  486. }
  487. if ((rtlpriv->dm.dynamic_txhighpower_lvl != rtlpriv->dm.last_dtp_lvl)) {
  488. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  489. "PHY_SetTxPowerLevel8192S() Channel = %d\n",
  490. rtlphy->current_channel);
  491. rtl8723ae_phy_set_txpower_level(hw, rtlphy->current_channel);
  492. }
  493. rtlpriv->dm.last_dtp_lvl = rtlpriv->dm.dynamic_txhighpower_lvl;
  494. }
  495. void rtl8723ae_dm_write_dig(struct ieee80211_hw *hw)
  496. {
  497. struct rtl_priv *rtlpriv = rtl_priv(hw);
  498. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  499. RT_TRACE(rtlpriv, COMP_DIG, DBG_LOUD,
  500. "cur_igvalue = 0x%x, "
  501. "pre_igvalue = 0x%x, back_val = %d\n",
  502. dm_digtable->cur_igvalue, dm_digtable->pre_igvalue,
  503. dm_digtable->back_val);
  504. if (dm_digtable->pre_igvalue != dm_digtable->cur_igvalue) {
  505. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f,
  506. dm_digtable->cur_igvalue);
  507. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, 0x7f,
  508. dm_digtable->cur_igvalue);
  509. dm_digtable->pre_igvalue = dm_digtable->cur_igvalue;
  510. }
  511. }
  512. static void rtl8723ae_dm_pwdmonitor(struct ieee80211_hw *hw)
  513. {
  514. }
  515. void rtl8723ae_dm_init_edca_turbo(struct ieee80211_hw *hw)
  516. {
  517. struct rtl_priv *rtlpriv = rtl_priv(hw);
  518. rtlpriv->dm.current_turbo_edca = false;
  519. rtlpriv->dm.is_any_nonbepkts = false;
  520. rtlpriv->dm.is_cur_rdlstate = false;
  521. }
  522. static void rtl8723ae_dm_check_edca_turbo(struct ieee80211_hw *hw)
  523. {
  524. struct rtl_priv *rtlpriv = rtl_priv(hw);
  525. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  526. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  527. u64 cur_txok_cnt = 0;
  528. u64 cur_rxok_cnt = 0;
  529. u32 edca_be_ul = 0x5ea42b;
  530. u32 edca_be_dl = 0x5ea42b;
  531. bool bt_change_edca = false;
  532. if ((mac->last_bt_edca_ul != rtlpcipriv->bt_coexist.bt_edca_ul) ||
  533. (mac->last_bt_edca_dl != rtlpcipriv->bt_coexist.bt_edca_dl)) {
  534. rtlpriv->dm.current_turbo_edca = false;
  535. mac->last_bt_edca_ul = rtlpcipriv->bt_coexist.bt_edca_ul;
  536. mac->last_bt_edca_dl = rtlpcipriv->bt_coexist.bt_edca_dl;
  537. }
  538. if (rtlpcipriv->bt_coexist.bt_edca_ul != 0) {
  539. edca_be_ul = rtlpcipriv->bt_coexist.bt_edca_ul;
  540. bt_change_edca = true;
  541. }
  542. if (rtlpcipriv->bt_coexist.bt_edca_dl != 0) {
  543. edca_be_ul = rtlpcipriv->bt_coexist.bt_edca_dl;
  544. bt_change_edca = true;
  545. }
  546. if (mac->link_state != MAC80211_LINKED) {
  547. rtlpriv->dm.current_turbo_edca = false;
  548. return;
  549. }
  550. if ((!mac->ht_enable) && (!rtlpcipriv->bt_coexist.bt_coexistence)) {
  551. if (!(edca_be_ul & 0xffff0000))
  552. edca_be_ul |= 0x005e0000;
  553. if (!(edca_be_dl & 0xffff0000))
  554. edca_be_dl |= 0x005e0000;
  555. }
  556. if ((bt_change_edca) || ((!rtlpriv->dm.is_any_nonbepkts) &&
  557. (!rtlpriv->dm.disable_framebursting))) {
  558. cur_txok_cnt = rtlpriv->stats.txbytesunicast -
  559. mac->last_txok_cnt;
  560. cur_rxok_cnt = rtlpriv->stats.rxbytesunicast -
  561. mac->last_rxok_cnt;
  562. if (cur_rxok_cnt > 4 * cur_txok_cnt) {
  563. if (!rtlpriv->dm.is_cur_rdlstate ||
  564. !rtlpriv->dm.current_turbo_edca) {
  565. rtl_write_dword(rtlpriv,
  566. REG_EDCA_BE_PARAM,
  567. edca_be_dl);
  568. rtlpriv->dm.is_cur_rdlstate = true;
  569. }
  570. } else {
  571. if (rtlpriv->dm.is_cur_rdlstate ||
  572. !rtlpriv->dm.current_turbo_edca) {
  573. rtl_write_dword(rtlpriv,
  574. REG_EDCA_BE_PARAM,
  575. edca_be_ul);
  576. rtlpriv->dm.is_cur_rdlstate = false;
  577. }
  578. }
  579. rtlpriv->dm.current_turbo_edca = true;
  580. } else {
  581. if (rtlpriv->dm.current_turbo_edca) {
  582. u8 tmp = AC0_BE;
  583. rtlpriv->cfg->ops->set_hw_reg(hw,
  584. HW_VAR_AC_PARAM,
  585. (u8 *) (&tmp));
  586. rtlpriv->dm.current_turbo_edca = false;
  587. }
  588. }
  589. rtlpriv->dm.is_any_nonbepkts = false;
  590. mac->last_txok_cnt = rtlpriv->stats.txbytesunicast;
  591. mac->last_rxok_cnt = rtlpriv->stats.rxbytesunicast;
  592. }
  593. static void rtl8723ae_dm_initialize_txpower_tracking(struct ieee80211_hw *hw)
  594. {
  595. struct rtl_priv *rtlpriv = rtl_priv(hw);
  596. rtlpriv->dm.txpower_tracking = true;
  597. rtlpriv->dm.txpower_trackinginit = false;
  598. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  599. "pMgntInfo->txpower_tracking = %d\n",
  600. rtlpriv->dm.txpower_tracking);
  601. }
  602. void rtl8723ae_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw)
  603. {
  604. struct rtl_priv *rtlpriv = rtl_priv(hw);
  605. struct rate_adaptive *p_ra = &(rtlpriv->ra);
  606. p_ra->ratr_state = DM_RATR_STA_INIT;
  607. p_ra->pre_ratr_state = DM_RATR_STA_INIT;
  608. if (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER)
  609. rtlpriv->dm.useramask = true;
  610. else
  611. rtlpriv->dm.useramask = false;
  612. }
  613. static void rtl8723ae_dm_init_dynamic_bpowersaving(struct ieee80211_hw *hw)
  614. {
  615. struct rtl_priv *rtlpriv = rtl_priv(hw);
  616. rtlpriv->dm_pstable.pre_ccastate = CCA_MAX;
  617. rtlpriv->dm_pstable.cur_ccasate = CCA_MAX;
  618. rtlpriv->dm_pstable.pre_rfstate = RF_MAX;
  619. rtlpriv->dm_pstable.cur_rfstate = RF_MAX;
  620. rtlpriv->dm_pstable.rssi_val_min = 0;
  621. }
  622. void rtl8723ae_dm_rf_saving(struct ieee80211_hw *hw, u8 force_in_normal)
  623. {
  624. struct rtl_priv *rtlpriv = rtl_priv(hw);
  625. struct ps_t *dm_pstable = &rtlpriv->dm_pstable;
  626. if (!rtlpriv->reg_init) {
  627. rtlpriv->reg_874 = (rtl_get_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  628. MASKDWORD) & 0x1CC000) >> 14;
  629. rtlpriv->reg_c70 = (rtl_get_bbreg(hw, ROFDM0_AGCPARAMETER1,
  630. MASKDWORD) & BIT(3)) >> 3;
  631. rtlpriv->reg_85c = (rtl_get_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL,
  632. MASKDWORD) & 0xFF000000) >> 24;
  633. rtlpriv->reg_a74 = (rtl_get_bbreg(hw, 0xa74, MASKDWORD) &
  634. 0xF000) >> 12;
  635. rtlpriv->reg_init = true;
  636. }
  637. if (!force_in_normal) {
  638. if (dm_pstable->rssi_val_min != 0) {
  639. if (dm_pstable->pre_rfstate == RF_NORMAL) {
  640. if (dm_pstable->rssi_val_min >= 30)
  641. dm_pstable->cur_rfstate = RF_SAVE;
  642. else
  643. dm_pstable->cur_rfstate = RF_NORMAL;
  644. } else {
  645. if (dm_pstable->rssi_val_min <= 25)
  646. dm_pstable->cur_rfstate = RF_NORMAL;
  647. else
  648. dm_pstable->cur_rfstate = RF_SAVE;
  649. }
  650. } else {
  651. dm_pstable->cur_rfstate = RF_MAX;
  652. }
  653. } else {
  654. dm_pstable->cur_rfstate = RF_NORMAL;
  655. }
  656. if (dm_pstable->pre_rfstate != dm_pstable->cur_rfstate) {
  657. if (dm_pstable->cur_rfstate == RF_SAVE) {
  658. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  659. BIT(5), 0x1);
  660. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  661. 0x1C0000, 0x2);
  662. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, BIT(3), 0);
  663. rtl_set_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL,
  664. 0xFF000000, 0x63);
  665. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  666. 0xC000, 0x2);
  667. rtl_set_bbreg(hw, 0xa74, 0xF000, 0x3);
  668. rtl_set_bbreg(hw, 0x818, BIT(28), 0x0);
  669. rtl_set_bbreg(hw, 0x818, BIT(28), 0x1);
  670. } else {
  671. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  672. 0x1CC000, rtlpriv->reg_874);
  673. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, BIT(3),
  674. rtlpriv->reg_c70);
  675. rtl_set_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL, 0xFF000000,
  676. rtlpriv->reg_85c);
  677. rtl_set_bbreg(hw, 0xa74, 0xF000, rtlpriv->reg_a74);
  678. rtl_set_bbreg(hw, 0x818, BIT(28), 0x0);
  679. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  680. BIT(5), 0x0);
  681. }
  682. dm_pstable->pre_rfstate = dm_pstable->cur_rfstate;
  683. }
  684. }
  685. static void rtl8723ae_dm_dynamic_bpowersaving(struct ieee80211_hw *hw)
  686. {
  687. struct rtl_priv *rtlpriv = rtl_priv(hw);
  688. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  689. struct ps_t *dm_pstable = &rtlpriv->dm_pstable;
  690. if (((mac->link_state == MAC80211_NOLINK)) &&
  691. (rtlpriv->dm.entry_min_undec_sm_pwdb == 0)) {
  692. dm_pstable->rssi_val_min = 0;
  693. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  694. "Not connected to any\n");
  695. }
  696. if (mac->link_state == MAC80211_LINKED) {
  697. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  698. dm_pstable->rssi_val_min =
  699. rtlpriv->dm.entry_min_undec_sm_pwdb;
  700. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  701. "AP Client PWDB = 0x%lx\n",
  702. dm_pstable->rssi_val_min);
  703. } else {
  704. dm_pstable->rssi_val_min = rtlpriv->dm.undec_sm_pwdb;
  705. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  706. "STA Default Port PWDB = 0x%lx\n",
  707. dm_pstable->rssi_val_min);
  708. }
  709. } else {
  710. dm_pstable->rssi_val_min = rtlpriv->dm.entry_min_undec_sm_pwdb;
  711. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  712. "AP Ext Port PWDB = 0x%lx\n",
  713. dm_pstable->rssi_val_min);
  714. }
  715. rtl8723ae_dm_rf_saving(hw, false);
  716. }
  717. void rtl8723ae_dm_init(struct ieee80211_hw *hw)
  718. {
  719. struct rtl_priv *rtlpriv = rtl_priv(hw);
  720. rtlpriv->dm.dm_type = DM_TYPE_BYDRIVER;
  721. rtl8723ae_dm_diginit(hw);
  722. rtl8723ae_dm_init_dynamic_txpower(hw);
  723. rtl8723ae_dm_init_edca_turbo(hw);
  724. rtl8723ae_dm_init_rate_adaptive_mask(hw);
  725. rtl8723ae_dm_initialize_txpower_tracking(hw);
  726. rtl8723ae_dm_init_dynamic_bpowersaving(hw);
  727. }
  728. void rtl8723ae_dm_watchdog(struct ieee80211_hw *hw)
  729. {
  730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  731. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  732. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  733. bool fw_current_inpsmode = false;
  734. bool fw_ps_awake = true;
  735. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  736. (u8 *) (&fw_current_inpsmode));
  737. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FWLPS_RF_ON,
  738. (u8 *) (&fw_ps_awake));
  739. if ((ppsc->rfpwr_state == ERFON) &&
  740. ((!fw_current_inpsmode) && fw_ps_awake) &&
  741. (!ppsc->rfchange_inprogress)) {
  742. rtl8723ae_dm_pwdmonitor(hw);
  743. rtl8723ae_dm_dig(hw);
  744. rtl8723ae_dm_false_alarm_counter_statistics(hw);
  745. rtl8723ae_dm_dynamic_bpowersaving(hw);
  746. rtl8723ae_dm_dynamic_txpower(hw);
  747. /* rtl92c_dm_refresh_rate_adaptive_mask(hw); */
  748. rtl8723ae_dm_bt_coexist(hw);
  749. rtl8723ae_dm_check_edca_turbo(hw);
  750. }
  751. if (rtlpcipriv->bt_coexist.init_set)
  752. rtl_write_byte(rtlpriv, 0x76e, 0xc);
  753. }
  754. static void rtl8723ae_dm_init_bt_coexist(struct ieee80211_hw *hw)
  755. {
  756. struct rtl_priv *rtlpriv = rtl_priv(hw);
  757. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  758. rtlpcipriv->bt_coexist.bt_rfreg_origin_1e
  759. = rtl_get_rfreg(hw, (enum radio_path)0, RF_RCK1, 0xfffff);
  760. rtlpcipriv->bt_coexist.bt_rfreg_origin_1f
  761. = rtl_get_rfreg(hw, (enum radio_path)0, RF_RCK2, 0xf0);
  762. rtlpcipriv->bt_coexist.cstate = 0;
  763. rtlpcipriv->bt_coexist.previous_state = 0;
  764. rtlpcipriv->bt_coexist.cstate_h = 0;
  765. rtlpcipriv->bt_coexist.previous_state_h = 0;
  766. rtlpcipriv->bt_coexist.lps_counter = 0;
  767. /* Enable counter statistics */
  768. rtl_write_byte(rtlpriv, 0x76e, 0x4);
  769. rtl_write_byte(rtlpriv, 0x778, 0x3);
  770. rtl_write_byte(rtlpriv, 0x40, 0x20);
  771. rtlpcipriv->bt_coexist.init_set = true;
  772. }
  773. void rtl8723ae_dm_bt_coexist(struct ieee80211_hw *hw)
  774. {
  775. struct rtl_priv *rtlpriv = rtl_priv(hw);
  776. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  777. u8 tmp_byte = 0;
  778. if (!rtlpcipriv->bt_coexist.bt_coexistence) {
  779. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
  780. "[DM]{BT], BT not exist!!\n");
  781. return;
  782. }
  783. if (!rtlpcipriv->bt_coexist.init_set) {
  784. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
  785. "[DM][BT], rtl8723ae_dm_bt_coexist()\n");
  786. rtl8723ae_dm_init_bt_coexist(hw);
  787. }
  788. tmp_byte = rtl_read_byte(rtlpriv, 0x40);
  789. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
  790. "[DM][BT], 0x40 is 0x%x", tmp_byte);
  791. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_DMESG,
  792. "[DM][BT], bt_dm_coexist start");
  793. rtl8723ae_dm_bt_coexist_8723(hw);
  794. }