sw.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../core.h"
  31. #include "../base.h"
  32. #include "../pci.h"
  33. #include "reg.h"
  34. #include "def.h"
  35. #include "phy.h"
  36. #include "dm.h"
  37. #include "fw.h"
  38. #include "hw.h"
  39. #include "sw.h"
  40. #include "trx.h"
  41. #include "led.h"
  42. #include <linux/module.h>
  43. static void rtl92s_init_aspm_vars(struct ieee80211_hw *hw)
  44. {
  45. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  46. /*close ASPM for AMD defaultly */
  47. rtlpci->const_amdpci_aspm = 0;
  48. /* ASPM PS mode.
  49. * 0 - Disable ASPM,
  50. * 1 - Enable ASPM without Clock Req,
  51. * 2 - Enable ASPM with Clock Req,
  52. * 3 - Alwyas Enable ASPM with Clock Req,
  53. * 4 - Always Enable ASPM without Clock Req.
  54. * set defult to RTL8192CE:3 RTL8192E:2
  55. * */
  56. rtlpci->const_pci_aspm = 2;
  57. /*Setting for PCI-E device */
  58. rtlpci->const_devicepci_aspm_setting = 0x03;
  59. /*Setting for PCI-E bridge */
  60. rtlpci->const_hostpci_aspm_setting = 0x02;
  61. /* In Hw/Sw Radio Off situation.
  62. * 0 - Default,
  63. * 1 - From ASPM setting without low Mac Pwr,
  64. * 2 - From ASPM setting with low Mac Pwr,
  65. * 3 - Bus D3
  66. * set default to RTL8192CE:0 RTL8192SE:2
  67. */
  68. rtlpci->const_hwsw_rfoff_d3 = 2;
  69. /* This setting works for those device with
  70. * backdoor ASPM setting such as EPHY setting.
  71. * 0 - Not support ASPM,
  72. * 1 - Support ASPM,
  73. * 2 - According to chipset.
  74. */
  75. rtlpci->const_support_pciaspm = 2;
  76. }
  77. static void rtl92se_fw_cb(const struct firmware *firmware, void *context)
  78. {
  79. struct ieee80211_hw *hw = context;
  80. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  81. struct rtl_priv *rtlpriv = rtl_priv(hw);
  82. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  83. struct rt_firmware *pfirmware = NULL;
  84. int err;
  85. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  86. "Firmware callback routine entered!\n");
  87. complete(&rtlpriv->firmware_loading_complete);
  88. if (!firmware) {
  89. pr_err("Firmware %s not available\n", rtlpriv->cfg->fw_name);
  90. rtlpriv->max_fw_size = 0;
  91. return;
  92. }
  93. if (firmware->size > rtlpriv->max_fw_size) {
  94. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  95. "Firmware is too big!\n");
  96. rtlpriv->max_fw_size = 0;
  97. release_firmware(firmware);
  98. return;
  99. }
  100. pfirmware = (struct rt_firmware *)rtlpriv->rtlhal.pfirmware;
  101. memcpy(pfirmware->sz_fw_tmpbuffer, firmware->data, firmware->size);
  102. pfirmware->sz_fw_tmpbufferlen = firmware->size;
  103. release_firmware(firmware);
  104. err = ieee80211_register_hw(hw);
  105. if (err) {
  106. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  107. "Can't register mac80211 hw\n");
  108. return;
  109. } else {
  110. rtlpriv->mac80211.mac80211_registered = 1;
  111. }
  112. rtlpci->irq_alloc = 1;
  113. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  114. /*init rfkill */
  115. rtl_init_rfkill(hw);
  116. }
  117. static int rtl92s_init_sw_vars(struct ieee80211_hw *hw)
  118. {
  119. struct rtl_priv *rtlpriv = rtl_priv(hw);
  120. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  121. int err = 0;
  122. u16 earlyrxthreshold = 7;
  123. rtlpriv->dm.dm_initialgain_enable = true;
  124. rtlpriv->dm.dm_flag = 0;
  125. rtlpriv->dm.disable_framebursting = false;
  126. rtlpriv->dm.thermalvalue = 0;
  127. rtlpriv->dm.useramask = true;
  128. /* compatible 5G band 91se just 2.4G band & smsp */
  129. rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
  130. rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
  131. rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
  132. rtlpci->transmit_config = 0;
  133. rtlpci->receive_config =
  134. RCR_APPFCS |
  135. RCR_APWRMGT |
  136. /*RCR_ADD3 |*/
  137. RCR_AMF |
  138. RCR_ADF |
  139. RCR_APP_MIC |
  140. RCR_APP_ICV |
  141. RCR_AICV |
  142. /* Accept ICV error, CRC32 Error */
  143. RCR_ACRC32 |
  144. RCR_AB |
  145. /* Accept Broadcast, Multicast */
  146. RCR_AM |
  147. /* Accept Physical match */
  148. RCR_APM |
  149. /* Accept Destination Address packets */
  150. /*RCR_AAP |*/
  151. RCR_APP_PHYST_STAFF |
  152. /* Accept PHY status */
  153. RCR_APP_PHYST_RXFF |
  154. (earlyrxthreshold << RCR_FIFO_OFFSET);
  155. rtlpci->irq_mask[0] = (u32)
  156. (IMR_ROK |
  157. IMR_VODOK |
  158. IMR_VIDOK |
  159. IMR_BEDOK |
  160. IMR_BKDOK |
  161. IMR_HCCADOK |
  162. IMR_MGNTDOK |
  163. IMR_COMDOK |
  164. IMR_HIGHDOK |
  165. IMR_BDOK |
  166. IMR_RXCMDOK |
  167. /*IMR_TIMEOUT0 |*/
  168. IMR_RDU |
  169. IMR_RXFOVW |
  170. IMR_BCNINT
  171. /*| IMR_TXFOVW*/
  172. /*| IMR_TBDOK |
  173. IMR_TBDER*/);
  174. rtlpci->irq_mask[1] = (u32) 0;
  175. rtlpci->shortretry_limit = 0x30;
  176. rtlpci->longretry_limit = 0x30;
  177. rtlpci->first_init = true;
  178. /* for debug level */
  179. rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
  180. /* for LPS & IPS */
  181. rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
  182. rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
  183. rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
  184. if (!rtlpriv->psc.inactiveps)
  185. pr_info("Power Save off (module option)\n");
  186. if (!rtlpriv->psc.fwctrl_lps)
  187. pr_info("FW Power Save off (module option)\n");
  188. rtlpriv->psc.reg_fwctrl_lps = 3;
  189. rtlpriv->psc.reg_max_lps_awakeintvl = 5;
  190. /* for ASPM, you can close aspm through
  191. * set const_support_pciaspm = 0 */
  192. rtl92s_init_aspm_vars(hw);
  193. if (rtlpriv->psc.reg_fwctrl_lps == 1)
  194. rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
  195. else if (rtlpriv->psc.reg_fwctrl_lps == 2)
  196. rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
  197. else if (rtlpriv->psc.reg_fwctrl_lps == 3)
  198. rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
  199. /* for firmware buf */
  200. rtlpriv->rtlhal.pfirmware = vzalloc(sizeof(struct rt_firmware));
  201. if (!rtlpriv->rtlhal.pfirmware)
  202. return 1;
  203. rtlpriv->max_fw_size = RTL8190_MAX_RAW_FIRMWARE_CODE_SIZE;
  204. pr_info("Driver for Realtek RTL8192SE/RTL8191SE\n"
  205. "Loading firmware %s\n", rtlpriv->cfg->fw_name);
  206. /* request fw */
  207. err = request_firmware_nowait(THIS_MODULE, 1, rtlpriv->cfg->fw_name,
  208. rtlpriv->io.dev, GFP_KERNEL, hw,
  209. rtl92se_fw_cb);
  210. if (err) {
  211. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  212. "Failed to request firmware!\n");
  213. return 1;
  214. }
  215. return err;
  216. }
  217. static void rtl92s_deinit_sw_vars(struct ieee80211_hw *hw)
  218. {
  219. struct rtl_priv *rtlpriv = rtl_priv(hw);
  220. if (rtlpriv->rtlhal.pfirmware) {
  221. vfree(rtlpriv->rtlhal.pfirmware);
  222. rtlpriv->rtlhal.pfirmware = NULL;
  223. }
  224. }
  225. static struct rtl_hal_ops rtl8192se_hal_ops = {
  226. .init_sw_vars = rtl92s_init_sw_vars,
  227. .deinit_sw_vars = rtl92s_deinit_sw_vars,
  228. .read_eeprom_info = rtl92se_read_eeprom_info,
  229. .interrupt_recognized = rtl92se_interrupt_recognized,
  230. .hw_init = rtl92se_hw_init,
  231. .hw_disable = rtl92se_card_disable,
  232. .hw_suspend = rtl92se_suspend,
  233. .hw_resume = rtl92se_resume,
  234. .enable_interrupt = rtl92se_enable_interrupt,
  235. .disable_interrupt = rtl92se_disable_interrupt,
  236. .set_network_type = rtl92se_set_network_type,
  237. .set_chk_bssid = rtl92se_set_check_bssid,
  238. .set_qos = rtl92se_set_qos,
  239. .set_bcn_reg = rtl92se_set_beacon_related_registers,
  240. .set_bcn_intv = rtl92se_set_beacon_interval,
  241. .update_interrupt_mask = rtl92se_update_interrupt_mask,
  242. .get_hw_reg = rtl92se_get_hw_reg,
  243. .set_hw_reg = rtl92se_set_hw_reg,
  244. .update_rate_tbl = rtl92se_update_hal_rate_tbl,
  245. .fill_tx_desc = rtl92se_tx_fill_desc,
  246. .fill_tx_cmddesc = rtl92se_tx_fill_cmddesc,
  247. .query_rx_desc = rtl92se_rx_query_desc,
  248. .set_channel_access = rtl92se_update_channel_access_setting,
  249. .radio_onoff_checking = rtl92se_gpio_radio_on_off_checking,
  250. .set_bw_mode = rtl92s_phy_set_bw_mode,
  251. .switch_channel = rtl92s_phy_sw_chnl,
  252. .dm_watchdog = rtl92s_dm_watchdog,
  253. .scan_operation_backup = rtl92s_phy_scan_operation_backup,
  254. .set_rf_power_state = rtl92s_phy_set_rf_power_state,
  255. .led_control = rtl92se_led_control,
  256. .set_desc = rtl92se_set_desc,
  257. .get_desc = rtl92se_get_desc,
  258. .tx_polling = rtl92se_tx_polling,
  259. .enable_hw_sec = rtl92se_enable_hw_security_config,
  260. .set_key = rtl92se_set_key,
  261. .init_sw_leds = rtl92se_init_sw_leds,
  262. .get_bbreg = rtl92s_phy_query_bb_reg,
  263. .set_bbreg = rtl92s_phy_set_bb_reg,
  264. .get_rfreg = rtl92s_phy_query_rf_reg,
  265. .set_rfreg = rtl92s_phy_set_rf_reg,
  266. };
  267. static struct rtl_mod_params rtl92se_mod_params = {
  268. .sw_crypto = false,
  269. .inactiveps = true,
  270. .swctrl_lps = true,
  271. .fwctrl_lps = false,
  272. .debug = DBG_EMERG,
  273. };
  274. /* Because memory R/W bursting will cause system hang/crash
  275. * for 92se, so we don't read back after every write action */
  276. static struct rtl_hal_cfg rtl92se_hal_cfg = {
  277. .bar_id = 1,
  278. .write_readback = false,
  279. .name = "rtl92s_pci",
  280. .fw_name = "rtlwifi/rtl8192sefw.bin",
  281. .ops = &rtl8192se_hal_ops,
  282. .mod_params = &rtl92se_mod_params,
  283. .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
  284. .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
  285. .maps[SYS_CLK] = SYS_CLKR,
  286. .maps[MAC_RCR_AM] = RCR_AM,
  287. .maps[MAC_RCR_AB] = RCR_AB,
  288. .maps[MAC_RCR_ACRC32] = RCR_ACRC32,
  289. .maps[MAC_RCR_ACF] = RCR_ACF,
  290. .maps[MAC_RCR_AAP] = RCR_AAP,
  291. .maps[EFUSE_TEST] = REG_EFUSE_TEST,
  292. .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
  293. .maps[EFUSE_CLK] = REG_EFUSE_CLK,
  294. .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
  295. .maps[EFUSE_PWC_EV12V] = 0, /* nouse for 8192se */
  296. .maps[EFUSE_FEN_ELDR] = 0, /* nouse for 8192se */
  297. .maps[EFUSE_LOADER_CLK_EN] = 0,/* nouse for 8192se */
  298. .maps[EFUSE_ANA8M] = EFUSE_ANA8M,
  299. .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE_92S,
  300. .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
  301. .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
  302. .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
  303. .maps[RWCAM] = REG_RWCAM,
  304. .maps[WCAMI] = REG_WCAMI,
  305. .maps[RCAMO] = REG_RCAMO,
  306. .maps[CAMDBG] = REG_CAMDBG,
  307. .maps[SECR] = REG_SECR,
  308. .maps[SEC_CAM_NONE] = CAM_NONE,
  309. .maps[SEC_CAM_WEP40] = CAM_WEP40,
  310. .maps[SEC_CAM_TKIP] = CAM_TKIP,
  311. .maps[SEC_CAM_AES] = CAM_AES,
  312. .maps[SEC_CAM_WEP104] = CAM_WEP104,
  313. .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
  314. .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
  315. .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
  316. .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
  317. .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
  318. .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
  319. .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
  320. .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
  321. .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
  322. .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
  323. .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
  324. .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
  325. .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
  326. .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
  327. .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
  328. .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
  329. .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
  330. .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
  331. .maps[RTL_IMR_BcnInt] = IMR_BCNINT,
  332. .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
  333. .maps[RTL_IMR_RDU] = IMR_RDU,
  334. .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
  335. .maps[RTL_IMR_BDOK] = IMR_BDOK,
  336. .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
  337. .maps[RTL_IMR_TBDER] = IMR_TBDER,
  338. .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
  339. .maps[RTL_IMR_COMDOK] = IMR_COMDOK,
  340. .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
  341. .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
  342. .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
  343. .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
  344. .maps[RTL_IMR_VODOK] = IMR_VODOK,
  345. .maps[RTL_IMR_ROK] = IMR_ROK,
  346. .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
  347. .maps[RTL_RC_CCK_RATE1M] = DESC92_RATE1M,
  348. .maps[RTL_RC_CCK_RATE2M] = DESC92_RATE2M,
  349. .maps[RTL_RC_CCK_RATE5_5M] = DESC92_RATE5_5M,
  350. .maps[RTL_RC_CCK_RATE11M] = DESC92_RATE11M,
  351. .maps[RTL_RC_OFDM_RATE6M] = DESC92_RATE6M,
  352. .maps[RTL_RC_OFDM_RATE9M] = DESC92_RATE9M,
  353. .maps[RTL_RC_OFDM_RATE12M] = DESC92_RATE12M,
  354. .maps[RTL_RC_OFDM_RATE18M] = DESC92_RATE18M,
  355. .maps[RTL_RC_OFDM_RATE24M] = DESC92_RATE24M,
  356. .maps[RTL_RC_OFDM_RATE36M] = DESC92_RATE36M,
  357. .maps[RTL_RC_OFDM_RATE48M] = DESC92_RATE48M,
  358. .maps[RTL_RC_OFDM_RATE54M] = DESC92_RATE54M,
  359. .maps[RTL_RC_HT_RATEMCS7] = DESC92_RATEMCS7,
  360. .maps[RTL_RC_HT_RATEMCS15] = DESC92_RATEMCS15,
  361. };
  362. static struct pci_device_id rtl92se_pci_ids[] = {
  363. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8192, rtl92se_hal_cfg)},
  364. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8171, rtl92se_hal_cfg)},
  365. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8172, rtl92se_hal_cfg)},
  366. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8173, rtl92se_hal_cfg)},
  367. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8174, rtl92se_hal_cfg)},
  368. {},
  369. };
  370. MODULE_DEVICE_TABLE(pci, rtl92se_pci_ids);
  371. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  372. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  373. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  374. MODULE_LICENSE("GPL");
  375. MODULE_DESCRIPTION("Realtek 8192S/8191S 802.11n PCI wireless");
  376. MODULE_FIRMWARE("rtlwifi/rtl8192sefw.bin");
  377. module_param_named(swenc, rtl92se_mod_params.sw_crypto, bool, 0444);
  378. module_param_named(debug, rtl92se_mod_params.debug, int, 0444);
  379. module_param_named(ips, rtl92se_mod_params.inactiveps, bool, 0444);
  380. module_param_named(swlps, rtl92se_mod_params.swctrl_lps, bool, 0444);
  381. module_param_named(fwlps, rtl92se_mod_params.fwctrl_lps, bool, 0444);
  382. MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
  383. MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
  384. MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
  385. MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
  386. MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
  387. static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
  388. static struct pci_driver rtl92se_driver = {
  389. .name = KBUILD_MODNAME,
  390. .id_table = rtl92se_pci_ids,
  391. .probe = rtl_pci_probe,
  392. .remove = rtl_pci_disconnect,
  393. .driver.pm = &rtlwifi_pm_ops,
  394. };
  395. module_pci_driver(rtl92se_driver);