def.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __REALTEK_92S_DEF_H__
  30. #define __REALTEK_92S_DEF_H__
  31. #define RX_MPDU_QUEUE 0
  32. #define RX_CMD_QUEUE 1
  33. #define RX_MAX_QUEUE 2
  34. #define SHORT_SLOT_TIME 9
  35. #define NON_SHORT_SLOT_TIME 20
  36. /* Rx smooth factor */
  37. #define RX_SMOOTH_FACTOR 20
  38. /* Queue Select Value in TxDesc */
  39. #define QSLT_BK 0x2
  40. #define QSLT_BE 0x0
  41. #define QSLT_VI 0x5
  42. #define QSLT_VO 0x6
  43. #define QSLT_BEACON 0x10
  44. #define QSLT_HIGH 0x11
  45. #define QSLT_MGNT 0x12
  46. #define QSLT_CMD 0x13
  47. #define PHY_RSSI_SLID_WIN_MAX 100
  48. #define PHY_LINKQUALITY_SLID_WIN_MAX 20
  49. #define PHY_BEACON_RSSI_SLID_WIN_MAX 10
  50. /* Tx Desc */
  51. #define TX_DESC_SIZE_RTL8192S (16 * 4)
  52. #define TX_CMDDESC_SIZE_RTL8192S (16 * 4)
  53. /* Define a macro that takes a le32 word, converts it to host ordering,
  54. * right shifts by a specified count, creates a mask of the specified
  55. * bit count, and extracts that number of bits.
  56. */
  57. #define SHIFT_AND_MASK_LE(__pdesc, __shift, __mask) \
  58. ((le32_to_cpu(*(((__le32 *)(__pdesc)))) >> (__shift)) & \
  59. BIT_LEN_MASK_32(__mask))
  60. /* Define a macro that clears a bit field in an le32 word and
  61. * sets the specified value into that bit field. The resulting
  62. * value remains in le32 ordering; however, it is properly converted
  63. * to host ordering for the clear and set operations before conversion
  64. * back to le32.
  65. */
  66. #define SET_BITS_OFFSET_LE(__pdesc, __shift, __len, __val) \
  67. (*(__le32 *)(__pdesc) = \
  68. (cpu_to_le32((le32_to_cpu(*((__le32 *)(__pdesc))) & \
  69. (~(BIT_OFFSET_LEN_MASK_32((__shift), __len)))) | \
  70. (((u32)(__val) & BIT_LEN_MASK_32(__len)) << (__shift)))));
  71. /* macros to read/write various fields in RX or TX descriptors */
  72. /* Dword 0 */
  73. #define SET_TX_DESC_PKT_SIZE(__pdesc, __val) \
  74. SET_BITS_OFFSET_LE(__pdesc, 0, 16, __val)
  75. #define SET_TX_DESC_OFFSET(__pdesc, __val) \
  76. SET_BITS_OFFSET_LE(__pdesc, 16, 8, __val)
  77. #define SET_TX_DESC_TYPE(__pdesc, __val) \
  78. SET_BITS_OFFSET_LE(__pdesc, 24, 2, __val)
  79. #define SET_TX_DESC_LAST_SEG(__pdesc, __val) \
  80. SET_BITS_OFFSET_LE(__pdesc, 26, 1, __val)
  81. #define SET_TX_DESC_FIRST_SEG(__pdesc, __val) \
  82. SET_BITS_OFFSET_LE(__pdesc, 27, 1, __val)
  83. #define SET_TX_DESC_LINIP(__pdesc, __val) \
  84. SET_BITS_OFFSET_LE(__pdesc, 28, 1, __val)
  85. #define SET_TX_DESC_AMSDU(__pdesc, __val) \
  86. SET_BITS_OFFSET_LE(__pdesc, 29, 1, __val)
  87. #define SET_TX_DESC_GREEN_FIELD(__pdesc, __val) \
  88. SET_BITS_OFFSET_LE(__pdesc, 30, 1, __val)
  89. #define SET_TX_DESC_OWN(__pdesc, __val) \
  90. SET_BITS_OFFSET_LE(__pdesc, 31, 1, __val)
  91. #define GET_TX_DESC_OWN(__pdesc) \
  92. SHIFT_AND_MASK_LE(__pdesc, 31, 1)
  93. /* Dword 1 */
  94. #define SET_TX_DESC_MACID(__pdesc, __val) \
  95. SET_BITS_OFFSET_LE(__pdesc + 4, 0, 5, __val)
  96. #define SET_TX_DESC_MORE_DATA(__pdesc, __val) \
  97. SET_BITS_OFFSET_LE(__pdesc + 4, 5, 1, __val)
  98. #define SET_TX_DESC_MORE_FRAG(__pdesc, __val) \
  99. SET_BITS_OFFSET_LE(__pdesc + 4, 6, 1, __val)
  100. #define SET_TX_DESC_PIFS(__pdesc, __val) \
  101. SET_BITS_OFFSET_LE(__pdesc + 4, 7, 1, __val)
  102. #define SET_TX_DESC_QUEUE_SEL(__pdesc, __val) \
  103. SET_BITS_OFFSET_LE(__pdesc + 4, 8, 5, __val)
  104. #define SET_TX_DESC_ACK_POLICY(__pdesc, __val) \
  105. SET_BITS_OFFSET_LE(__pdesc + 4, 13, 2, __val)
  106. #define SET_TX_DESC_NO_ACM(__pdesc, __val) \
  107. SET_BITS_OFFSET_LE(__pdesc + 4, 15, 1, __val)
  108. #define SET_TX_DESC_NON_QOS(__pdesc, __val) \
  109. SET_BITS_OFFSET_LE(__pdesc + 4, 16, 1, __val)
  110. #define SET_TX_DESC_KEY_ID(__pdesc, __val) \
  111. SET_BITS_OFFSET_LE(__pdesc + 4, 17, 2, __val)
  112. #define SET_TX_DESC_OUI(__pdesc, __val) \
  113. SET_BITS_OFFSET_LE(__pdesc + 4, 19, 1, __val)
  114. #define SET_TX_DESC_PKT_TYPE(__pdesc, __val) \
  115. SET_BITS_OFFSET_LE(__pdesc + 4, 20, 1, __val)
  116. #define SET_TX_DESC_EN_DESC_ID(__pdesc, __val) \
  117. SET_BITS_OFFSET_LE(__pdesc + 4, 21, 1, __val)
  118. #define SET_TX_DESC_SEC_TYPE(__pdesc, __val) \
  119. SET_BITS_OFFSET_LE(__pdesc + 4, 22, 2, __val)
  120. #define SET_TX_DESC_WDS(__pdesc, __val) \
  121. SET_BITS_OFFSET_LE(__pdesc + 4, 24, 1, __val)
  122. #define SET_TX_DESC_HTC(__pdesc, __val) \
  123. SET_BITS_OFFSET_LE(__pdesc + 4, 25, 1, __val)
  124. #define SET_TX_DESC_PKT_OFFSET(__pdesc, __val) \
  125. SET_BITS_OFFSET_LE(__pdesc + 4, 26, 5, __val)
  126. #define SET_TX_DESC_HWPC(__pdesc, __val) \
  127. SET_BITS_OFFSET_LE(__pdesc + 4, 27, 1, __val)
  128. /* Dword 2 */
  129. #define SET_TX_DESC_DATA_RETRY_LIMIT(__pdesc, __val) \
  130. SET_BITS_OFFSET_LE(__pdesc + 8, 0, 6, __val)
  131. #define SET_TX_DESC_RETRY_LIMIT_ENABLE(__pdesc, __val) \
  132. SET_BITS_OFFSET_LE(__pdesc + 8, 6, 1, __val)
  133. #define SET_TX_DESC_TSFL(__pdesc, __val) \
  134. SET_BITS_OFFSET_LE(__pdesc + 8, 7, 5, __val)
  135. #define SET_TX_DESC_RTS_RETRY_COUNT(__pdesc, __val) \
  136. SET_BITS_OFFSET_LE(__pdesc + 8, 12, 6, __val)
  137. #define SET_TX_DESC_DATA_RETRY_COUNT(__pdesc, __val) \
  138. SET_BITS_OFFSET_LE(__pdesc + 8, 18, 6, __val)
  139. #define SET_TX_DESC_RSVD_MACID(__pdesc, __val) \
  140. SET_BITS_OFFSET_LE(((__pdesc) + 8), 24, 5, __val)
  141. #define SET_TX_DESC_AGG_ENABLE(__pdesc, __val) \
  142. SET_BITS_OFFSET_LE(__pdesc + 8, 29, 1, __val)
  143. #define SET_TX_DESC_AGG_BREAK(__pdesc, __val) \
  144. SET_BITS_OFFSET_LE(__pdesc + 8, 30, 1, __val)
  145. #define SET_TX_DESC_OWN_MAC(__pdesc, __val) \
  146. SET_BITS_OFFSET_LE(__pdesc + 8, 31, 1, __val)
  147. /* Dword 3 */
  148. #define SET_TX_DESC_NEXT_HEAP_PAGE(__pdesc, __val) \
  149. SET_BITS_OFFSET_LE(__pdesc + 12, 0, 8, __val)
  150. #define SET_TX_DESC_TAIL_PAGE(__pdesc, __val) \
  151. SET_BITS_OFFSET_LE(__pdesc + 12, 8, 8, __val)
  152. #define SET_TX_DESC_SEQ(__pdesc, __val) \
  153. SET_BITS_OFFSET_LE(__pdesc + 12, 16, 12, __val)
  154. #define SET_TX_DESC_FRAG(__pdesc, __val) \
  155. SET_BITS_OFFSET_LE(__pdesc + 12, 28, 4, __val)
  156. /* Dword 4 */
  157. #define SET_TX_DESC_RTS_RATE(__pdesc, __val) \
  158. SET_BITS_OFFSET_LE(__pdesc + 16, 0, 6, __val)
  159. #define SET_TX_DESC_DISABLE_RTS_FB(__pdesc, __val) \
  160. SET_BITS_OFFSET_LE(__pdesc + 16, 6, 1, __val)
  161. #define SET_TX_DESC_RTS_RATE_FB_LIMIT(__pdesc, __val) \
  162. SET_BITS_OFFSET_LE(__pdesc + 16, 7, 4, __val)
  163. #define SET_TX_DESC_CTS_ENABLE(__pdesc, __val) \
  164. SET_BITS_OFFSET_LE(__pdesc + 16, 11, 1, __val)
  165. #define SET_TX_DESC_RTS_ENABLE(__pdesc, __val) \
  166. SET_BITS_OFFSET_LE(__pdesc + 16, 12, 1, __val)
  167. #define SET_TX_DESC_RA_BRSR_ID(__pdesc, __val) \
  168. SET_BITS_OFFSET_LE(__pdesc + 16, 13, 3, __val)
  169. #define SET_TX_DESC_TXHT(__pdesc, __val) \
  170. SET_BITS_OFFSET_LE(__pdesc + 16, 16, 1, __val)
  171. #define SET_TX_DESC_TX_SHORT(__pdesc, __val) \
  172. SET_BITS_OFFSET_LE(__pdesc + 16, 17, 1, __val)
  173. #define SET_TX_DESC_TX_BANDWIDTH(__pdesc, __val) \
  174. SET_BITS_OFFSET_LE(__pdesc + 16, 18, 1, __val)
  175. #define SET_TX_DESC_TX_SUB_CARRIER(__pdesc, __val) \
  176. SET_BITS_OFFSET_LE(__pdesc + 16, 19, 2, __val)
  177. #define SET_TX_DESC_TX_STBC(__pdesc, __val) \
  178. SET_BITS_OFFSET_LE(__pdesc + 16, 21, 2, __val)
  179. #define SET_TX_DESC_TX_REVERSE_DIRECTION(__pdesc, __val) \
  180. SET_BITS_OFFSET_LE(__pdesc + 16, 23, 1, __val)
  181. #define SET_TX_DESC_RTS_HT(__pdesc, __val) \
  182. SET_BITS_OFFSET_LE(__pdesc + 16, 24, 1, __val)
  183. #define SET_TX_DESC_RTS_SHORT(__pdesc, __val) \
  184. SET_BITS_OFFSET_LE(__pdesc + 16, 25, 1, __val)
  185. #define SET_TX_DESC_RTS_BANDWIDTH(__pdesc, __val) \
  186. SET_BITS_OFFSET_LE(__pdesc + 16, 26, 1, __val)
  187. #define SET_TX_DESC_RTS_SUB_CARRIER(__pdesc, __val) \
  188. SET_BITS_OFFSET_LE(__pdesc + 16, 27, 2, __val)
  189. #define SET_TX_DESC_RTS_STBC(__pdesc, __val) \
  190. SET_BITS_OFFSET_LE(__pdesc + 16, 29, 2, __val)
  191. #define SET_TX_DESC_USER_RATE(__pdesc, __val) \
  192. SET_BITS_OFFSET_LE(__pdesc + 16, 31, 1, __val)
  193. /* Dword 5 */
  194. #define SET_TX_DESC_PACKET_ID(__pdesc, __val) \
  195. SET_BITS_OFFSET_LE(__pdesc + 20, 0, 9, __val)
  196. #define SET_TX_DESC_TX_RATE(__pdesc, __val) \
  197. SET_BITS_OFFSET_LE(__pdesc + 20, 9, 6, __val)
  198. #define SET_TX_DESC_DISABLE_FB(__pdesc, __val) \
  199. SET_BITS_OFFSET_LE(__pdesc + 20, 15, 1, __val)
  200. #define SET_TX_DESC_DATA_RATE_FB_LIMIT(__pdesc, __val) \
  201. SET_BITS_OFFSET_LE(__pdesc + 20, 16, 5, __val)
  202. #define SET_TX_DESC_TX_AGC(__pdesc, __val) \
  203. SET_BITS_OFFSET_LE(__pdesc + 20, 21, 11, __val)
  204. /* Dword 6 */
  205. #define SET_TX_DESC_IP_CHECK_SUM(__pdesc, __val) \
  206. SET_BITS_OFFSET_LE(__pdesc + 24, 0, 16, __val)
  207. #define SET_TX_DESC_TCP_CHECK_SUM(__pdesc, __val) \
  208. SET_BITS_OFFSET_LE(__pdesc + 24, 16, 16, __val)
  209. /* Dword 7 */
  210. #define SET_TX_DESC_TX_BUFFER_SIZE(__pdesc, __val) \
  211. SET_BITS_OFFSET_LE(__pdesc + 28, 0, 16, __val)
  212. #define SET_TX_DESC_IP_HEADER_OFFSET(__pdesc, __val) \
  213. SET_BITS_OFFSET_LE(__pdesc + 28, 16, 8, __val)
  214. #define SET_TX_DESC_TCP_ENABLE(__pdesc, __val) \
  215. SET_BITS_OFFSET_LE(__pdesc + 28, 31, 1, __val)
  216. /* Dword 8 */
  217. #define SET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc, __val) \
  218. SET_BITS_OFFSET_LE(__pdesc + 32, 0, 32, __val)
  219. #define GET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc) \
  220. SHIFT_AND_MASK_LE(__pdesc + 32, 0, 32)
  221. /* Dword 9 */
  222. #define SET_TX_DESC_NEXT_DESC_ADDRESS(__pdesc, __val) \
  223. SET_BITS_OFFSET_LE(__pdesc + 36, 0, 32, __val)
  224. /* Because the PCI Tx descriptors are chaied at the
  225. * initialization and all the NextDescAddresses in
  226. * these descriptors cannot not be cleared (,or
  227. * driver/HW cannot find the next descriptor), the
  228. * offset 36 (NextDescAddresses) is reserved when
  229. * the desc is cleared. */
  230. #define TX_DESC_NEXT_DESC_OFFSET 36
  231. #define CLEAR_PCI_TX_DESC_CONTENT(__pdesc, _size) \
  232. memset(__pdesc, 0, min_t(size_t, _size, TX_DESC_NEXT_DESC_OFFSET))
  233. /* Rx Desc */
  234. #define RX_STATUS_DESC_SIZE 24
  235. #define RX_DRV_INFO_SIZE_UNIT 8
  236. /* DWORD 0 */
  237. #define SET_RX_STATUS_DESC_PKT_LEN(__pdesc, __val) \
  238. SET_BITS_OFFSET_LE(__pdesc, 0, 14, __val)
  239. #define SET_RX_STATUS_DESC_CRC32(__pdesc, __val) \
  240. SET_BITS_OFFSET_LE(__pdesc, 14, 1, __val)
  241. #define SET_RX_STATUS_DESC_ICV(__pdesc, __val) \
  242. SET_BITS_OFFSET_LE(__pdesc, 15, 1, __val)
  243. #define SET_RX_STATUS_DESC_DRVINFO_SIZE(__pdesc, __val) \
  244. SET_BITS_OFFSET_LE(__pdesc, 16, 4, __val)
  245. #define SET_RX_STATUS_DESC_SECURITY(__pdesc, __val) \
  246. SET_BITS_OFFSET_LE(__pdesc, 20, 3, __val)
  247. #define SET_RX_STATUS_DESC_QOS(__pdesc, __val) \
  248. SET_BITS_OFFSET_LE(__pdesc, 23, 1, __val)
  249. #define SET_RX_STATUS_DESC_SHIFT(__pdesc, __val) \
  250. SET_BITS_OFFSET_LE(__pdesc, 24, 2, __val)
  251. #define SET_RX_STATUS_DESC_PHY_STATUS(__pdesc, __val) \
  252. SET_BITS_OFFSET_LE(__pdesc, 26, 1, __val)
  253. #define SET_RX_STATUS_DESC_SWDEC(__pdesc, __val) \
  254. SET_BITS_OFFSET_LE(__pdesc, 27, 1, __val)
  255. #define SET_RX_STATUS_DESC_LAST_SEG(__pdesc, __val) \
  256. SET_BITS_OFFSET_LE(__pdesc, 28, 1, __val)
  257. #define SET_RX_STATUS_DESC_FIRST_SEG(__pdesc, __val) \
  258. SET_BITS_OFFSET_LE(__pdesc, 29, 1, __val)
  259. #define SET_RX_STATUS_DESC_EOR(__pdesc, __val) \
  260. SET_BITS_OFFSET_LE(__pdesc, 30, 1, __val)
  261. #define SET_RX_STATUS_DESC_OWN(__pdesc, __val) \
  262. SET_BITS_OFFSET_LE(__pdesc, 31, 1, __val)
  263. #define GET_RX_STATUS_DESC_PKT_LEN(__pdesc) \
  264. SHIFT_AND_MASK_LE(__pdesc, 0, 14)
  265. #define GET_RX_STATUS_DESC_CRC32(__pdesc) \
  266. SHIFT_AND_MASK_LE(__pdesc, 14, 1)
  267. #define GET_RX_STATUS_DESC_ICV(__pdesc) \
  268. SHIFT_AND_MASK_LE(__pdesc, 15, 1)
  269. #define GET_RX_STATUS_DESC_DRVINFO_SIZE(__pdesc) \
  270. SHIFT_AND_MASK_LE(__pdesc, 16, 4)
  271. #define GET_RX_STATUS_DESC_SECURITY(__pdesc) \
  272. SHIFT_AND_MASK_LE(__pdesc, 20, 3)
  273. #define GET_RX_STATUS_DESC_QOS(__pdesc) \
  274. SHIFT_AND_MASK_LE(__pdesc, 23, 1)
  275. #define GET_RX_STATUS_DESC_SHIFT(__pdesc) \
  276. SHIFT_AND_MASK_LE(__pdesc, 24, 2)
  277. #define GET_RX_STATUS_DESC_PHY_STATUS(__pdesc) \
  278. SHIFT_AND_MASK_LE(__pdesc, 26, 1)
  279. #define GET_RX_STATUS_DESC_SWDEC(__pdesc) \
  280. SHIFT_AND_MASK_LE(__pdesc, 27, 1)
  281. #define GET_RX_STATUS_DESC_LAST_SEG(__pdesc) \
  282. SHIFT_AND_MASK_LE(__pdesc, 28, 1)
  283. #define GET_RX_STATUS_DESC_FIRST_SEG(__pdesc) \
  284. SHIFT_AND_MASK_LE(__pdesc, 29, 1)
  285. #define GET_RX_STATUS_DESC_EOR(__pdesc) \
  286. SHIFT_AND_MASK_LE(__pdesc, 30, 1)
  287. #define GET_RX_STATUS_DESC_OWN(__pdesc) \
  288. SHIFT_AND_MASK_LE(__pdesc, 31, 1)
  289. /* DWORD 1 */
  290. #define SET_RX_STATUS_DESC_MACID(__pdesc, __val) \
  291. SET_BITS_OFFSET_LE(__pdesc + 4, 0, 5, __val)
  292. #define SET_RX_STATUS_DESC_TID(__pdesc, __val) \
  293. SET_BITS_OFFSET_LE(__pdesc + 4, 5, 4, __val)
  294. #define SET_RX_STATUS_DESC_PAGGR(__pdesc, __val) \
  295. SET_BITS_OFFSET_LE(__pdesc + 4, 14, 1, __val)
  296. #define SET_RX_STATUS_DESC_FAGGR(__pdesc, __val) \
  297. SET_BITS_OFFSET_LE(__pdesc + 4, 15, 1, __val)
  298. #define SET_RX_STATUS_DESC_A1_FIT(__pdesc, __val) \
  299. SET_BITS_OFFSET_LE(__pdesc + 4, 16, 4, __val)
  300. #define SET_RX_STATUS_DESC_A2_FIT(__pdesc, __val) \
  301. SET_BITS_OFFSET_LE(__pdesc + 4, 20, 4, __val)
  302. #define SET_RX_STATUS_DESC_PAM(__pdesc, __val) \
  303. SET_BITS_OFFSET_LE(__pdesc + 4, 24, 1, __val)
  304. #define SET_RX_STATUS_DESC_PWR(__pdesc, __val) \
  305. SET_BITS_OFFSET_LE(__pdesc + 4, 25, 1, __val)
  306. #define SET_RX_STATUS_DESC_MOREDATA(__pdesc, __val) \
  307. SET_BITS_OFFSET_LE(__pdesc + 4, 26, 1, __val)
  308. #define SET_RX_STATUS_DESC_MOREFRAG(__pdesc, __val) \
  309. SET_BITS_OFFSET_LE(__pdesc + 4, 27, 1, __val)
  310. #define SET_RX_STATUS_DESC_TYPE(__pdesc, __val) \
  311. SET_BITS_OFFSET_LE(__pdesc + 4, 28, 2, __val)
  312. #define SET_RX_STATUS_DESC_MC(__pdesc, __val) \
  313. SET_BITS_OFFSET_LE(__pdesc + 4, 30, 1, __val)
  314. #define SET_RX_STATUS_DESC_BC(__pdesc, __val) \
  315. SET_BITS_OFFSET_LE(__pdesc + 4, 31, 1, __val)
  316. #define GET_RX_STATUS_DEC_MACID(__pdesc) \
  317. SHIFT_AND_MASK_LE(__pdesc + 4, 0, 5)
  318. #define GET_RX_STATUS_DESC_TID(__pdesc) \
  319. SHIFT_AND_MASK_LE(__pdesc + 4, 5, 4)
  320. #define GET_RX_STATUS_DESC_PAGGR(__pdesc) \
  321. SHIFT_AND_MASK_LE(__pdesc + 4, 14, 1)
  322. #define GET_RX_STATUS_DESC_FAGGR(__pdesc) \
  323. SHIFT_AND_MASK_LE(__pdesc + 4, 15, 1)
  324. #define GET_RX_STATUS_DESC_A1_FIT(__pdesc) \
  325. SHIFT_AND_MASK_LE(__pdesc + 4, 16, 4)
  326. #define GET_RX_STATUS_DESC_A2_FIT(__pdesc) \
  327. SHIFT_AND_MASK_LE(__pdesc + 4, 20, 4)
  328. #define GET_RX_STATUS_DESC_PAM(__pdesc) \
  329. SHIFT_AND_MASK_LE(__pdesc + 4, 24, 1)
  330. #define GET_RX_STATUS_DESC_PWR(__pdesc) \
  331. SHIFT_AND_MASK_LE(__pdesc + 4, 25, 1)
  332. #define GET_RX_STATUS_DESC_MORE_DATA(__pdesc) \
  333. SHIFT_AND_MASK_LE(__pdesc + 4, 26, 1)
  334. #define GET_RX_STATUS_DESC_MORE_FRAG(__pdesc) \
  335. SHIFT_AND_MASK_LE(__pdesc + 4, 27, 1)
  336. #define GET_RX_STATUS_DESC_TYPE(__pdesc) \
  337. SHIFT_AND_MASK_LE(__pdesc + 4, 28, 2)
  338. #define GET_RX_STATUS_DESC_MC(__pdesc) \
  339. SHIFT_AND_MASK_LE(__pdesc + 4, 30, 1)
  340. #define GET_RX_STATUS_DESC_BC(__pdesc) \
  341. SHIFT_AND_MASK_LE(__pdesc + 4, 31, 1)
  342. /* DWORD 2 */
  343. #define SET_RX_STATUS_DESC_SEQ(__pdesc, __val) \
  344. SET_BITS_OFFSET_LE(__pdesc + 8, 0, 12, __val)
  345. #define SET_RX_STATUS_DESC_FRAG(__pdesc, __val) \
  346. SET_BITS_OFFSET_LE(__pdesc + 8, 12, 4, __val)
  347. #define SET_RX_STATUS_DESC_NEXT_PKTLEN(__pdesc, __val) \
  348. SET_BITS_OFFSET_LE(__pdesc + 8, 16, 8, __val)
  349. #define SET_RX_STATUS_DESC_NEXT_IND(__pdesc, __val) \
  350. SET_BITS_OFFSET_LE(__pdesc + 8, 30, 1, __val)
  351. #define GET_RX_STATUS_DESC_SEQ(__pdesc) \
  352. SHIFT_AND_MASK_LE(__pdesc + 8, 0, 12)
  353. #define GET_RX_STATUS_DESC_FRAG(__pdesc) \
  354. SHIFT_AND_MASK_LE(__pdesc + 8, 12, 4)
  355. #define GET_RX_STATUS_DESC_NEXT_PKTLEN(__pdesc) \
  356. SHIFT_AND_MASK_LE(__pdesc + 8, 16, 8)
  357. #define GET_RX_STATUS_DESC_NEXT_IND(__pdesc) \
  358. SHIFT_AND_MASK_LE(__pdesc + 8, 30, 1)
  359. /* DWORD 3 */
  360. #define SET_RX_STATUS_DESC_RX_MCS(__pdesc, __val) \
  361. SET_BITS_OFFSET_LE(__pdesc + 12, 0, 6, __val)
  362. #define SET_RX_STATUS_DESC_RX_HT(__pdesc, __val) \
  363. SET_BITS_OFFSET_LE(__pdesc + 12, 6, 1, __val)
  364. #define SET_RX_STATUS_DESC_AMSDU(__pdesc, __val) \
  365. SET_BITS_OFFSET_LE(__pdesc + 12, 7, 1, __val)
  366. #define SET_RX_STATUS_DESC_SPLCP(__pdesc, __val) \
  367. SET_BITS_OFFSET_LE(__pdesc + 12, 8, 1, __val)
  368. #define SET_RX_STATUS_DESC_BW(__pdesc, __val) \
  369. SET_BITS_OFFSET_LE(__pdesc + 12, 9, 1, __val)
  370. #define SET_RX_STATUS_DESC_HTC(__pdesc, __val) \
  371. SET_BITS_OFFSET_LE(__pdesc + 12, 10, 1, __val)
  372. #define SET_RX_STATUS_DESC_TCP_CHK_RPT(__pdesc, __val) \
  373. SET_BITS_OFFSET_LE(__pdesc + 12, 11, 1, __val)
  374. #define SET_RX_STATUS_DESC_IP_CHK_RPT(__pdesc, __val) \
  375. SET_BITS_OFFSET_LE(__pdesc + 12, 12, 1, __val)
  376. #define SET_RX_STATUS_DESC_TCP_CHK_VALID(__pdesc, __val) \
  377. SET_BITS_OFFSET_LE(__pdesc + 12, 13, 1, __val)
  378. #define SET_RX_STATUS_DESC_HWPC_ERR(__pdesc, __val) \
  379. SET_BITS_OFFSET_LE(__pdesc + 12, 14, 1, __val)
  380. #define SET_RX_STATUS_DESC_HWPC_IND(__pdesc, __val) \
  381. SET_BITS_OFFSET_LE(__pdesc + 12, 15, 1, __val)
  382. #define SET_RX_STATUS_DESC_IV0(__pdesc, __val) \
  383. SET_BITS_OFFSET_LE(__pdesc + 12, 16, 16, __val)
  384. #define GET_RX_STATUS_DESC_RX_MCS(__pdesc) \
  385. SHIFT_AND_MASK_LE(__pdesc + 12, 0, 6)
  386. #define GET_RX_STATUS_DESC_RX_HT(__pdesc) \
  387. SHIFT_AND_MASK_LE(__pdesc + 12, 6, 1)
  388. #define GET_RX_STATUS_DESC_AMSDU(__pdesc) \
  389. SHIFT_AND_MASK_LE(__pdesc + 12, 7, 1)
  390. #define GET_RX_STATUS_DESC_SPLCP(__pdesc) \
  391. SHIFT_AND_MASK_LE(__pdesc + 12, 8, 1)
  392. #define GET_RX_STATUS_DESC_BW(__pdesc) \
  393. SHIFT_AND_MASK_LE(__pdesc + 12, 9, 1)
  394. #define GET_RX_STATUS_DESC_HTC(__pdesc) \
  395. SHIFT_AND_MASK_LE(__pdesc + 12, 10, 1)
  396. #define GET_RX_STATUS_DESC_TCP_CHK_RPT(__pdesc) \
  397. SHIFT_AND_MASK_LE(__pdesc + 12, 11, 1)
  398. #define GET_RX_STATUS_DESC_IP_CHK_RPT(__pdesc) \
  399. SHIFT_AND_MASK_LE(__pdesc + 12, 12, 1)
  400. #define GET_RX_STATUS_DESC_TCP_CHK_VALID(__pdesc) \
  401. SHIFT_AND_MASK_LE(__pdesc + 12, 13, 1)
  402. #define GET_RX_STATUS_DESC_HWPC_ERR(__pdesc) \
  403. SHIFT_AND_MASK_LE(__pdesc + 12, 14, 1)
  404. #define GET_RX_STATUS_DESC_HWPC_IND(__pdesc) \
  405. SHIFT_AND_MASK_LE(__pdesc + 12, 15, 1)
  406. #define GET_RX_STATUS_DESC_IV0(__pdesc) \
  407. SHIFT_AND_MASK_LE(__pdesc + 12, 16, 16)
  408. /* DWORD 4 */
  409. #define SET_RX_STATUS_DESC_IV1(__pdesc, __val) \
  410. SET_BITS_OFFSET_LE(__pdesc + 16, 0, 32, __val)
  411. #define GET_RX_STATUS_DESC_IV1(__pdesc) \
  412. SHIFT_AND_MASK_LE(__pdesc + 16, 0, 32)
  413. /* DWORD 5 */
  414. #define SET_RX_STATUS_DESC_TSFL(__pdesc, __val) \
  415. SET_BITS_OFFSET_LE(__pdesc + 20, 0, 32, __val)
  416. #define GET_RX_STATUS_DESC_TSFL(__pdesc) \
  417. SHIFT_AND_MASK_LE(__pdesc + 20, 0, 32)
  418. /* DWORD 6 */
  419. #define SET_RX_STATUS__DESC_BUFF_ADDR(__pdesc, __val) \
  420. SET_BITS_OFFSET_LE(__pdesc + 24, 0, 32, __val)
  421. #define SE_RX_HAL_IS_CCK_RATE(_pdesc)\
  422. (GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92_RATE1M || \
  423. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92_RATE2M || \
  424. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92_RATE5_5M ||\
  425. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92_RATE11M)
  426. enum rf_optype {
  427. RF_OP_BY_SW_3WIRE = 0,
  428. RF_OP_BY_FW,
  429. RF_OP_MAX
  430. };
  431. enum ic_inferiority {
  432. IC_INFERIORITY_A = 0,
  433. IC_INFERIORITY_B = 1,
  434. };
  435. enum fwcmd_iotype {
  436. /* For DIG DM */
  437. FW_CMD_DIG_ENABLE = 0,
  438. FW_CMD_DIG_DISABLE = 1,
  439. FW_CMD_DIG_HALT = 2,
  440. FW_CMD_DIG_RESUME = 3,
  441. /* For High Power DM */
  442. FW_CMD_HIGH_PWR_ENABLE = 4,
  443. FW_CMD_HIGH_PWR_DISABLE = 5,
  444. /* For Rate adaptive DM */
  445. FW_CMD_RA_RESET = 6,
  446. FW_CMD_RA_ACTIVE = 7,
  447. FW_CMD_RA_REFRESH_N = 8,
  448. FW_CMD_RA_REFRESH_BG = 9,
  449. FW_CMD_RA_INIT = 10,
  450. /* For FW supported IQK */
  451. FW_CMD_IQK_INIT = 11,
  452. /* Tx power tracking switch,
  453. * MP driver only */
  454. FW_CMD_TXPWR_TRACK_ENABLE = 12,
  455. /* Tx power tracking switch,
  456. * MP driver only */
  457. FW_CMD_TXPWR_TRACK_DISABLE = 13,
  458. /* Tx power tracking with thermal
  459. * indication, for Normal driver */
  460. FW_CMD_TXPWR_TRACK_THERMAL = 14,
  461. FW_CMD_PAUSE_DM_BY_SCAN = 15,
  462. FW_CMD_RESUME_DM_BY_SCAN = 16,
  463. FW_CMD_RA_REFRESH_N_COMB = 17,
  464. FW_CMD_RA_REFRESH_BG_COMB = 18,
  465. FW_CMD_ANTENNA_SW_ENABLE = 19,
  466. FW_CMD_ANTENNA_SW_DISABLE = 20,
  467. /* Tx Status report for CCX from FW */
  468. FW_CMD_TX_FEEDBACK_CCX_ENABLE = 21,
  469. /* Indifate firmware that driver
  470. * enters LPS, For PS-Poll issue */
  471. FW_CMD_LPS_ENTER = 22,
  472. /* Indicate firmware that driver
  473. * leave LPS*/
  474. FW_CMD_LPS_LEAVE = 23,
  475. /* Set DIG mode to signal strength */
  476. FW_CMD_DIG_MODE_SS = 24,
  477. /* Set DIG mode to false alarm. */
  478. FW_CMD_DIG_MODE_FA = 25,
  479. FW_CMD_ADD_A2_ENTRY = 26,
  480. FW_CMD_CTRL_DM_BY_DRIVER = 27,
  481. FW_CMD_CTRL_DM_BY_DRIVER_NEW = 28,
  482. FW_CMD_PAPE_CONTROL = 29,
  483. FW_CMD_IQK_ENABLE = 30,
  484. };
  485. /* Driver info contain PHY status
  486. * and other variabel size info
  487. * PHY Status content as below
  488. */
  489. struct rx_fwinfo {
  490. /* DWORD 0 */
  491. u8 gain_trsw[4];
  492. /* DWORD 1 */
  493. u8 pwdb_all;
  494. u8 cfosho[4];
  495. /* DWORD 2 */
  496. u8 cfotail[4];
  497. /* DWORD 3 */
  498. s8 rxevm[2];
  499. s8 rxsnr[4];
  500. /* DWORD 4 */
  501. u8 pdsnr[2];
  502. /* DWORD 5 */
  503. u8 csi_current[2];
  504. u8 csi_target[2];
  505. /* DWORD 6 */
  506. u8 sigevm;
  507. u8 max_ex_pwr;
  508. u8 ex_intf_flag:1;
  509. u8 sgi_en:1;
  510. u8 rxsc:2;
  511. u8 reserve:4;
  512. };
  513. struct phy_sts_cck_8192s_t {
  514. u8 adc_pwdb_x[4];
  515. u8 sq_rpt;
  516. u8 cck_agc_rpt;
  517. };
  518. #endif