hw.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../cam.h"
  33. #include "../ps.h"
  34. #include "../usb.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "mac.h"
  39. #include "dm.h"
  40. #include "hw.h"
  41. #include "../rtl8192ce/hw.h"
  42. #include "trx.h"
  43. #include "led.h"
  44. #include "table.h"
  45. static void _rtl92cu_phy_param_tab_init(struct ieee80211_hw *hw)
  46. {
  47. struct rtl_priv *rtlpriv = rtl_priv(hw);
  48. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  49. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  50. rtlphy->hwparam_tables[MAC_REG].length = RTL8192CUMAC_2T_ARRAYLENGTH;
  51. rtlphy->hwparam_tables[MAC_REG].pdata = RTL8192CUMAC_2T_ARRAY;
  52. if (IS_HIGHT_PA(rtlefuse->board_type)) {
  53. rtlphy->hwparam_tables[PHY_REG_PG].length =
  54. RTL8192CUPHY_REG_Array_PG_HPLength;
  55. rtlphy->hwparam_tables[PHY_REG_PG].pdata =
  56. RTL8192CUPHY_REG_Array_PG_HP;
  57. } else {
  58. rtlphy->hwparam_tables[PHY_REG_PG].length =
  59. RTL8192CUPHY_REG_ARRAY_PGLENGTH;
  60. rtlphy->hwparam_tables[PHY_REG_PG].pdata =
  61. RTL8192CUPHY_REG_ARRAY_PG;
  62. }
  63. /* 2T */
  64. rtlphy->hwparam_tables[PHY_REG_2T].length =
  65. RTL8192CUPHY_REG_2TARRAY_LENGTH;
  66. rtlphy->hwparam_tables[PHY_REG_2T].pdata =
  67. RTL8192CUPHY_REG_2TARRAY;
  68. rtlphy->hwparam_tables[RADIOA_2T].length =
  69. RTL8192CURADIOA_2TARRAYLENGTH;
  70. rtlphy->hwparam_tables[RADIOA_2T].pdata =
  71. RTL8192CURADIOA_2TARRAY;
  72. rtlphy->hwparam_tables[RADIOB_2T].length =
  73. RTL8192CURADIOB_2TARRAYLENGTH;
  74. rtlphy->hwparam_tables[RADIOB_2T].pdata =
  75. RTL8192CU_RADIOB_2TARRAY;
  76. rtlphy->hwparam_tables[AGCTAB_2T].length =
  77. RTL8192CUAGCTAB_2TARRAYLENGTH;
  78. rtlphy->hwparam_tables[AGCTAB_2T].pdata =
  79. RTL8192CUAGCTAB_2TARRAY;
  80. /* 1T */
  81. if (IS_HIGHT_PA(rtlefuse->board_type)) {
  82. rtlphy->hwparam_tables[PHY_REG_1T].length =
  83. RTL8192CUPHY_REG_1T_HPArrayLength;
  84. rtlphy->hwparam_tables[PHY_REG_1T].pdata =
  85. RTL8192CUPHY_REG_1T_HPArray;
  86. rtlphy->hwparam_tables[RADIOA_1T].length =
  87. RTL8192CURadioA_1T_HPArrayLength;
  88. rtlphy->hwparam_tables[RADIOA_1T].pdata =
  89. RTL8192CURadioA_1T_HPArray;
  90. rtlphy->hwparam_tables[RADIOB_1T].length =
  91. RTL8192CURADIOB_1TARRAYLENGTH;
  92. rtlphy->hwparam_tables[RADIOB_1T].pdata =
  93. RTL8192CU_RADIOB_1TARRAY;
  94. rtlphy->hwparam_tables[AGCTAB_1T].length =
  95. RTL8192CUAGCTAB_1T_HPArrayLength;
  96. rtlphy->hwparam_tables[AGCTAB_1T].pdata =
  97. Rtl8192CUAGCTAB_1T_HPArray;
  98. } else {
  99. rtlphy->hwparam_tables[PHY_REG_1T].length =
  100. RTL8192CUPHY_REG_1TARRAY_LENGTH;
  101. rtlphy->hwparam_tables[PHY_REG_1T].pdata =
  102. RTL8192CUPHY_REG_1TARRAY;
  103. rtlphy->hwparam_tables[RADIOA_1T].length =
  104. RTL8192CURADIOA_1TARRAYLENGTH;
  105. rtlphy->hwparam_tables[RADIOA_1T].pdata =
  106. RTL8192CU_RADIOA_1TARRAY;
  107. rtlphy->hwparam_tables[RADIOB_1T].length =
  108. RTL8192CURADIOB_1TARRAYLENGTH;
  109. rtlphy->hwparam_tables[RADIOB_1T].pdata =
  110. RTL8192CU_RADIOB_1TARRAY;
  111. rtlphy->hwparam_tables[AGCTAB_1T].length =
  112. RTL8192CUAGCTAB_1TARRAYLENGTH;
  113. rtlphy->hwparam_tables[AGCTAB_1T].pdata =
  114. RTL8192CUAGCTAB_1TARRAY;
  115. }
  116. }
  117. static void _rtl92cu_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  118. bool autoload_fail,
  119. u8 *hwinfo)
  120. {
  121. struct rtl_priv *rtlpriv = rtl_priv(hw);
  122. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  123. u8 rf_path, index, tempval;
  124. u16 i;
  125. for (rf_path = 0; rf_path < 2; rf_path++) {
  126. for (i = 0; i < 3; i++) {
  127. if (!autoload_fail) {
  128. rtlefuse->
  129. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  130. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  131. rtlefuse->
  132. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  133. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  134. i];
  135. } else {
  136. rtlefuse->
  137. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  138. EEPROM_DEFAULT_TXPOWERLEVEL;
  139. rtlefuse->
  140. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  141. EEPROM_DEFAULT_TXPOWERLEVEL;
  142. }
  143. }
  144. }
  145. for (i = 0; i < 3; i++) {
  146. if (!autoload_fail)
  147. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  148. else
  149. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  150. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  151. (tempval & 0xf);
  152. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  153. ((tempval & 0xf0) >> 4);
  154. }
  155. for (rf_path = 0; rf_path < 2; rf_path++)
  156. for (i = 0; i < 3; i++)
  157. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  158. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
  159. rf_path, i,
  160. rtlefuse->
  161. eeprom_chnlarea_txpwr_cck[rf_path][i]);
  162. for (rf_path = 0; rf_path < 2; rf_path++)
  163. for (i = 0; i < 3; i++)
  164. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  165. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  166. rf_path, i,
  167. rtlefuse->
  168. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
  169. for (rf_path = 0; rf_path < 2; rf_path++)
  170. for (i = 0; i < 3; i++)
  171. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  172. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  173. rf_path, i,
  174. rtlefuse->
  175. eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
  176. for (rf_path = 0; rf_path < 2; rf_path++) {
  177. for (i = 0; i < 14; i++) {
  178. index = _rtl92c_get_chnl_group((u8) i);
  179. rtlefuse->txpwrlevel_cck[rf_path][i] =
  180. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  181. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  182. rtlefuse->
  183. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  184. if ((rtlefuse->
  185. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  186. rtlefuse->
  187. eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
  188. > 0) {
  189. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  190. rtlefuse->
  191. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  192. [index] - rtlefuse->
  193. eprom_chnl_txpwr_ht40_2sdf[rf_path]
  194. [index];
  195. } else {
  196. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  197. }
  198. }
  199. for (i = 0; i < 14; i++) {
  200. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  201. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n", rf_path, i,
  202. rtlefuse->txpwrlevel_cck[rf_path][i],
  203. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  204. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  205. }
  206. }
  207. for (i = 0; i < 3; i++) {
  208. if (!autoload_fail) {
  209. rtlefuse->eeprom_pwrlimit_ht40[i] =
  210. hwinfo[EEPROM_TXPWR_GROUP + i];
  211. rtlefuse->eeprom_pwrlimit_ht20[i] =
  212. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  213. } else {
  214. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  215. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  216. }
  217. }
  218. for (rf_path = 0; rf_path < 2; rf_path++) {
  219. for (i = 0; i < 14; i++) {
  220. index = _rtl92c_get_chnl_group((u8) i);
  221. if (rf_path == RF90_PATH_A) {
  222. rtlefuse->pwrgroup_ht20[rf_path][i] =
  223. (rtlefuse->eeprom_pwrlimit_ht20[index]
  224. & 0xf);
  225. rtlefuse->pwrgroup_ht40[rf_path][i] =
  226. (rtlefuse->eeprom_pwrlimit_ht40[index]
  227. & 0xf);
  228. } else if (rf_path == RF90_PATH_B) {
  229. rtlefuse->pwrgroup_ht20[rf_path][i] =
  230. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  231. & 0xf0) >> 4);
  232. rtlefuse->pwrgroup_ht40[rf_path][i] =
  233. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  234. & 0xf0) >> 4);
  235. }
  236. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  237. "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  238. rf_path, i,
  239. rtlefuse->pwrgroup_ht20[rf_path][i]);
  240. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  241. "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  242. rf_path, i,
  243. rtlefuse->pwrgroup_ht40[rf_path][i]);
  244. }
  245. }
  246. for (i = 0; i < 14; i++) {
  247. index = _rtl92c_get_chnl_group((u8) i);
  248. if (!autoload_fail)
  249. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  250. else
  251. tempval = EEPROM_DEFAULT_HT20_DIFF;
  252. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  253. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  254. ((tempval >> 4) & 0xF);
  255. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  256. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  257. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  258. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  259. index = _rtl92c_get_chnl_group((u8) i);
  260. if (!autoload_fail)
  261. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  262. else
  263. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  264. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  265. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  266. ((tempval >> 4) & 0xF);
  267. }
  268. rtlefuse->legacy_ht_txpowerdiff =
  269. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  270. for (i = 0; i < 14; i++)
  271. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  272. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
  273. i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  274. for (i = 0; i < 14; i++)
  275. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  276. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
  277. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  278. for (i = 0; i < 14; i++)
  279. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  280. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
  281. i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  282. for (i = 0; i < 14; i++)
  283. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  284. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
  285. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  286. if (!autoload_fail)
  287. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  288. else
  289. rtlefuse->eeprom_regulatory = 0;
  290. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  291. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  292. if (!autoload_fail) {
  293. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  294. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  295. } else {
  296. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  297. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  298. }
  299. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  300. "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  301. rtlefuse->eeprom_tssi[RF90_PATH_A],
  302. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  303. if (!autoload_fail)
  304. tempval = hwinfo[EEPROM_THERMAL_METER];
  305. else
  306. tempval = EEPROM_DEFAULT_THERMALMETER;
  307. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  308. if (rtlefuse->eeprom_thermalmeter < 0x06 ||
  309. rtlefuse->eeprom_thermalmeter > 0x1c)
  310. rtlefuse->eeprom_thermalmeter = 0x12;
  311. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  312. rtlefuse->apk_thermalmeterignore = true;
  313. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  314. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  315. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  316. }
  317. static void _rtl92cu_read_board_type(struct ieee80211_hw *hw, u8 *contents)
  318. {
  319. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  320. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  321. u8 boardType;
  322. if (IS_NORMAL_CHIP(rtlhal->version)) {
  323. boardType = ((contents[EEPROM_RF_OPT1]) &
  324. BOARD_TYPE_NORMAL_MASK) >> 5; /*bit[7:5]*/
  325. } else {
  326. boardType = contents[EEPROM_RF_OPT4];
  327. boardType &= BOARD_TYPE_TEST_MASK;
  328. }
  329. rtlefuse->board_type = boardType;
  330. if (IS_HIGHT_PA(rtlefuse->board_type))
  331. rtlefuse->external_pa = 1;
  332. pr_info("Board Type %x\n", rtlefuse->board_type);
  333. }
  334. static void _rtl92cu_read_adapter_info(struct ieee80211_hw *hw)
  335. {
  336. struct rtl_priv *rtlpriv = rtl_priv(hw);
  337. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  338. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  339. u16 i, usvalue;
  340. u8 hwinfo[HWSET_MAX_SIZE] = {0};
  341. u16 eeprom_id;
  342. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  343. rtl_efuse_shadow_map_update(hw);
  344. memcpy((void *)hwinfo,
  345. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  346. HWSET_MAX_SIZE);
  347. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  348. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  349. "RTL819X Not boot from eeprom, check it !!\n");
  350. }
  351. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, "MAP",
  352. hwinfo, HWSET_MAX_SIZE);
  353. eeprom_id = le16_to_cpu(*((__le16 *)&hwinfo[0]));
  354. if (eeprom_id != RTL8190_EEPROM_ID) {
  355. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  356. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  357. rtlefuse->autoload_failflag = true;
  358. } else {
  359. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  360. rtlefuse->autoload_failflag = false;
  361. }
  362. if (rtlefuse->autoload_failflag)
  363. return;
  364. for (i = 0; i < 6; i += 2) {
  365. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  366. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  367. }
  368. pr_info("MAC address: %pM\n", rtlefuse->dev_addr);
  369. _rtl92cu_read_txpower_info_from_hwpg(hw,
  370. rtlefuse->autoload_failflag, hwinfo);
  371. rtlefuse->eeprom_vid = le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_VID]);
  372. rtlefuse->eeprom_did = le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_DID]);
  373. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, " VID = 0x%02x PID = 0x%02x\n",
  374. rtlefuse->eeprom_vid, rtlefuse->eeprom_did);
  375. rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
  376. rtlefuse->eeprom_version =
  377. le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_VERSION]);
  378. rtlefuse->txpwr_fromeprom = true;
  379. rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
  380. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "EEPROM Customer ID: 0x%2x\n",
  381. rtlefuse->eeprom_oemid);
  382. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  383. switch (rtlefuse->eeprom_oemid) {
  384. case EEPROM_CID_DEFAULT:
  385. if (rtlefuse->eeprom_did == 0x8176) {
  386. if ((rtlefuse->eeprom_svid == 0x103C &&
  387. rtlefuse->eeprom_smid == 0x1629))
  388. rtlhal->oem_id = RT_CID_819x_HP;
  389. else
  390. rtlhal->oem_id = RT_CID_DEFAULT;
  391. } else {
  392. rtlhal->oem_id = RT_CID_DEFAULT;
  393. }
  394. break;
  395. case EEPROM_CID_TOSHIBA:
  396. rtlhal->oem_id = RT_CID_TOSHIBA;
  397. break;
  398. case EEPROM_CID_QMI:
  399. rtlhal->oem_id = RT_CID_819x_QMI;
  400. break;
  401. case EEPROM_CID_WHQL:
  402. default:
  403. rtlhal->oem_id = RT_CID_DEFAULT;
  404. break;
  405. }
  406. }
  407. _rtl92cu_read_board_type(hw, hwinfo);
  408. }
  409. static void _rtl92cu_hal_customized_behavior(struct ieee80211_hw *hw)
  410. {
  411. struct rtl_priv *rtlpriv = rtl_priv(hw);
  412. struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
  413. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  414. switch (rtlhal->oem_id) {
  415. case RT_CID_819x_HP:
  416. usb_priv->ledctl.led_opendrain = true;
  417. break;
  418. case RT_CID_819x_Lenovo:
  419. case RT_CID_DEFAULT:
  420. case RT_CID_TOSHIBA:
  421. case RT_CID_CCX:
  422. case RT_CID_819x_Acer:
  423. case RT_CID_WHQL:
  424. default:
  425. break;
  426. }
  427. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "RT Customized ID: 0x%02X\n",
  428. rtlhal->oem_id);
  429. }
  430. void rtl92cu_read_eeprom_info(struct ieee80211_hw *hw)
  431. {
  432. struct rtl_priv *rtlpriv = rtl_priv(hw);
  433. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  434. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  435. u8 tmp_u1b;
  436. if (!IS_NORMAL_CHIP(rtlhal->version))
  437. return;
  438. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  439. rtlefuse->epromtype = (tmp_u1b & BOOT_FROM_EEPROM) ?
  440. EEPROM_93C46 : EEPROM_BOOT_EFUSE;
  441. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from %s\n",
  442. tmp_u1b & BOOT_FROM_EEPROM ? "EERROM" : "EFUSE");
  443. rtlefuse->autoload_failflag = (tmp_u1b & EEPROM_EN) ? false : true;
  444. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload %s\n",
  445. tmp_u1b & EEPROM_EN ? "OK!!" : "ERR!!");
  446. _rtl92cu_read_adapter_info(hw);
  447. _rtl92cu_hal_customized_behavior(hw);
  448. return;
  449. }
  450. static int _rtl92cu_init_power_on(struct ieee80211_hw *hw)
  451. {
  452. struct rtl_priv *rtlpriv = rtl_priv(hw);
  453. int status = 0;
  454. u16 value16;
  455. u8 value8;
  456. /* polling autoload done. */
  457. u32 pollingCount = 0;
  458. do {
  459. if (rtl_read_byte(rtlpriv, REG_APS_FSMCO) & PFM_ALDN) {
  460. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  461. "Autoload Done!\n");
  462. break;
  463. }
  464. if (pollingCount++ > 100) {
  465. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  466. "Failed to polling REG_APS_FSMCO[PFM_ALDN] done!\n");
  467. return -ENODEV;
  468. }
  469. } while (true);
  470. /* 0. RSV_CTRL 0x1C[7:0] = 0 unlock ISO/CLK/Power control register */
  471. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  472. /* Power on when re-enter from IPS/Radio off/card disable */
  473. /* enable SPS into PWM mode */
  474. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  475. udelay(100);
  476. value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
  477. if (0 == (value8 & LDV12_EN)) {
  478. value8 |= LDV12_EN;
  479. rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
  480. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  481. " power-on :REG_LDOV12D_CTRL Reg0x21:0x%02x\n",
  482. value8);
  483. udelay(100);
  484. value8 = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL);
  485. value8 &= ~ISO_MD2PP;
  486. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, value8);
  487. }
  488. /* auto enable WLAN */
  489. pollingCount = 0;
  490. value16 = rtl_read_word(rtlpriv, REG_APS_FSMCO);
  491. value16 |= APFM_ONMAC;
  492. rtl_write_word(rtlpriv, REG_APS_FSMCO, value16);
  493. do {
  494. if (!(rtl_read_word(rtlpriv, REG_APS_FSMCO) & APFM_ONMAC)) {
  495. pr_info("MAC auto ON okay!\n");
  496. break;
  497. }
  498. if (pollingCount++ > 100) {
  499. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  500. "Failed to polling REG_APS_FSMCO[APFM_ONMAC] done!\n");
  501. return -ENODEV;
  502. }
  503. } while (true);
  504. /* Enable Radio ,GPIO ,and LED function */
  505. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x0812);
  506. /* release RF digital isolation */
  507. value16 = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
  508. value16 &= ~ISO_DIOR;
  509. rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, value16);
  510. /* Reconsider when to do this operation after asking HWSD. */
  511. pollingCount = 0;
  512. rtl_write_byte(rtlpriv, REG_APSD_CTRL, (rtl_read_byte(rtlpriv,
  513. REG_APSD_CTRL) & ~BIT(6)));
  514. do {
  515. pollingCount++;
  516. } while ((pollingCount < 200) &&
  517. (rtl_read_byte(rtlpriv, REG_APSD_CTRL) & BIT(7)));
  518. /* Enable MAC DMA/WMAC/SCHEDULE/SEC block */
  519. value16 = rtl_read_word(rtlpriv, REG_CR);
  520. value16 |= (HCI_TXDMA_EN | HCI_RXDMA_EN | TXDMA_EN | RXDMA_EN |
  521. PROTOCOL_EN | SCHEDULE_EN | MACTXEN | MACRXEN | ENSEC);
  522. rtl_write_word(rtlpriv, REG_CR, value16);
  523. return status;
  524. }
  525. static void _rtl92cu_init_queue_reserved_page(struct ieee80211_hw *hw,
  526. bool wmm_enable,
  527. u8 out_ep_num,
  528. u8 queue_sel)
  529. {
  530. struct rtl_priv *rtlpriv = rtl_priv(hw);
  531. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  532. bool isChipN = IS_NORMAL_CHIP(rtlhal->version);
  533. u32 outEPNum = (u32)out_ep_num;
  534. u32 numHQ = 0;
  535. u32 numLQ = 0;
  536. u32 numNQ = 0;
  537. u32 numPubQ;
  538. u32 value32;
  539. u8 value8;
  540. u32 txQPageNum, txQPageUnit, txQRemainPage;
  541. if (!wmm_enable) {
  542. numPubQ = (isChipN) ? CHIP_B_PAGE_NUM_PUBQ :
  543. CHIP_A_PAGE_NUM_PUBQ;
  544. txQPageNum = TX_TOTAL_PAGE_NUMBER - numPubQ;
  545. txQPageUnit = txQPageNum/outEPNum;
  546. txQRemainPage = txQPageNum % outEPNum;
  547. if (queue_sel & TX_SELE_HQ)
  548. numHQ = txQPageUnit;
  549. if (queue_sel & TX_SELE_LQ)
  550. numLQ = txQPageUnit;
  551. /* HIGH priority queue always present in the configuration of
  552. * 2 out-ep. Remainder pages have assigned to High queue */
  553. if ((outEPNum > 1) && (txQRemainPage))
  554. numHQ += txQRemainPage;
  555. /* NOTE: This step done before writting REG_RQPN. */
  556. if (isChipN) {
  557. if (queue_sel & TX_SELE_NQ)
  558. numNQ = txQPageUnit;
  559. value8 = (u8)_NPQ(numNQ);
  560. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  561. }
  562. } else {
  563. /* for WMM ,number of out-ep must more than or equal to 2! */
  564. numPubQ = isChipN ? WMM_CHIP_B_PAGE_NUM_PUBQ :
  565. WMM_CHIP_A_PAGE_NUM_PUBQ;
  566. if (queue_sel & TX_SELE_HQ) {
  567. numHQ = isChipN ? WMM_CHIP_B_PAGE_NUM_HPQ :
  568. WMM_CHIP_A_PAGE_NUM_HPQ;
  569. }
  570. if (queue_sel & TX_SELE_LQ) {
  571. numLQ = isChipN ? WMM_CHIP_B_PAGE_NUM_LPQ :
  572. WMM_CHIP_A_PAGE_NUM_LPQ;
  573. }
  574. /* NOTE: This step done before writting REG_RQPN. */
  575. if (isChipN) {
  576. if (queue_sel & TX_SELE_NQ)
  577. numNQ = WMM_CHIP_B_PAGE_NUM_NPQ;
  578. value8 = (u8)_NPQ(numNQ);
  579. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  580. }
  581. }
  582. /* TX DMA */
  583. value32 = _HPQ(numHQ) | _LPQ(numLQ) | _PUBQ(numPubQ) | LD_RQPN;
  584. rtl_write_dword(rtlpriv, REG_RQPN, value32);
  585. }
  586. static void _rtl92c_init_trx_buffer(struct ieee80211_hw *hw, bool wmm_enable)
  587. {
  588. struct rtl_priv *rtlpriv = rtl_priv(hw);
  589. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  590. u8 txpktbuf_bndy;
  591. u8 value8;
  592. if (!wmm_enable)
  593. txpktbuf_bndy = TX_PAGE_BOUNDARY;
  594. else /* for WMM */
  595. txpktbuf_bndy = (IS_NORMAL_CHIP(rtlhal->version))
  596. ? WMM_CHIP_B_TX_PAGE_BOUNDARY
  597. : WMM_CHIP_A_TX_PAGE_BOUNDARY;
  598. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  599. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  600. rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD, txpktbuf_bndy);
  601. rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
  602. rtl_write_byte(rtlpriv, REG_TDECTRL+1, txpktbuf_bndy);
  603. rtl_write_word(rtlpriv, (REG_TRXFF_BNDY + 2), 0x27FF);
  604. value8 = _PSRX(RX_PAGE_SIZE_REG_VALUE) | _PSTX(PBP_128);
  605. rtl_write_byte(rtlpriv, REG_PBP, value8);
  606. }
  607. static void _rtl92c_init_chipN_reg_priority(struct ieee80211_hw *hw, u16 beQ,
  608. u16 bkQ, u16 viQ, u16 voQ,
  609. u16 mgtQ, u16 hiQ)
  610. {
  611. struct rtl_priv *rtlpriv = rtl_priv(hw);
  612. u16 value16 = (rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0x7);
  613. value16 |= _TXDMA_BEQ_MAP(beQ) | _TXDMA_BKQ_MAP(bkQ) |
  614. _TXDMA_VIQ_MAP(viQ) | _TXDMA_VOQ_MAP(voQ) |
  615. _TXDMA_MGQ_MAP(mgtQ) | _TXDMA_HIQ_MAP(hiQ);
  616. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, value16);
  617. }
  618. static void _rtl92cu_init_chipN_one_out_ep_priority(struct ieee80211_hw *hw,
  619. bool wmm_enable,
  620. u8 queue_sel)
  621. {
  622. u16 uninitialized_var(value);
  623. switch (queue_sel) {
  624. case TX_SELE_HQ:
  625. value = QUEUE_HIGH;
  626. break;
  627. case TX_SELE_LQ:
  628. value = QUEUE_LOW;
  629. break;
  630. case TX_SELE_NQ:
  631. value = QUEUE_NORMAL;
  632. break;
  633. default:
  634. WARN_ON(1); /* Shall not reach here! */
  635. break;
  636. }
  637. _rtl92c_init_chipN_reg_priority(hw, value, value, value, value,
  638. value, value);
  639. pr_info("Tx queue select: 0x%02x\n", queue_sel);
  640. }
  641. static void _rtl92cu_init_chipN_two_out_ep_priority(struct ieee80211_hw *hw,
  642. bool wmm_enable,
  643. u8 queue_sel)
  644. {
  645. u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
  646. u16 uninitialized_var(valueHi);
  647. u16 uninitialized_var(valueLow);
  648. switch (queue_sel) {
  649. case (TX_SELE_HQ | TX_SELE_LQ):
  650. valueHi = QUEUE_HIGH;
  651. valueLow = QUEUE_LOW;
  652. break;
  653. case (TX_SELE_NQ | TX_SELE_LQ):
  654. valueHi = QUEUE_NORMAL;
  655. valueLow = QUEUE_LOW;
  656. break;
  657. case (TX_SELE_HQ | TX_SELE_NQ):
  658. valueHi = QUEUE_HIGH;
  659. valueLow = QUEUE_NORMAL;
  660. break;
  661. default:
  662. WARN_ON(1);
  663. break;
  664. }
  665. if (!wmm_enable) {
  666. beQ = valueLow;
  667. bkQ = valueLow;
  668. viQ = valueHi;
  669. voQ = valueHi;
  670. mgtQ = valueHi;
  671. hiQ = valueHi;
  672. } else {/* for WMM ,CONFIG_OUT_EP_WIFI_MODE */
  673. beQ = valueHi;
  674. bkQ = valueLow;
  675. viQ = valueLow;
  676. voQ = valueHi;
  677. mgtQ = valueHi;
  678. hiQ = valueHi;
  679. }
  680. _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
  681. pr_info("Tx queue select: 0x%02x\n", queue_sel);
  682. }
  683. static void _rtl92cu_init_chipN_three_out_ep_priority(struct ieee80211_hw *hw,
  684. bool wmm_enable,
  685. u8 queue_sel)
  686. {
  687. u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
  688. struct rtl_priv *rtlpriv = rtl_priv(hw);
  689. if (!wmm_enable) { /* typical setting */
  690. beQ = QUEUE_LOW;
  691. bkQ = QUEUE_LOW;
  692. viQ = QUEUE_NORMAL;
  693. voQ = QUEUE_HIGH;
  694. mgtQ = QUEUE_HIGH;
  695. hiQ = QUEUE_HIGH;
  696. } else { /* for WMM */
  697. beQ = QUEUE_LOW;
  698. bkQ = QUEUE_NORMAL;
  699. viQ = QUEUE_NORMAL;
  700. voQ = QUEUE_HIGH;
  701. mgtQ = QUEUE_HIGH;
  702. hiQ = QUEUE_HIGH;
  703. }
  704. _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
  705. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
  706. queue_sel);
  707. }
  708. static void _rtl92cu_init_chipN_queue_priority(struct ieee80211_hw *hw,
  709. bool wmm_enable,
  710. u8 out_ep_num,
  711. u8 queue_sel)
  712. {
  713. switch (out_ep_num) {
  714. case 1:
  715. _rtl92cu_init_chipN_one_out_ep_priority(hw, wmm_enable,
  716. queue_sel);
  717. break;
  718. case 2:
  719. _rtl92cu_init_chipN_two_out_ep_priority(hw, wmm_enable,
  720. queue_sel);
  721. break;
  722. case 3:
  723. _rtl92cu_init_chipN_three_out_ep_priority(hw, wmm_enable,
  724. queue_sel);
  725. break;
  726. default:
  727. WARN_ON(1); /* Shall not reach here! */
  728. break;
  729. }
  730. }
  731. static void _rtl92cu_init_chipT_queue_priority(struct ieee80211_hw *hw,
  732. bool wmm_enable,
  733. u8 out_ep_num,
  734. u8 queue_sel)
  735. {
  736. u8 hq_sele = 0;
  737. struct rtl_priv *rtlpriv = rtl_priv(hw);
  738. switch (out_ep_num) {
  739. case 2: /* (TX_SELE_HQ|TX_SELE_LQ) */
  740. if (!wmm_enable) /* typical setting */
  741. hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_MGTQ |
  742. HQSEL_HIQ;
  743. else /* for WMM */
  744. hq_sele = HQSEL_VOQ | HQSEL_BEQ | HQSEL_MGTQ |
  745. HQSEL_HIQ;
  746. break;
  747. case 1:
  748. if (TX_SELE_LQ == queue_sel) {
  749. /* map all endpoint to Low queue */
  750. hq_sele = 0;
  751. } else if (TX_SELE_HQ == queue_sel) {
  752. /* map all endpoint to High queue */
  753. hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_BEQ |
  754. HQSEL_BKQ | HQSEL_MGTQ | HQSEL_HIQ;
  755. }
  756. break;
  757. default:
  758. WARN_ON(1); /* Shall not reach here! */
  759. break;
  760. }
  761. rtl_write_byte(rtlpriv, (REG_TRXDMA_CTRL+1), hq_sele);
  762. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
  763. hq_sele);
  764. }
  765. static void _rtl92cu_init_queue_priority(struct ieee80211_hw *hw,
  766. bool wmm_enable,
  767. u8 out_ep_num,
  768. u8 queue_sel)
  769. {
  770. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  771. if (IS_NORMAL_CHIP(rtlhal->version))
  772. _rtl92cu_init_chipN_queue_priority(hw, wmm_enable, out_ep_num,
  773. queue_sel);
  774. else
  775. _rtl92cu_init_chipT_queue_priority(hw, wmm_enable, out_ep_num,
  776. queue_sel);
  777. }
  778. static void _rtl92cu_init_usb_aggregation(struct ieee80211_hw *hw)
  779. {
  780. }
  781. static void _rtl92cu_init_wmac_setting(struct ieee80211_hw *hw)
  782. {
  783. u16 value16;
  784. struct rtl_priv *rtlpriv = rtl_priv(hw);
  785. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  786. mac->rx_conf = (RCR_APM | RCR_AM | RCR_ADF | RCR_AB | RCR_APPFCS |
  787. RCR_APP_ICV | RCR_AMF | RCR_HTC_LOC_CTRL |
  788. RCR_APP_MIC | RCR_APP_PHYSTS | RCR_ACRC32);
  789. rtl_write_dword(rtlpriv, REG_RCR, mac->rx_conf);
  790. /* Accept all multicast address */
  791. rtl_write_dword(rtlpriv, REG_MAR, 0xFFFFFFFF);
  792. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xFFFFFFFF);
  793. /* Accept all management frames */
  794. value16 = 0xFFFF;
  795. rtl92c_set_mgt_filter(hw, value16);
  796. /* Reject all control frame - default value is 0 */
  797. rtl92c_set_ctrl_filter(hw, 0x0);
  798. /* Accept all data frames */
  799. value16 = 0xFFFF;
  800. rtl92c_set_data_filter(hw, value16);
  801. }
  802. static int _rtl92cu_init_mac(struct ieee80211_hw *hw)
  803. {
  804. struct rtl_priv *rtlpriv = rtl_priv(hw);
  805. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  806. struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
  807. struct rtl_usb *rtlusb = rtl_usbdev(usb_priv);
  808. int err = 0;
  809. u32 boundary = 0;
  810. u8 wmm_enable = false; /* TODO */
  811. u8 out_ep_nums = rtlusb->out_ep_nums;
  812. u8 queue_sel = rtlusb->out_queue_sel;
  813. err = _rtl92cu_init_power_on(hw);
  814. if (err) {
  815. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  816. "Failed to init power on!\n");
  817. return err;
  818. }
  819. if (!wmm_enable) {
  820. boundary = TX_PAGE_BOUNDARY;
  821. } else { /* for WMM */
  822. boundary = (IS_NORMAL_CHIP(rtlhal->version))
  823. ? WMM_CHIP_B_TX_PAGE_BOUNDARY
  824. : WMM_CHIP_A_TX_PAGE_BOUNDARY;
  825. }
  826. if (false == rtl92c_init_llt_table(hw, boundary)) {
  827. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  828. "Failed to init LLT Table!\n");
  829. return -EINVAL;
  830. }
  831. _rtl92cu_init_queue_reserved_page(hw, wmm_enable, out_ep_nums,
  832. queue_sel);
  833. _rtl92c_init_trx_buffer(hw, wmm_enable);
  834. _rtl92cu_init_queue_priority(hw, wmm_enable, out_ep_nums,
  835. queue_sel);
  836. /* Get Rx PHY status in order to report RSSI and others. */
  837. rtl92c_init_driver_info_size(hw, RTL92C_DRIVER_INFO_SIZE);
  838. rtl92c_init_interrupt(hw);
  839. rtl92c_init_network_type(hw);
  840. _rtl92cu_init_wmac_setting(hw);
  841. rtl92c_init_adaptive_ctrl(hw);
  842. rtl92c_init_edca(hw);
  843. rtl92c_init_rate_fallback(hw);
  844. rtl92c_init_retry_function(hw);
  845. _rtl92cu_init_usb_aggregation(hw);
  846. rtlpriv->cfg->ops->set_bw_mode(hw, NL80211_CHAN_HT20);
  847. rtl92c_set_min_space(hw, IS_92C_SERIAL(rtlhal->version));
  848. rtl92c_init_beacon_parameters(hw, rtlhal->version);
  849. rtl92c_init_ampdu_aggregation(hw);
  850. rtl92c_init_beacon_max_error(hw, true);
  851. return err;
  852. }
  853. void rtl92cu_enable_hw_security_config(struct ieee80211_hw *hw)
  854. {
  855. struct rtl_priv *rtlpriv = rtl_priv(hw);
  856. u8 sec_reg_value = 0x0;
  857. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  858. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  859. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  860. rtlpriv->sec.pairwise_enc_algorithm,
  861. rtlpriv->sec.group_enc_algorithm);
  862. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  863. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  864. "not open sw encryption\n");
  865. return;
  866. }
  867. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  868. if (rtlpriv->sec.use_defaultkey) {
  869. sec_reg_value |= SCR_TxUseDK;
  870. sec_reg_value |= SCR_RxUseDK;
  871. }
  872. if (IS_NORMAL_CHIP(rtlhal->version))
  873. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  874. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  875. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD, "The SECR-value %x\n",
  876. sec_reg_value);
  877. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  878. }
  879. static void _rtl92cu_hw_configure(struct ieee80211_hw *hw)
  880. {
  881. struct rtl_priv *rtlpriv = rtl_priv(hw);
  882. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  883. /* To Fix MAC loopback mode fail. */
  884. rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
  885. rtl_write_byte(rtlpriv, 0x15, 0xe9);
  886. /* HW SEQ CTRL */
  887. /* set 0x0 to 0xFF by tynli. Default enable HW SEQ NUM. */
  888. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  889. /* fixed USB interface interference issue */
  890. rtl_write_byte(rtlpriv, 0xfe40, 0xe0);
  891. rtl_write_byte(rtlpriv, 0xfe41, 0x8d);
  892. rtl_write_byte(rtlpriv, 0xfe42, 0x80);
  893. rtlusb->reg_bcn_ctrl_val = 0x18;
  894. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
  895. }
  896. static void _InitPABias(struct ieee80211_hw *hw)
  897. {
  898. struct rtl_priv *rtlpriv = rtl_priv(hw);
  899. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  900. u8 pa_setting;
  901. /* FIXED PA current issue */
  902. pa_setting = efuse_read_1byte(hw, 0x1FA);
  903. if (!(pa_setting & BIT(0))) {
  904. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x0F406);
  905. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x4F406);
  906. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x8F406);
  907. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0xCF406);
  908. }
  909. if (!(pa_setting & BIT(1)) && IS_NORMAL_CHIP(rtlhal->version) &&
  910. IS_92C_SERIAL(rtlhal->version)) {
  911. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x0F406);
  912. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x4F406);
  913. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x8F406);
  914. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0xCF406);
  915. }
  916. if (!(pa_setting & BIT(4))) {
  917. pa_setting = rtl_read_byte(rtlpriv, 0x16);
  918. pa_setting &= 0x0F;
  919. rtl_write_byte(rtlpriv, 0x16, pa_setting | 0x90);
  920. }
  921. }
  922. static void _update_mac_setting(struct ieee80211_hw *hw)
  923. {
  924. struct rtl_priv *rtlpriv = rtl_priv(hw);
  925. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  926. mac->rx_conf = rtl_read_dword(rtlpriv, REG_RCR);
  927. mac->rx_mgt_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  928. mac->rx_ctrl_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  929. mac->rx_data_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  930. }
  931. int rtl92cu_hw_init(struct ieee80211_hw *hw)
  932. {
  933. struct rtl_priv *rtlpriv = rtl_priv(hw);
  934. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  935. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  936. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  937. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  938. int err = 0;
  939. static bool iqk_initialized;
  940. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CU;
  941. err = _rtl92cu_init_mac(hw);
  942. if (err) {
  943. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "init mac failed!\n");
  944. return err;
  945. }
  946. err = rtl92c_download_fw(hw);
  947. if (err) {
  948. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  949. "Failed to download FW. Init HW without FW now..\n");
  950. err = 1;
  951. return err;
  952. }
  953. rtlhal->last_hmeboxnum = 0; /* h2c */
  954. _rtl92cu_phy_param_tab_init(hw);
  955. rtl92cu_phy_mac_config(hw);
  956. rtl92cu_phy_bb_config(hw);
  957. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  958. rtl92c_phy_rf_config(hw);
  959. if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
  960. !IS_92C_SERIAL(rtlhal->version)) {
  961. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  962. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  963. }
  964. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  965. RF_CHNLBW, RFREG_OFFSET_MASK);
  966. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  967. RF_CHNLBW, RFREG_OFFSET_MASK);
  968. rtl92cu_bb_block_on(hw);
  969. rtl_cam_reset_all_entry(hw);
  970. rtl92cu_enable_hw_security_config(hw);
  971. ppsc->rfpwr_state = ERFON;
  972. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  973. if (ppsc->rfpwr_state == ERFON) {
  974. rtl92c_phy_set_rfpath_switch(hw, 1);
  975. if (iqk_initialized) {
  976. rtl92c_phy_iq_calibrate(hw, false);
  977. } else {
  978. rtl92c_phy_iq_calibrate(hw, false);
  979. iqk_initialized = true;
  980. }
  981. rtl92c_dm_check_txpower_tracking(hw);
  982. rtl92c_phy_lc_calibrate(hw);
  983. }
  984. _rtl92cu_hw_configure(hw);
  985. _InitPABias(hw);
  986. _update_mac_setting(hw);
  987. rtl92c_dm_init(hw);
  988. return err;
  989. }
  990. static void _DisableRFAFEAndResetBB(struct ieee80211_hw *hw)
  991. {
  992. struct rtl_priv *rtlpriv = rtl_priv(hw);
  993. /**************************************
  994. a. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue
  995. b. RF path 0 offset 0x00 = 0x00 disable RF
  996. c. APSD_CTRL 0x600[7:0] = 0x40
  997. d. SYS_FUNC_EN 0x02[7:0] = 0x16 reset BB state machine
  998. e. SYS_FUNC_EN 0x02[7:0] = 0x14 reset BB state machine
  999. ***************************************/
  1000. u8 eRFPath = 0, value8 = 0;
  1001. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1002. rtl_set_rfreg(hw, (enum radio_path)eRFPath, 0x0, MASKBYTE0, 0x0);
  1003. value8 |= APSDOFF;
  1004. rtl_write_byte(rtlpriv, REG_APSD_CTRL, value8); /*0x40*/
  1005. value8 = 0;
  1006. value8 |= (FEN_USBD | FEN_USBA | FEN_BB_GLB_RSTn);
  1007. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8);/*0x16*/
  1008. value8 &= (~FEN_BB_GLB_RSTn);
  1009. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8); /*0x14*/
  1010. }
  1011. static void _ResetDigitalProcedure1(struct ieee80211_hw *hw, bool bWithoutHWSM)
  1012. {
  1013. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1014. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1015. if (rtlhal->fw_version <= 0x20) {
  1016. /*****************************
  1017. f. MCUFWDL 0x80[7:0]=0 reset MCU ready status
  1018. g. SYS_FUNC_EN 0x02[10]= 0 reset MCU reg, (8051 reset)
  1019. h. SYS_FUNC_EN 0x02[15-12]= 5 reset MAC reg, DCORE
  1020. i. SYS_FUNC_EN 0x02[10]= 1 enable MCU reg, (8051 enable)
  1021. ******************************/
  1022. u16 valu16 = 0;
  1023. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1024. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  1025. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 &
  1026. (~FEN_CPUEN))); /* reset MCU ,8051 */
  1027. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN)&0x0FFF;
  1028. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
  1029. (FEN_HWPDN|FEN_ELDR))); /* reset MAC */
  1030. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  1031. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
  1032. FEN_CPUEN)); /* enable MCU ,8051 */
  1033. } else {
  1034. u8 retry_cnts = 0;
  1035. /* IF fw in RAM code, do reset */
  1036. if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(1)) {
  1037. /* reset MCU ready status */
  1038. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1039. /* 8051 reset by self */
  1040. rtl_write_byte(rtlpriv, REG_HMETFR+3, 0x20);
  1041. while ((retry_cnts++ < 100) &&
  1042. (FEN_CPUEN & rtl_read_word(rtlpriv,
  1043. REG_SYS_FUNC_EN))) {
  1044. udelay(50);
  1045. }
  1046. if (retry_cnts >= 100) {
  1047. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1048. "#####=> 8051 reset failed!.........................\n");
  1049. /* if 8051 reset fail, reset MAC. */
  1050. rtl_write_byte(rtlpriv,
  1051. REG_SYS_FUNC_EN + 1,
  1052. 0x50);
  1053. udelay(100);
  1054. }
  1055. }
  1056. /* Reset MAC and Enable 8051 */
  1057. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x54);
  1058. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1059. }
  1060. if (bWithoutHWSM) {
  1061. /*****************************
  1062. Without HW auto state machine
  1063. g.SYS_CLKR 0x08[15:0] = 0x30A3 disable MAC clock
  1064. h.AFE_PLL_CTRL 0x28[7:0] = 0x80 disable AFE PLL
  1065. i.AFE_XTAL_CTRL 0x24[15:0] = 0x880F gated AFE DIG_CLOCK
  1066. j.SYS_ISu_CTRL 0x00[7:0] = 0xF9 isolated digital to PON
  1067. ******************************/
  1068. rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
  1069. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1070. rtl_write_word(rtlpriv, REG_AFE_XTAL_CTRL, 0x880F);
  1071. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xF9);
  1072. }
  1073. }
  1074. static void _ResetDigitalProcedure2(struct ieee80211_hw *hw)
  1075. {
  1076. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1077. /*****************************
  1078. k. SYS_FUNC_EN 0x03[7:0] = 0x44 disable ELDR runction
  1079. l. SYS_CLKR 0x08[15:0] = 0x3083 disable ELDR clock
  1080. m. SYS_ISO_CTRL 0x01[7:0] = 0x83 isolated ELDR to PON
  1081. ******************************/
  1082. rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
  1083. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL+1, 0x82);
  1084. }
  1085. static void _DisableGPIO(struct ieee80211_hw *hw)
  1086. {
  1087. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1088. /***************************************
  1089. j. GPIO_PIN_CTRL 0x44[31:0]=0x000
  1090. k. Value = GPIO_PIN_CTRL[7:0]
  1091. l. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); write ext PIN level
  1092. m. GPIO_MUXCFG 0x42 [15:0] = 0x0780
  1093. n. LEDCFG 0x4C[15:0] = 0x8080
  1094. ***************************************/
  1095. u8 value8;
  1096. u16 value16;
  1097. u32 value32;
  1098. /* 1. Disable GPIO[7:0] */
  1099. rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, 0x0000);
  1100. value32 = rtl_read_dword(rtlpriv, REG_GPIO_PIN_CTRL) & 0xFFFF00FF;
  1101. value8 = (u8) (value32&0x000000FF);
  1102. value32 |= ((value8<<8) | 0x00FF0000);
  1103. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, value32);
  1104. /* 2. Disable GPIO[10:8] */
  1105. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+3, 0x00);
  1106. value16 = rtl_read_word(rtlpriv, REG_GPIO_MUXCFG+2) & 0xFF0F;
  1107. value8 = (u8) (value16&0x000F);
  1108. value16 |= ((value8<<4) | 0x0780);
  1109. rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, value16);
  1110. /* 3. Disable LED0 & 1 */
  1111. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1112. }
  1113. static void _DisableAnalog(struct ieee80211_hw *hw, bool bWithoutHWSM)
  1114. {
  1115. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1116. u16 value16 = 0;
  1117. u8 value8 = 0;
  1118. if (bWithoutHWSM) {
  1119. /*****************************
  1120. n. LDOA15_CTRL 0x20[7:0] = 0x04 disable A15 power
  1121. o. LDOV12D_CTRL 0x21[7:0] = 0x54 disable digital core power
  1122. r. When driver call disable, the ASIC will turn off remaining
  1123. clock automatically
  1124. ******************************/
  1125. rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
  1126. value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
  1127. value8 &= (~LDV12_EN);
  1128. rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
  1129. }
  1130. /*****************************
  1131. h. SPS0_CTRL 0x11[7:0] = 0x23 enter PFM mode
  1132. i. APS_FSMCO 0x04[15:0] = 0x4802 set USB suspend
  1133. ******************************/
  1134. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1135. value16 |= (APDM_HOST | AFSM_HSUS | PFM_ALDN);
  1136. rtl_write_word(rtlpriv, REG_APS_FSMCO, (u16)value16);
  1137. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
  1138. }
  1139. static void _CardDisableHWSM(struct ieee80211_hw *hw)
  1140. {
  1141. /* ==== RF Off Sequence ==== */
  1142. _DisableRFAFEAndResetBB(hw);
  1143. /* ==== Reset digital sequence ====== */
  1144. _ResetDigitalProcedure1(hw, false);
  1145. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1146. _DisableGPIO(hw);
  1147. /* ==== Disable analog sequence === */
  1148. _DisableAnalog(hw, false);
  1149. }
  1150. static void _CardDisableWithoutHWSM(struct ieee80211_hw *hw)
  1151. {
  1152. /*==== RF Off Sequence ==== */
  1153. _DisableRFAFEAndResetBB(hw);
  1154. /* ==== Reset digital sequence ====== */
  1155. _ResetDigitalProcedure1(hw, true);
  1156. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1157. _DisableGPIO(hw);
  1158. /* ==== Reset digital sequence ====== */
  1159. _ResetDigitalProcedure2(hw);
  1160. /* ==== Disable analog sequence === */
  1161. _DisableAnalog(hw, true);
  1162. }
  1163. static void _rtl92cu_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  1164. u8 set_bits, u8 clear_bits)
  1165. {
  1166. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1167. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1168. rtlusb->reg_bcn_ctrl_val |= set_bits;
  1169. rtlusb->reg_bcn_ctrl_val &= ~clear_bits;
  1170. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlusb->reg_bcn_ctrl_val);
  1171. }
  1172. static void _rtl92cu_stop_tx_beacon(struct ieee80211_hw *hw)
  1173. {
  1174. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1175. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1176. u8 tmp1byte = 0;
  1177. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1178. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  1179. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1180. tmp1byte & (~BIT(6)));
  1181. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  1182. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  1183. tmp1byte &= ~(BIT(0));
  1184. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  1185. } else {
  1186. rtl_write_byte(rtlpriv, REG_TXPAUSE,
  1187. rtl_read_byte(rtlpriv, REG_TXPAUSE) | BIT(6));
  1188. }
  1189. }
  1190. static void _rtl92cu_resume_tx_beacon(struct ieee80211_hw *hw)
  1191. {
  1192. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1193. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1194. u8 tmp1byte = 0;
  1195. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1196. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  1197. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1198. tmp1byte | BIT(6));
  1199. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  1200. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  1201. tmp1byte |= BIT(0);
  1202. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  1203. } else {
  1204. rtl_write_byte(rtlpriv, REG_TXPAUSE,
  1205. rtl_read_byte(rtlpriv, REG_TXPAUSE) & (~BIT(6)));
  1206. }
  1207. }
  1208. static void _rtl92cu_enable_bcn_sub_func(struct ieee80211_hw *hw)
  1209. {
  1210. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1211. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1212. if (IS_NORMAL_CHIP(rtlhal->version))
  1213. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(1));
  1214. else
  1215. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1216. }
  1217. static void _rtl92cu_disable_bcn_sub_func(struct ieee80211_hw *hw)
  1218. {
  1219. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1220. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1221. if (IS_NORMAL_CHIP(rtlhal->version))
  1222. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(1), 0);
  1223. else
  1224. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1225. }
  1226. static int _rtl92cu_set_media_status(struct ieee80211_hw *hw,
  1227. enum nl80211_iftype type)
  1228. {
  1229. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1230. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  1231. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1232. bt_msr &= 0xfc;
  1233. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xFF);
  1234. if (type == NL80211_IFTYPE_UNSPECIFIED || type ==
  1235. NL80211_IFTYPE_STATION) {
  1236. _rtl92cu_stop_tx_beacon(hw);
  1237. _rtl92cu_enable_bcn_sub_func(hw);
  1238. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  1239. _rtl92cu_resume_tx_beacon(hw);
  1240. _rtl92cu_disable_bcn_sub_func(hw);
  1241. } else {
  1242. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1243. "Set HW_VAR_MEDIA_STATUS:No such media status(%x)\n",
  1244. type);
  1245. }
  1246. switch (type) {
  1247. case NL80211_IFTYPE_UNSPECIFIED:
  1248. bt_msr |= MSR_NOLINK;
  1249. ledaction = LED_CTL_LINK;
  1250. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1251. "Set Network type to NO LINK!\n");
  1252. break;
  1253. case NL80211_IFTYPE_ADHOC:
  1254. bt_msr |= MSR_ADHOC;
  1255. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1256. "Set Network type to Ad Hoc!\n");
  1257. break;
  1258. case NL80211_IFTYPE_STATION:
  1259. bt_msr |= MSR_INFRA;
  1260. ledaction = LED_CTL_LINK;
  1261. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1262. "Set Network type to STA!\n");
  1263. break;
  1264. case NL80211_IFTYPE_AP:
  1265. bt_msr |= MSR_AP;
  1266. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1267. "Set Network type to AP!\n");
  1268. break;
  1269. default:
  1270. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1271. "Network type %d not supported!\n", type);
  1272. goto error_out;
  1273. }
  1274. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  1275. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1276. if ((bt_msr & 0xfc) == MSR_AP)
  1277. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1278. else
  1279. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1280. return 0;
  1281. error_out:
  1282. return 1;
  1283. }
  1284. void rtl92cu_card_disable(struct ieee80211_hw *hw)
  1285. {
  1286. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1287. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1288. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1289. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1290. enum nl80211_iftype opmode;
  1291. mac->link_state = MAC80211_NOLINK;
  1292. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1293. _rtl92cu_set_media_status(hw, opmode);
  1294. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1295. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1296. if (rtlusb->disableHWSM)
  1297. _CardDisableHWSM(hw);
  1298. else
  1299. _CardDisableWithoutHWSM(hw);
  1300. }
  1301. void rtl92cu_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1302. {
  1303. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1304. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1305. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  1306. if (rtlpriv->psc.rfpwr_state != ERFON)
  1307. return;
  1308. if (check_bssid) {
  1309. u8 tmp;
  1310. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1311. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1312. tmp = BIT(4);
  1313. } else {
  1314. reg_rcr |= RCR_CBSSID;
  1315. tmp = BIT(4) | BIT(5);
  1316. }
  1317. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1318. (u8 *) (&reg_rcr));
  1319. _rtl92cu_set_bcn_ctrl_reg(hw, 0, tmp);
  1320. } else {
  1321. u8 tmp;
  1322. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1323. reg_rcr &= ~(RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1324. tmp = BIT(4);
  1325. } else {
  1326. reg_rcr &= ~RCR_CBSSID;
  1327. tmp = BIT(4) | BIT(5);
  1328. }
  1329. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1330. rtlpriv->cfg->ops->set_hw_reg(hw,
  1331. HW_VAR_RCR, (u8 *) (&reg_rcr));
  1332. _rtl92cu_set_bcn_ctrl_reg(hw, tmp, 0);
  1333. }
  1334. }
  1335. /*========================================================================== */
  1336. int rtl92cu_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1337. {
  1338. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1339. if (_rtl92cu_set_media_status(hw, type))
  1340. return -EOPNOTSUPP;
  1341. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1342. if (type != NL80211_IFTYPE_AP)
  1343. rtl92cu_set_check_bssid(hw, true);
  1344. } else {
  1345. rtl92cu_set_check_bssid(hw, false);
  1346. }
  1347. return 0;
  1348. }
  1349. static void _InitBeaconParameters(struct ieee80211_hw *hw)
  1350. {
  1351. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1352. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1353. rtl_write_word(rtlpriv, REG_BCN_CTRL, 0x1010);
  1354. /* TODO: Remove these magic number */
  1355. rtl_write_word(rtlpriv, REG_TBTT_PROHIBIT, 0x6404);
  1356. rtl_write_byte(rtlpriv, REG_DRVERLYINT, DRIVER_EARLY_INT_TIME);
  1357. rtl_write_byte(rtlpriv, REG_BCNDMATIM, BCN_DMA_ATIME_INT_TIME);
  1358. /* Change beacon AIFS to the largest number
  1359. * beacause test chip does not contension before sending beacon. */
  1360. if (IS_NORMAL_CHIP(rtlhal->version))
  1361. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660F);
  1362. else
  1363. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x66FF);
  1364. }
  1365. static void _beacon_function_enable(struct ieee80211_hw *hw, bool Enable,
  1366. bool Linked)
  1367. {
  1368. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1369. _rtl92cu_set_bcn_ctrl_reg(hw, (BIT(4) | BIT(3) | BIT(1)), 0x00);
  1370. rtl_write_byte(rtlpriv, REG_RD_CTRL+1, 0x6F);
  1371. }
  1372. void rtl92cu_set_beacon_related_registers(struct ieee80211_hw *hw)
  1373. {
  1374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1375. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1376. u16 bcn_interval, atim_window;
  1377. u32 value32;
  1378. bcn_interval = mac->beacon_interval;
  1379. atim_window = 2; /*FIX MERGE */
  1380. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1381. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1382. _InitBeaconParameters(hw);
  1383. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  1384. /*
  1385. * Force beacon frame transmission even after receiving beacon frame
  1386. * from other ad hoc STA
  1387. *
  1388. *
  1389. * Reset TSF Timer to zero, added by Roger. 2008.06.24
  1390. */
  1391. value32 = rtl_read_dword(rtlpriv, REG_TCR);
  1392. value32 &= ~TSFRST;
  1393. rtl_write_dword(rtlpriv, REG_TCR, value32);
  1394. value32 |= TSFRST;
  1395. rtl_write_dword(rtlpriv, REG_TCR, value32);
  1396. RT_TRACE(rtlpriv, COMP_INIT|COMP_BEACON, DBG_LOUD,
  1397. "SetBeaconRelatedRegisters8192CUsb(): Set TCR(%x)\n",
  1398. value32);
  1399. /* TODO: Modify later (Find the right parameters)
  1400. * NOTE: Fix test chip's bug (about contention windows's randomness) */
  1401. if ((mac->opmode == NL80211_IFTYPE_ADHOC) ||
  1402. (mac->opmode == NL80211_IFTYPE_AP)) {
  1403. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x50);
  1404. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x50);
  1405. }
  1406. _beacon_function_enable(hw, true, true);
  1407. }
  1408. void rtl92cu_set_beacon_interval(struct ieee80211_hw *hw)
  1409. {
  1410. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1411. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1412. u16 bcn_interval = mac->beacon_interval;
  1413. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG, "beacon_interval:%d\n",
  1414. bcn_interval);
  1415. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1416. }
  1417. void rtl92cu_update_interrupt_mask(struct ieee80211_hw *hw,
  1418. u32 add_msr, u32 rm_msr)
  1419. {
  1420. }
  1421. void rtl92cu_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  1422. {
  1423. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1424. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1425. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1426. switch (variable) {
  1427. case HW_VAR_RCR:
  1428. *((u32 *)(val)) = mac->rx_conf;
  1429. break;
  1430. case HW_VAR_RF_STATE:
  1431. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  1432. break;
  1433. case HW_VAR_FWLPS_RF_ON:{
  1434. enum rf_pwrstate rfState;
  1435. u32 val_rcr;
  1436. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  1437. (u8 *)(&rfState));
  1438. if (rfState == ERFOFF) {
  1439. *((bool *) (val)) = true;
  1440. } else {
  1441. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  1442. val_rcr &= 0x00070000;
  1443. if (val_rcr)
  1444. *((bool *) (val)) = false;
  1445. else
  1446. *((bool *) (val)) = true;
  1447. }
  1448. break;
  1449. }
  1450. case HW_VAR_FW_PSMODE_STATUS:
  1451. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  1452. break;
  1453. case HW_VAR_CORRECT_TSF:{
  1454. u64 tsf;
  1455. u32 *ptsf_low = (u32 *)&tsf;
  1456. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  1457. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  1458. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  1459. *((u64 *)(val)) = tsf;
  1460. break;
  1461. }
  1462. case HW_VAR_MGT_FILTER:
  1463. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  1464. break;
  1465. case HW_VAR_CTRL_FILTER:
  1466. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  1467. break;
  1468. case HW_VAR_DATA_FILTER:
  1469. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  1470. break;
  1471. default:
  1472. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1473. "switch case not processed\n");
  1474. break;
  1475. }
  1476. }
  1477. void rtl92cu_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  1478. {
  1479. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1480. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1481. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1482. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1483. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1484. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1485. enum wireless_mode wirelessmode = mac->mode;
  1486. u8 idx = 0;
  1487. switch (variable) {
  1488. case HW_VAR_ETHER_ADDR:{
  1489. for (idx = 0; idx < ETH_ALEN; idx++) {
  1490. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  1491. val[idx]);
  1492. }
  1493. break;
  1494. }
  1495. case HW_VAR_BASIC_RATE:{
  1496. u16 rate_cfg = ((u16 *) val)[0];
  1497. u8 rate_index = 0;
  1498. rate_cfg &= 0x15f;
  1499. /* TODO */
  1500. /* if (mac->current_network.vender == HT_IOT_PEER_CISCO
  1501. * && ((rate_cfg & 0x150) == 0)) {
  1502. * rate_cfg |= 0x010;
  1503. * } */
  1504. rate_cfg |= 0x01;
  1505. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  1506. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  1507. (rate_cfg >> 8) & 0xff);
  1508. while (rate_cfg > 0x1) {
  1509. rate_cfg >>= 1;
  1510. rate_index++;
  1511. }
  1512. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  1513. rate_index);
  1514. break;
  1515. }
  1516. case HW_VAR_BSSID:{
  1517. for (idx = 0; idx < ETH_ALEN; idx++) {
  1518. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  1519. val[idx]);
  1520. }
  1521. break;
  1522. }
  1523. case HW_VAR_SIFS:{
  1524. rtl_write_byte(rtlpriv, REG_SIFS_CCK + 1, val[0]);
  1525. rtl_write_byte(rtlpriv, REG_SIFS_OFDM + 1, val[1]);
  1526. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  1527. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  1528. rtl_write_byte(rtlpriv, REG_R2T_SIFS+1, val[0]);
  1529. rtl_write_byte(rtlpriv, REG_T2T_SIFS+1, val[0]);
  1530. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD, "HW_VAR_SIFS\n");
  1531. break;
  1532. }
  1533. case HW_VAR_SLOT_TIME:{
  1534. u8 e_aci;
  1535. u8 QOS_MODE = 1;
  1536. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  1537. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1538. "HW_VAR_SLOT_TIME %x\n", val[0]);
  1539. if (QOS_MODE) {
  1540. for (e_aci = 0; e_aci < AC_MAX; e_aci++)
  1541. rtlpriv->cfg->ops->set_hw_reg(hw,
  1542. HW_VAR_AC_PARAM,
  1543. &e_aci);
  1544. } else {
  1545. u8 sifstime = 0;
  1546. u8 u1bAIFS;
  1547. if (IS_WIRELESS_MODE_A(wirelessmode) ||
  1548. IS_WIRELESS_MODE_N_24G(wirelessmode) ||
  1549. IS_WIRELESS_MODE_N_5G(wirelessmode))
  1550. sifstime = 16;
  1551. else
  1552. sifstime = 10;
  1553. u1bAIFS = sifstime + (2 * val[0]);
  1554. rtl_write_byte(rtlpriv, REG_EDCA_VO_PARAM,
  1555. u1bAIFS);
  1556. rtl_write_byte(rtlpriv, REG_EDCA_VI_PARAM,
  1557. u1bAIFS);
  1558. rtl_write_byte(rtlpriv, REG_EDCA_BE_PARAM,
  1559. u1bAIFS);
  1560. rtl_write_byte(rtlpriv, REG_EDCA_BK_PARAM,
  1561. u1bAIFS);
  1562. }
  1563. break;
  1564. }
  1565. case HW_VAR_ACK_PREAMBLE:{
  1566. u8 reg_tmp;
  1567. u8 short_preamble = (bool)*val;
  1568. reg_tmp = 0;
  1569. if (short_preamble)
  1570. reg_tmp |= 0x80;
  1571. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  1572. break;
  1573. }
  1574. case HW_VAR_AMPDU_MIN_SPACE:{
  1575. u8 min_spacing_to_set;
  1576. u8 sec_min_space;
  1577. min_spacing_to_set = *val;
  1578. if (min_spacing_to_set <= 7) {
  1579. switch (rtlpriv->sec.pairwise_enc_algorithm) {
  1580. case NO_ENCRYPTION:
  1581. case AESCCMP_ENCRYPTION:
  1582. sec_min_space = 0;
  1583. break;
  1584. case WEP40_ENCRYPTION:
  1585. case WEP104_ENCRYPTION:
  1586. case TKIP_ENCRYPTION:
  1587. sec_min_space = 6;
  1588. break;
  1589. default:
  1590. sec_min_space = 7;
  1591. break;
  1592. }
  1593. if (min_spacing_to_set < sec_min_space)
  1594. min_spacing_to_set = sec_min_space;
  1595. mac->min_space_cfg = ((mac->min_space_cfg &
  1596. 0xf8) |
  1597. min_spacing_to_set);
  1598. *val = min_spacing_to_set;
  1599. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1600. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  1601. mac->min_space_cfg);
  1602. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  1603. mac->min_space_cfg);
  1604. }
  1605. break;
  1606. }
  1607. case HW_VAR_SHORTGI_DENSITY:{
  1608. u8 density_to_set;
  1609. density_to_set = *val;
  1610. density_to_set &= 0x1f;
  1611. mac->min_space_cfg &= 0x07;
  1612. mac->min_space_cfg |= (density_to_set << 3);
  1613. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1614. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  1615. mac->min_space_cfg);
  1616. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  1617. mac->min_space_cfg);
  1618. break;
  1619. }
  1620. case HW_VAR_AMPDU_FACTOR:{
  1621. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  1622. u8 factor_toset;
  1623. u8 *p_regtoset = NULL;
  1624. u8 index = 0;
  1625. p_regtoset = regtoset_normal;
  1626. factor_toset = *val;
  1627. if (factor_toset <= 3) {
  1628. factor_toset = (1 << (factor_toset + 2));
  1629. if (factor_toset > 0xf)
  1630. factor_toset = 0xf;
  1631. for (index = 0; index < 4; index++) {
  1632. if ((p_regtoset[index] & 0xf0) >
  1633. (factor_toset << 4))
  1634. p_regtoset[index] =
  1635. (p_regtoset[index] & 0x0f)
  1636. | (factor_toset << 4);
  1637. if ((p_regtoset[index] & 0x0f) >
  1638. factor_toset)
  1639. p_regtoset[index] =
  1640. (p_regtoset[index] & 0xf0)
  1641. | (factor_toset);
  1642. rtl_write_byte(rtlpriv,
  1643. (REG_AGGLEN_LMT + index),
  1644. p_regtoset[index]);
  1645. }
  1646. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1647. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  1648. factor_toset);
  1649. }
  1650. break;
  1651. }
  1652. case HW_VAR_AC_PARAM:{
  1653. u8 e_aci = *val;
  1654. u32 u4b_ac_param;
  1655. u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
  1656. u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
  1657. u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
  1658. u4b_ac_param = (u32) mac->ac[e_aci].aifs;
  1659. u4b_ac_param |= (u32) ((cw_min & 0xF) <<
  1660. AC_PARAM_ECW_MIN_OFFSET);
  1661. u4b_ac_param |= (u32) ((cw_max & 0xF) <<
  1662. AC_PARAM_ECW_MAX_OFFSET);
  1663. u4b_ac_param |= (u32) tx_op << AC_PARAM_TXOP_OFFSET;
  1664. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1665. "queue:%x, ac_param:%x\n",
  1666. e_aci, u4b_ac_param);
  1667. switch (e_aci) {
  1668. case AC1_BK:
  1669. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  1670. u4b_ac_param);
  1671. break;
  1672. case AC0_BE:
  1673. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  1674. u4b_ac_param);
  1675. break;
  1676. case AC2_VI:
  1677. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  1678. u4b_ac_param);
  1679. break;
  1680. case AC3_VO:
  1681. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  1682. u4b_ac_param);
  1683. break;
  1684. default:
  1685. RT_ASSERT(false,
  1686. "SetHwReg8185(): invalid aci: %d !\n",
  1687. e_aci);
  1688. break;
  1689. }
  1690. if (rtlusb->acm_method != eAcmWay2_SW)
  1691. rtlpriv->cfg->ops->set_hw_reg(hw,
  1692. HW_VAR_ACM_CTRL, &e_aci);
  1693. break;
  1694. }
  1695. case HW_VAR_ACM_CTRL:{
  1696. u8 e_aci = *val;
  1697. union aci_aifsn *p_aci_aifsn = (union aci_aifsn *)
  1698. (&(mac->ac[0].aifs));
  1699. u8 acm = p_aci_aifsn->f.acm;
  1700. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  1701. acm_ctrl =
  1702. acm_ctrl | ((rtlusb->acm_method == 2) ? 0x0 : 0x1);
  1703. if (acm) {
  1704. switch (e_aci) {
  1705. case AC0_BE:
  1706. acm_ctrl |= AcmHw_BeqEn;
  1707. break;
  1708. case AC2_VI:
  1709. acm_ctrl |= AcmHw_ViqEn;
  1710. break;
  1711. case AC3_VO:
  1712. acm_ctrl |= AcmHw_VoqEn;
  1713. break;
  1714. default:
  1715. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1716. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  1717. acm);
  1718. break;
  1719. }
  1720. } else {
  1721. switch (e_aci) {
  1722. case AC0_BE:
  1723. acm_ctrl &= (~AcmHw_BeqEn);
  1724. break;
  1725. case AC2_VI:
  1726. acm_ctrl &= (~AcmHw_ViqEn);
  1727. break;
  1728. case AC3_VO:
  1729. acm_ctrl &= (~AcmHw_BeqEn);
  1730. break;
  1731. default:
  1732. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1733. "switch case not processed\n");
  1734. break;
  1735. }
  1736. }
  1737. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  1738. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  1739. acm_ctrl);
  1740. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  1741. break;
  1742. }
  1743. case HW_VAR_RCR:{
  1744. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  1745. mac->rx_conf = ((u32 *) (val))[0];
  1746. RT_TRACE(rtlpriv, COMP_RECV, DBG_DMESG,
  1747. "### Set RCR(0x%08x) ###\n", mac->rx_conf);
  1748. break;
  1749. }
  1750. case HW_VAR_RETRY_LIMIT:{
  1751. u8 retry_limit = val[0];
  1752. rtl_write_word(rtlpriv, REG_RL,
  1753. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  1754. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  1755. RT_TRACE(rtlpriv, COMP_MLME, DBG_DMESG,
  1756. "Set HW_VAR_RETRY_LIMIT(0x%08x)\n",
  1757. retry_limit);
  1758. break;
  1759. }
  1760. case HW_VAR_DUAL_TSF_RST:
  1761. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  1762. break;
  1763. case HW_VAR_EFUSE_BYTES:
  1764. rtlefuse->efuse_usedbytes = *((u16 *) val);
  1765. break;
  1766. case HW_VAR_EFUSE_USAGE:
  1767. rtlefuse->efuse_usedpercentage = *val;
  1768. break;
  1769. case HW_VAR_IO_CMD:
  1770. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  1771. break;
  1772. case HW_VAR_WPA_CONFIG:
  1773. rtl_write_byte(rtlpriv, REG_SECCFG, *val);
  1774. break;
  1775. case HW_VAR_SET_RPWM:{
  1776. u8 rpwm_val = rtl_read_byte(rtlpriv, REG_USB_HRPWM);
  1777. if (rpwm_val & BIT(7))
  1778. rtl_write_byte(rtlpriv, REG_USB_HRPWM, *val);
  1779. else
  1780. rtl_write_byte(rtlpriv, REG_USB_HRPWM,
  1781. *val | BIT(7));
  1782. break;
  1783. }
  1784. case HW_VAR_H2C_FW_PWRMODE:{
  1785. u8 psmode = *val;
  1786. if ((psmode != FW_PS_ACTIVE_MODE) &&
  1787. (!IS_92C_SERIAL(rtlhal->version)))
  1788. rtl92c_dm_rf_saving(hw, true);
  1789. rtl92c_set_fw_pwrmode_cmd(hw, (*val));
  1790. break;
  1791. }
  1792. case HW_VAR_FW_PSMODE_STATUS:
  1793. ppsc->fw_current_inpsmode = *((bool *) val);
  1794. break;
  1795. case HW_VAR_H2C_FW_JOINBSSRPT:{
  1796. u8 mstatus = *val;
  1797. u8 tmp_reg422;
  1798. bool recover = false;
  1799. if (mstatus == RT_MEDIA_CONNECT) {
  1800. rtlpriv->cfg->ops->set_hw_reg(hw,
  1801. HW_VAR_AID, NULL);
  1802. rtl_write_byte(rtlpriv, REG_CR + 1, 0x03);
  1803. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
  1804. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1805. tmp_reg422 = rtl_read_byte(rtlpriv,
  1806. REG_FWHW_TXQ_CTRL + 2);
  1807. if (tmp_reg422 & BIT(6))
  1808. recover = true;
  1809. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1810. tmp_reg422 & (~BIT(6)));
  1811. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  1812. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1813. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1814. if (recover)
  1815. rtl_write_byte(rtlpriv,
  1816. REG_FWHW_TXQ_CTRL + 2,
  1817. tmp_reg422 | BIT(6));
  1818. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  1819. }
  1820. rtl92c_set_fw_joinbss_report_cmd(hw, (*val));
  1821. break;
  1822. }
  1823. case HW_VAR_AID:{
  1824. u16 u2btmp;
  1825. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  1826. u2btmp &= 0xC000;
  1827. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
  1828. (u2btmp | mac->assoc_id));
  1829. break;
  1830. }
  1831. case HW_VAR_CORRECT_TSF:{
  1832. u8 btype_ibss = val[0];
  1833. if (btype_ibss)
  1834. _rtl92cu_stop_tx_beacon(hw);
  1835. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
  1836. rtl_write_dword(rtlpriv, REG_TSFTR, (u32)(mac->tsf &
  1837. 0xffffffff));
  1838. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  1839. (u32)((mac->tsf >> 32) & 0xffffffff));
  1840. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1841. if (btype_ibss)
  1842. _rtl92cu_resume_tx_beacon(hw);
  1843. break;
  1844. }
  1845. case HW_VAR_MGT_FILTER:
  1846. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *)val);
  1847. break;
  1848. case HW_VAR_CTRL_FILTER:
  1849. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *)val);
  1850. break;
  1851. case HW_VAR_DATA_FILTER:
  1852. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *)val);
  1853. break;
  1854. default:
  1855. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1856. "switch case not processed\n");
  1857. break;
  1858. }
  1859. }
  1860. void rtl92cu_update_hal_rate_table(struct ieee80211_hw *hw,
  1861. struct ieee80211_sta *sta,
  1862. u8 rssi_level)
  1863. {
  1864. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1865. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1866. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1867. u32 ratr_value = (u32) mac->basic_rates;
  1868. u8 *mcsrate = mac->mcs;
  1869. u8 ratr_index = 0;
  1870. u8 nmode = mac->ht_enable;
  1871. u8 mimo_ps = 1;
  1872. u16 shortgi_rate = 0;
  1873. u32 tmp_ratr_value = 0;
  1874. u8 curtxbw_40mhz = mac->bw_40;
  1875. u8 curshortgi_40mhz = mac->sgi_40;
  1876. u8 curshortgi_20mhz = mac->sgi_20;
  1877. enum wireless_mode wirelessmode = mac->mode;
  1878. ratr_value |= ((*(u16 *) (mcsrate))) << 12;
  1879. switch (wirelessmode) {
  1880. case WIRELESS_MODE_B:
  1881. if (ratr_value & 0x0000000c)
  1882. ratr_value &= 0x0000000d;
  1883. else
  1884. ratr_value &= 0x0000000f;
  1885. break;
  1886. case WIRELESS_MODE_G:
  1887. ratr_value &= 0x00000FF5;
  1888. break;
  1889. case WIRELESS_MODE_N_24G:
  1890. case WIRELESS_MODE_N_5G:
  1891. nmode = 1;
  1892. if (mimo_ps == 0) {
  1893. ratr_value &= 0x0007F005;
  1894. } else {
  1895. u32 ratr_mask;
  1896. if (get_rf_type(rtlphy) == RF_1T2R ||
  1897. get_rf_type(rtlphy) == RF_1T1R)
  1898. ratr_mask = 0x000ff005;
  1899. else
  1900. ratr_mask = 0x0f0ff005;
  1901. if (curtxbw_40mhz)
  1902. ratr_mask |= 0x00000010;
  1903. ratr_value &= ratr_mask;
  1904. }
  1905. break;
  1906. default:
  1907. if (rtlphy->rf_type == RF_1T2R)
  1908. ratr_value &= 0x000ff0ff;
  1909. else
  1910. ratr_value &= 0x0f0ff0ff;
  1911. break;
  1912. }
  1913. ratr_value &= 0x0FFFFFFF;
  1914. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
  1915. (!curtxbw_40mhz && curshortgi_20mhz))) {
  1916. ratr_value |= 0x10000000;
  1917. tmp_ratr_value = (ratr_value >> 12);
  1918. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1919. if ((1 << shortgi_rate) & tmp_ratr_value)
  1920. break;
  1921. }
  1922. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1923. (shortgi_rate << 4) | (shortgi_rate);
  1924. }
  1925. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1926. }
  1927. void rtl92cu_update_hal_rate_mask(struct ieee80211_hw *hw, u8 rssi_level)
  1928. {
  1929. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1930. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1931. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1932. u32 ratr_bitmap = (u32) mac->basic_rates;
  1933. u8 *p_mcsrate = mac->mcs;
  1934. u8 ratr_index = 0;
  1935. u8 curtxbw_40mhz = mac->bw_40;
  1936. u8 curshortgi_40mhz = mac->sgi_40;
  1937. u8 curshortgi_20mhz = mac->sgi_20;
  1938. enum wireless_mode wirelessmode = mac->mode;
  1939. bool shortgi = false;
  1940. u8 rate_mask[5];
  1941. u8 macid = 0;
  1942. u8 mimops = 1;
  1943. ratr_bitmap |= (p_mcsrate[1] << 20) | (p_mcsrate[0] << 12);
  1944. switch (wirelessmode) {
  1945. case WIRELESS_MODE_B:
  1946. ratr_index = RATR_INX_WIRELESS_B;
  1947. if (ratr_bitmap & 0x0000000c)
  1948. ratr_bitmap &= 0x0000000d;
  1949. else
  1950. ratr_bitmap &= 0x0000000f;
  1951. break;
  1952. case WIRELESS_MODE_G:
  1953. ratr_index = RATR_INX_WIRELESS_GB;
  1954. if (rssi_level == 1)
  1955. ratr_bitmap &= 0x00000f00;
  1956. else if (rssi_level == 2)
  1957. ratr_bitmap &= 0x00000ff0;
  1958. else
  1959. ratr_bitmap &= 0x00000ff5;
  1960. break;
  1961. case WIRELESS_MODE_A:
  1962. ratr_index = RATR_INX_WIRELESS_A;
  1963. ratr_bitmap &= 0x00000ff0;
  1964. break;
  1965. case WIRELESS_MODE_N_24G:
  1966. case WIRELESS_MODE_N_5G:
  1967. ratr_index = RATR_INX_WIRELESS_NGB;
  1968. if (mimops == 0) {
  1969. if (rssi_level == 1)
  1970. ratr_bitmap &= 0x00070000;
  1971. else if (rssi_level == 2)
  1972. ratr_bitmap &= 0x0007f000;
  1973. else
  1974. ratr_bitmap &= 0x0007f005;
  1975. } else {
  1976. if (rtlphy->rf_type == RF_1T2R ||
  1977. rtlphy->rf_type == RF_1T1R) {
  1978. if (curtxbw_40mhz) {
  1979. if (rssi_level == 1)
  1980. ratr_bitmap &= 0x000f0000;
  1981. else if (rssi_level == 2)
  1982. ratr_bitmap &= 0x000ff000;
  1983. else
  1984. ratr_bitmap &= 0x000ff015;
  1985. } else {
  1986. if (rssi_level == 1)
  1987. ratr_bitmap &= 0x000f0000;
  1988. else if (rssi_level == 2)
  1989. ratr_bitmap &= 0x000ff000;
  1990. else
  1991. ratr_bitmap &= 0x000ff005;
  1992. }
  1993. } else {
  1994. if (curtxbw_40mhz) {
  1995. if (rssi_level == 1)
  1996. ratr_bitmap &= 0x0f0f0000;
  1997. else if (rssi_level == 2)
  1998. ratr_bitmap &= 0x0f0ff000;
  1999. else
  2000. ratr_bitmap &= 0x0f0ff015;
  2001. } else {
  2002. if (rssi_level == 1)
  2003. ratr_bitmap &= 0x0f0f0000;
  2004. else if (rssi_level == 2)
  2005. ratr_bitmap &= 0x0f0ff000;
  2006. else
  2007. ratr_bitmap &= 0x0f0ff005;
  2008. }
  2009. }
  2010. }
  2011. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  2012. (!curtxbw_40mhz && curshortgi_20mhz)) {
  2013. if (macid == 0)
  2014. shortgi = true;
  2015. else if (macid == 1)
  2016. shortgi = false;
  2017. }
  2018. break;
  2019. default:
  2020. ratr_index = RATR_INX_WIRELESS_NGB;
  2021. if (rtlphy->rf_type == RF_1T2R)
  2022. ratr_bitmap &= 0x000ff0ff;
  2023. else
  2024. ratr_bitmap &= 0x0f0ff0ff;
  2025. break;
  2026. }
  2027. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "ratr_bitmap :%x\n",
  2028. ratr_bitmap);
  2029. *(u32 *)&rate_mask = ((ratr_bitmap & 0x0fffffff) |
  2030. ratr_index << 28);
  2031. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  2032. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2033. "Rate_index:%x, ratr_val:%x, %5phC\n",
  2034. ratr_index, ratr_bitmap, rate_mask);
  2035. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  2036. }
  2037. void rtl92cu_update_channel_access_setting(struct ieee80211_hw *hw)
  2038. {
  2039. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2040. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2041. u16 sifs_timer;
  2042. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  2043. &mac->slot_time);
  2044. if (!mac->ht_enable)
  2045. sifs_timer = 0x0a0a;
  2046. else
  2047. sifs_timer = 0x0e0e;
  2048. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  2049. }
  2050. bool rtl92cu_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  2051. {
  2052. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2053. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2054. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2055. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  2056. u8 u1tmp = 0;
  2057. bool actuallyset = false;
  2058. unsigned long flag = 0;
  2059. /* to do - usb autosuspend */
  2060. u8 usb_autosuspend = 0;
  2061. if (ppsc->swrf_processing)
  2062. return false;
  2063. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2064. if (ppsc->rfchange_inprogress) {
  2065. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2066. return false;
  2067. } else {
  2068. ppsc->rfchange_inprogress = true;
  2069. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2070. }
  2071. cur_rfstate = ppsc->rfpwr_state;
  2072. if (usb_autosuspend) {
  2073. /* to do................... */
  2074. } else {
  2075. if (ppsc->pwrdown_mode) {
  2076. u1tmp = rtl_read_byte(rtlpriv, REG_HSISR);
  2077. e_rfpowerstate_toset = (u1tmp & BIT(7)) ?
  2078. ERFOFF : ERFON;
  2079. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  2080. "pwrdown, 0x5c(BIT7)=%02x\n", u1tmp);
  2081. } else {
  2082. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG,
  2083. rtl_read_byte(rtlpriv,
  2084. REG_MAC_PINMUX_CFG) & ~(BIT(3)));
  2085. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  2086. e_rfpowerstate_toset = (u1tmp & BIT(3)) ?
  2087. ERFON : ERFOFF;
  2088. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  2089. "GPIO_IN=%02x\n", u1tmp);
  2090. }
  2091. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "N-SS RF =%x\n",
  2092. e_rfpowerstate_toset);
  2093. }
  2094. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  2095. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2096. "GPIOChangeRF - HW Radio ON, RF ON\n");
  2097. ppsc->hwradiooff = false;
  2098. actuallyset = true;
  2099. } else if ((!ppsc->hwradiooff) && (e_rfpowerstate_toset ==
  2100. ERFOFF)) {
  2101. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2102. "GPIOChangeRF - HW Radio OFF\n");
  2103. ppsc->hwradiooff = true;
  2104. actuallyset = true;
  2105. } else {
  2106. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2107. "pHalData->bHwRadioOff and eRfPowerStateToSet do not match: pHalData->bHwRadioOff %x, eRfPowerStateToSet %x\n",
  2108. ppsc->hwradiooff, e_rfpowerstate_toset);
  2109. }
  2110. if (actuallyset) {
  2111. ppsc->hwradiooff = true;
  2112. if (e_rfpowerstate_toset == ERFON) {
  2113. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  2114. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM))
  2115. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2116. else if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2117. && RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3))
  2118. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2119. }
  2120. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2121. ppsc->rfchange_inprogress = false;
  2122. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2123. /* For power down module, we need to enable register block
  2124. * contrl reg at 0x1c. Then enable power down control bit
  2125. * of register 0x04 BIT4 and BIT15 as 1.
  2126. */
  2127. if (ppsc->pwrdown_mode && e_rfpowerstate_toset == ERFOFF) {
  2128. /* Enable register area 0x0-0xc. */
  2129. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  2130. if (IS_HARDWARE_TYPE_8723U(rtlhal)) {
  2131. /*
  2132. * We should configure HW PDn source for WiFi
  2133. * ONLY, and then our HW will be set in
  2134. * power-down mode if PDn source from all
  2135. * functions are configured.
  2136. */
  2137. u1tmp = rtl_read_byte(rtlpriv,
  2138. REG_MULTI_FUNC_CTRL);
  2139. rtl_write_byte(rtlpriv, REG_MULTI_FUNC_CTRL,
  2140. (u1tmp|WL_HWPDN_EN));
  2141. } else {
  2142. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x8812);
  2143. }
  2144. }
  2145. if (e_rfpowerstate_toset == ERFOFF) {
  2146. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
  2147. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2148. else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2149. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2150. }
  2151. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  2152. /* Enter D3 or ASPM after GPIO had been done. */
  2153. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
  2154. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2155. else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2156. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2157. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2158. ppsc->rfchange_inprogress = false;
  2159. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2160. } else {
  2161. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2162. ppsc->rfchange_inprogress = false;
  2163. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2164. }
  2165. *valid = 1;
  2166. return !ppsc->hwradiooff;
  2167. }