hw.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "../rtl8192c/fw_common.h"
  40. #include "dm.h"
  41. #include "led.h"
  42. #include "hw.h"
  43. #define LLT_CONFIG 5
  44. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  45. u8 set_bits, u8 clear_bits)
  46. {
  47. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  48. struct rtl_priv *rtlpriv = rtl_priv(hw);
  49. rtlpci->reg_bcn_ctrl_val |= set_bits;
  50. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  51. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  52. }
  53. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  54. {
  55. struct rtl_priv *rtlpriv = rtl_priv(hw);
  56. u8 tmp1byte;
  57. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  58. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  59. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  60. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  61. tmp1byte &= ~(BIT(0));
  62. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  63. }
  64. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  65. {
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. u8 tmp1byte;
  68. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  69. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  70. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  71. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  72. tmp1byte |= BIT(0);
  73. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  74. }
  75. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  76. {
  77. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  78. }
  79. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  80. {
  81. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  82. }
  83. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  84. {
  85. struct rtl_priv *rtlpriv = rtl_priv(hw);
  86. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  87. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  88. switch (variable) {
  89. case HW_VAR_RCR:
  90. *((u32 *) (val)) = rtlpci->receive_config;
  91. break;
  92. case HW_VAR_RF_STATE:
  93. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  94. break;
  95. case HW_VAR_FWLPS_RF_ON:{
  96. enum rf_pwrstate rfState;
  97. u32 val_rcr;
  98. rtlpriv->cfg->ops->get_hw_reg(hw,
  99. HW_VAR_RF_STATE,
  100. (u8 *) (&rfState));
  101. if (rfState == ERFOFF) {
  102. *((bool *) (val)) = true;
  103. } else {
  104. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  105. val_rcr &= 0x00070000;
  106. if (val_rcr)
  107. *((bool *) (val)) = false;
  108. else
  109. *((bool *) (val)) = true;
  110. }
  111. break;
  112. }
  113. case HW_VAR_FW_PSMODE_STATUS:
  114. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  115. break;
  116. case HW_VAR_CORRECT_TSF:{
  117. u64 tsf;
  118. u32 *ptsf_low = (u32 *)&tsf;
  119. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  120. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  121. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  122. *((u64 *) (val)) = tsf;
  123. break;
  124. }
  125. default:
  126. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  127. "switch case not processed\n");
  128. break;
  129. }
  130. }
  131. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  132. {
  133. struct rtl_priv *rtlpriv = rtl_priv(hw);
  134. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  135. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  136. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  137. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  138. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  139. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  140. u8 idx;
  141. switch (variable) {
  142. case HW_VAR_ETHER_ADDR:{
  143. for (idx = 0; idx < ETH_ALEN; idx++) {
  144. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  145. val[idx]);
  146. }
  147. break;
  148. }
  149. case HW_VAR_BASIC_RATE:{
  150. u16 rate_cfg = ((u16 *) val)[0];
  151. u8 rate_index = 0;
  152. rate_cfg &= 0x15f;
  153. rate_cfg |= 0x01;
  154. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  155. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  156. (rate_cfg >> 8) & 0xff);
  157. while (rate_cfg > 0x1) {
  158. rate_cfg = (rate_cfg >> 1);
  159. rate_index++;
  160. }
  161. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  162. rate_index);
  163. break;
  164. }
  165. case HW_VAR_BSSID:{
  166. for (idx = 0; idx < ETH_ALEN; idx++) {
  167. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  168. val[idx]);
  169. }
  170. break;
  171. }
  172. case HW_VAR_SIFS:{
  173. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  174. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  175. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  176. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  177. if (!mac->ht_enable)
  178. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  179. 0x0e0e);
  180. else
  181. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  182. *((u16 *) val));
  183. break;
  184. }
  185. case HW_VAR_SLOT_TIME:{
  186. u8 e_aci;
  187. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  188. "HW_VAR_SLOT_TIME %x\n", val[0]);
  189. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  190. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  191. rtlpriv->cfg->ops->set_hw_reg(hw,
  192. HW_VAR_AC_PARAM,
  193. &e_aci);
  194. }
  195. break;
  196. }
  197. case HW_VAR_ACK_PREAMBLE:{
  198. u8 reg_tmp;
  199. u8 short_preamble = (bool)*val;
  200. reg_tmp = (mac->cur_40_prime_sc) << 5;
  201. if (short_preamble)
  202. reg_tmp |= 0x80;
  203. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  204. break;
  205. }
  206. case HW_VAR_AMPDU_MIN_SPACE:{
  207. u8 min_spacing_to_set;
  208. u8 sec_min_space;
  209. min_spacing_to_set = *val;
  210. if (min_spacing_to_set <= 7) {
  211. sec_min_space = 0;
  212. if (min_spacing_to_set < sec_min_space)
  213. min_spacing_to_set = sec_min_space;
  214. mac->min_space_cfg = ((mac->min_space_cfg &
  215. 0xf8) |
  216. min_spacing_to_set);
  217. *val = min_spacing_to_set;
  218. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  219. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  220. mac->min_space_cfg);
  221. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  222. mac->min_space_cfg);
  223. }
  224. break;
  225. }
  226. case HW_VAR_SHORTGI_DENSITY:{
  227. u8 density_to_set;
  228. density_to_set = *val;
  229. mac->min_space_cfg |= (density_to_set << 3);
  230. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  231. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  232. mac->min_space_cfg);
  233. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  234. mac->min_space_cfg);
  235. break;
  236. }
  237. case HW_VAR_AMPDU_FACTOR:{
  238. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  239. u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
  240. u8 factor_toset;
  241. u8 *p_regtoset = NULL;
  242. u8 index = 0;
  243. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  244. (rtlpcipriv->bt_coexist.bt_coexist_type ==
  245. BT_CSR_BC4))
  246. p_regtoset = regtoset_bt;
  247. else
  248. p_regtoset = regtoset_normal;
  249. factor_toset = *(val);
  250. if (factor_toset <= 3) {
  251. factor_toset = (1 << (factor_toset + 2));
  252. if (factor_toset > 0xf)
  253. factor_toset = 0xf;
  254. for (index = 0; index < 4; index++) {
  255. if ((p_regtoset[index] & 0xf0) >
  256. (factor_toset << 4))
  257. p_regtoset[index] =
  258. (p_regtoset[index] & 0x0f) |
  259. (factor_toset << 4);
  260. if ((p_regtoset[index] & 0x0f) >
  261. factor_toset)
  262. p_regtoset[index] =
  263. (p_regtoset[index] & 0xf0) |
  264. (factor_toset);
  265. rtl_write_byte(rtlpriv,
  266. (REG_AGGLEN_LMT + index),
  267. p_regtoset[index]);
  268. }
  269. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  270. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  271. factor_toset);
  272. }
  273. break;
  274. }
  275. case HW_VAR_AC_PARAM:{
  276. u8 e_aci = *(val);
  277. rtl92c_dm_init_edca_turbo(hw);
  278. if (rtlpci->acm_method != eAcmWay2_SW)
  279. rtlpriv->cfg->ops->set_hw_reg(hw,
  280. HW_VAR_ACM_CTRL,
  281. (&e_aci));
  282. break;
  283. }
  284. case HW_VAR_ACM_CTRL:{
  285. u8 e_aci = *(val);
  286. union aci_aifsn *p_aci_aifsn =
  287. (union aci_aifsn *)(&(mac->ac[0].aifs));
  288. u8 acm = p_aci_aifsn->f.acm;
  289. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  290. acm_ctrl =
  291. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  292. if (acm) {
  293. switch (e_aci) {
  294. case AC0_BE:
  295. acm_ctrl |= AcmHw_BeqEn;
  296. break;
  297. case AC2_VI:
  298. acm_ctrl |= AcmHw_ViqEn;
  299. break;
  300. case AC3_VO:
  301. acm_ctrl |= AcmHw_VoqEn;
  302. break;
  303. default:
  304. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  305. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  306. acm);
  307. break;
  308. }
  309. } else {
  310. switch (e_aci) {
  311. case AC0_BE:
  312. acm_ctrl &= (~AcmHw_BeqEn);
  313. break;
  314. case AC2_VI:
  315. acm_ctrl &= (~AcmHw_ViqEn);
  316. break;
  317. case AC3_VO:
  318. acm_ctrl &= (~AcmHw_BeqEn);
  319. break;
  320. default:
  321. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  322. "switch case not processed\n");
  323. break;
  324. }
  325. }
  326. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  327. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  328. acm_ctrl);
  329. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  330. break;
  331. }
  332. case HW_VAR_RCR:{
  333. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  334. rtlpci->receive_config = ((u32 *) (val))[0];
  335. break;
  336. }
  337. case HW_VAR_RETRY_LIMIT:{
  338. u8 retry_limit = val[0];
  339. rtl_write_word(rtlpriv, REG_RL,
  340. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  341. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  342. break;
  343. }
  344. case HW_VAR_DUAL_TSF_RST:
  345. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  346. break;
  347. case HW_VAR_EFUSE_BYTES:
  348. rtlefuse->efuse_usedbytes = *((u16 *) val);
  349. break;
  350. case HW_VAR_EFUSE_USAGE:
  351. rtlefuse->efuse_usedpercentage = *val;
  352. break;
  353. case HW_VAR_IO_CMD:
  354. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  355. break;
  356. case HW_VAR_WPA_CONFIG:
  357. rtl_write_byte(rtlpriv, REG_SECCFG, *val);
  358. break;
  359. case HW_VAR_SET_RPWM:{
  360. u8 rpwm_val;
  361. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  362. udelay(1);
  363. if (rpwm_val & BIT(7)) {
  364. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
  365. } else {
  366. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  367. *val | BIT(7));
  368. }
  369. break;
  370. }
  371. case HW_VAR_H2C_FW_PWRMODE:{
  372. u8 psmode = *val;
  373. if ((psmode != FW_PS_ACTIVE_MODE) &&
  374. (!IS_92C_SERIAL(rtlhal->version))) {
  375. rtl92c_dm_rf_saving(hw, true);
  376. }
  377. rtl92c_set_fw_pwrmode_cmd(hw, *val);
  378. break;
  379. }
  380. case HW_VAR_FW_PSMODE_STATUS:
  381. ppsc->fw_current_inpsmode = *((bool *) val);
  382. break;
  383. case HW_VAR_H2C_FW_JOINBSSRPT:{
  384. u8 mstatus = *val;
  385. u8 tmp_regcr, tmp_reg422;
  386. bool recover = false;
  387. if (mstatus == RT_MEDIA_CONNECT) {
  388. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  389. NULL);
  390. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  391. rtl_write_byte(rtlpriv, REG_CR + 1,
  392. (tmp_regcr | BIT(0)));
  393. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  394. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  395. tmp_reg422 =
  396. rtl_read_byte(rtlpriv,
  397. REG_FWHW_TXQ_CTRL + 2);
  398. if (tmp_reg422 & BIT(6))
  399. recover = true;
  400. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  401. tmp_reg422 & (~BIT(6)));
  402. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  403. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  404. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  405. if (recover) {
  406. rtl_write_byte(rtlpriv,
  407. REG_FWHW_TXQ_CTRL + 2,
  408. tmp_reg422);
  409. }
  410. rtl_write_byte(rtlpriv, REG_CR + 1,
  411. (tmp_regcr & ~(BIT(0))));
  412. }
  413. rtl92c_set_fw_joinbss_report_cmd(hw, *val);
  414. break;
  415. }
  416. case HW_VAR_AID:{
  417. u16 u2btmp;
  418. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  419. u2btmp &= 0xC000;
  420. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  421. mac->assoc_id));
  422. break;
  423. }
  424. case HW_VAR_CORRECT_TSF:{
  425. u8 btype_ibss = val[0];
  426. if (btype_ibss)
  427. _rtl92ce_stop_tx_beacon(hw);
  428. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  429. rtl_write_dword(rtlpriv, REG_TSFTR,
  430. (u32) (mac->tsf & 0xffffffff));
  431. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  432. (u32) ((mac->tsf >> 32) & 0xffffffff));
  433. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  434. if (btype_ibss)
  435. _rtl92ce_resume_tx_beacon(hw);
  436. break;
  437. }
  438. default:
  439. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  440. "switch case not processed\n");
  441. break;
  442. }
  443. }
  444. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  445. {
  446. struct rtl_priv *rtlpriv = rtl_priv(hw);
  447. bool status = true;
  448. long count = 0;
  449. u32 value = _LLT_INIT_ADDR(address) |
  450. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  451. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  452. do {
  453. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  454. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  455. break;
  456. if (count > POLLING_LLT_THRESHOLD) {
  457. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  458. "Failed to polling write LLT done at address %d!\n",
  459. address);
  460. status = false;
  461. break;
  462. }
  463. } while (++count);
  464. return status;
  465. }
  466. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  467. {
  468. struct rtl_priv *rtlpriv = rtl_priv(hw);
  469. unsigned short i;
  470. u8 txpktbuf_bndy;
  471. u8 maxPage;
  472. bool status;
  473. #if LLT_CONFIG == 1
  474. maxPage = 255;
  475. txpktbuf_bndy = 252;
  476. #elif LLT_CONFIG == 2
  477. maxPage = 127;
  478. txpktbuf_bndy = 124;
  479. #elif LLT_CONFIG == 3
  480. maxPage = 255;
  481. txpktbuf_bndy = 174;
  482. #elif LLT_CONFIG == 4
  483. maxPage = 255;
  484. txpktbuf_bndy = 246;
  485. #elif LLT_CONFIG == 5
  486. maxPage = 255;
  487. txpktbuf_bndy = 246;
  488. #endif
  489. #if LLT_CONFIG == 1
  490. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  491. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  492. #elif LLT_CONFIG == 2
  493. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  494. #elif LLT_CONFIG == 3
  495. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  496. #elif LLT_CONFIG == 4
  497. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  498. #elif LLT_CONFIG == 5
  499. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  500. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  501. #endif
  502. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  503. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  504. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  505. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  506. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  507. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  508. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  509. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  510. status = _rtl92ce_llt_write(hw, i, i + 1);
  511. if (true != status)
  512. return status;
  513. }
  514. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  515. if (true != status)
  516. return status;
  517. for (i = txpktbuf_bndy; i < maxPage; i++) {
  518. status = _rtl92ce_llt_write(hw, i, (i + 1));
  519. if (true != status)
  520. return status;
  521. }
  522. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  523. if (true != status)
  524. return status;
  525. return true;
  526. }
  527. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  528. {
  529. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  530. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  531. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  532. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  533. if (rtlpci->up_first_time)
  534. return;
  535. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  536. rtl92ce_sw_led_on(hw, pLed0);
  537. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  538. rtl92ce_sw_led_on(hw, pLed0);
  539. else
  540. rtl92ce_sw_led_off(hw, pLed0);
  541. }
  542. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  543. {
  544. struct rtl_priv *rtlpriv = rtl_priv(hw);
  545. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  546. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  547. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  548. unsigned char bytetmp;
  549. unsigned short wordtmp;
  550. u16 retry;
  551. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  552. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  553. u32 value32;
  554. value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
  555. value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
  556. rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
  557. }
  558. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  559. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  560. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  561. u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
  562. u4b_tmp &= (~0x00024800);
  563. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
  564. }
  565. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  566. udelay(2);
  567. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  568. udelay(2);
  569. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  570. udelay(2);
  571. retry = 0;
  572. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
  573. rtl_read_dword(rtlpriv, 0xEC), bytetmp);
  574. while ((bytetmp & BIT(0)) && retry < 1000) {
  575. retry++;
  576. udelay(50);
  577. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  578. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
  579. rtl_read_dword(rtlpriv, 0xEC), bytetmp);
  580. udelay(50);
  581. }
  582. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  583. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  584. udelay(2);
  585. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  586. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
  587. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
  588. }
  589. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  590. if (!_rtl92ce_llt_table_init(hw))
  591. return false;
  592. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  593. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  594. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  595. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  596. wordtmp &= 0xf;
  597. wordtmp |= 0xF771;
  598. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  599. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  600. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  601. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  602. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  603. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  604. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  605. DMA_BIT_MASK(32));
  606. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  607. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  608. DMA_BIT_MASK(32));
  609. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  610. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  611. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  612. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  613. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  614. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  615. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  616. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  617. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  618. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  619. DMA_BIT_MASK(32));
  620. rtl_write_dword(rtlpriv, REG_RX_DESA,
  621. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  622. DMA_BIT_MASK(32));
  623. if (IS_92C_SERIAL(rtlhal->version))
  624. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  625. else
  626. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  627. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  628. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  629. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  630. do {
  631. retry++;
  632. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  633. } while ((retry < 200) && (bytetmp & BIT(7)));
  634. _rtl92ce_gen_refresh_led_state(hw);
  635. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  636. return true;
  637. }
  638. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  639. {
  640. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  641. struct rtl_priv *rtlpriv = rtl_priv(hw);
  642. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  643. u8 reg_bw_opmode;
  644. u32 reg_prsr;
  645. reg_bw_opmode = BW_OPMODE_20MHZ;
  646. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  647. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  648. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  649. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  650. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  651. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  652. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  653. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  654. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  655. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  656. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  657. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  658. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  659. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  660. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  661. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  662. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
  663. else
  664. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  665. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  666. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  667. rtlpci->reg_bcn_ctrl_val = 0x1f;
  668. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  669. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  670. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  671. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  672. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  673. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  674. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
  675. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  676. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
  677. } else {
  678. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  679. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  680. }
  681. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  682. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  683. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  684. else
  685. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  686. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  687. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  688. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  689. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  690. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  691. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  692. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  693. }
  694. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  695. {
  696. struct rtl_priv *rtlpriv = rtl_priv(hw);
  697. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  698. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  699. rtl_write_word(rtlpriv, 0x350, 0x870c);
  700. rtl_write_byte(rtlpriv, 0x352, 0x1);
  701. if (ppsc->support_backdoor)
  702. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  703. else
  704. rtl_write_byte(rtlpriv, 0x349, 0x03);
  705. rtl_write_word(rtlpriv, 0x350, 0x2718);
  706. rtl_write_byte(rtlpriv, 0x352, 0x1);
  707. }
  708. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  709. {
  710. struct rtl_priv *rtlpriv = rtl_priv(hw);
  711. u8 sec_reg_value;
  712. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  713. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  714. rtlpriv->sec.pairwise_enc_algorithm,
  715. rtlpriv->sec.group_enc_algorithm);
  716. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  717. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  718. "not open hw encryption\n");
  719. return;
  720. }
  721. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  722. if (rtlpriv->sec.use_defaultkey) {
  723. sec_reg_value |= SCR_TxUseDK;
  724. sec_reg_value |= SCR_RxUseDK;
  725. }
  726. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  727. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  728. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  729. "The SECR-value %x\n", sec_reg_value);
  730. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  731. }
  732. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  733. {
  734. struct rtl_priv *rtlpriv = rtl_priv(hw);
  735. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  736. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  737. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  738. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  739. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  740. bool rtstatus = true;
  741. bool is92c;
  742. int err;
  743. u8 tmp_u1b;
  744. rtlpci->being_init_adapter = true;
  745. rtlpriv->intf_ops->disable_aspm(hw);
  746. rtstatus = _rtl92ce_init_mac(hw);
  747. if (!rtstatus) {
  748. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  749. err = 1;
  750. return err;
  751. }
  752. err = rtl92c_download_fw(hw);
  753. if (err) {
  754. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  755. "Failed to download FW. Init HW without FW now..\n");
  756. err = 1;
  757. return err;
  758. }
  759. rtlhal->last_hmeboxnum = 0;
  760. rtl92c_phy_mac_config(hw);
  761. /* because last function modify RCR, so we update
  762. * rcr var here, or TP will unstable for receive_config
  763. * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
  764. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
  765. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  766. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  767. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  768. rtl92c_phy_bb_config(hw);
  769. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  770. rtl92c_phy_rf_config(hw);
  771. if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
  772. !IS_92C_SERIAL(rtlhal->version)) {
  773. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  774. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  775. } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  776. rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
  777. rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
  778. rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
  779. rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
  780. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
  781. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
  782. }
  783. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  784. RF_CHNLBW, RFREG_OFFSET_MASK);
  785. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  786. RF_CHNLBW, RFREG_OFFSET_MASK);
  787. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  788. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  789. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  790. _rtl92ce_hw_configure(hw);
  791. rtl_cam_reset_all_entry(hw);
  792. rtl92ce_enable_hw_security_config(hw);
  793. ppsc->rfpwr_state = ERFON;
  794. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  795. _rtl92ce_enable_aspm_back_door(hw);
  796. rtlpriv->intf_ops->enable_aspm(hw);
  797. rtl8192ce_bt_hw_init(hw);
  798. if (ppsc->rfpwr_state == ERFON) {
  799. rtl92c_phy_set_rfpath_switch(hw, 1);
  800. if (rtlphy->iqk_initialized) {
  801. rtl92c_phy_iq_calibrate(hw, true);
  802. } else {
  803. rtl92c_phy_iq_calibrate(hw, false);
  804. rtlphy->iqk_initialized = true;
  805. }
  806. rtl92c_dm_check_txpower_tracking(hw);
  807. rtl92c_phy_lc_calibrate(hw);
  808. }
  809. is92c = IS_92C_SERIAL(rtlhal->version);
  810. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  811. if (!(tmp_u1b & BIT(0))) {
  812. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  813. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
  814. }
  815. if (!(tmp_u1b & BIT(1)) && is92c) {
  816. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  817. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path B\n");
  818. }
  819. if (!(tmp_u1b & BIT(4))) {
  820. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  821. tmp_u1b &= 0x0F;
  822. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  823. udelay(10);
  824. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  825. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
  826. }
  827. rtl92c_dm_init(hw);
  828. rtlpci->being_init_adapter = false;
  829. return err;
  830. }
  831. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  832. {
  833. struct rtl_priv *rtlpriv = rtl_priv(hw);
  834. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  835. enum version_8192c version = VERSION_UNKNOWN;
  836. u32 value32;
  837. const char *versionid;
  838. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  839. if (value32 & TRP_VAUX_EN) {
  840. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  841. VERSION_A_CHIP_88C;
  842. } else {
  843. version = (enum version_8192c) (CHIP_VER_B |
  844. ((value32 & TYPE_ID) ? CHIP_92C_BITMASK : 0) |
  845. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  846. if ((!IS_CHIP_VENDOR_UMC(version)) && (value32 &
  847. CHIP_VER_RTL_MASK)) {
  848. version = (enum version_8192c)(version |
  849. ((((value32 & CHIP_VER_RTL_MASK) == BIT(12))
  850. ? CHIP_VENDOR_UMC_B_CUT : CHIP_UNKNOWN) |
  851. CHIP_VENDOR_UMC));
  852. }
  853. if (IS_92C_SERIAL(version)) {
  854. value32 = rtl_read_dword(rtlpriv, REG_HPON_FSM);
  855. version = (enum version_8192c)(version |
  856. ((CHIP_BONDING_IDENTIFIER(value32)
  857. == CHIP_BONDING_92C_1T2R) ?
  858. RF_TYPE_1T2R : 0));
  859. }
  860. }
  861. switch (version) {
  862. case VERSION_B_CHIP_92C:
  863. versionid = "B_CHIP_92C";
  864. break;
  865. case VERSION_B_CHIP_88C:
  866. versionid = "B_CHIP_88C";
  867. break;
  868. case VERSION_A_CHIP_92C:
  869. versionid = "A_CHIP_92C";
  870. break;
  871. case VERSION_A_CHIP_88C:
  872. versionid = "A_CHIP_88C";
  873. break;
  874. case VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT:
  875. versionid = "A_CUT_92C_1T2R";
  876. break;
  877. case VERSION_NORMAL_UMC_CHIP_92C_A_CUT:
  878. versionid = "A_CUT_92C";
  879. break;
  880. case VERSION_NORMAL_UMC_CHIP_88C_A_CUT:
  881. versionid = "A_CUT_88C";
  882. break;
  883. case VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT:
  884. versionid = "B_CUT_92C_1T2R";
  885. break;
  886. case VERSION_NORMAL_UMC_CHIP_92C_B_CUT:
  887. versionid = "B_CUT_92C";
  888. break;
  889. case VERSION_NORMAL_UMC_CHIP_88C_B_CUT:
  890. versionid = "B_CUT_88C";
  891. break;
  892. default:
  893. versionid = "Unknown. Bug?";
  894. break;
  895. }
  896. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  897. "Chip Version ID: %s\n", versionid);
  898. switch (version & 0x3) {
  899. case CHIP_88C:
  900. rtlphy->rf_type = RF_1T1R;
  901. break;
  902. case CHIP_92C:
  903. rtlphy->rf_type = RF_2T2R;
  904. break;
  905. case CHIP_92C_1T2R:
  906. rtlphy->rf_type = RF_1T2R;
  907. break;
  908. default:
  909. rtlphy->rf_type = RF_1T1R;
  910. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  911. "ERROR RF_Type is set!!\n");
  912. break;
  913. }
  914. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
  915. rtlphy->rf_type == RF_2T2R ? "RF_2T2R" : "RF_1T1R");
  916. return version;
  917. }
  918. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  919. enum nl80211_iftype type)
  920. {
  921. struct rtl_priv *rtlpriv = rtl_priv(hw);
  922. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  923. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  924. bt_msr &= 0xfc;
  925. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  926. type == NL80211_IFTYPE_STATION) {
  927. _rtl92ce_stop_tx_beacon(hw);
  928. _rtl92ce_enable_bcn_sub_func(hw);
  929. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  930. _rtl92ce_resume_tx_beacon(hw);
  931. _rtl92ce_disable_bcn_sub_func(hw);
  932. } else {
  933. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  934. "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
  935. type);
  936. }
  937. switch (type) {
  938. case NL80211_IFTYPE_UNSPECIFIED:
  939. bt_msr |= MSR_NOLINK;
  940. ledaction = LED_CTL_LINK;
  941. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  942. "Set Network type to NO LINK!\n");
  943. break;
  944. case NL80211_IFTYPE_ADHOC:
  945. bt_msr |= MSR_ADHOC;
  946. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  947. "Set Network type to Ad Hoc!\n");
  948. break;
  949. case NL80211_IFTYPE_STATION:
  950. bt_msr |= MSR_INFRA;
  951. ledaction = LED_CTL_LINK;
  952. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  953. "Set Network type to STA!\n");
  954. break;
  955. case NL80211_IFTYPE_AP:
  956. bt_msr |= MSR_AP;
  957. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  958. "Set Network type to AP!\n");
  959. break;
  960. default:
  961. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  962. "Network type %d not supported!\n", type);
  963. return 1;
  964. break;
  965. }
  966. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  967. rtlpriv->cfg->ops->led_control(hw, ledaction);
  968. if ((bt_msr & 0xfc) == MSR_AP)
  969. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  970. else
  971. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  972. return 0;
  973. }
  974. void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  975. {
  976. struct rtl_priv *rtlpriv = rtl_priv(hw);
  977. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  978. if (rtlpriv->psc.rfpwr_state != ERFON)
  979. return;
  980. if (check_bssid) {
  981. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  982. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  983. (u8 *) (&reg_rcr));
  984. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  985. } else if (!check_bssid) {
  986. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  987. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  988. rtlpriv->cfg->ops->set_hw_reg(hw,
  989. HW_VAR_RCR, (u8 *) (&reg_rcr));
  990. }
  991. }
  992. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  993. {
  994. struct rtl_priv *rtlpriv = rtl_priv(hw);
  995. if (_rtl92ce_set_media_status(hw, type))
  996. return -EOPNOTSUPP;
  997. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  998. if (type != NL80211_IFTYPE_AP)
  999. rtl92ce_set_check_bssid(hw, true);
  1000. } else {
  1001. rtl92ce_set_check_bssid(hw, false);
  1002. }
  1003. return 0;
  1004. }
  1005. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  1006. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  1007. {
  1008. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1009. rtl92c_dm_init_edca_turbo(hw);
  1010. switch (aci) {
  1011. case AC1_BK:
  1012. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1013. break;
  1014. case AC0_BE:
  1015. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
  1016. break;
  1017. case AC2_VI:
  1018. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1019. break;
  1020. case AC3_VO:
  1021. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1022. break;
  1023. default:
  1024. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1025. break;
  1026. }
  1027. }
  1028. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  1029. {
  1030. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1031. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1032. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1033. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1034. }
  1035. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  1036. {
  1037. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1038. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1039. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1040. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1041. synchronize_irq(rtlpci->pdev->irq);
  1042. }
  1043. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  1044. {
  1045. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1046. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1047. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1048. u8 u1b_tmp;
  1049. u32 u4b_tmp;
  1050. rtlpriv->intf_ops->enable_aspm(hw);
  1051. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1052. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1053. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1054. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1055. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1056. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1057. if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7))
  1058. rtl92c_firmware_selfreset(hw);
  1059. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1060. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1061. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1062. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1063. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  1064. ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
  1065. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
  1066. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
  1067. (u1b_tmp << 8));
  1068. } else {
  1069. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1070. (u1b_tmp << 8));
  1071. }
  1072. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1073. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1074. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1075. if (!IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version))
  1076. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1077. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  1078. u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
  1079. u4b_tmp |= 0x03824800;
  1080. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
  1081. } else {
  1082. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1083. }
  1084. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1085. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1086. }
  1087. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1088. {
  1089. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1090. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1091. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1092. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1093. enum nl80211_iftype opmode;
  1094. mac->link_state = MAC80211_NOLINK;
  1095. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1096. _rtl92ce_set_media_status(hw, opmode);
  1097. if (rtlpci->driver_is_goingto_unload ||
  1098. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1099. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1100. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1101. _rtl92ce_poweroff_adapter(hw);
  1102. /* after power off we should do iqk again */
  1103. rtlpriv->phy.iqk_initialized = false;
  1104. }
  1105. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1106. u32 *p_inta, u32 *p_intb)
  1107. {
  1108. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1109. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1110. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1111. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1112. /*
  1113. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1114. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1115. */
  1116. }
  1117. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1118. {
  1119. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1120. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1121. u16 bcn_interval, atim_window;
  1122. bcn_interval = mac->beacon_interval;
  1123. atim_window = 2; /*FIX MERGE */
  1124. rtl92ce_disable_interrupt(hw);
  1125. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1126. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1127. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1128. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1129. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1130. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1131. rtl92ce_enable_interrupt(hw);
  1132. }
  1133. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1134. {
  1135. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1136. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1137. u16 bcn_interval = mac->beacon_interval;
  1138. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1139. "beacon_interval:%d\n", bcn_interval);
  1140. rtl92ce_disable_interrupt(hw);
  1141. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1142. rtl92ce_enable_interrupt(hw);
  1143. }
  1144. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1145. u32 add_msr, u32 rm_msr)
  1146. {
  1147. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1148. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1149. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
  1150. add_msr, rm_msr);
  1151. if (add_msr)
  1152. rtlpci->irq_mask[0] |= add_msr;
  1153. if (rm_msr)
  1154. rtlpci->irq_mask[0] &= (~rm_msr);
  1155. rtl92ce_disable_interrupt(hw);
  1156. rtl92ce_enable_interrupt(hw);
  1157. }
  1158. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1159. bool autoload_fail,
  1160. u8 *hwinfo)
  1161. {
  1162. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1163. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1164. u8 rf_path, index, tempval;
  1165. u16 i;
  1166. for (rf_path = 0; rf_path < 2; rf_path++) {
  1167. for (i = 0; i < 3; i++) {
  1168. if (!autoload_fail) {
  1169. rtlefuse->
  1170. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1171. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1172. rtlefuse->
  1173. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1174. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1175. i];
  1176. } else {
  1177. rtlefuse->
  1178. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1179. EEPROM_DEFAULT_TXPOWERLEVEL;
  1180. rtlefuse->
  1181. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1182. EEPROM_DEFAULT_TXPOWERLEVEL;
  1183. }
  1184. }
  1185. }
  1186. for (i = 0; i < 3; i++) {
  1187. if (!autoload_fail)
  1188. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1189. else
  1190. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1191. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  1192. (tempval & 0xf);
  1193. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  1194. ((tempval & 0xf0) >> 4);
  1195. }
  1196. for (rf_path = 0; rf_path < 2; rf_path++)
  1197. for (i = 0; i < 3; i++)
  1198. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1199. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
  1200. rf_path, i,
  1201. rtlefuse->
  1202. eeprom_chnlarea_txpwr_cck[rf_path][i]);
  1203. for (rf_path = 0; rf_path < 2; rf_path++)
  1204. for (i = 0; i < 3; i++)
  1205. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1206. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1207. rf_path, i,
  1208. rtlefuse->
  1209. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
  1210. for (rf_path = 0; rf_path < 2; rf_path++)
  1211. for (i = 0; i < 3; i++)
  1212. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1213. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1214. rf_path, i,
  1215. rtlefuse->
  1216. eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
  1217. for (rf_path = 0; rf_path < 2; rf_path++) {
  1218. for (i = 0; i < 14; i++) {
  1219. index = _rtl92c_get_chnl_group((u8) i);
  1220. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1221. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1222. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1223. rtlefuse->
  1224. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1225. if ((rtlefuse->
  1226. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1227. rtlefuse->
  1228. eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
  1229. > 0) {
  1230. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1231. rtlefuse->
  1232. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1233. [index] -
  1234. rtlefuse->
  1235. eprom_chnl_txpwr_ht40_2sdf[rf_path]
  1236. [index];
  1237. } else {
  1238. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1239. }
  1240. }
  1241. for (i = 0; i < 14; i++) {
  1242. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1243. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
  1244. rf_path, i,
  1245. rtlefuse->txpwrlevel_cck[rf_path][i],
  1246. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1247. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  1248. }
  1249. }
  1250. for (i = 0; i < 3; i++) {
  1251. if (!autoload_fail) {
  1252. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1253. hwinfo[EEPROM_TXPWR_GROUP + i];
  1254. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1255. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1256. } else {
  1257. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1258. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1259. }
  1260. }
  1261. for (rf_path = 0; rf_path < 2; rf_path++) {
  1262. for (i = 0; i < 14; i++) {
  1263. index = _rtl92c_get_chnl_group((u8) i);
  1264. if (rf_path == RF90_PATH_A) {
  1265. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1266. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1267. & 0xf);
  1268. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1269. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1270. & 0xf);
  1271. } else if (rf_path == RF90_PATH_B) {
  1272. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1273. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1274. & 0xf0) >> 4);
  1275. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1276. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1277. & 0xf0) >> 4);
  1278. }
  1279. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1280. "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1281. rf_path, i,
  1282. rtlefuse->pwrgroup_ht20[rf_path][i]);
  1283. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1284. "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1285. rf_path, i,
  1286. rtlefuse->pwrgroup_ht40[rf_path][i]);
  1287. }
  1288. }
  1289. for (i = 0; i < 14; i++) {
  1290. index = _rtl92c_get_chnl_group((u8) i);
  1291. if (!autoload_fail)
  1292. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1293. else
  1294. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1295. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1296. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1297. ((tempval >> 4) & 0xF);
  1298. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1299. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1300. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1301. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1302. index = _rtl92c_get_chnl_group((u8) i);
  1303. if (!autoload_fail)
  1304. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1305. else
  1306. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1307. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1308. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1309. ((tempval >> 4) & 0xF);
  1310. }
  1311. rtlefuse->legacy_ht_txpowerdiff =
  1312. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1313. for (i = 0; i < 14; i++)
  1314. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1315. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
  1316. i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  1317. for (i = 0; i < 14; i++)
  1318. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1319. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
  1320. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  1321. for (i = 0; i < 14; i++)
  1322. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1323. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
  1324. i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  1325. for (i = 0; i < 14; i++)
  1326. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1327. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
  1328. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  1329. if (!autoload_fail)
  1330. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1331. else
  1332. rtlefuse->eeprom_regulatory = 0;
  1333. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1334. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1335. if (!autoload_fail) {
  1336. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1337. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1338. } else {
  1339. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1340. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1341. }
  1342. RTPRINT(rtlpriv, FINIT, INIT_TxPower, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1343. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1344. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  1345. if (!autoload_fail)
  1346. tempval = hwinfo[EEPROM_THERMAL_METER];
  1347. else
  1348. tempval = EEPROM_DEFAULT_THERMALMETER;
  1349. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1350. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1351. rtlefuse->apk_thermalmeterignore = true;
  1352. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1353. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1354. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1355. }
  1356. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1357. {
  1358. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1359. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1360. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1361. u16 i, usvalue;
  1362. u8 hwinfo[HWSET_MAX_SIZE];
  1363. u16 eeprom_id;
  1364. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1365. rtl_efuse_shadow_map_update(hw);
  1366. memcpy((void *)hwinfo,
  1367. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1368. HWSET_MAX_SIZE);
  1369. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1370. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1371. "RTL819X Not boot from eeprom, check it !!");
  1372. }
  1373. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
  1374. hwinfo, HWSET_MAX_SIZE);
  1375. eeprom_id = *((u16 *)&hwinfo[0]);
  1376. if (eeprom_id != RTL8190_EEPROM_ID) {
  1377. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1378. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1379. rtlefuse->autoload_failflag = true;
  1380. } else {
  1381. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1382. rtlefuse->autoload_failflag = false;
  1383. }
  1384. if (rtlefuse->autoload_failflag)
  1385. return;
  1386. for (i = 0; i < 6; i += 2) {
  1387. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1388. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1389. }
  1390. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
  1391. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1392. rtlefuse->autoload_failflag,
  1393. hwinfo);
  1394. rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
  1395. rtlefuse->autoload_failflag,
  1396. hwinfo);
  1397. rtlefuse->eeprom_channelplan = *&hwinfo[EEPROM_CHANNELPLAN];
  1398. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1399. rtlefuse->txpwr_fromeprom = true;
  1400. rtlefuse->eeprom_oemid = *&hwinfo[EEPROM_CUSTOMER_ID];
  1401. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1402. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1403. /* set channel paln to world wide 13 */
  1404. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1405. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1406. switch (rtlefuse->eeprom_oemid) {
  1407. case EEPROM_CID_DEFAULT:
  1408. if (rtlefuse->eeprom_did == 0x8176) {
  1409. if ((rtlefuse->eeprom_svid == 0x103C &&
  1410. rtlefuse->eeprom_smid == 0x1629))
  1411. rtlhal->oem_id = RT_CID_819x_HP;
  1412. else
  1413. rtlhal->oem_id = RT_CID_DEFAULT;
  1414. } else {
  1415. rtlhal->oem_id = RT_CID_DEFAULT;
  1416. }
  1417. break;
  1418. case EEPROM_CID_TOSHIBA:
  1419. rtlhal->oem_id = RT_CID_TOSHIBA;
  1420. break;
  1421. case EEPROM_CID_QMI:
  1422. rtlhal->oem_id = RT_CID_819x_QMI;
  1423. break;
  1424. case EEPROM_CID_WHQL:
  1425. default:
  1426. rtlhal->oem_id = RT_CID_DEFAULT;
  1427. break;
  1428. }
  1429. }
  1430. }
  1431. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1432. {
  1433. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1434. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1435. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1436. switch (rtlhal->oem_id) {
  1437. case RT_CID_819x_HP:
  1438. pcipriv->ledctl.led_opendrain = true;
  1439. break;
  1440. case RT_CID_819x_Lenovo:
  1441. case RT_CID_DEFAULT:
  1442. case RT_CID_TOSHIBA:
  1443. case RT_CID_CCX:
  1444. case RT_CID_819x_Acer:
  1445. case RT_CID_WHQL:
  1446. default:
  1447. break;
  1448. }
  1449. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1450. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1451. }
  1452. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1453. {
  1454. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1455. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1456. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1457. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1458. u8 tmp_u1b;
  1459. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1460. if (get_rf_type(rtlphy) == RF_1T1R)
  1461. rtlpriv->dm.rfpath_rxenable[0] = true;
  1462. else
  1463. rtlpriv->dm.rfpath_rxenable[0] =
  1464. rtlpriv->dm.rfpath_rxenable[1] = true;
  1465. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1466. rtlhal->version);
  1467. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1468. if (tmp_u1b & BIT(4)) {
  1469. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1470. rtlefuse->epromtype = EEPROM_93C46;
  1471. } else {
  1472. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1473. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1474. }
  1475. if (tmp_u1b & BIT(5)) {
  1476. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1477. rtlefuse->autoload_failflag = false;
  1478. _rtl92ce_read_adapter_info(hw);
  1479. } else {
  1480. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1481. }
  1482. _rtl92ce_hal_customized_behavior(hw);
  1483. }
  1484. static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
  1485. struct ieee80211_sta *sta)
  1486. {
  1487. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1488. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1489. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1490. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1491. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1492. u32 ratr_value;
  1493. u8 ratr_index = 0;
  1494. u8 nmode = mac->ht_enable;
  1495. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1496. u16 shortgi_rate;
  1497. u32 tmp_ratr_value;
  1498. u8 curtxbw_40mhz = mac->bw_40;
  1499. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1500. 1 : 0;
  1501. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1502. 1 : 0;
  1503. enum wireless_mode wirelessmode = mac->mode;
  1504. if (rtlhal->current_bandtype == BAND_ON_5G)
  1505. ratr_value = sta->supp_rates[1] << 4;
  1506. else
  1507. ratr_value = sta->supp_rates[0];
  1508. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1509. sta->ht_cap.mcs.rx_mask[0] << 12);
  1510. switch (wirelessmode) {
  1511. case WIRELESS_MODE_B:
  1512. if (ratr_value & 0x0000000c)
  1513. ratr_value &= 0x0000000d;
  1514. else
  1515. ratr_value &= 0x0000000f;
  1516. break;
  1517. case WIRELESS_MODE_G:
  1518. ratr_value &= 0x00000FF5;
  1519. break;
  1520. case WIRELESS_MODE_N_24G:
  1521. case WIRELESS_MODE_N_5G:
  1522. nmode = 1;
  1523. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1524. ratr_value &= 0x0007F005;
  1525. } else {
  1526. u32 ratr_mask;
  1527. if (get_rf_type(rtlphy) == RF_1T2R ||
  1528. get_rf_type(rtlphy) == RF_1T1R)
  1529. ratr_mask = 0x000ff005;
  1530. else
  1531. ratr_mask = 0x0f0ff005;
  1532. ratr_value &= ratr_mask;
  1533. }
  1534. break;
  1535. default:
  1536. if (rtlphy->rf_type == RF_1T2R)
  1537. ratr_value &= 0x000ff0ff;
  1538. else
  1539. ratr_value &= 0x0f0ff0ff;
  1540. break;
  1541. }
  1542. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  1543. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
  1544. (rtlpcipriv->bt_coexist.bt_cur_state) &&
  1545. (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
  1546. ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
  1547. (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
  1548. ratr_value &= 0x0fffcfc0;
  1549. else
  1550. ratr_value &= 0x0FFFFFFF;
  1551. if (nmode && ((curtxbw_40mhz &&
  1552. curshortgi_40mhz) || (!curtxbw_40mhz &&
  1553. curshortgi_20mhz))) {
  1554. ratr_value |= 0x10000000;
  1555. tmp_ratr_value = (ratr_value >> 12);
  1556. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1557. if ((1 << shortgi_rate) & tmp_ratr_value)
  1558. break;
  1559. }
  1560. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1561. (shortgi_rate << 4) | (shortgi_rate);
  1562. }
  1563. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1564. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
  1565. rtl_read_dword(rtlpriv, REG_ARFR0));
  1566. }
  1567. static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
  1568. struct ieee80211_sta *sta, u8 rssi_level)
  1569. {
  1570. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1571. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1572. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1573. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1574. struct rtl_sta_info *sta_entry = NULL;
  1575. u32 ratr_bitmap;
  1576. u8 ratr_index;
  1577. u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
  1578. u8 curshortgi_40mhz = curtxbw_40mhz &&
  1579. (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1580. 1 : 0;
  1581. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1582. 1 : 0;
  1583. enum wireless_mode wirelessmode = 0;
  1584. bool shortgi = false;
  1585. u8 rate_mask[5];
  1586. u8 macid = 0;
  1587. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1588. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1589. wirelessmode = sta_entry->wireless_mode;
  1590. if (mac->opmode == NL80211_IFTYPE_STATION)
  1591. curtxbw_40mhz = mac->bw_40;
  1592. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1593. mac->opmode == NL80211_IFTYPE_ADHOC)
  1594. macid = sta->aid + 1;
  1595. if (rtlhal->current_bandtype == BAND_ON_5G)
  1596. ratr_bitmap = sta->supp_rates[1] << 4;
  1597. else
  1598. ratr_bitmap = sta->supp_rates[0];
  1599. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1600. sta->ht_cap.mcs.rx_mask[0] << 12);
  1601. switch (wirelessmode) {
  1602. case WIRELESS_MODE_B:
  1603. ratr_index = RATR_INX_WIRELESS_B;
  1604. if (ratr_bitmap & 0x0000000c)
  1605. ratr_bitmap &= 0x0000000d;
  1606. else
  1607. ratr_bitmap &= 0x0000000f;
  1608. break;
  1609. case WIRELESS_MODE_G:
  1610. ratr_index = RATR_INX_WIRELESS_GB;
  1611. if (rssi_level == 1)
  1612. ratr_bitmap &= 0x00000f00;
  1613. else if (rssi_level == 2)
  1614. ratr_bitmap &= 0x00000ff0;
  1615. else
  1616. ratr_bitmap &= 0x00000ff5;
  1617. break;
  1618. case WIRELESS_MODE_A:
  1619. ratr_index = RATR_INX_WIRELESS_A;
  1620. ratr_bitmap &= 0x00000ff0;
  1621. break;
  1622. case WIRELESS_MODE_N_24G:
  1623. case WIRELESS_MODE_N_5G:
  1624. ratr_index = RATR_INX_WIRELESS_NGB;
  1625. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1626. if (rssi_level == 1)
  1627. ratr_bitmap &= 0x00070000;
  1628. else if (rssi_level == 2)
  1629. ratr_bitmap &= 0x0007f000;
  1630. else
  1631. ratr_bitmap &= 0x0007f005;
  1632. } else {
  1633. if (rtlphy->rf_type == RF_1T2R ||
  1634. rtlphy->rf_type == RF_1T1R) {
  1635. if (curtxbw_40mhz) {
  1636. if (rssi_level == 1)
  1637. ratr_bitmap &= 0x000f0000;
  1638. else if (rssi_level == 2)
  1639. ratr_bitmap &= 0x000ff000;
  1640. else
  1641. ratr_bitmap &= 0x000ff015;
  1642. } else {
  1643. if (rssi_level == 1)
  1644. ratr_bitmap &= 0x000f0000;
  1645. else if (rssi_level == 2)
  1646. ratr_bitmap &= 0x000ff000;
  1647. else
  1648. ratr_bitmap &= 0x000ff005;
  1649. }
  1650. } else {
  1651. if (curtxbw_40mhz) {
  1652. if (rssi_level == 1)
  1653. ratr_bitmap &= 0x0f0f0000;
  1654. else if (rssi_level == 2)
  1655. ratr_bitmap &= 0x0f0ff000;
  1656. else
  1657. ratr_bitmap &= 0x0f0ff015;
  1658. } else {
  1659. if (rssi_level == 1)
  1660. ratr_bitmap &= 0x0f0f0000;
  1661. else if (rssi_level == 2)
  1662. ratr_bitmap &= 0x0f0ff000;
  1663. else
  1664. ratr_bitmap &= 0x0f0ff005;
  1665. }
  1666. }
  1667. }
  1668. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1669. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1670. if (macid == 0)
  1671. shortgi = true;
  1672. else if (macid == 1)
  1673. shortgi = false;
  1674. }
  1675. break;
  1676. default:
  1677. ratr_index = RATR_INX_WIRELESS_NGB;
  1678. if (rtlphy->rf_type == RF_1T2R)
  1679. ratr_bitmap &= 0x000ff0ff;
  1680. else
  1681. ratr_bitmap &= 0x0f0ff0ff;
  1682. break;
  1683. }
  1684. sta_entry->ratr_index = ratr_index;
  1685. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1686. "ratr_bitmap :%x\n", ratr_bitmap);
  1687. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  1688. (ratr_index << 28);
  1689. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1690. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1691. "Rate_index:%x, ratr_val:%x, %5phC\n",
  1692. ratr_index, ratr_bitmap, rate_mask);
  1693. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1694. if (macid != 0)
  1695. sta_entry->ratr_index = ratr_index;
  1696. }
  1697. void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1698. struct ieee80211_sta *sta, u8 rssi_level)
  1699. {
  1700. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1701. if (rtlpriv->dm.useramask)
  1702. rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
  1703. else
  1704. rtl92ce_update_hal_rate_table(hw, sta);
  1705. }
  1706. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1707. {
  1708. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1709. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1710. u16 sifs_timer;
  1711. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1712. &mac->slot_time);
  1713. if (!mac->ht_enable)
  1714. sifs_timer = 0x0a0a;
  1715. else
  1716. sifs_timer = 0x1010;
  1717. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1718. }
  1719. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1720. {
  1721. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1722. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1723. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1724. enum rf_pwrstate e_rfpowerstate_toset;
  1725. u8 u1tmp;
  1726. bool actuallyset = false;
  1727. unsigned long flag;
  1728. if (rtlpci->being_init_adapter)
  1729. return false;
  1730. if (ppsc->swrf_processing)
  1731. return false;
  1732. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1733. if (ppsc->rfchange_inprogress) {
  1734. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1735. return false;
  1736. } else {
  1737. ppsc->rfchange_inprogress = true;
  1738. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1739. }
  1740. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1741. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1742. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1743. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1744. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  1745. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1746. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1747. e_rfpowerstate_toset = ERFON;
  1748. ppsc->hwradiooff = false;
  1749. actuallyset = true;
  1750. } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
  1751. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1752. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1753. e_rfpowerstate_toset = ERFOFF;
  1754. ppsc->hwradiooff = true;
  1755. actuallyset = true;
  1756. }
  1757. if (actuallyset) {
  1758. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1759. ppsc->rfchange_inprogress = false;
  1760. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1761. } else {
  1762. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1763. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1764. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1765. ppsc->rfchange_inprogress = false;
  1766. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1767. }
  1768. *valid = 1;
  1769. return !ppsc->hwradiooff;
  1770. }
  1771. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1772. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1773. bool is_wepkey, bool clear_all)
  1774. {
  1775. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1776. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1777. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1778. u8 *macaddr = p_macaddr;
  1779. u32 entry_id = 0;
  1780. bool is_pairwise = false;
  1781. static u8 cam_const_addr[4][6] = {
  1782. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1783. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1784. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1785. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1786. };
  1787. static u8 cam_const_broad[] = {
  1788. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1789. };
  1790. if (clear_all) {
  1791. u8 idx = 0;
  1792. u8 cam_offset = 0;
  1793. u8 clear_number = 5;
  1794. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  1795. for (idx = 0; idx < clear_number; idx++) {
  1796. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1797. rtl_cam_empty_entry(hw, cam_offset + idx);
  1798. if (idx < 5) {
  1799. memset(rtlpriv->sec.key_buf[idx], 0,
  1800. MAX_KEY_LEN);
  1801. rtlpriv->sec.key_len[idx] = 0;
  1802. }
  1803. }
  1804. } else {
  1805. switch (enc_algo) {
  1806. case WEP40_ENCRYPTION:
  1807. enc_algo = CAM_WEP40;
  1808. break;
  1809. case WEP104_ENCRYPTION:
  1810. enc_algo = CAM_WEP104;
  1811. break;
  1812. case TKIP_ENCRYPTION:
  1813. enc_algo = CAM_TKIP;
  1814. break;
  1815. case AESCCMP_ENCRYPTION:
  1816. enc_algo = CAM_AES;
  1817. break;
  1818. default:
  1819. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1820. "switch case not processed\n");
  1821. enc_algo = CAM_TKIP;
  1822. break;
  1823. }
  1824. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1825. macaddr = cam_const_addr[key_index];
  1826. entry_id = key_index;
  1827. } else {
  1828. if (is_group) {
  1829. macaddr = cam_const_broad;
  1830. entry_id = key_index;
  1831. } else {
  1832. if (mac->opmode == NL80211_IFTYPE_AP) {
  1833. entry_id = rtl_cam_get_free_entry(hw,
  1834. p_macaddr);
  1835. if (entry_id >= TOTAL_CAM_ENTRY) {
  1836. RT_TRACE(rtlpriv, COMP_SEC,
  1837. DBG_EMERG,
  1838. "Can not find free hw security cam entry\n");
  1839. return;
  1840. }
  1841. } else {
  1842. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1843. }
  1844. key_index = PAIRWISE_KEYIDX;
  1845. is_pairwise = true;
  1846. }
  1847. }
  1848. if (rtlpriv->sec.key_len[key_index] == 0) {
  1849. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1850. "delete one entry, entry_id is %d\n",
  1851. entry_id);
  1852. if (mac->opmode == NL80211_IFTYPE_AP)
  1853. rtl_cam_del_entry(hw, p_macaddr);
  1854. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1855. } else {
  1856. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1857. "The insert KEY length is %d\n",
  1858. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
  1859. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1860. "The insert KEY is %x %x\n",
  1861. rtlpriv->sec.key_buf[0][0],
  1862. rtlpriv->sec.key_buf[0][1]);
  1863. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1864. "add one entry\n");
  1865. if (is_pairwise) {
  1866. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1867. "Pairwise Key content",
  1868. rtlpriv->sec.pairwise_key,
  1869. rtlpriv->sec.
  1870. key_len[PAIRWISE_KEYIDX]);
  1871. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1872. "set Pairwise key\n");
  1873. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1874. entry_id, enc_algo,
  1875. CAM_CONFIG_NO_USEDK,
  1876. rtlpriv->sec.
  1877. key_buf[key_index]);
  1878. } else {
  1879. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1880. "set group key\n");
  1881. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1882. rtl_cam_add_one_entry(hw,
  1883. rtlefuse->dev_addr,
  1884. PAIRWISE_KEYIDX,
  1885. CAM_PAIRWISE_KEY_POSITION,
  1886. enc_algo,
  1887. CAM_CONFIG_NO_USEDK,
  1888. rtlpriv->sec.key_buf
  1889. [entry_id]);
  1890. }
  1891. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1892. entry_id, enc_algo,
  1893. CAM_CONFIG_NO_USEDK,
  1894. rtlpriv->sec.key_buf[entry_id]);
  1895. }
  1896. }
  1897. }
  1898. }
  1899. static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
  1900. {
  1901. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1902. rtlpcipriv->bt_coexist.bt_coexistence =
  1903. rtlpcipriv->bt_coexist.eeprom_bt_coexist;
  1904. rtlpcipriv->bt_coexist.bt_ant_num =
  1905. rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
  1906. rtlpcipriv->bt_coexist.bt_coexist_type =
  1907. rtlpcipriv->bt_coexist.eeprom_bt_type;
  1908. if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
  1909. rtlpcipriv->bt_coexist.bt_ant_isolation =
  1910. rtlpcipriv->bt_coexist.eeprom_bt_ant_isol;
  1911. else
  1912. rtlpcipriv->bt_coexist.bt_ant_isolation =
  1913. rtlpcipriv->bt_coexist.reg_bt_iso;
  1914. rtlpcipriv->bt_coexist.bt_radio_shared_type =
  1915. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
  1916. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  1917. if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
  1918. rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
  1919. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
  1920. rtlpcipriv->bt_coexist.bt_service = BT_SCO;
  1921. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
  1922. rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
  1923. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
  1924. rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
  1925. else
  1926. rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
  1927. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1928. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1929. rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
  1930. }
  1931. }
  1932. void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  1933. bool auto_load_fail, u8 *hwinfo)
  1934. {
  1935. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1936. u8 val;
  1937. if (!auto_load_fail) {
  1938. rtlpcipriv->bt_coexist.eeprom_bt_coexist =
  1939. ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
  1940. val = hwinfo[RF_OPTION4];
  1941. rtlpcipriv->bt_coexist.eeprom_bt_type = ((val & 0xe) >> 1);
  1942. rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (val & 0x1);
  1943. rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = ((val & 0x10) >> 4);
  1944. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
  1945. ((val & 0x20) >> 5);
  1946. } else {
  1947. rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
  1948. rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
  1949. rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
  1950. rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
  1951. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  1952. }
  1953. rtl8192ce_bt_var_init(hw);
  1954. }
  1955. void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
  1956. {
  1957. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1958. /* 0:Low, 1:High, 2:From Efuse. */
  1959. rtlpcipriv->bt_coexist.reg_bt_iso = 2;
  1960. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  1961. rtlpcipriv->bt_coexist.reg_bt_sco = 3;
  1962. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  1963. rtlpcipriv->bt_coexist.reg_bt_sco = 0;
  1964. }
  1965. void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
  1966. {
  1967. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1968. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1969. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1970. u8 u1_tmp;
  1971. if (rtlpcipriv->bt_coexist.bt_coexistence &&
  1972. ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
  1973. rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
  1974. if (rtlpcipriv->bt_coexist.bt_ant_isolation)
  1975. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1976. u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
  1977. BIT_OFFSET_LEN_MASK_32(0, 1);
  1978. u1_tmp = u1_tmp |
  1979. ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
  1980. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  1981. ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
  1982. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  1983. rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
  1984. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
  1985. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
  1986. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
  1987. /* Config to 1T1R. */
  1988. if (rtlphy->rf_type == RF_1T1R) {
  1989. u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
  1990. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  1991. rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
  1992. u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
  1993. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  1994. rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
  1995. }
  1996. }
  1997. }
  1998. void rtl92ce_suspend(struct ieee80211_hw *hw)
  1999. {
  2000. }
  2001. void rtl92ce_resume(struct ieee80211_hw *hw)
  2002. {
  2003. }